Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0 |
| 2 | /* |
| 3 | * otg.c - ChipIdea USB IP core OTG driver |
| 4 | * |
| 5 | * Copyright (C) 2013 Freescale Semiconductor, Inc. |
| 6 | * |
| 7 | * Author: Peter Chen |
| 8 | */ |
| 9 | |
| 10 | /* |
| 11 | * This file mainly handles otgsc register, OTG fsm operations for HNP and SRP |
| 12 | * are also included. |
| 13 | */ |
| 14 | |
| 15 | #include <linux/usb/otg.h> |
| 16 | #include <linux/usb/gadget.h> |
| 17 | #include <linux/usb/chipidea.h> |
| 18 | |
| 19 | #include "ci.h" |
| 20 | #include "bits.h" |
| 21 | #include "otg.h" |
| 22 | #include "otg_fsm.h" |
| 23 | |
| 24 | /** |
| 25 | * hw_read_otgsc returns otgsc register bits value. |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 26 | * @ci: the controller |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 27 | * @mask: bitfield mask |
| 28 | */ |
| 29 | u32 hw_read_otgsc(struct ci_hdrc *ci, u32 mask) |
| 30 | { |
| 31 | struct ci_hdrc_cable *cable; |
| 32 | u32 val = hw_read(ci, OP_OTGSC, mask); |
| 33 | |
| 34 | /* |
| 35 | * If using extcon framework for VBUS and/or ID signal |
| 36 | * detection overwrite OTGSC register value |
| 37 | */ |
| 38 | cable = &ci->platdata->vbus_extcon; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 39 | if (!IS_ERR(cable->edev) || ci->role_switch) { |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 40 | if (cable->changed) |
| 41 | val |= OTGSC_BSVIS; |
| 42 | else |
| 43 | val &= ~OTGSC_BSVIS; |
| 44 | |
| 45 | if (cable->connected) |
| 46 | val |= OTGSC_BSV; |
| 47 | else |
| 48 | val &= ~OTGSC_BSV; |
| 49 | |
| 50 | if (cable->enabled) |
| 51 | val |= OTGSC_BSVIE; |
| 52 | else |
| 53 | val &= ~OTGSC_BSVIE; |
| 54 | } |
| 55 | |
| 56 | cable = &ci->platdata->id_extcon; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 57 | if (!IS_ERR(cable->edev) || ci->role_switch) { |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 58 | if (cable->changed) |
| 59 | val |= OTGSC_IDIS; |
| 60 | else |
| 61 | val &= ~OTGSC_IDIS; |
| 62 | |
| 63 | if (cable->connected) |
| 64 | val &= ~OTGSC_ID; /* host */ |
| 65 | else |
| 66 | val |= OTGSC_ID; /* device */ |
| 67 | |
| 68 | if (cable->enabled) |
| 69 | val |= OTGSC_IDIE; |
| 70 | else |
| 71 | val &= ~OTGSC_IDIE; |
| 72 | } |
| 73 | |
| 74 | return val & mask; |
| 75 | } |
| 76 | |
| 77 | /** |
| 78 | * hw_write_otgsc updates target bits of OTGSC register. |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 79 | * @ci: the controller |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 80 | * @mask: bitfield mask |
| 81 | * @data: to be written |
| 82 | */ |
| 83 | void hw_write_otgsc(struct ci_hdrc *ci, u32 mask, u32 data) |
| 84 | { |
| 85 | struct ci_hdrc_cable *cable; |
| 86 | |
| 87 | cable = &ci->platdata->vbus_extcon; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 88 | if (!IS_ERR(cable->edev) || ci->role_switch) { |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 89 | if (data & mask & OTGSC_BSVIS) |
| 90 | cable->changed = false; |
| 91 | |
| 92 | /* Don't enable vbus interrupt if using external notifier */ |
| 93 | if (data & mask & OTGSC_BSVIE) { |
| 94 | cable->enabled = true; |
| 95 | data &= ~OTGSC_BSVIE; |
| 96 | } else if (mask & OTGSC_BSVIE) { |
| 97 | cable->enabled = false; |
| 98 | } |
| 99 | } |
| 100 | |
| 101 | cable = &ci->platdata->id_extcon; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 102 | if (!IS_ERR(cable->edev) || ci->role_switch) { |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 103 | if (data & mask & OTGSC_IDIS) |
| 104 | cable->changed = false; |
| 105 | |
| 106 | /* Don't enable id interrupt if using external notifier */ |
| 107 | if (data & mask & OTGSC_IDIE) { |
| 108 | cable->enabled = true; |
| 109 | data &= ~OTGSC_IDIE; |
| 110 | } else if (mask & OTGSC_IDIE) { |
| 111 | cable->enabled = false; |
| 112 | } |
| 113 | } |
| 114 | |
| 115 | hw_write(ci, OP_OTGSC, mask | OTGSC_INT_STATUS_BITS, data); |
| 116 | } |
| 117 | |
| 118 | /** |
| 119 | * ci_otg_role - pick role based on ID pin state |
| 120 | * @ci: the controller |
| 121 | */ |
| 122 | enum ci_role ci_otg_role(struct ci_hdrc *ci) |
| 123 | { |
| 124 | enum ci_role role = hw_read_otgsc(ci, OTGSC_ID) |
| 125 | ? CI_ROLE_GADGET |
| 126 | : CI_ROLE_HOST; |
| 127 | |
| 128 | return role; |
| 129 | } |
| 130 | |
| 131 | void ci_handle_vbus_change(struct ci_hdrc *ci) |
| 132 | { |
| 133 | if (!ci->is_otg) |
| 134 | return; |
| 135 | |
| 136 | if (hw_read_otgsc(ci, OTGSC_BSV) && !ci->vbus_active) |
| 137 | usb_gadget_vbus_connect(&ci->gadget); |
| 138 | else if (!hw_read_otgsc(ci, OTGSC_BSV) && ci->vbus_active) |
| 139 | usb_gadget_vbus_disconnect(&ci->gadget); |
| 140 | } |
| 141 | |
| 142 | /** |
| 143 | * When we switch to device mode, the vbus value should be lower |
| 144 | * than OTGSC_BSV before connecting to host. |
| 145 | * |
| 146 | * @ci: the controller |
| 147 | * |
| 148 | * This function returns an error code if timeout |
| 149 | */ |
| 150 | static int hw_wait_vbus_lower_bsv(struct ci_hdrc *ci) |
| 151 | { |
| 152 | unsigned long elapse = jiffies + msecs_to_jiffies(5000); |
| 153 | u32 mask = OTGSC_BSV; |
| 154 | |
| 155 | while (hw_read_otgsc(ci, mask)) { |
| 156 | if (time_after(jiffies, elapse)) { |
| 157 | dev_err(ci->dev, "timeout waiting for %08x in OTGSC\n", |
| 158 | mask); |
| 159 | return -ETIMEDOUT; |
| 160 | } |
| 161 | msleep(20); |
| 162 | } |
| 163 | |
| 164 | return 0; |
| 165 | } |
| 166 | |
| 167 | static void ci_handle_id_switch(struct ci_hdrc *ci) |
| 168 | { |
| 169 | enum ci_role role = ci_otg_role(ci); |
| 170 | |
| 171 | if (role != ci->role) { |
| 172 | dev_dbg(ci->dev, "switching from %s to %s\n", |
| 173 | ci_role(ci)->name, ci->roles[role]->name); |
| 174 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 175 | if (ci->vbus_active && ci->role == CI_ROLE_GADGET) |
| 176 | /* |
| 177 | * vbus disconnect event is lost due to role |
| 178 | * switch occurs during system suspend. |
| 179 | */ |
| 180 | usb_gadget_vbus_disconnect(&ci->gadget); |
| 181 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 182 | ci_role_stop(ci); |
| 183 | |
| 184 | if (role == CI_ROLE_GADGET && |
| 185 | IS_ERR(ci->platdata->vbus_extcon.edev)) |
| 186 | /* |
| 187 | * Wait vbus lower than OTGSC_BSV before connecting |
| 188 | * to host. If connecting status is from an external |
| 189 | * connector instead of register, we don't need to |
| 190 | * care vbus on the board, since it will not affect |
| 191 | * external connector status. |
| 192 | */ |
| 193 | hw_wait_vbus_lower_bsv(ci); |
| 194 | |
| 195 | ci_role_start(ci, role); |
| 196 | /* vbus change may have already occurred */ |
| 197 | if (role == CI_ROLE_GADGET) |
| 198 | ci_handle_vbus_change(ci); |
| 199 | } |
| 200 | } |
| 201 | /** |
| 202 | * ci_otg_work - perform otg (vbus/id) event handle |
| 203 | * @work: work struct |
| 204 | */ |
| 205 | static void ci_otg_work(struct work_struct *work) |
| 206 | { |
| 207 | struct ci_hdrc *ci = container_of(work, struct ci_hdrc, work); |
| 208 | |
| 209 | if (ci_otg_is_fsm_mode(ci) && !ci_otg_fsm_work(ci)) { |
| 210 | enable_irq(ci->irq); |
| 211 | return; |
| 212 | } |
| 213 | |
| 214 | pm_runtime_get_sync(ci->dev); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 215 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 216 | if (ci->id_event) { |
| 217 | ci->id_event = false; |
| 218 | ci_handle_id_switch(ci); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 219 | } |
| 220 | |
| 221 | if (ci->b_sess_valid_event) { |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 222 | ci->b_sess_valid_event = false; |
| 223 | ci_handle_vbus_change(ci); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 224 | } |
| 225 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 226 | pm_runtime_put_sync(ci->dev); |
| 227 | |
| 228 | enable_irq(ci->irq); |
| 229 | } |
| 230 | |
| 231 | |
| 232 | /** |
| 233 | * ci_hdrc_otg_init - initialize otg struct |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 234 | * @ci: the controller |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 235 | */ |
| 236 | int ci_hdrc_otg_init(struct ci_hdrc *ci) |
| 237 | { |
| 238 | INIT_WORK(&ci->work, ci_otg_work); |
| 239 | ci->wq = create_freezable_workqueue("ci_otg"); |
| 240 | if (!ci->wq) { |
| 241 | dev_err(ci->dev, "can't create workqueue\n"); |
| 242 | return -ENODEV; |
| 243 | } |
| 244 | |
| 245 | if (ci_otg_is_fsm_mode(ci)) |
| 246 | return ci_hdrc_otg_fsm_init(ci); |
| 247 | |
| 248 | return 0; |
| 249 | } |
| 250 | |
| 251 | /** |
| 252 | * ci_hdrc_otg_destroy - destroy otg struct |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 253 | * @ci: the controller |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 254 | */ |
| 255 | void ci_hdrc_otg_destroy(struct ci_hdrc *ci) |
| 256 | { |
| 257 | if (ci->wq) { |
| 258 | flush_workqueue(ci->wq); |
| 259 | destroy_workqueue(ci->wq); |
| 260 | } |
| 261 | /* Disable all OTG irq and clear status */ |
| 262 | hw_write_otgsc(ci, OTGSC_INT_EN_BITS | OTGSC_INT_STATUS_BITS, |
| 263 | OTGSC_INT_STATUS_BITS); |
| 264 | if (ci_otg_is_fsm_mode(ci)) |
| 265 | ci_hdrc_otg_fsm_remove(ci); |
| 266 | } |