blob: ecff9b2088087f4ed1184d9319c1a997878667b3 [file] [log] [blame]
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001// SPDX-License-Identifier: GPL-2.0
2/*
3 * SuperH on-chip serial module support. (SCI with no FIFO / with FIFO)
4 *
5 * Copyright (C) 2002 - 2011 Paul Mundt
6 * Copyright (C) 2015 Glider bvba
7 * Modified to support SH7720 SCIF. Markus Brunner, Mark Jonas (Jul 2007).
8 *
9 * based off of the old drivers/char/sh-sci.c by:
10 *
11 * Copyright (C) 1999, 2000 Niibe Yutaka
12 * Copyright (C) 2000 Sugioka Toshinobu
13 * Modified to support multiple serial ports. Stuart Menefy (May 2000).
14 * Modified to support SecureEdge. David McCullough (2002)
15 * Modified to support SH7300 SCIF. Takashi Kusuda (Jun 2003).
16 * Removed SH7300 support (Jul 2007).
17 */
18#if defined(CONFIG_SERIAL_SH_SCI_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
19#define SUPPORT_SYSRQ
20#endif
21
22#undef DEBUG
23
24#include <linux/clk.h>
25#include <linux/console.h>
26#include <linux/ctype.h>
27#include <linux/cpufreq.h>
28#include <linux/delay.h>
29#include <linux/dmaengine.h>
30#include <linux/dma-mapping.h>
31#include <linux/err.h>
32#include <linux/errno.h>
33#include <linux/init.h>
34#include <linux/interrupt.h>
35#include <linux/ioport.h>
36#include <linux/ktime.h>
37#include <linux/major.h>
38#include <linux/module.h>
39#include <linux/mm.h>
40#include <linux/of.h>
41#include <linux/of_device.h>
42#include <linux/platform_device.h>
43#include <linux/pm_runtime.h>
44#include <linux/scatterlist.h>
45#include <linux/serial.h>
46#include <linux/serial_sci.h>
47#include <linux/sh_dma.h>
48#include <linux/slab.h>
49#include <linux/string.h>
50#include <linux/sysrq.h>
51#include <linux/timer.h>
52#include <linux/tty.h>
53#include <linux/tty_flip.h>
54
55#ifdef CONFIG_SUPERH
56#include <asm/sh_bios.h>
57#endif
58
59#include "serial_mctrl_gpio.h"
60#include "sh-sci.h"
61
62/* Offsets into the sci_port->irqs array */
63enum {
64 SCIx_ERI_IRQ,
65 SCIx_RXI_IRQ,
66 SCIx_TXI_IRQ,
67 SCIx_BRI_IRQ,
68 SCIx_DRI_IRQ,
69 SCIx_TEI_IRQ,
70 SCIx_NR_IRQS,
71
72 SCIx_MUX_IRQ = SCIx_NR_IRQS, /* special case */
73};
74
75#define SCIx_IRQ_IS_MUXED(port) \
76 ((port)->irqs[SCIx_ERI_IRQ] == \
77 (port)->irqs[SCIx_RXI_IRQ]) || \
78 ((port)->irqs[SCIx_ERI_IRQ] && \
79 ((port)->irqs[SCIx_RXI_IRQ] < 0))
80
81enum SCI_CLKS {
82 SCI_FCK, /* Functional Clock */
83 SCI_SCK, /* Optional External Clock */
84 SCI_BRG_INT, /* Optional BRG Internal Clock Source */
85 SCI_SCIF_CLK, /* Optional BRG External Clock Source */
86 SCI_NUM_CLKS
87};
88
89/* Bit x set means sampling rate x + 1 is supported */
90#define SCI_SR(x) BIT((x) - 1)
91#define SCI_SR_RANGE(x, y) GENMASK((y) - 1, (x) - 1)
92
93#define SCI_SR_SCIFAB SCI_SR(5) | SCI_SR(7) | SCI_SR(11) | \
94 SCI_SR(13) | SCI_SR(16) | SCI_SR(17) | \
95 SCI_SR(19) | SCI_SR(27)
96
97#define min_sr(_port) ffs((_port)->sampling_rate_mask)
98#define max_sr(_port) fls((_port)->sampling_rate_mask)
99
100/* Iterate over all supported sampling rates, from high to low */
101#define for_each_sr(_sr, _port) \
102 for ((_sr) = max_sr(_port); (_sr) >= min_sr(_port); (_sr)--) \
103 if ((_port)->sampling_rate_mask & SCI_SR((_sr)))
104
105struct plat_sci_reg {
106 u8 offset, size;
107};
108
109struct sci_port_params {
110 const struct plat_sci_reg regs[SCIx_NR_REGS];
111 unsigned int fifosize;
112 unsigned int overrun_reg;
113 unsigned int overrun_mask;
114 unsigned int sampling_rate_mask;
115 unsigned int error_mask;
116 unsigned int error_clear;
117};
118
119struct sci_port {
120 struct uart_port port;
121
122 /* Platform configuration */
123 const struct sci_port_params *params;
124 const struct plat_sci_port *cfg;
125 unsigned int sampling_rate_mask;
126 resource_size_t reg_size;
127 struct mctrl_gpios *gpios;
128
129 /* Clocks */
130 struct clk *clks[SCI_NUM_CLKS];
131 unsigned long clk_rates[SCI_NUM_CLKS];
132
133 int irqs[SCIx_NR_IRQS];
134 char *irqstr[SCIx_NR_IRQS];
135
136 struct dma_chan *chan_tx;
137 struct dma_chan *chan_rx;
138
139#ifdef CONFIG_SERIAL_SH_SCI_DMA
140 struct dma_chan *chan_tx_saved;
141 struct dma_chan *chan_rx_saved;
142 dma_cookie_t cookie_tx;
143 dma_cookie_t cookie_rx[2];
144 dma_cookie_t active_rx;
145 dma_addr_t tx_dma_addr;
146 unsigned int tx_dma_len;
147 struct scatterlist sg_rx[2];
148 void *rx_buf[2];
149 size_t buf_len_rx;
150 struct work_struct work_tx;
151 struct hrtimer rx_timer;
152 unsigned int rx_timeout; /* microseconds */
153#endif
154 unsigned int rx_frame;
155 int rx_trigger;
156 struct timer_list rx_fifo_timer;
157 int rx_fifo_timeout;
158 u16 hscif_tot;
159
160 bool has_rtscts;
161 bool autorts;
162};
163
164#define SCI_NPORTS CONFIG_SERIAL_SH_SCI_NR_UARTS
165
166static struct sci_port sci_ports[SCI_NPORTS];
167static unsigned long sci_ports_in_use;
168static struct uart_driver sci_uart_driver;
169
170static inline struct sci_port *
171to_sci_port(struct uart_port *uart)
172{
173 return container_of(uart, struct sci_port, port);
174}
175
176static const struct sci_port_params sci_port_params[SCIx_NR_REGTYPES] = {
177 /*
178 * Common SCI definitions, dependent on the port's regshift
179 * value.
180 */
181 [SCIx_SCI_REGTYPE] = {
182 .regs = {
183 [SCSMR] = { 0x00, 8 },
184 [SCBRR] = { 0x01, 8 },
185 [SCSCR] = { 0x02, 8 },
186 [SCxTDR] = { 0x03, 8 },
187 [SCxSR] = { 0x04, 8 },
188 [SCxRDR] = { 0x05, 8 },
189 },
190 .fifosize = 1,
191 .overrun_reg = SCxSR,
192 .overrun_mask = SCI_ORER,
193 .sampling_rate_mask = SCI_SR(32),
194 .error_mask = SCI_DEFAULT_ERROR_MASK | SCI_ORER,
195 .error_clear = SCI_ERROR_CLEAR & ~SCI_ORER,
196 },
197
198 /*
199 * Common definitions for legacy IrDA ports.
200 */
201 [SCIx_IRDA_REGTYPE] = {
202 .regs = {
203 [SCSMR] = { 0x00, 8 },
204 [SCBRR] = { 0x02, 8 },
205 [SCSCR] = { 0x04, 8 },
206 [SCxTDR] = { 0x06, 8 },
207 [SCxSR] = { 0x08, 16 },
208 [SCxRDR] = { 0x0a, 8 },
209 [SCFCR] = { 0x0c, 8 },
210 [SCFDR] = { 0x0e, 16 },
211 },
212 .fifosize = 1,
213 .overrun_reg = SCxSR,
214 .overrun_mask = SCI_ORER,
215 .sampling_rate_mask = SCI_SR(32),
216 .error_mask = SCI_DEFAULT_ERROR_MASK | SCI_ORER,
217 .error_clear = SCI_ERROR_CLEAR & ~SCI_ORER,
218 },
219
220 /*
221 * Common SCIFA definitions.
222 */
223 [SCIx_SCIFA_REGTYPE] = {
224 .regs = {
225 [SCSMR] = { 0x00, 16 },
226 [SCBRR] = { 0x04, 8 },
227 [SCSCR] = { 0x08, 16 },
228 [SCxTDR] = { 0x20, 8 },
229 [SCxSR] = { 0x14, 16 },
230 [SCxRDR] = { 0x24, 8 },
231 [SCFCR] = { 0x18, 16 },
232 [SCFDR] = { 0x1c, 16 },
233 [SCPCR] = { 0x30, 16 },
234 [SCPDR] = { 0x34, 16 },
235 },
236 .fifosize = 64,
237 .overrun_reg = SCxSR,
238 .overrun_mask = SCIFA_ORER,
239 .sampling_rate_mask = SCI_SR_SCIFAB,
240 .error_mask = SCIF_DEFAULT_ERROR_MASK | SCIFA_ORER,
241 .error_clear = SCIF_ERROR_CLEAR & ~SCIFA_ORER,
242 },
243
244 /*
245 * Common SCIFB definitions.
246 */
247 [SCIx_SCIFB_REGTYPE] = {
248 .regs = {
249 [SCSMR] = { 0x00, 16 },
250 [SCBRR] = { 0x04, 8 },
251 [SCSCR] = { 0x08, 16 },
252 [SCxTDR] = { 0x40, 8 },
253 [SCxSR] = { 0x14, 16 },
254 [SCxRDR] = { 0x60, 8 },
255 [SCFCR] = { 0x18, 16 },
256 [SCTFDR] = { 0x38, 16 },
257 [SCRFDR] = { 0x3c, 16 },
258 [SCPCR] = { 0x30, 16 },
259 [SCPDR] = { 0x34, 16 },
260 },
261 .fifosize = 256,
262 .overrun_reg = SCxSR,
263 .overrun_mask = SCIFA_ORER,
264 .sampling_rate_mask = SCI_SR_SCIFAB,
265 .error_mask = SCIF_DEFAULT_ERROR_MASK | SCIFA_ORER,
266 .error_clear = SCIF_ERROR_CLEAR & ~SCIFA_ORER,
267 },
268
269 /*
270 * Common SH-2(A) SCIF definitions for ports with FIFO data
271 * count registers.
272 */
273 [SCIx_SH2_SCIF_FIFODATA_REGTYPE] = {
274 .regs = {
275 [SCSMR] = { 0x00, 16 },
276 [SCBRR] = { 0x04, 8 },
277 [SCSCR] = { 0x08, 16 },
278 [SCxTDR] = { 0x0c, 8 },
279 [SCxSR] = { 0x10, 16 },
280 [SCxRDR] = { 0x14, 8 },
281 [SCFCR] = { 0x18, 16 },
282 [SCFDR] = { 0x1c, 16 },
283 [SCSPTR] = { 0x20, 16 },
284 [SCLSR] = { 0x24, 16 },
285 },
286 .fifosize = 16,
287 .overrun_reg = SCLSR,
288 .overrun_mask = SCLSR_ORER,
289 .sampling_rate_mask = SCI_SR(32),
290 .error_mask = SCIF_DEFAULT_ERROR_MASK,
291 .error_clear = SCIF_ERROR_CLEAR,
292 },
293
294 /*
295 * The "SCIFA" that is in RZ/T and RZ/A2.
296 * It looks like a normal SCIF with FIFO data, but with a
297 * compressed address space. Also, the break out of interrupts
298 * are different: ERI/BRI, RXI, TXI, TEI, DRI.
299 */
300 [SCIx_RZ_SCIFA_REGTYPE] = {
301 .regs = {
302 [SCSMR] = { 0x00, 16 },
303 [SCBRR] = { 0x02, 8 },
304 [SCSCR] = { 0x04, 16 },
305 [SCxTDR] = { 0x06, 8 },
306 [SCxSR] = { 0x08, 16 },
307 [SCxRDR] = { 0x0A, 8 },
308 [SCFCR] = { 0x0C, 16 },
309 [SCFDR] = { 0x0E, 16 },
310 [SCSPTR] = { 0x10, 16 },
311 [SCLSR] = { 0x12, 16 },
312 },
313 .fifosize = 16,
314 .overrun_reg = SCLSR,
315 .overrun_mask = SCLSR_ORER,
316 .sampling_rate_mask = SCI_SR(32),
317 .error_mask = SCIF_DEFAULT_ERROR_MASK,
318 .error_clear = SCIF_ERROR_CLEAR,
319 },
320
321 /*
322 * Common SH-3 SCIF definitions.
323 */
324 [SCIx_SH3_SCIF_REGTYPE] = {
325 .regs = {
326 [SCSMR] = { 0x00, 8 },
327 [SCBRR] = { 0x02, 8 },
328 [SCSCR] = { 0x04, 8 },
329 [SCxTDR] = { 0x06, 8 },
330 [SCxSR] = { 0x08, 16 },
331 [SCxRDR] = { 0x0a, 8 },
332 [SCFCR] = { 0x0c, 8 },
333 [SCFDR] = { 0x0e, 16 },
334 },
335 .fifosize = 16,
336 .overrun_reg = SCLSR,
337 .overrun_mask = SCLSR_ORER,
338 .sampling_rate_mask = SCI_SR(32),
339 .error_mask = SCIF_DEFAULT_ERROR_MASK,
340 .error_clear = SCIF_ERROR_CLEAR,
341 },
342
343 /*
344 * Common SH-4(A) SCIF(B) definitions.
345 */
346 [SCIx_SH4_SCIF_REGTYPE] = {
347 .regs = {
348 [SCSMR] = { 0x00, 16 },
349 [SCBRR] = { 0x04, 8 },
350 [SCSCR] = { 0x08, 16 },
351 [SCxTDR] = { 0x0c, 8 },
352 [SCxSR] = { 0x10, 16 },
353 [SCxRDR] = { 0x14, 8 },
354 [SCFCR] = { 0x18, 16 },
355 [SCFDR] = { 0x1c, 16 },
356 [SCSPTR] = { 0x20, 16 },
357 [SCLSR] = { 0x24, 16 },
358 },
359 .fifosize = 16,
360 .overrun_reg = SCLSR,
361 .overrun_mask = SCLSR_ORER,
362 .sampling_rate_mask = SCI_SR(32),
363 .error_mask = SCIF_DEFAULT_ERROR_MASK,
364 .error_clear = SCIF_ERROR_CLEAR,
365 },
366
367 /*
368 * Common SCIF definitions for ports with a Baud Rate Generator for
369 * External Clock (BRG).
370 */
371 [SCIx_SH4_SCIF_BRG_REGTYPE] = {
372 .regs = {
373 [SCSMR] = { 0x00, 16 },
374 [SCBRR] = { 0x04, 8 },
375 [SCSCR] = { 0x08, 16 },
376 [SCxTDR] = { 0x0c, 8 },
377 [SCxSR] = { 0x10, 16 },
378 [SCxRDR] = { 0x14, 8 },
379 [SCFCR] = { 0x18, 16 },
380 [SCFDR] = { 0x1c, 16 },
381 [SCSPTR] = { 0x20, 16 },
382 [SCLSR] = { 0x24, 16 },
383 [SCDL] = { 0x30, 16 },
384 [SCCKS] = { 0x34, 16 },
385 },
386 .fifosize = 16,
387 .overrun_reg = SCLSR,
388 .overrun_mask = SCLSR_ORER,
389 .sampling_rate_mask = SCI_SR(32),
390 .error_mask = SCIF_DEFAULT_ERROR_MASK,
391 .error_clear = SCIF_ERROR_CLEAR,
392 },
393
394 /*
395 * Common HSCIF definitions.
396 */
397 [SCIx_HSCIF_REGTYPE] = {
398 .regs = {
399 [SCSMR] = { 0x00, 16 },
400 [SCBRR] = { 0x04, 8 },
401 [SCSCR] = { 0x08, 16 },
402 [SCxTDR] = { 0x0c, 8 },
403 [SCxSR] = { 0x10, 16 },
404 [SCxRDR] = { 0x14, 8 },
405 [SCFCR] = { 0x18, 16 },
406 [SCFDR] = { 0x1c, 16 },
407 [SCSPTR] = { 0x20, 16 },
408 [SCLSR] = { 0x24, 16 },
409 [HSSRR] = { 0x40, 16 },
410 [SCDL] = { 0x30, 16 },
411 [SCCKS] = { 0x34, 16 },
412 [HSRTRGR] = { 0x54, 16 },
413 [HSTTRGR] = { 0x58, 16 },
414 },
415 .fifosize = 128,
416 .overrun_reg = SCLSR,
417 .overrun_mask = SCLSR_ORER,
418 .sampling_rate_mask = SCI_SR_RANGE(8, 32),
419 .error_mask = SCIF_DEFAULT_ERROR_MASK,
420 .error_clear = SCIF_ERROR_CLEAR,
421 },
422
423 /*
424 * Common SH-4(A) SCIF(B) definitions for ports without an SCSPTR
425 * register.
426 */
427 [SCIx_SH4_SCIF_NO_SCSPTR_REGTYPE] = {
428 .regs = {
429 [SCSMR] = { 0x00, 16 },
430 [SCBRR] = { 0x04, 8 },
431 [SCSCR] = { 0x08, 16 },
432 [SCxTDR] = { 0x0c, 8 },
433 [SCxSR] = { 0x10, 16 },
434 [SCxRDR] = { 0x14, 8 },
435 [SCFCR] = { 0x18, 16 },
436 [SCFDR] = { 0x1c, 16 },
437 [SCLSR] = { 0x24, 16 },
438 },
439 .fifosize = 16,
440 .overrun_reg = SCLSR,
441 .overrun_mask = SCLSR_ORER,
442 .sampling_rate_mask = SCI_SR(32),
443 .error_mask = SCIF_DEFAULT_ERROR_MASK,
444 .error_clear = SCIF_ERROR_CLEAR,
445 },
446
447 /*
448 * Common SH-4(A) SCIF(B) definitions for ports with FIFO data
449 * count registers.
450 */
451 [SCIx_SH4_SCIF_FIFODATA_REGTYPE] = {
452 .regs = {
453 [SCSMR] = { 0x00, 16 },
454 [SCBRR] = { 0x04, 8 },
455 [SCSCR] = { 0x08, 16 },
456 [SCxTDR] = { 0x0c, 8 },
457 [SCxSR] = { 0x10, 16 },
458 [SCxRDR] = { 0x14, 8 },
459 [SCFCR] = { 0x18, 16 },
460 [SCFDR] = { 0x1c, 16 },
461 [SCTFDR] = { 0x1c, 16 }, /* aliased to SCFDR */
462 [SCRFDR] = { 0x20, 16 },
463 [SCSPTR] = { 0x24, 16 },
464 [SCLSR] = { 0x28, 16 },
465 },
466 .fifosize = 16,
467 .overrun_reg = SCLSR,
468 .overrun_mask = SCLSR_ORER,
469 .sampling_rate_mask = SCI_SR(32),
470 .error_mask = SCIF_DEFAULT_ERROR_MASK,
471 .error_clear = SCIF_ERROR_CLEAR,
472 },
473
474 /*
475 * SH7705-style SCIF(B) ports, lacking both SCSPTR and SCLSR
476 * registers.
477 */
478 [SCIx_SH7705_SCIF_REGTYPE] = {
479 .regs = {
480 [SCSMR] = { 0x00, 16 },
481 [SCBRR] = { 0x04, 8 },
482 [SCSCR] = { 0x08, 16 },
483 [SCxTDR] = { 0x20, 8 },
484 [SCxSR] = { 0x14, 16 },
485 [SCxRDR] = { 0x24, 8 },
486 [SCFCR] = { 0x18, 16 },
487 [SCFDR] = { 0x1c, 16 },
488 },
489 .fifosize = 64,
490 .overrun_reg = SCxSR,
491 .overrun_mask = SCIFA_ORER,
492 .sampling_rate_mask = SCI_SR(16),
493 .error_mask = SCIF_DEFAULT_ERROR_MASK | SCIFA_ORER,
494 .error_clear = SCIF_ERROR_CLEAR & ~SCIFA_ORER,
495 },
496};
497
498#define sci_getreg(up, offset) (&to_sci_port(up)->params->regs[offset])
499
500/*
501 * The "offset" here is rather misleading, in that it refers to an enum
502 * value relative to the port mapping rather than the fixed offset
503 * itself, which needs to be manually retrieved from the platform's
504 * register map for the given port.
505 */
506static unsigned int sci_serial_in(struct uart_port *p, int offset)
507{
508 const struct plat_sci_reg *reg = sci_getreg(p, offset);
509
510 if (reg->size == 8)
511 return ioread8(p->membase + (reg->offset << p->regshift));
512 else if (reg->size == 16)
513 return ioread16(p->membase + (reg->offset << p->regshift));
514 else
515 WARN(1, "Invalid register access\n");
516
517 return 0;
518}
519
520static void sci_serial_out(struct uart_port *p, int offset, int value)
521{
522 const struct plat_sci_reg *reg = sci_getreg(p, offset);
523
524 if (reg->size == 8)
525 iowrite8(value, p->membase + (reg->offset << p->regshift));
526 else if (reg->size == 16)
527 iowrite16(value, p->membase + (reg->offset << p->regshift));
528 else
529 WARN(1, "Invalid register access\n");
530}
531
532static void sci_port_enable(struct sci_port *sci_port)
533{
534 unsigned int i;
535
536 if (!sci_port->port.dev)
537 return;
538
539 pm_runtime_get_sync(sci_port->port.dev);
540
541 for (i = 0; i < SCI_NUM_CLKS; i++) {
542 clk_prepare_enable(sci_port->clks[i]);
543 sci_port->clk_rates[i] = clk_get_rate(sci_port->clks[i]);
544 }
545 sci_port->port.uartclk = sci_port->clk_rates[SCI_FCK];
546}
547
548static void sci_port_disable(struct sci_port *sci_port)
549{
550 unsigned int i;
551
552 if (!sci_port->port.dev)
553 return;
554
555 for (i = SCI_NUM_CLKS; i-- > 0; )
556 clk_disable_unprepare(sci_port->clks[i]);
557
558 pm_runtime_put_sync(sci_port->port.dev);
559}
560
561static inline unsigned long port_rx_irq_mask(struct uart_port *port)
562{
563 /*
564 * Not all ports (such as SCIFA) will support REIE. Rather than
565 * special-casing the port type, we check the port initialization
566 * IRQ enable mask to see whether the IRQ is desired at all. If
567 * it's unset, it's logically inferred that there's no point in
568 * testing for it.
569 */
570 return SCSCR_RIE | (to_sci_port(port)->cfg->scscr & SCSCR_REIE);
571}
572
573static void sci_start_tx(struct uart_port *port)
574{
575 struct sci_port *s = to_sci_port(port);
576 unsigned short ctrl;
577
578#ifdef CONFIG_SERIAL_SH_SCI_DMA
579 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
580 u16 new, scr = serial_port_in(port, SCSCR);
581 if (s->chan_tx)
582 new = scr | SCSCR_TDRQE;
583 else
584 new = scr & ~SCSCR_TDRQE;
585 if (new != scr)
586 serial_port_out(port, SCSCR, new);
587 }
588
589 if (s->chan_tx && !uart_circ_empty(&s->port.state->xmit) &&
590 dma_submit_error(s->cookie_tx)) {
591 s->cookie_tx = 0;
592 schedule_work(&s->work_tx);
593 }
594#endif
595
596 if (!s->chan_tx || port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
597 /* Set TIE (Transmit Interrupt Enable) bit in SCSCR */
598 ctrl = serial_port_in(port, SCSCR);
599 serial_port_out(port, SCSCR, ctrl | SCSCR_TIE);
600 }
601}
602
603static void sci_stop_tx(struct uart_port *port)
604{
605 unsigned short ctrl;
606
607 /* Clear TIE (Transmit Interrupt Enable) bit in SCSCR */
608 ctrl = serial_port_in(port, SCSCR);
609
610 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
611 ctrl &= ~SCSCR_TDRQE;
612
613 ctrl &= ~SCSCR_TIE;
614
615 serial_port_out(port, SCSCR, ctrl);
Olivier Deprez0e641232021-09-23 10:07:05 +0200616
617#ifdef CONFIG_SERIAL_SH_SCI_DMA
618 if (to_sci_port(port)->chan_tx &&
619 !dma_submit_error(to_sci_port(port)->cookie_tx)) {
620 dmaengine_terminate_async(to_sci_port(port)->chan_tx);
621 to_sci_port(port)->cookie_tx = -EINVAL;
622 }
623#endif
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000624}
625
626static void sci_start_rx(struct uart_port *port)
627{
628 unsigned short ctrl;
629
630 ctrl = serial_port_in(port, SCSCR) | port_rx_irq_mask(port);
631
632 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
633 ctrl &= ~SCSCR_RDRQE;
634
635 serial_port_out(port, SCSCR, ctrl);
636}
637
638static void sci_stop_rx(struct uart_port *port)
639{
640 unsigned short ctrl;
641
642 ctrl = serial_port_in(port, SCSCR);
643
644 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
645 ctrl &= ~SCSCR_RDRQE;
646
647 ctrl &= ~port_rx_irq_mask(port);
648
649 serial_port_out(port, SCSCR, ctrl);
650}
651
652static void sci_clear_SCxSR(struct uart_port *port, unsigned int mask)
653{
654 if (port->type == PORT_SCI) {
655 /* Just store the mask */
656 serial_port_out(port, SCxSR, mask);
657 } else if (to_sci_port(port)->params->overrun_mask == SCIFA_ORER) {
658 /* SCIFA/SCIFB and SCIF on SH7705/SH7720/SH7721 */
659 /* Only clear the status bits we want to clear */
660 serial_port_out(port, SCxSR,
661 serial_port_in(port, SCxSR) & mask);
662 } else {
663 /* Store the mask, clear parity/framing errors */
664 serial_port_out(port, SCxSR, mask & ~(SCIF_FERC | SCIF_PERC));
665 }
666}
667
668#if defined(CONFIG_CONSOLE_POLL) || defined(CONFIG_SERIAL_SH_SCI_CONSOLE) || \
669 defined(CONFIG_SERIAL_SH_SCI_EARLYCON)
670
671#ifdef CONFIG_CONSOLE_POLL
672static int sci_poll_get_char(struct uart_port *port)
673{
674 unsigned short status;
675 int c;
676
677 do {
678 status = serial_port_in(port, SCxSR);
679 if (status & SCxSR_ERRORS(port)) {
680 sci_clear_SCxSR(port, SCxSR_ERROR_CLEAR(port));
681 continue;
682 }
683 break;
684 } while (1);
685
686 if (!(status & SCxSR_RDxF(port)))
687 return NO_POLL_CHAR;
688
689 c = serial_port_in(port, SCxRDR);
690
691 /* Dummy read */
692 serial_port_in(port, SCxSR);
693 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
694
695 return c;
696}
697#endif
698
699static void sci_poll_put_char(struct uart_port *port, unsigned char c)
700{
701 unsigned short status;
702
703 do {
704 status = serial_port_in(port, SCxSR);
705 } while (!(status & SCxSR_TDxE(port)));
706
707 serial_port_out(port, SCxTDR, c);
708 sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port) & ~SCxSR_TEND(port));
709}
710#endif /* CONFIG_CONSOLE_POLL || CONFIG_SERIAL_SH_SCI_CONSOLE ||
711 CONFIG_SERIAL_SH_SCI_EARLYCON */
712
713static void sci_init_pins(struct uart_port *port, unsigned int cflag)
714{
715 struct sci_port *s = to_sci_port(port);
716
717 /*
718 * Use port-specific handler if provided.
719 */
720 if (s->cfg->ops && s->cfg->ops->init_pins) {
721 s->cfg->ops->init_pins(port, cflag);
722 return;
723 }
724
725 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
726 u16 data = serial_port_in(port, SCPDR);
727 u16 ctrl = serial_port_in(port, SCPCR);
728
729 /* Enable RXD and TXD pin functions */
730 ctrl &= ~(SCPCR_RXDC | SCPCR_TXDC);
731 if (to_sci_port(port)->has_rtscts) {
732 /* RTS# is output, active low, unless autorts */
733 if (!(port->mctrl & TIOCM_RTS)) {
734 ctrl |= SCPCR_RTSC;
735 data |= SCPDR_RTSD;
736 } else if (!s->autorts) {
737 ctrl |= SCPCR_RTSC;
738 data &= ~SCPDR_RTSD;
739 } else {
740 /* Enable RTS# pin function */
741 ctrl &= ~SCPCR_RTSC;
742 }
743 /* Enable CTS# pin function */
744 ctrl &= ~SCPCR_CTSC;
745 }
746 serial_port_out(port, SCPDR, data);
747 serial_port_out(port, SCPCR, ctrl);
748 } else if (sci_getreg(port, SCSPTR)->size) {
749 u16 status = serial_port_in(port, SCSPTR);
750
751 /* RTS# is always output; and active low, unless autorts */
752 status |= SCSPTR_RTSIO;
753 if (!(port->mctrl & TIOCM_RTS))
754 status |= SCSPTR_RTSDT;
755 else if (!s->autorts)
756 status &= ~SCSPTR_RTSDT;
757 /* CTS# and SCK are inputs */
758 status &= ~(SCSPTR_CTSIO | SCSPTR_SCKIO);
759 serial_port_out(port, SCSPTR, status);
760 }
761}
762
763static int sci_txfill(struct uart_port *port)
764{
765 struct sci_port *s = to_sci_port(port);
766 unsigned int fifo_mask = (s->params->fifosize << 1) - 1;
767 const struct plat_sci_reg *reg;
768
769 reg = sci_getreg(port, SCTFDR);
770 if (reg->size)
771 return serial_port_in(port, SCTFDR) & fifo_mask;
772
773 reg = sci_getreg(port, SCFDR);
774 if (reg->size)
775 return serial_port_in(port, SCFDR) >> 8;
776
777 return !(serial_port_in(port, SCxSR) & SCI_TDRE);
778}
779
780static int sci_txroom(struct uart_port *port)
781{
782 return port->fifosize - sci_txfill(port);
783}
784
785static int sci_rxfill(struct uart_port *port)
786{
787 struct sci_port *s = to_sci_port(port);
788 unsigned int fifo_mask = (s->params->fifosize << 1) - 1;
789 const struct plat_sci_reg *reg;
790
791 reg = sci_getreg(port, SCRFDR);
792 if (reg->size)
793 return serial_port_in(port, SCRFDR) & fifo_mask;
794
795 reg = sci_getreg(port, SCFDR);
796 if (reg->size)
797 return serial_port_in(port, SCFDR) & fifo_mask;
798
799 return (serial_port_in(port, SCxSR) & SCxSR_RDxF(port)) != 0;
800}
801
802/* ********************************************************************** *
803 * the interrupt related routines *
804 * ********************************************************************** */
805
806static void sci_transmit_chars(struct uart_port *port)
807{
808 struct circ_buf *xmit = &port->state->xmit;
809 unsigned int stopped = uart_tx_stopped(port);
810 unsigned short status;
811 unsigned short ctrl;
812 int count;
813
814 status = serial_port_in(port, SCxSR);
815 if (!(status & SCxSR_TDxE(port))) {
816 ctrl = serial_port_in(port, SCSCR);
817 if (uart_circ_empty(xmit))
818 ctrl &= ~SCSCR_TIE;
819 else
820 ctrl |= SCSCR_TIE;
821 serial_port_out(port, SCSCR, ctrl);
822 return;
823 }
824
825 count = sci_txroom(port);
826
827 do {
828 unsigned char c;
829
830 if (port->x_char) {
831 c = port->x_char;
832 port->x_char = 0;
833 } else if (!uart_circ_empty(xmit) && !stopped) {
834 c = xmit->buf[xmit->tail];
835 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
836 } else {
837 break;
838 }
839
840 serial_port_out(port, SCxTDR, c);
841
842 port->icount.tx++;
843 } while (--count > 0);
844
845 sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port));
846
847 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
848 uart_write_wakeup(port);
David Brazdil0f672f62019-12-10 10:32:29 +0000849 if (uart_circ_empty(xmit))
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000850 sci_stop_tx(port);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000851
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000852}
853
854/* On SH3, SCIF may read end-of-break as a space->mark char */
855#define STEPFN(c) ({int __c = (c); (((__c-1)|(__c)) == -1); })
856
857static void sci_receive_chars(struct uart_port *port)
858{
859 struct tty_port *tport = &port->state->port;
860 int i, count, copied = 0;
861 unsigned short status;
862 unsigned char flag;
863
864 status = serial_port_in(port, SCxSR);
865 if (!(status & SCxSR_RDxF(port)))
866 return;
867
868 while (1) {
869 /* Don't copy more bytes than there is room for in the buffer */
870 count = tty_buffer_request_room(tport, sci_rxfill(port));
871
872 /* If for any reason we can't copy more data, we're done! */
873 if (count == 0)
874 break;
875
876 if (port->type == PORT_SCI) {
877 char c = serial_port_in(port, SCxRDR);
878 if (uart_handle_sysrq_char(port, c))
879 count = 0;
880 else
881 tty_insert_flip_char(tport, c, TTY_NORMAL);
882 } else {
883 for (i = 0; i < count; i++) {
Olivier Deprez0e641232021-09-23 10:07:05 +0200884 char c;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000885
Olivier Deprez0e641232021-09-23 10:07:05 +0200886 if (port->type == PORT_SCIF ||
887 port->type == PORT_HSCIF) {
888 status = serial_port_in(port, SCxSR);
889 c = serial_port_in(port, SCxRDR);
890 } else {
891 c = serial_port_in(port, SCxRDR);
892 status = serial_port_in(port, SCxSR);
893 }
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000894 if (uart_handle_sysrq_char(port, c)) {
895 count--; i--;
896 continue;
897 }
898
899 /* Store data and status */
900 if (status & SCxSR_FER(port)) {
901 flag = TTY_FRAME;
902 port->icount.frame++;
903 dev_notice(port->dev, "frame error\n");
904 } else if (status & SCxSR_PER(port)) {
905 flag = TTY_PARITY;
906 port->icount.parity++;
907 dev_notice(port->dev, "parity error\n");
908 } else
909 flag = TTY_NORMAL;
910
911 tty_insert_flip_char(tport, c, flag);
912 }
913 }
914
915 serial_port_in(port, SCxSR); /* dummy read */
916 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
917
918 copied += count;
919 port->icount.rx += count;
920 }
921
922 if (copied) {
923 /* Tell the rest of the system the news. New characters! */
924 tty_flip_buffer_push(tport);
925 } else {
926 /* TTY buffers full; read from RX reg to prevent lockup */
927 serial_port_in(port, SCxRDR);
928 serial_port_in(port, SCxSR); /* dummy read */
929 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
930 }
931}
932
933static int sci_handle_errors(struct uart_port *port)
934{
935 int copied = 0;
936 unsigned short status = serial_port_in(port, SCxSR);
937 struct tty_port *tport = &port->state->port;
938 struct sci_port *s = to_sci_port(port);
939
940 /* Handle overruns */
941 if (status & s->params->overrun_mask) {
942 port->icount.overrun++;
943
944 /* overrun error */
945 if (tty_insert_flip_char(tport, 0, TTY_OVERRUN))
946 copied++;
947
948 dev_notice(port->dev, "overrun error\n");
949 }
950
951 if (status & SCxSR_FER(port)) {
952 /* frame error */
953 port->icount.frame++;
954
955 if (tty_insert_flip_char(tport, 0, TTY_FRAME))
956 copied++;
957
958 dev_notice(port->dev, "frame error\n");
959 }
960
961 if (status & SCxSR_PER(port)) {
962 /* parity error */
963 port->icount.parity++;
964
965 if (tty_insert_flip_char(tport, 0, TTY_PARITY))
966 copied++;
967
968 dev_notice(port->dev, "parity error\n");
969 }
970
971 if (copied)
972 tty_flip_buffer_push(tport);
973
974 return copied;
975}
976
977static int sci_handle_fifo_overrun(struct uart_port *port)
978{
979 struct tty_port *tport = &port->state->port;
980 struct sci_port *s = to_sci_port(port);
981 const struct plat_sci_reg *reg;
982 int copied = 0;
983 u16 status;
984
985 reg = sci_getreg(port, s->params->overrun_reg);
986 if (!reg->size)
987 return 0;
988
989 status = serial_port_in(port, s->params->overrun_reg);
990 if (status & s->params->overrun_mask) {
991 status &= ~s->params->overrun_mask;
992 serial_port_out(port, s->params->overrun_reg, status);
993
994 port->icount.overrun++;
995
996 tty_insert_flip_char(tport, 0, TTY_OVERRUN);
997 tty_flip_buffer_push(tport);
998
999 dev_dbg(port->dev, "overrun error\n");
1000 copied++;
1001 }
1002
1003 return copied;
1004}
1005
1006static int sci_handle_breaks(struct uart_port *port)
1007{
1008 int copied = 0;
1009 unsigned short status = serial_port_in(port, SCxSR);
1010 struct tty_port *tport = &port->state->port;
1011
1012 if (uart_handle_break(port))
1013 return 0;
1014
1015 if (status & SCxSR_BRK(port)) {
1016 port->icount.brk++;
1017
1018 /* Notify of BREAK */
1019 if (tty_insert_flip_char(tport, 0, TTY_BREAK))
1020 copied++;
1021
1022 dev_dbg(port->dev, "BREAK detected\n");
1023 }
1024
1025 if (copied)
1026 tty_flip_buffer_push(tport);
1027
1028 copied += sci_handle_fifo_overrun(port);
1029
1030 return copied;
1031}
1032
1033static int scif_set_rtrg(struct uart_port *port, int rx_trig)
1034{
1035 unsigned int bits;
1036
Olivier Deprez0e641232021-09-23 10:07:05 +02001037 if (rx_trig >= port->fifosize)
1038 rx_trig = port->fifosize - 1;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001039 if (rx_trig < 1)
1040 rx_trig = 1;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001041
1042 /* HSCIF can be set to an arbitrary level. */
1043 if (sci_getreg(port, HSRTRGR)->size) {
1044 serial_port_out(port, HSRTRGR, rx_trig);
1045 return rx_trig;
1046 }
1047
1048 switch (port->type) {
1049 case PORT_SCIF:
1050 if (rx_trig < 4) {
1051 bits = 0;
1052 rx_trig = 1;
1053 } else if (rx_trig < 8) {
1054 bits = SCFCR_RTRG0;
1055 rx_trig = 4;
1056 } else if (rx_trig < 14) {
1057 bits = SCFCR_RTRG1;
1058 rx_trig = 8;
1059 } else {
1060 bits = SCFCR_RTRG0 | SCFCR_RTRG1;
1061 rx_trig = 14;
1062 }
1063 break;
1064 case PORT_SCIFA:
1065 case PORT_SCIFB:
1066 if (rx_trig < 16) {
1067 bits = 0;
1068 rx_trig = 1;
1069 } else if (rx_trig < 32) {
1070 bits = SCFCR_RTRG0;
1071 rx_trig = 16;
1072 } else if (rx_trig < 48) {
1073 bits = SCFCR_RTRG1;
1074 rx_trig = 32;
1075 } else {
1076 bits = SCFCR_RTRG0 | SCFCR_RTRG1;
1077 rx_trig = 48;
1078 }
1079 break;
1080 default:
1081 WARN(1, "unknown FIFO configuration");
1082 return 1;
1083 }
1084
1085 serial_port_out(port, SCFCR,
1086 (serial_port_in(port, SCFCR) &
1087 ~(SCFCR_RTRG1 | SCFCR_RTRG0)) | bits);
1088
1089 return rx_trig;
1090}
1091
1092static int scif_rtrg_enabled(struct uart_port *port)
1093{
1094 if (sci_getreg(port, HSRTRGR)->size)
1095 return serial_port_in(port, HSRTRGR) != 0;
1096 else
1097 return (serial_port_in(port, SCFCR) &
1098 (SCFCR_RTRG0 | SCFCR_RTRG1)) != 0;
1099}
1100
1101static void rx_fifo_timer_fn(struct timer_list *t)
1102{
1103 struct sci_port *s = from_timer(s, t, rx_fifo_timer);
1104 struct uart_port *port = &s->port;
1105
1106 dev_dbg(port->dev, "Rx timed out\n");
1107 scif_set_rtrg(port, 1);
1108}
1109
David Brazdil0f672f62019-12-10 10:32:29 +00001110static ssize_t rx_fifo_trigger_show(struct device *dev,
1111 struct device_attribute *attr, char *buf)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001112{
1113 struct uart_port *port = dev_get_drvdata(dev);
1114 struct sci_port *sci = to_sci_port(port);
1115
1116 return sprintf(buf, "%d\n", sci->rx_trigger);
1117}
1118
David Brazdil0f672f62019-12-10 10:32:29 +00001119static ssize_t rx_fifo_trigger_store(struct device *dev,
1120 struct device_attribute *attr,
1121 const char *buf, size_t count)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001122{
1123 struct uart_port *port = dev_get_drvdata(dev);
1124 struct sci_port *sci = to_sci_port(port);
1125 int ret;
1126 long r;
1127
1128 ret = kstrtol(buf, 0, &r);
1129 if (ret)
1130 return ret;
1131
1132 sci->rx_trigger = scif_set_rtrg(port, r);
1133 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
1134 scif_set_rtrg(port, 1);
1135
1136 return count;
1137}
1138
David Brazdil0f672f62019-12-10 10:32:29 +00001139static DEVICE_ATTR_RW(rx_fifo_trigger);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001140
1141static ssize_t rx_fifo_timeout_show(struct device *dev,
1142 struct device_attribute *attr,
1143 char *buf)
1144{
1145 struct uart_port *port = dev_get_drvdata(dev);
1146 struct sci_port *sci = to_sci_port(port);
1147 int v;
1148
1149 if (port->type == PORT_HSCIF)
1150 v = sci->hscif_tot >> HSSCR_TOT_SHIFT;
1151 else
1152 v = sci->rx_fifo_timeout;
1153
1154 return sprintf(buf, "%d\n", v);
1155}
1156
1157static ssize_t rx_fifo_timeout_store(struct device *dev,
1158 struct device_attribute *attr,
1159 const char *buf,
1160 size_t count)
1161{
1162 struct uart_port *port = dev_get_drvdata(dev);
1163 struct sci_port *sci = to_sci_port(port);
1164 int ret;
1165 long r;
1166
1167 ret = kstrtol(buf, 0, &r);
1168 if (ret)
1169 return ret;
1170
1171 if (port->type == PORT_HSCIF) {
1172 if (r < 0 || r > 3)
1173 return -EINVAL;
1174 sci->hscif_tot = r << HSSCR_TOT_SHIFT;
1175 } else {
1176 sci->rx_fifo_timeout = r;
1177 scif_set_rtrg(port, 1);
1178 if (r > 0)
1179 timer_setup(&sci->rx_fifo_timer, rx_fifo_timer_fn, 0);
1180 }
1181
1182 return count;
1183}
1184
1185static DEVICE_ATTR_RW(rx_fifo_timeout);
1186
1187
1188#ifdef CONFIG_SERIAL_SH_SCI_DMA
1189static void sci_dma_tx_complete(void *arg)
1190{
1191 struct sci_port *s = arg;
1192 struct uart_port *port = &s->port;
1193 struct circ_buf *xmit = &port->state->xmit;
1194 unsigned long flags;
1195
1196 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
1197
1198 spin_lock_irqsave(&port->lock, flags);
1199
1200 xmit->tail += s->tx_dma_len;
1201 xmit->tail &= UART_XMIT_SIZE - 1;
1202
1203 port->icount.tx += s->tx_dma_len;
1204
1205 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
1206 uart_write_wakeup(port);
1207
1208 if (!uart_circ_empty(xmit)) {
1209 s->cookie_tx = 0;
1210 schedule_work(&s->work_tx);
1211 } else {
1212 s->cookie_tx = -EINVAL;
1213 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1214 u16 ctrl = serial_port_in(port, SCSCR);
1215 serial_port_out(port, SCSCR, ctrl & ~SCSCR_TIE);
1216 }
1217 }
1218
1219 spin_unlock_irqrestore(&port->lock, flags);
1220}
1221
1222/* Locking: called with port lock held */
1223static int sci_dma_rx_push(struct sci_port *s, void *buf, size_t count)
1224{
1225 struct uart_port *port = &s->port;
1226 struct tty_port *tport = &port->state->port;
1227 int copied;
1228
1229 copied = tty_insert_flip_string(tport, buf, count);
1230 if (copied < count)
1231 port->icount.buf_overrun++;
1232
1233 port->icount.rx += copied;
1234
1235 return copied;
1236}
1237
1238static int sci_dma_rx_find_active(struct sci_port *s)
1239{
1240 unsigned int i;
1241
1242 for (i = 0; i < ARRAY_SIZE(s->cookie_rx); i++)
1243 if (s->active_rx == s->cookie_rx[i])
1244 return i;
1245
1246 return -1;
1247}
1248
David Brazdil0f672f62019-12-10 10:32:29 +00001249static void sci_dma_rx_chan_invalidate(struct sci_port *s)
1250{
1251 unsigned int i;
1252
1253 s->chan_rx = NULL;
1254 for (i = 0; i < ARRAY_SIZE(s->cookie_rx); i++)
1255 s->cookie_rx[i] = -EINVAL;
1256 s->active_rx = 0;
1257}
1258
1259static void sci_dma_rx_release(struct sci_port *s)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001260{
1261 struct dma_chan *chan = s->chan_rx_saved;
1262
David Brazdil0f672f62019-12-10 10:32:29 +00001263 s->chan_rx_saved = NULL;
1264 sci_dma_rx_chan_invalidate(s);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001265 dmaengine_terminate_sync(chan);
1266 dma_free_coherent(chan->device->dev, s->buf_len_rx * 2, s->rx_buf[0],
1267 sg_dma_address(&s->sg_rx[0]));
1268 dma_release_channel(chan);
1269}
1270
1271static void start_hrtimer_us(struct hrtimer *hrt, unsigned long usec)
1272{
1273 long sec = usec / 1000000;
1274 long nsec = (usec % 1000000) * 1000;
1275 ktime_t t = ktime_set(sec, nsec);
1276
1277 hrtimer_start(hrt, t, HRTIMER_MODE_REL);
1278}
1279
David Brazdil0f672f62019-12-10 10:32:29 +00001280static void sci_dma_rx_reenable_irq(struct sci_port *s)
1281{
1282 struct uart_port *port = &s->port;
1283 u16 scr;
1284
1285 /* Direct new serial port interrupts back to CPU */
1286 scr = serial_port_in(port, SCSCR);
1287 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1288 scr &= ~SCSCR_RDRQE;
1289 enable_irq(s->irqs[SCIx_RXI_IRQ]);
1290 }
1291 serial_port_out(port, SCSCR, scr | SCSCR_RIE);
1292}
1293
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001294static void sci_dma_rx_complete(void *arg)
1295{
1296 struct sci_port *s = arg;
1297 struct dma_chan *chan = s->chan_rx;
1298 struct uart_port *port = &s->port;
1299 struct dma_async_tx_descriptor *desc;
1300 unsigned long flags;
1301 int active, count = 0;
1302
1303 dev_dbg(port->dev, "%s(%d) active cookie %d\n", __func__, port->line,
1304 s->active_rx);
1305
1306 spin_lock_irqsave(&port->lock, flags);
1307
1308 active = sci_dma_rx_find_active(s);
1309 if (active >= 0)
1310 count = sci_dma_rx_push(s, s->rx_buf[active], s->buf_len_rx);
1311
1312 start_hrtimer_us(&s->rx_timer, s->rx_timeout);
1313
1314 if (count)
1315 tty_flip_buffer_push(&port->state->port);
1316
1317 desc = dmaengine_prep_slave_sg(s->chan_rx, &s->sg_rx[active], 1,
1318 DMA_DEV_TO_MEM,
1319 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1320 if (!desc)
1321 goto fail;
1322
1323 desc->callback = sci_dma_rx_complete;
1324 desc->callback_param = s;
1325 s->cookie_rx[active] = dmaengine_submit(desc);
1326 if (dma_submit_error(s->cookie_rx[active]))
1327 goto fail;
1328
1329 s->active_rx = s->cookie_rx[!active];
1330
1331 dma_async_issue_pending(chan);
1332
1333 spin_unlock_irqrestore(&port->lock, flags);
1334 dev_dbg(port->dev, "%s: cookie %d #%d, new active cookie %d\n",
1335 __func__, s->cookie_rx[active], active, s->active_rx);
1336 return;
1337
1338fail:
1339 spin_unlock_irqrestore(&port->lock, flags);
1340 dev_warn(port->dev, "Failed submitting Rx DMA descriptor\n");
1341 /* Switch to PIO */
1342 spin_lock_irqsave(&port->lock, flags);
David Brazdil0f672f62019-12-10 10:32:29 +00001343 dmaengine_terminate_async(chan);
1344 sci_dma_rx_chan_invalidate(s);
1345 sci_dma_rx_reenable_irq(s);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001346 spin_unlock_irqrestore(&port->lock, flags);
1347}
1348
David Brazdil0f672f62019-12-10 10:32:29 +00001349static void sci_dma_tx_release(struct sci_port *s)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001350{
1351 struct dma_chan *chan = s->chan_tx_saved;
1352
1353 cancel_work_sync(&s->work_tx);
1354 s->chan_tx_saved = s->chan_tx = NULL;
1355 s->cookie_tx = -EINVAL;
1356 dmaengine_terminate_sync(chan);
1357 dma_unmap_single(chan->device->dev, s->tx_dma_addr, UART_XMIT_SIZE,
1358 DMA_TO_DEVICE);
1359 dma_release_channel(chan);
1360}
1361
David Brazdil0f672f62019-12-10 10:32:29 +00001362static int sci_dma_rx_submit(struct sci_port *s, bool port_lock_held)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001363{
1364 struct dma_chan *chan = s->chan_rx;
1365 struct uart_port *port = &s->port;
1366 unsigned long flags;
1367 int i;
1368
1369 for (i = 0; i < 2; i++) {
1370 struct scatterlist *sg = &s->sg_rx[i];
1371 struct dma_async_tx_descriptor *desc;
1372
1373 desc = dmaengine_prep_slave_sg(chan,
1374 sg, 1, DMA_DEV_TO_MEM,
1375 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1376 if (!desc)
1377 goto fail;
1378
1379 desc->callback = sci_dma_rx_complete;
1380 desc->callback_param = s;
1381 s->cookie_rx[i] = dmaengine_submit(desc);
1382 if (dma_submit_error(s->cookie_rx[i]))
1383 goto fail;
1384
1385 }
1386
1387 s->active_rx = s->cookie_rx[0];
1388
1389 dma_async_issue_pending(chan);
David Brazdil0f672f62019-12-10 10:32:29 +00001390 return 0;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001391
1392fail:
David Brazdil0f672f62019-12-10 10:32:29 +00001393 /* Switch to PIO */
1394 if (!port_lock_held)
1395 spin_lock_irqsave(&port->lock, flags);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001396 if (i)
1397 dmaengine_terminate_async(chan);
David Brazdil0f672f62019-12-10 10:32:29 +00001398 sci_dma_rx_chan_invalidate(s);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001399 sci_start_rx(port);
David Brazdil0f672f62019-12-10 10:32:29 +00001400 if (!port_lock_held)
1401 spin_unlock_irqrestore(&port->lock, flags);
1402 return -EAGAIN;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001403}
1404
David Brazdil0f672f62019-12-10 10:32:29 +00001405static void sci_dma_tx_work_fn(struct work_struct *work)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001406{
1407 struct sci_port *s = container_of(work, struct sci_port, work_tx);
1408 struct dma_async_tx_descriptor *desc;
1409 struct dma_chan *chan = s->chan_tx;
1410 struct uart_port *port = &s->port;
1411 struct circ_buf *xmit = &port->state->xmit;
1412 unsigned long flags;
1413 dma_addr_t buf;
David Brazdil0f672f62019-12-10 10:32:29 +00001414 int head, tail;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001415
1416 /*
1417 * DMA is idle now.
1418 * Port xmit buffer is already mapped, and it is one page... Just adjust
1419 * offsets and lengths. Since it is a circular buffer, we have to
1420 * transmit till the end, and then the rest. Take the port lock to get a
1421 * consistent xmit buffer state.
1422 */
1423 spin_lock_irq(&port->lock);
David Brazdil0f672f62019-12-10 10:32:29 +00001424 head = xmit->head;
1425 tail = xmit->tail;
1426 buf = s->tx_dma_addr + (tail & (UART_XMIT_SIZE - 1));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001427 s->tx_dma_len = min_t(unsigned int,
David Brazdil0f672f62019-12-10 10:32:29 +00001428 CIRC_CNT(head, tail, UART_XMIT_SIZE),
1429 CIRC_CNT_TO_END(head, tail, UART_XMIT_SIZE));
1430 if (!s->tx_dma_len) {
1431 /* Transmit buffer has been flushed */
1432 spin_unlock_irq(&port->lock);
1433 return;
1434 }
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001435
1436 desc = dmaengine_prep_slave_single(chan, buf, s->tx_dma_len,
1437 DMA_MEM_TO_DEV,
1438 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1439 if (!desc) {
David Brazdil0f672f62019-12-10 10:32:29 +00001440 spin_unlock_irq(&port->lock);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001441 dev_warn(port->dev, "Failed preparing Tx DMA descriptor\n");
1442 goto switch_to_pio;
1443 }
1444
1445 dma_sync_single_for_device(chan->device->dev, buf, s->tx_dma_len,
1446 DMA_TO_DEVICE);
1447
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001448 desc->callback = sci_dma_tx_complete;
1449 desc->callback_param = s;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001450 s->cookie_tx = dmaengine_submit(desc);
1451 if (dma_submit_error(s->cookie_tx)) {
David Brazdil0f672f62019-12-10 10:32:29 +00001452 spin_unlock_irq(&port->lock);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001453 dev_warn(port->dev, "Failed submitting Tx DMA descriptor\n");
1454 goto switch_to_pio;
1455 }
1456
David Brazdil0f672f62019-12-10 10:32:29 +00001457 spin_unlock_irq(&port->lock);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001458 dev_dbg(port->dev, "%s: %p: %d...%d, cookie %d\n",
David Brazdil0f672f62019-12-10 10:32:29 +00001459 __func__, xmit->buf, tail, head, s->cookie_tx);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001460
1461 dma_async_issue_pending(chan);
1462 return;
1463
1464switch_to_pio:
1465 spin_lock_irqsave(&port->lock, flags);
1466 s->chan_tx = NULL;
1467 sci_start_tx(port);
1468 spin_unlock_irqrestore(&port->lock, flags);
1469 return;
1470}
1471
David Brazdil0f672f62019-12-10 10:32:29 +00001472static enum hrtimer_restart sci_dma_rx_timer_fn(struct hrtimer *t)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001473{
1474 struct sci_port *s = container_of(t, struct sci_port, rx_timer);
1475 struct dma_chan *chan = s->chan_rx;
1476 struct uart_port *port = &s->port;
1477 struct dma_tx_state state;
1478 enum dma_status status;
1479 unsigned long flags;
1480 unsigned int read;
1481 int active, count;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001482
1483 dev_dbg(port->dev, "DMA Rx timed out\n");
1484
1485 spin_lock_irqsave(&port->lock, flags);
1486
1487 active = sci_dma_rx_find_active(s);
1488 if (active < 0) {
1489 spin_unlock_irqrestore(&port->lock, flags);
1490 return HRTIMER_NORESTART;
1491 }
1492
1493 status = dmaengine_tx_status(s->chan_rx, s->active_rx, &state);
1494 if (status == DMA_COMPLETE) {
1495 spin_unlock_irqrestore(&port->lock, flags);
1496 dev_dbg(port->dev, "Cookie %d #%d has already completed\n",
1497 s->active_rx, active);
1498
1499 /* Let packet complete handler take care of the packet */
1500 return HRTIMER_NORESTART;
1501 }
1502
1503 dmaengine_pause(chan);
1504
1505 /*
1506 * sometimes DMA transfer doesn't stop even if it is stopped and
1507 * data keeps on coming until transaction is complete so check
1508 * for DMA_COMPLETE again
1509 * Let packet complete handler take care of the packet
1510 */
1511 status = dmaengine_tx_status(s->chan_rx, s->active_rx, &state);
1512 if (status == DMA_COMPLETE) {
1513 spin_unlock_irqrestore(&port->lock, flags);
1514 dev_dbg(port->dev, "Transaction complete after DMA engine was stopped");
1515 return HRTIMER_NORESTART;
1516 }
1517
1518 /* Handle incomplete DMA receive */
1519 dmaengine_terminate_async(s->chan_rx);
1520 read = sg_dma_len(&s->sg_rx[active]) - state.residue;
1521
1522 if (read) {
1523 count = sci_dma_rx_push(s, s->rx_buf[active], read);
1524 if (count)
1525 tty_flip_buffer_push(&port->state->port);
1526 }
1527
1528 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
David Brazdil0f672f62019-12-10 10:32:29 +00001529 sci_dma_rx_submit(s, true);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001530
David Brazdil0f672f62019-12-10 10:32:29 +00001531 sci_dma_rx_reenable_irq(s);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001532
1533 spin_unlock_irqrestore(&port->lock, flags);
1534
1535 return HRTIMER_NORESTART;
1536}
1537
1538static struct dma_chan *sci_request_dma_chan(struct uart_port *port,
1539 enum dma_transfer_direction dir)
1540{
1541 struct dma_chan *chan;
1542 struct dma_slave_config cfg;
1543 int ret;
1544
1545 chan = dma_request_slave_channel(port->dev,
1546 dir == DMA_MEM_TO_DEV ? "tx" : "rx");
1547 if (!chan) {
David Brazdil0f672f62019-12-10 10:32:29 +00001548 dev_dbg(port->dev, "dma_request_slave_channel failed\n");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001549 return NULL;
1550 }
1551
1552 memset(&cfg, 0, sizeof(cfg));
1553 cfg.direction = dir;
1554 if (dir == DMA_MEM_TO_DEV) {
1555 cfg.dst_addr = port->mapbase +
1556 (sci_getreg(port, SCxTDR)->offset << port->regshift);
1557 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1558 } else {
1559 cfg.src_addr = port->mapbase +
1560 (sci_getreg(port, SCxRDR)->offset << port->regshift);
1561 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1562 }
1563
1564 ret = dmaengine_slave_config(chan, &cfg);
1565 if (ret) {
1566 dev_warn(port->dev, "dmaengine_slave_config failed %d\n", ret);
1567 dma_release_channel(chan);
1568 return NULL;
1569 }
1570
1571 return chan;
1572}
1573
1574static void sci_request_dma(struct uart_port *port)
1575{
1576 struct sci_port *s = to_sci_port(port);
1577 struct dma_chan *chan;
1578
1579 dev_dbg(port->dev, "%s: port %d\n", __func__, port->line);
1580
David Brazdil0f672f62019-12-10 10:32:29 +00001581 /*
1582 * DMA on console may interfere with Kernel log messages which use
1583 * plain putchar(). So, simply don't use it with a console.
1584 */
1585 if (uart_console(port))
1586 return;
1587
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001588 if (!port->dev->of_node)
1589 return;
1590
1591 s->cookie_tx = -EINVAL;
1592
1593 /*
1594 * Don't request a dma channel if no channel was specified
1595 * in the device tree.
1596 */
1597 if (!of_find_property(port->dev->of_node, "dmas", NULL))
1598 return;
1599
1600 chan = sci_request_dma_chan(port, DMA_MEM_TO_DEV);
1601 dev_dbg(port->dev, "%s: TX: got channel %p\n", __func__, chan);
1602 if (chan) {
1603 /* UART circular tx buffer is an aligned page. */
1604 s->tx_dma_addr = dma_map_single(chan->device->dev,
1605 port->state->xmit.buf,
1606 UART_XMIT_SIZE,
1607 DMA_TO_DEVICE);
1608 if (dma_mapping_error(chan->device->dev, s->tx_dma_addr)) {
1609 dev_warn(port->dev, "Failed mapping Tx DMA descriptor\n");
1610 dma_release_channel(chan);
1611 } else {
1612 dev_dbg(port->dev, "%s: mapped %lu@%p to %pad\n",
1613 __func__, UART_XMIT_SIZE,
1614 port->state->xmit.buf, &s->tx_dma_addr);
1615
David Brazdil0f672f62019-12-10 10:32:29 +00001616 INIT_WORK(&s->work_tx, sci_dma_tx_work_fn);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001617 s->chan_tx_saved = s->chan_tx = chan;
1618 }
1619 }
1620
1621 chan = sci_request_dma_chan(port, DMA_DEV_TO_MEM);
1622 dev_dbg(port->dev, "%s: RX: got channel %p\n", __func__, chan);
1623 if (chan) {
1624 unsigned int i;
1625 dma_addr_t dma;
1626 void *buf;
1627
1628 s->buf_len_rx = 2 * max_t(size_t, 16, port->fifosize);
1629 buf = dma_alloc_coherent(chan->device->dev, s->buf_len_rx * 2,
1630 &dma, GFP_KERNEL);
1631 if (!buf) {
1632 dev_warn(port->dev,
1633 "Failed to allocate Rx dma buffer, using PIO\n");
1634 dma_release_channel(chan);
1635 return;
1636 }
1637
1638 for (i = 0; i < 2; i++) {
1639 struct scatterlist *sg = &s->sg_rx[i];
1640
1641 sg_init_table(sg, 1);
1642 s->rx_buf[i] = buf;
1643 sg_dma_address(sg) = dma;
1644 sg_dma_len(sg) = s->buf_len_rx;
1645
1646 buf += s->buf_len_rx;
1647 dma += s->buf_len_rx;
1648 }
1649
1650 hrtimer_init(&s->rx_timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
David Brazdil0f672f62019-12-10 10:32:29 +00001651 s->rx_timer.function = sci_dma_rx_timer_fn;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001652
1653 s->chan_rx_saved = s->chan_rx = chan;
1654
1655 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
David Brazdil0f672f62019-12-10 10:32:29 +00001656 sci_dma_rx_submit(s, false);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001657 }
1658}
1659
1660static void sci_free_dma(struct uart_port *port)
1661{
1662 struct sci_port *s = to_sci_port(port);
1663
1664 if (s->chan_tx_saved)
David Brazdil0f672f62019-12-10 10:32:29 +00001665 sci_dma_tx_release(s);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001666 if (s->chan_rx_saved)
David Brazdil0f672f62019-12-10 10:32:29 +00001667 sci_dma_rx_release(s);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001668}
1669
1670static void sci_flush_buffer(struct uart_port *port)
1671{
David Brazdil0f672f62019-12-10 10:32:29 +00001672 struct sci_port *s = to_sci_port(port);
1673
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001674 /*
1675 * In uart_flush_buffer(), the xmit circular buffer has just been
David Brazdil0f672f62019-12-10 10:32:29 +00001676 * cleared, so we have to reset tx_dma_len accordingly, and stop any
1677 * pending transfers
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001678 */
David Brazdil0f672f62019-12-10 10:32:29 +00001679 s->tx_dma_len = 0;
1680 if (s->chan_tx) {
1681 dmaengine_terminate_async(s->chan_tx);
1682 s->cookie_tx = -EINVAL;
1683 }
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001684}
1685#else /* !CONFIG_SERIAL_SH_SCI_DMA */
1686static inline void sci_request_dma(struct uart_port *port)
1687{
1688}
1689
1690static inline void sci_free_dma(struct uart_port *port)
1691{
1692}
1693
1694#define sci_flush_buffer NULL
1695#endif /* !CONFIG_SERIAL_SH_SCI_DMA */
1696
1697static irqreturn_t sci_rx_interrupt(int irq, void *ptr)
1698{
1699 struct uart_port *port = ptr;
1700 struct sci_port *s = to_sci_port(port);
1701
1702#ifdef CONFIG_SERIAL_SH_SCI_DMA
1703 if (s->chan_rx) {
1704 u16 scr = serial_port_in(port, SCSCR);
1705 u16 ssr = serial_port_in(port, SCxSR);
1706
1707 /* Disable future Rx interrupts */
1708 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1709 disable_irq_nosync(irq);
1710 scr |= SCSCR_RDRQE;
1711 } else {
David Brazdil0f672f62019-12-10 10:32:29 +00001712 if (sci_dma_rx_submit(s, false) < 0)
1713 goto handle_pio;
1714
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001715 scr &= ~SCSCR_RIE;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001716 }
1717 serial_port_out(port, SCSCR, scr);
1718 /* Clear current interrupt */
1719 serial_port_out(port, SCxSR,
1720 ssr & ~(SCIF_DR | SCxSR_RDxF(port)));
1721 dev_dbg(port->dev, "Rx IRQ %lu: setup t-out in %u us\n",
1722 jiffies, s->rx_timeout);
1723 start_hrtimer_us(&s->rx_timer, s->rx_timeout);
1724
1725 return IRQ_HANDLED;
1726 }
David Brazdil0f672f62019-12-10 10:32:29 +00001727
1728handle_pio:
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001729#endif
1730
1731 if (s->rx_trigger > 1 && s->rx_fifo_timeout > 0) {
1732 if (!scif_rtrg_enabled(port))
1733 scif_set_rtrg(port, s->rx_trigger);
1734
1735 mod_timer(&s->rx_fifo_timer, jiffies + DIV_ROUND_UP(
1736 s->rx_frame * HZ * s->rx_fifo_timeout, 1000000));
1737 }
1738
1739 /* I think sci_receive_chars has to be called irrespective
1740 * of whether the I_IXOFF is set, otherwise, how is the interrupt
1741 * to be disabled?
1742 */
David Brazdil0f672f62019-12-10 10:32:29 +00001743 sci_receive_chars(port);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001744
1745 return IRQ_HANDLED;
1746}
1747
1748static irqreturn_t sci_tx_interrupt(int irq, void *ptr)
1749{
1750 struct uart_port *port = ptr;
1751 unsigned long flags;
1752
1753 spin_lock_irqsave(&port->lock, flags);
1754 sci_transmit_chars(port);
1755 spin_unlock_irqrestore(&port->lock, flags);
1756
1757 return IRQ_HANDLED;
1758}
1759
1760static irqreturn_t sci_br_interrupt(int irq, void *ptr)
1761{
1762 struct uart_port *port = ptr;
1763
1764 /* Handle BREAKs */
1765 sci_handle_breaks(port);
Olivier Deprez0e641232021-09-23 10:07:05 +02001766
1767 /* drop invalid character received before break was detected */
1768 serial_port_in(port, SCxRDR);
1769
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001770 sci_clear_SCxSR(port, SCxSR_BREAK_CLEAR(port));
1771
1772 return IRQ_HANDLED;
1773}
1774
1775static irqreturn_t sci_er_interrupt(int irq, void *ptr)
1776{
1777 struct uart_port *port = ptr;
1778 struct sci_port *s = to_sci_port(port);
1779
1780 if (s->irqs[SCIx_ERI_IRQ] == s->irqs[SCIx_BRI_IRQ]) {
1781 /* Break and Error interrupts are muxed */
1782 unsigned short ssr_status = serial_port_in(port, SCxSR);
1783
1784 /* Break Interrupt */
1785 if (ssr_status & SCxSR_BRK(port))
1786 sci_br_interrupt(irq, ptr);
1787
1788 /* Break only? */
1789 if (!(ssr_status & SCxSR_ERRORS(port)))
1790 return IRQ_HANDLED;
1791 }
1792
1793 /* Handle errors */
1794 if (port->type == PORT_SCI) {
1795 if (sci_handle_errors(port)) {
1796 /* discard character in rx buffer */
1797 serial_port_in(port, SCxSR);
1798 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
1799 }
1800 } else {
1801 sci_handle_fifo_overrun(port);
1802 if (!s->chan_rx)
David Brazdil0f672f62019-12-10 10:32:29 +00001803 sci_receive_chars(port);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001804 }
1805
1806 sci_clear_SCxSR(port, SCxSR_ERROR_CLEAR(port));
1807
1808 /* Kick the transmission */
1809 if (!s->chan_tx)
1810 sci_tx_interrupt(irq, ptr);
1811
1812 return IRQ_HANDLED;
1813}
1814
1815static irqreturn_t sci_mpxed_interrupt(int irq, void *ptr)
1816{
1817 unsigned short ssr_status, scr_status, err_enabled, orer_status = 0;
1818 struct uart_port *port = ptr;
1819 struct sci_port *s = to_sci_port(port);
1820 irqreturn_t ret = IRQ_NONE;
1821
1822 ssr_status = serial_port_in(port, SCxSR);
1823 scr_status = serial_port_in(port, SCSCR);
1824 if (s->params->overrun_reg == SCxSR)
1825 orer_status = ssr_status;
1826 else if (sci_getreg(port, s->params->overrun_reg)->size)
1827 orer_status = serial_port_in(port, s->params->overrun_reg);
1828
1829 err_enabled = scr_status & port_rx_irq_mask(port);
1830
1831 /* Tx Interrupt */
1832 if ((ssr_status & SCxSR_TDxE(port)) && (scr_status & SCSCR_TIE) &&
1833 !s->chan_tx)
1834 ret = sci_tx_interrupt(irq, ptr);
1835
1836 /*
1837 * Rx Interrupt: if we're using DMA, the DMA controller clears RDF /
1838 * DR flags
1839 */
1840 if (((ssr_status & SCxSR_RDxF(port)) || s->chan_rx) &&
1841 (scr_status & SCSCR_RIE))
1842 ret = sci_rx_interrupt(irq, ptr);
1843
1844 /* Error Interrupt */
1845 if ((ssr_status & SCxSR_ERRORS(port)) && err_enabled)
1846 ret = sci_er_interrupt(irq, ptr);
1847
1848 /* Break Interrupt */
Olivier Deprez0e641232021-09-23 10:07:05 +02001849 if (s->irqs[SCIx_ERI_IRQ] != s->irqs[SCIx_BRI_IRQ] &&
1850 (ssr_status & SCxSR_BRK(port)) && err_enabled)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001851 ret = sci_br_interrupt(irq, ptr);
1852
1853 /* Overrun Interrupt */
1854 if (orer_status & s->params->overrun_mask) {
1855 sci_handle_fifo_overrun(port);
1856 ret = IRQ_HANDLED;
1857 }
1858
1859 return ret;
1860}
1861
1862static const struct sci_irq_desc {
1863 const char *desc;
1864 irq_handler_t handler;
1865} sci_irq_desc[] = {
1866 /*
1867 * Split out handlers, the default case.
1868 */
1869 [SCIx_ERI_IRQ] = {
1870 .desc = "rx err",
1871 .handler = sci_er_interrupt,
1872 },
1873
1874 [SCIx_RXI_IRQ] = {
1875 .desc = "rx full",
1876 .handler = sci_rx_interrupt,
1877 },
1878
1879 [SCIx_TXI_IRQ] = {
1880 .desc = "tx empty",
1881 .handler = sci_tx_interrupt,
1882 },
1883
1884 [SCIx_BRI_IRQ] = {
1885 .desc = "break",
1886 .handler = sci_br_interrupt,
1887 },
1888
1889 [SCIx_DRI_IRQ] = {
1890 .desc = "rx ready",
1891 .handler = sci_rx_interrupt,
1892 },
1893
1894 [SCIx_TEI_IRQ] = {
1895 .desc = "tx end",
1896 .handler = sci_tx_interrupt,
1897 },
1898
1899 /*
1900 * Special muxed handler.
1901 */
1902 [SCIx_MUX_IRQ] = {
1903 .desc = "mux",
1904 .handler = sci_mpxed_interrupt,
1905 },
1906};
1907
1908static int sci_request_irq(struct sci_port *port)
1909{
1910 struct uart_port *up = &port->port;
1911 int i, j, w, ret = 0;
1912
1913 for (i = j = 0; i < SCIx_NR_IRQS; i++, j++) {
1914 const struct sci_irq_desc *desc;
1915 int irq;
1916
1917 /* Check if already registered (muxed) */
1918 for (w = 0; w < i; w++)
1919 if (port->irqs[w] == port->irqs[i])
1920 w = i + 1;
1921 if (w > i)
1922 continue;
1923
1924 if (SCIx_IRQ_IS_MUXED(port)) {
1925 i = SCIx_MUX_IRQ;
1926 irq = up->irq;
1927 } else {
1928 irq = port->irqs[i];
1929
1930 /*
1931 * Certain port types won't support all of the
1932 * available interrupt sources.
1933 */
1934 if (unlikely(irq < 0))
1935 continue;
1936 }
1937
1938 desc = sci_irq_desc + i;
1939 port->irqstr[j] = kasprintf(GFP_KERNEL, "%s:%s",
1940 dev_name(up->dev), desc->desc);
1941 if (!port->irqstr[j]) {
1942 ret = -ENOMEM;
1943 goto out_nomem;
1944 }
1945
1946 ret = request_irq(irq, desc->handler, up->irqflags,
1947 port->irqstr[j], port);
1948 if (unlikely(ret)) {
1949 dev_err(up->dev, "Can't allocate %s IRQ\n", desc->desc);
1950 goto out_noirq;
1951 }
1952 }
1953
1954 return 0;
1955
1956out_noirq:
1957 while (--i >= 0)
1958 free_irq(port->irqs[i], port);
1959
1960out_nomem:
1961 while (--j >= 0)
1962 kfree(port->irqstr[j]);
1963
1964 return ret;
1965}
1966
1967static void sci_free_irq(struct sci_port *port)
1968{
David Brazdil0f672f62019-12-10 10:32:29 +00001969 int i, j;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001970
1971 /*
1972 * Intentionally in reverse order so we iterate over the muxed
1973 * IRQ first.
1974 */
1975 for (i = 0; i < SCIx_NR_IRQS; i++) {
1976 int irq = port->irqs[i];
1977
1978 /*
1979 * Certain port types won't support all of the available
1980 * interrupt sources.
1981 */
1982 if (unlikely(irq < 0))
1983 continue;
1984
David Brazdil0f672f62019-12-10 10:32:29 +00001985 /* Check if already freed (irq was muxed) */
1986 for (j = 0; j < i; j++)
1987 if (port->irqs[j] == irq)
1988 j = i + 1;
1989 if (j > i)
1990 continue;
1991
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001992 free_irq(port->irqs[i], port);
1993 kfree(port->irqstr[i]);
1994
1995 if (SCIx_IRQ_IS_MUXED(port)) {
1996 /* If there's only one IRQ, we're done. */
1997 return;
1998 }
1999 }
2000}
2001
2002static unsigned int sci_tx_empty(struct uart_port *port)
2003{
2004 unsigned short status = serial_port_in(port, SCxSR);
2005 unsigned short in_tx_fifo = sci_txfill(port);
2006
2007 return (status & SCxSR_TEND(port)) && !in_tx_fifo ? TIOCSER_TEMT : 0;
2008}
2009
2010static void sci_set_rts(struct uart_port *port, bool state)
2011{
2012 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
2013 u16 data = serial_port_in(port, SCPDR);
2014
2015 /* Active low */
2016 if (state)
2017 data &= ~SCPDR_RTSD;
2018 else
2019 data |= SCPDR_RTSD;
2020 serial_port_out(port, SCPDR, data);
2021
2022 /* RTS# is output */
2023 serial_port_out(port, SCPCR,
2024 serial_port_in(port, SCPCR) | SCPCR_RTSC);
2025 } else if (sci_getreg(port, SCSPTR)->size) {
2026 u16 ctrl = serial_port_in(port, SCSPTR);
2027
2028 /* Active low */
2029 if (state)
2030 ctrl &= ~SCSPTR_RTSDT;
2031 else
2032 ctrl |= SCSPTR_RTSDT;
2033 serial_port_out(port, SCSPTR, ctrl);
2034 }
2035}
2036
2037static bool sci_get_cts(struct uart_port *port)
2038{
2039 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
2040 /* Active low */
2041 return !(serial_port_in(port, SCPDR) & SCPDR_CTSD);
2042 } else if (sci_getreg(port, SCSPTR)->size) {
2043 /* Active low */
2044 return !(serial_port_in(port, SCSPTR) & SCSPTR_CTSDT);
2045 }
2046
2047 return true;
2048}
2049
2050/*
2051 * Modem control is a bit of a mixed bag for SCI(F) ports. Generally
2052 * CTS/RTS is supported in hardware by at least one port and controlled
2053 * via SCSPTR (SCxPCR for SCIFA/B parts), or external pins (presently
2054 * handled via the ->init_pins() op, which is a bit of a one-way street,
2055 * lacking any ability to defer pin control -- this will later be
2056 * converted over to the GPIO framework).
2057 *
2058 * Other modes (such as loopback) are supported generically on certain
2059 * port types, but not others. For these it's sufficient to test for the
2060 * existence of the support register and simply ignore the port type.
2061 */
2062static void sci_set_mctrl(struct uart_port *port, unsigned int mctrl)
2063{
2064 struct sci_port *s = to_sci_port(port);
2065
2066 if (mctrl & TIOCM_LOOP) {
2067 const struct plat_sci_reg *reg;
2068
2069 /*
2070 * Standard loopback mode for SCFCR ports.
2071 */
2072 reg = sci_getreg(port, SCFCR);
2073 if (reg->size)
2074 serial_port_out(port, SCFCR,
2075 serial_port_in(port, SCFCR) |
2076 SCFCR_LOOP);
2077 }
2078
2079 mctrl_gpio_set(s->gpios, mctrl);
2080
2081 if (!s->has_rtscts)
2082 return;
2083
2084 if (!(mctrl & TIOCM_RTS)) {
2085 /* Disable Auto RTS */
2086 serial_port_out(port, SCFCR,
2087 serial_port_in(port, SCFCR) & ~SCFCR_MCE);
2088
2089 /* Clear RTS */
2090 sci_set_rts(port, 0);
2091 } else if (s->autorts) {
2092 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
2093 /* Enable RTS# pin function */
2094 serial_port_out(port, SCPCR,
2095 serial_port_in(port, SCPCR) & ~SCPCR_RTSC);
2096 }
2097
2098 /* Enable Auto RTS */
2099 serial_port_out(port, SCFCR,
2100 serial_port_in(port, SCFCR) | SCFCR_MCE);
2101 } else {
2102 /* Set RTS */
2103 sci_set_rts(port, 1);
2104 }
2105}
2106
2107static unsigned int sci_get_mctrl(struct uart_port *port)
2108{
2109 struct sci_port *s = to_sci_port(port);
2110 struct mctrl_gpios *gpios = s->gpios;
2111 unsigned int mctrl = 0;
2112
2113 mctrl_gpio_get(gpios, &mctrl);
2114
2115 /*
2116 * CTS/RTS is handled in hardware when supported, while nothing
2117 * else is wired up.
2118 */
2119 if (s->autorts) {
2120 if (sci_get_cts(port))
2121 mctrl |= TIOCM_CTS;
David Brazdil0f672f62019-12-10 10:32:29 +00002122 } else if (!mctrl_gpio_to_gpiod(gpios, UART_GPIO_CTS)) {
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002123 mctrl |= TIOCM_CTS;
2124 }
David Brazdil0f672f62019-12-10 10:32:29 +00002125 if (!mctrl_gpio_to_gpiod(gpios, UART_GPIO_DSR))
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002126 mctrl |= TIOCM_DSR;
David Brazdil0f672f62019-12-10 10:32:29 +00002127 if (!mctrl_gpio_to_gpiod(gpios, UART_GPIO_DCD))
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002128 mctrl |= TIOCM_CAR;
2129
2130 return mctrl;
2131}
2132
2133static void sci_enable_ms(struct uart_port *port)
2134{
2135 mctrl_gpio_enable_ms(to_sci_port(port)->gpios);
2136}
2137
2138static void sci_break_ctl(struct uart_port *port, int break_state)
2139{
2140 unsigned short scscr, scsptr;
2141 unsigned long flags;
2142
2143 /* check wheter the port has SCSPTR */
2144 if (!sci_getreg(port, SCSPTR)->size) {
2145 /*
2146 * Not supported by hardware. Most parts couple break and rx
2147 * interrupts together, with break detection always enabled.
2148 */
2149 return;
2150 }
2151
2152 spin_lock_irqsave(&port->lock, flags);
2153 scsptr = serial_port_in(port, SCSPTR);
2154 scscr = serial_port_in(port, SCSCR);
2155
2156 if (break_state == -1) {
2157 scsptr = (scsptr | SCSPTR_SPB2IO) & ~SCSPTR_SPB2DT;
2158 scscr &= ~SCSCR_TE;
2159 } else {
2160 scsptr = (scsptr | SCSPTR_SPB2DT) & ~SCSPTR_SPB2IO;
2161 scscr |= SCSCR_TE;
2162 }
2163
2164 serial_port_out(port, SCSPTR, scsptr);
2165 serial_port_out(port, SCSCR, scscr);
2166 spin_unlock_irqrestore(&port->lock, flags);
2167}
2168
2169static int sci_startup(struct uart_port *port)
2170{
2171 struct sci_port *s = to_sci_port(port);
2172 int ret;
2173
2174 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
2175
2176 sci_request_dma(port);
2177
2178 ret = sci_request_irq(s);
2179 if (unlikely(ret < 0)) {
2180 sci_free_dma(port);
2181 return ret;
2182 }
2183
2184 return 0;
2185}
2186
2187static void sci_shutdown(struct uart_port *port)
2188{
2189 struct sci_port *s = to_sci_port(port);
2190 unsigned long flags;
2191 u16 scr;
2192
2193 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
2194
2195 s->autorts = false;
2196 mctrl_gpio_disable_ms(to_sci_port(port)->gpios);
2197
2198 spin_lock_irqsave(&port->lock, flags);
2199 sci_stop_rx(port);
2200 sci_stop_tx(port);
2201 /*
2202 * Stop RX and TX, disable related interrupts, keep clock source
2203 * and HSCIF TOT bits
2204 */
2205 scr = serial_port_in(port, SCSCR);
2206 serial_port_out(port, SCSCR, scr &
2207 (SCSCR_CKE1 | SCSCR_CKE0 | s->hscif_tot));
2208 spin_unlock_irqrestore(&port->lock, flags);
2209
2210#ifdef CONFIG_SERIAL_SH_SCI_DMA
2211 if (s->chan_rx_saved) {
2212 dev_dbg(port->dev, "%s(%d) deleting rx_timer\n", __func__,
2213 port->line);
2214 hrtimer_cancel(&s->rx_timer);
2215 }
2216#endif
2217
2218 if (s->rx_trigger > 1 && s->rx_fifo_timeout > 0)
2219 del_timer_sync(&s->rx_fifo_timer);
2220 sci_free_irq(s);
2221 sci_free_dma(port);
2222}
2223
2224static int sci_sck_calc(struct sci_port *s, unsigned int bps,
2225 unsigned int *srr)
2226{
2227 unsigned long freq = s->clk_rates[SCI_SCK];
2228 int err, min_err = INT_MAX;
2229 unsigned int sr;
2230
2231 if (s->port.type != PORT_HSCIF)
2232 freq *= 2;
2233
2234 for_each_sr(sr, s) {
2235 err = DIV_ROUND_CLOSEST(freq, sr) - bps;
2236 if (abs(err) >= abs(min_err))
2237 continue;
2238
2239 min_err = err;
2240 *srr = sr - 1;
2241
2242 if (!err)
2243 break;
2244 }
2245
2246 dev_dbg(s->port.dev, "SCK: %u%+d bps using SR %u\n", bps, min_err,
2247 *srr + 1);
2248 return min_err;
2249}
2250
2251static int sci_brg_calc(struct sci_port *s, unsigned int bps,
2252 unsigned long freq, unsigned int *dlr,
2253 unsigned int *srr)
2254{
2255 int err, min_err = INT_MAX;
2256 unsigned int sr, dl;
2257
2258 if (s->port.type != PORT_HSCIF)
2259 freq *= 2;
2260
2261 for_each_sr(sr, s) {
2262 dl = DIV_ROUND_CLOSEST(freq, sr * bps);
2263 dl = clamp(dl, 1U, 65535U);
2264
2265 err = DIV_ROUND_CLOSEST(freq, sr * dl) - bps;
2266 if (abs(err) >= abs(min_err))
2267 continue;
2268
2269 min_err = err;
2270 *dlr = dl;
2271 *srr = sr - 1;
2272
2273 if (!err)
2274 break;
2275 }
2276
2277 dev_dbg(s->port.dev, "BRG: %u%+d bps using DL %u SR %u\n", bps,
2278 min_err, *dlr, *srr + 1);
2279 return min_err;
2280}
2281
2282/* calculate sample rate, BRR, and clock select */
2283static int sci_scbrr_calc(struct sci_port *s, unsigned int bps,
2284 unsigned int *brr, unsigned int *srr,
2285 unsigned int *cks)
2286{
2287 unsigned long freq = s->clk_rates[SCI_FCK];
2288 unsigned int sr, br, prediv, scrate, c;
2289 int err, min_err = INT_MAX;
2290
2291 if (s->port.type != PORT_HSCIF)
2292 freq *= 2;
2293
2294 /*
2295 * Find the combination of sample rate and clock select with the
2296 * smallest deviation from the desired baud rate.
2297 * Prefer high sample rates to maximise the receive margin.
2298 *
2299 * M: Receive margin (%)
2300 * N: Ratio of bit rate to clock (N = sampling rate)
2301 * D: Clock duty (D = 0 to 1.0)
2302 * L: Frame length (L = 9 to 12)
2303 * F: Absolute value of clock frequency deviation
2304 *
2305 * M = |(0.5 - 1 / 2 * N) - ((L - 0.5) * F) -
2306 * (|D - 0.5| / N * (1 + F))|
2307 * NOTE: Usually, treat D for 0.5, F is 0 by this calculation.
2308 */
2309 for_each_sr(sr, s) {
2310 for (c = 0; c <= 3; c++) {
2311 /* integerized formulas from HSCIF documentation */
2312 prediv = sr * (1 << (2 * c + 1));
2313
2314 /*
2315 * We need to calculate:
2316 *
2317 * br = freq / (prediv * bps) clamped to [1..256]
2318 * err = freq / (br * prediv) - bps
2319 *
2320 * Watch out for overflow when calculating the desired
2321 * sampling clock rate!
2322 */
2323 if (bps > UINT_MAX / prediv)
2324 break;
2325
2326 scrate = prediv * bps;
2327 br = DIV_ROUND_CLOSEST(freq, scrate);
2328 br = clamp(br, 1U, 256U);
2329
2330 err = DIV_ROUND_CLOSEST(freq, br * prediv) - bps;
2331 if (abs(err) >= abs(min_err))
2332 continue;
2333
2334 min_err = err;
2335 *brr = br - 1;
2336 *srr = sr - 1;
2337 *cks = c;
2338
2339 if (!err)
2340 goto found;
2341 }
2342 }
2343
2344found:
2345 dev_dbg(s->port.dev, "BRR: %u%+d bps using N %u SR %u cks %u\n", bps,
2346 min_err, *brr, *srr + 1, *cks);
2347 return min_err;
2348}
2349
2350static void sci_reset(struct uart_port *port)
2351{
2352 const struct plat_sci_reg *reg;
2353 unsigned int status;
2354 struct sci_port *s = to_sci_port(port);
2355
2356 serial_port_out(port, SCSCR, s->hscif_tot); /* TE=0, RE=0, CKE1=0 */
2357
2358 reg = sci_getreg(port, SCFCR);
2359 if (reg->size)
2360 serial_port_out(port, SCFCR, SCFCR_RFRST | SCFCR_TFRST);
2361
2362 sci_clear_SCxSR(port,
2363 SCxSR_RDxF_CLEAR(port) & SCxSR_ERROR_CLEAR(port) &
2364 SCxSR_BREAK_CLEAR(port));
2365 if (sci_getreg(port, SCLSR)->size) {
2366 status = serial_port_in(port, SCLSR);
2367 status &= ~(SCLSR_TO | SCLSR_ORER);
2368 serial_port_out(port, SCLSR, status);
2369 }
2370
2371 if (s->rx_trigger > 1) {
2372 if (s->rx_fifo_timeout) {
2373 scif_set_rtrg(port, 1);
2374 timer_setup(&s->rx_fifo_timer, rx_fifo_timer_fn, 0);
2375 } else {
2376 if (port->type == PORT_SCIFA ||
2377 port->type == PORT_SCIFB)
2378 scif_set_rtrg(port, 1);
2379 else
2380 scif_set_rtrg(port, s->rx_trigger);
2381 }
2382 }
2383}
2384
2385static void sci_set_termios(struct uart_port *port, struct ktermios *termios,
2386 struct ktermios *old)
2387{
2388 unsigned int baud, smr_val = SCSMR_ASYNC, scr_val = 0, i, bits;
2389 unsigned int brr = 255, cks = 0, srr = 15, dl = 0, sccks = 0;
2390 unsigned int brr1 = 255, cks1 = 0, srr1 = 15, dl1 = 0;
2391 struct sci_port *s = to_sci_port(port);
2392 const struct plat_sci_reg *reg;
2393 int min_err = INT_MAX, err;
2394 unsigned long max_freq = 0;
2395 int best_clk = -1;
2396 unsigned long flags;
2397
2398 if ((termios->c_cflag & CSIZE) == CS7)
2399 smr_val |= SCSMR_CHR;
2400 if (termios->c_cflag & PARENB)
2401 smr_val |= SCSMR_PE;
2402 if (termios->c_cflag & PARODD)
2403 smr_val |= SCSMR_PE | SCSMR_ODD;
2404 if (termios->c_cflag & CSTOPB)
2405 smr_val |= SCSMR_STOP;
2406
2407 /*
2408 * earlyprintk comes here early on with port->uartclk set to zero.
2409 * the clock framework is not up and running at this point so here
2410 * we assume that 115200 is the maximum baud rate. please note that
2411 * the baud rate is not programmed during earlyprintk - it is assumed
2412 * that the previous boot loader has enabled required clocks and
2413 * setup the baud rate generator hardware for us already.
2414 */
2415 if (!port->uartclk) {
2416 baud = uart_get_baud_rate(port, termios, old, 0, 115200);
2417 goto done;
2418 }
2419
2420 for (i = 0; i < SCI_NUM_CLKS; i++)
2421 max_freq = max(max_freq, s->clk_rates[i]);
2422
2423 baud = uart_get_baud_rate(port, termios, old, 0, max_freq / min_sr(s));
2424 if (!baud)
2425 goto done;
2426
2427 /*
2428 * There can be multiple sources for the sampling clock. Find the one
2429 * that gives us the smallest deviation from the desired baud rate.
2430 */
2431
2432 /* Optional Undivided External Clock */
2433 if (s->clk_rates[SCI_SCK] && port->type != PORT_SCIFA &&
2434 port->type != PORT_SCIFB) {
2435 err = sci_sck_calc(s, baud, &srr1);
2436 if (abs(err) < abs(min_err)) {
2437 best_clk = SCI_SCK;
2438 scr_val = SCSCR_CKE1;
2439 sccks = SCCKS_CKS;
2440 min_err = err;
2441 srr = srr1;
2442 if (!err)
2443 goto done;
2444 }
2445 }
2446
2447 /* Optional BRG Frequency Divided External Clock */
2448 if (s->clk_rates[SCI_SCIF_CLK] && sci_getreg(port, SCDL)->size) {
2449 err = sci_brg_calc(s, baud, s->clk_rates[SCI_SCIF_CLK], &dl1,
2450 &srr1);
2451 if (abs(err) < abs(min_err)) {
2452 best_clk = SCI_SCIF_CLK;
2453 scr_val = SCSCR_CKE1;
2454 sccks = 0;
2455 min_err = err;
2456 dl = dl1;
2457 srr = srr1;
2458 if (!err)
2459 goto done;
2460 }
2461 }
2462
2463 /* Optional BRG Frequency Divided Internal Clock */
2464 if (s->clk_rates[SCI_BRG_INT] && sci_getreg(port, SCDL)->size) {
2465 err = sci_brg_calc(s, baud, s->clk_rates[SCI_BRG_INT], &dl1,
2466 &srr1);
2467 if (abs(err) < abs(min_err)) {
2468 best_clk = SCI_BRG_INT;
2469 scr_val = SCSCR_CKE1;
2470 sccks = SCCKS_XIN;
2471 min_err = err;
2472 dl = dl1;
2473 srr = srr1;
2474 if (!min_err)
2475 goto done;
2476 }
2477 }
2478
2479 /* Divided Functional Clock using standard Bit Rate Register */
2480 err = sci_scbrr_calc(s, baud, &brr1, &srr1, &cks1);
2481 if (abs(err) < abs(min_err)) {
2482 best_clk = SCI_FCK;
2483 scr_val = 0;
2484 min_err = err;
2485 brr = brr1;
2486 srr = srr1;
2487 cks = cks1;
2488 }
2489
2490done:
2491 if (best_clk >= 0)
2492 dev_dbg(port->dev, "Using clk %pC for %u%+d bps\n",
2493 s->clks[best_clk], baud, min_err);
2494
2495 sci_port_enable(s);
2496
2497 /*
2498 * Program the optional External Baud Rate Generator (BRG) first.
2499 * It controls the mux to select (H)SCK or frequency divided clock.
2500 */
2501 if (best_clk >= 0 && sci_getreg(port, SCCKS)->size) {
2502 serial_port_out(port, SCDL, dl);
2503 serial_port_out(port, SCCKS, sccks);
2504 }
2505
2506 spin_lock_irqsave(&port->lock, flags);
2507
2508 sci_reset(port);
2509
2510 uart_update_timeout(port, termios->c_cflag, baud);
2511
2512 /* byte size and parity */
2513 switch (termios->c_cflag & CSIZE) {
2514 case CS5:
2515 bits = 7;
2516 break;
2517 case CS6:
2518 bits = 8;
2519 break;
2520 case CS7:
2521 bits = 9;
2522 break;
2523 default:
2524 bits = 10;
2525 break;
2526 }
2527
2528 if (termios->c_cflag & CSTOPB)
2529 bits++;
2530 if (termios->c_cflag & PARENB)
2531 bits++;
2532
2533 if (best_clk >= 0) {
2534 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
2535 switch (srr + 1) {
2536 case 5: smr_val |= SCSMR_SRC_5; break;
2537 case 7: smr_val |= SCSMR_SRC_7; break;
2538 case 11: smr_val |= SCSMR_SRC_11; break;
2539 case 13: smr_val |= SCSMR_SRC_13; break;
2540 case 16: smr_val |= SCSMR_SRC_16; break;
2541 case 17: smr_val |= SCSMR_SRC_17; break;
2542 case 19: smr_val |= SCSMR_SRC_19; break;
2543 case 27: smr_val |= SCSMR_SRC_27; break;
2544 }
2545 smr_val |= cks;
2546 serial_port_out(port, SCSCR, scr_val | s->hscif_tot);
2547 serial_port_out(port, SCSMR, smr_val);
2548 serial_port_out(port, SCBRR, brr);
2549 if (sci_getreg(port, HSSRR)->size) {
2550 unsigned int hssrr = srr | HSCIF_SRE;
2551 /* Calculate deviation from intended rate at the
2552 * center of the last stop bit in sampling clocks.
2553 */
2554 int last_stop = bits * 2 - 1;
David Brazdil0f672f62019-12-10 10:32:29 +00002555 int deviation = DIV_ROUND_CLOSEST(min_err * last_stop *
2556 (int)(srr + 1),
2557 2 * (int)baud);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002558
2559 if (abs(deviation) >= 2) {
2560 /* At least two sampling clocks off at the
2561 * last stop bit; we can increase the error
2562 * margin by shifting the sampling point.
2563 */
David Brazdil0f672f62019-12-10 10:32:29 +00002564 int shift = clamp(deviation / 2, -8, 7);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002565
2566 hssrr |= (shift << HSCIF_SRHP_SHIFT) &
2567 HSCIF_SRHP_MASK;
2568 hssrr |= HSCIF_SRDE;
2569 }
2570 serial_port_out(port, HSSRR, hssrr);
2571 }
2572
2573 /* Wait one bit interval */
2574 udelay((1000000 + (baud - 1)) / baud);
2575 } else {
2576 /* Don't touch the bit rate configuration */
2577 scr_val = s->cfg->scscr & (SCSCR_CKE1 | SCSCR_CKE0);
2578 smr_val |= serial_port_in(port, SCSMR) &
2579 (SCSMR_CKEDG | SCSMR_SRC_MASK | SCSMR_CKS);
2580 serial_port_out(port, SCSCR, scr_val | s->hscif_tot);
2581 serial_port_out(port, SCSMR, smr_val);
2582 }
2583
2584 sci_init_pins(port, termios->c_cflag);
2585
2586 port->status &= ~UPSTAT_AUTOCTS;
2587 s->autorts = false;
2588 reg = sci_getreg(port, SCFCR);
2589 if (reg->size) {
2590 unsigned short ctrl = serial_port_in(port, SCFCR);
2591
2592 if ((port->flags & UPF_HARD_FLOW) &&
2593 (termios->c_cflag & CRTSCTS)) {
2594 /* There is no CTS interrupt to restart the hardware */
2595 port->status |= UPSTAT_AUTOCTS;
2596 /* MCE is enabled when RTS is raised */
2597 s->autorts = true;
2598 }
2599
2600 /*
2601 * As we've done a sci_reset() above, ensure we don't
2602 * interfere with the FIFOs while toggling MCE. As the
2603 * reset values could still be set, simply mask them out.
2604 */
2605 ctrl &= ~(SCFCR_RFRST | SCFCR_TFRST);
2606
2607 serial_port_out(port, SCFCR, ctrl);
2608 }
2609 if (port->flags & UPF_HARD_FLOW) {
2610 /* Refresh (Auto) RTS */
2611 sci_set_mctrl(port, port->mctrl);
2612 }
2613
2614 scr_val |= SCSCR_RE | SCSCR_TE |
2615 (s->cfg->scscr & ~(SCSCR_CKE1 | SCSCR_CKE0));
2616 serial_port_out(port, SCSCR, scr_val | s->hscif_tot);
2617 if ((srr + 1 == 5) &&
2618 (port->type == PORT_SCIFA || port->type == PORT_SCIFB)) {
2619 /*
2620 * In asynchronous mode, when the sampling rate is 1/5, first
2621 * received data may become invalid on some SCIFA and SCIFB.
2622 * To avoid this problem wait more than 1 serial data time (1
2623 * bit time x serial data number) after setting SCSCR.RE = 1.
2624 */
2625 udelay(DIV_ROUND_UP(10 * 1000000, baud));
2626 }
2627
2628 /*
2629 * Calculate delay for 2 DMA buffers (4 FIFO).
2630 * See serial_core.c::uart_update_timeout().
2631 * With 10 bits (CS8), 250Hz, 115200 baud and 64 bytes FIFO, the above
2632 * function calculates 1 jiffie for the data plus 5 jiffies for the
2633 * "slop(e)." Then below we calculate 5 jiffies (20ms) for 2 DMA
2634 * buffers (4 FIFO sizes), but when performing a faster transfer, the
2635 * value obtained by this formula is too small. Therefore, if the value
2636 * is smaller than 20ms, use 20ms as the timeout value for DMA.
2637 */
2638 s->rx_frame = (10000 * bits) / (baud / 100);
2639#ifdef CONFIG_SERIAL_SH_SCI_DMA
2640 s->rx_timeout = s->buf_len_rx * 2 * s->rx_frame;
2641 if (s->rx_timeout < 20)
2642 s->rx_timeout = 20;
2643#endif
2644
2645 if ((termios->c_cflag & CREAD) != 0)
2646 sci_start_rx(port);
2647
2648 spin_unlock_irqrestore(&port->lock, flags);
2649
2650 sci_port_disable(s);
2651
2652 if (UART_ENABLE_MS(port, termios->c_cflag))
2653 sci_enable_ms(port);
2654}
2655
2656static void sci_pm(struct uart_port *port, unsigned int state,
2657 unsigned int oldstate)
2658{
2659 struct sci_port *sci_port = to_sci_port(port);
2660
2661 switch (state) {
2662 case UART_PM_STATE_OFF:
2663 sci_port_disable(sci_port);
2664 break;
2665 default:
2666 sci_port_enable(sci_port);
2667 break;
2668 }
2669}
2670
2671static const char *sci_type(struct uart_port *port)
2672{
2673 switch (port->type) {
2674 case PORT_IRDA:
2675 return "irda";
2676 case PORT_SCI:
2677 return "sci";
2678 case PORT_SCIF:
2679 return "scif";
2680 case PORT_SCIFA:
2681 return "scifa";
2682 case PORT_SCIFB:
2683 return "scifb";
2684 case PORT_HSCIF:
2685 return "hscif";
2686 }
2687
2688 return NULL;
2689}
2690
2691static int sci_remap_port(struct uart_port *port)
2692{
2693 struct sci_port *sport = to_sci_port(port);
2694
2695 /*
2696 * Nothing to do if there's already an established membase.
2697 */
2698 if (port->membase)
2699 return 0;
2700
2701 if (port->dev->of_node || (port->flags & UPF_IOREMAP)) {
2702 port->membase = ioremap_nocache(port->mapbase, sport->reg_size);
2703 if (unlikely(!port->membase)) {
2704 dev_err(port->dev, "can't remap port#%d\n", port->line);
2705 return -ENXIO;
2706 }
2707 } else {
2708 /*
2709 * For the simple (and majority of) cases where we don't
2710 * need to do any remapping, just cast the cookie
2711 * directly.
2712 */
2713 port->membase = (void __iomem *)(uintptr_t)port->mapbase;
2714 }
2715
2716 return 0;
2717}
2718
2719static void sci_release_port(struct uart_port *port)
2720{
2721 struct sci_port *sport = to_sci_port(port);
2722
2723 if (port->dev->of_node || (port->flags & UPF_IOREMAP)) {
2724 iounmap(port->membase);
2725 port->membase = NULL;
2726 }
2727
2728 release_mem_region(port->mapbase, sport->reg_size);
2729}
2730
2731static int sci_request_port(struct uart_port *port)
2732{
2733 struct resource *res;
2734 struct sci_port *sport = to_sci_port(port);
2735 int ret;
2736
2737 res = request_mem_region(port->mapbase, sport->reg_size,
2738 dev_name(port->dev));
2739 if (unlikely(res == NULL)) {
2740 dev_err(port->dev, "request_mem_region failed.");
2741 return -EBUSY;
2742 }
2743
2744 ret = sci_remap_port(port);
2745 if (unlikely(ret != 0)) {
2746 release_resource(res);
2747 return ret;
2748 }
2749
2750 return 0;
2751}
2752
2753static void sci_config_port(struct uart_port *port, int flags)
2754{
2755 if (flags & UART_CONFIG_TYPE) {
2756 struct sci_port *sport = to_sci_port(port);
2757
2758 port->type = sport->cfg->type;
2759 sci_request_port(port);
2760 }
2761}
2762
2763static int sci_verify_port(struct uart_port *port, struct serial_struct *ser)
2764{
2765 if (ser->baud_base < 2400)
2766 /* No paper tape reader for Mitch.. */
2767 return -EINVAL;
2768
2769 return 0;
2770}
2771
2772static const struct uart_ops sci_uart_ops = {
2773 .tx_empty = sci_tx_empty,
2774 .set_mctrl = sci_set_mctrl,
2775 .get_mctrl = sci_get_mctrl,
2776 .start_tx = sci_start_tx,
2777 .stop_tx = sci_stop_tx,
2778 .stop_rx = sci_stop_rx,
2779 .enable_ms = sci_enable_ms,
2780 .break_ctl = sci_break_ctl,
2781 .startup = sci_startup,
2782 .shutdown = sci_shutdown,
2783 .flush_buffer = sci_flush_buffer,
2784 .set_termios = sci_set_termios,
2785 .pm = sci_pm,
2786 .type = sci_type,
2787 .release_port = sci_release_port,
2788 .request_port = sci_request_port,
2789 .config_port = sci_config_port,
2790 .verify_port = sci_verify_port,
2791#ifdef CONFIG_CONSOLE_POLL
2792 .poll_get_char = sci_poll_get_char,
2793 .poll_put_char = sci_poll_put_char,
2794#endif
2795};
2796
2797static int sci_init_clocks(struct sci_port *sci_port, struct device *dev)
2798{
2799 const char *clk_names[] = {
2800 [SCI_FCK] = "fck",
2801 [SCI_SCK] = "sck",
2802 [SCI_BRG_INT] = "brg_int",
2803 [SCI_SCIF_CLK] = "scif_clk",
2804 };
2805 struct clk *clk;
2806 unsigned int i;
2807
2808 if (sci_port->cfg->type == PORT_HSCIF)
2809 clk_names[SCI_SCK] = "hsck";
2810
2811 for (i = 0; i < SCI_NUM_CLKS; i++) {
2812 clk = devm_clk_get(dev, clk_names[i]);
2813 if (PTR_ERR(clk) == -EPROBE_DEFER)
2814 return -EPROBE_DEFER;
2815
2816 if (IS_ERR(clk) && i == SCI_FCK) {
2817 /*
2818 * "fck" used to be called "sci_ick", and we need to
2819 * maintain DT backward compatibility.
2820 */
2821 clk = devm_clk_get(dev, "sci_ick");
2822 if (PTR_ERR(clk) == -EPROBE_DEFER)
2823 return -EPROBE_DEFER;
2824
2825 if (!IS_ERR(clk))
2826 goto found;
2827
2828 /*
2829 * Not all SH platforms declare a clock lookup entry
2830 * for SCI devices, in which case we need to get the
2831 * global "peripheral_clk" clock.
2832 */
2833 clk = devm_clk_get(dev, "peripheral_clk");
2834 if (!IS_ERR(clk))
2835 goto found;
2836
2837 dev_err(dev, "failed to get %s (%ld)\n", clk_names[i],
2838 PTR_ERR(clk));
2839 return PTR_ERR(clk);
2840 }
2841
2842found:
2843 if (IS_ERR(clk))
2844 dev_dbg(dev, "failed to get %s (%ld)\n", clk_names[i],
2845 PTR_ERR(clk));
2846 else
2847 dev_dbg(dev, "clk %s is %pC rate %lu\n", clk_names[i],
2848 clk, clk_get_rate(clk));
2849 sci_port->clks[i] = IS_ERR(clk) ? NULL : clk;
2850 }
2851 return 0;
2852}
2853
2854static const struct sci_port_params *
2855sci_probe_regmap(const struct plat_sci_port *cfg)
2856{
2857 unsigned int regtype;
2858
2859 if (cfg->regtype != SCIx_PROBE_REGTYPE)
2860 return &sci_port_params[cfg->regtype];
2861
2862 switch (cfg->type) {
2863 case PORT_SCI:
2864 regtype = SCIx_SCI_REGTYPE;
2865 break;
2866 case PORT_IRDA:
2867 regtype = SCIx_IRDA_REGTYPE;
2868 break;
2869 case PORT_SCIFA:
2870 regtype = SCIx_SCIFA_REGTYPE;
2871 break;
2872 case PORT_SCIFB:
2873 regtype = SCIx_SCIFB_REGTYPE;
2874 break;
2875 case PORT_SCIF:
2876 /*
2877 * The SH-4 is a bit of a misnomer here, although that's
2878 * where this particular port layout originated. This
2879 * configuration (or some slight variation thereof)
2880 * remains the dominant model for all SCIFs.
2881 */
2882 regtype = SCIx_SH4_SCIF_REGTYPE;
2883 break;
2884 case PORT_HSCIF:
2885 regtype = SCIx_HSCIF_REGTYPE;
2886 break;
2887 default:
2888 pr_err("Can't probe register map for given port\n");
2889 return NULL;
2890 }
2891
2892 return &sci_port_params[regtype];
2893}
2894
2895static int sci_init_single(struct platform_device *dev,
2896 struct sci_port *sci_port, unsigned int index,
2897 const struct plat_sci_port *p, bool early)
2898{
2899 struct uart_port *port = &sci_port->port;
2900 const struct resource *res;
2901 unsigned int i;
2902 int ret;
2903
2904 sci_port->cfg = p;
2905
2906 port->ops = &sci_uart_ops;
2907 port->iotype = UPIO_MEM;
2908 port->line = index;
2909
2910 res = platform_get_resource(dev, IORESOURCE_MEM, 0);
2911 if (res == NULL)
2912 return -ENOMEM;
2913
2914 port->mapbase = res->start;
2915 sci_port->reg_size = resource_size(res);
2916
David Brazdil0f672f62019-12-10 10:32:29 +00002917 for (i = 0; i < ARRAY_SIZE(sci_port->irqs); ++i) {
2918 if (i)
2919 sci_port->irqs[i] = platform_get_irq_optional(dev, i);
2920 else
2921 sci_port->irqs[i] = platform_get_irq(dev, i);
2922 }
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002923
2924 /* The SCI generates several interrupts. They can be muxed together or
2925 * connected to different interrupt lines. In the muxed case only one
2926 * interrupt resource is specified as there is only one interrupt ID.
2927 * In the non-muxed case, up to 6 interrupt signals might be generated
2928 * from the SCI, however those signals might have their own individual
2929 * interrupt ID numbers, or muxed together with another interrupt.
2930 */
2931 if (sci_port->irqs[0] < 0)
2932 return -ENXIO;
2933
2934 if (sci_port->irqs[1] < 0)
2935 for (i = 1; i < ARRAY_SIZE(sci_port->irqs); i++)
2936 sci_port->irqs[i] = sci_port->irqs[0];
2937
2938 sci_port->params = sci_probe_regmap(p);
2939 if (unlikely(sci_port->params == NULL))
2940 return -EINVAL;
2941
2942 switch (p->type) {
2943 case PORT_SCIFB:
2944 sci_port->rx_trigger = 48;
2945 break;
2946 case PORT_HSCIF:
2947 sci_port->rx_trigger = 64;
2948 break;
2949 case PORT_SCIFA:
2950 sci_port->rx_trigger = 32;
2951 break;
2952 case PORT_SCIF:
2953 if (p->regtype == SCIx_SH7705_SCIF_REGTYPE)
2954 /* RX triggering not implemented for this IP */
2955 sci_port->rx_trigger = 1;
2956 else
2957 sci_port->rx_trigger = 8;
2958 break;
2959 default:
2960 sci_port->rx_trigger = 1;
2961 break;
2962 }
2963
2964 sci_port->rx_fifo_timeout = 0;
2965 sci_port->hscif_tot = 0;
2966
2967 /* SCIFA on sh7723 and sh7724 need a custom sampling rate that doesn't
2968 * match the SoC datasheet, this should be investigated. Let platform
2969 * data override the sampling rate for now.
2970 */
2971 sci_port->sampling_rate_mask = p->sampling_rate
2972 ? SCI_SR(p->sampling_rate)
2973 : sci_port->params->sampling_rate_mask;
2974
2975 if (!early) {
2976 ret = sci_init_clocks(sci_port, &dev->dev);
2977 if (ret < 0)
2978 return ret;
2979
2980 port->dev = &dev->dev;
2981
2982 pm_runtime_enable(&dev->dev);
2983 }
2984
2985 port->type = p->type;
2986 port->flags = UPF_FIXED_PORT | UPF_BOOT_AUTOCONF | p->flags;
2987 port->fifosize = sci_port->params->fifosize;
2988
2989 if (port->type == PORT_SCI) {
2990 if (sci_port->reg_size >= 0x20)
2991 port->regshift = 2;
2992 else
2993 port->regshift = 1;
2994 }
2995
2996 /*
2997 * The UART port needs an IRQ value, so we peg this to the RX IRQ
2998 * for the multi-IRQ ports, which is where we are primarily
2999 * concerned with the shutdown path synchronization.
3000 *
3001 * For the muxed case there's nothing more to do.
3002 */
3003 port->irq = sci_port->irqs[SCIx_RXI_IRQ];
3004 port->irqflags = 0;
3005
3006 port->serial_in = sci_serial_in;
3007 port->serial_out = sci_serial_out;
3008
3009 return 0;
3010}
3011
3012static void sci_cleanup_single(struct sci_port *port)
3013{
3014 pm_runtime_disable(port->port.dev);
3015}
3016
3017#if defined(CONFIG_SERIAL_SH_SCI_CONSOLE) || \
3018 defined(CONFIG_SERIAL_SH_SCI_EARLYCON)
3019static void serial_console_putchar(struct uart_port *port, int ch)
3020{
3021 sci_poll_put_char(port, ch);
3022}
3023
3024/*
3025 * Print a string to the serial port trying not to disturb
3026 * any possible real use of the port...
3027 */
3028static void serial_console_write(struct console *co, const char *s,
3029 unsigned count)
3030{
3031 struct sci_port *sci_port = &sci_ports[co->index];
3032 struct uart_port *port = &sci_port->port;
3033 unsigned short bits, ctrl, ctrl_temp;
3034 unsigned long flags;
3035 int locked = 1;
3036
3037#if defined(SUPPORT_SYSRQ)
3038 if (port->sysrq)
3039 locked = 0;
3040 else
3041#endif
3042 if (oops_in_progress)
3043 locked = spin_trylock_irqsave(&port->lock, flags);
3044 else
3045 spin_lock_irqsave(&port->lock, flags);
3046
3047 /* first save SCSCR then disable interrupts, keep clock source */
3048 ctrl = serial_port_in(port, SCSCR);
3049 ctrl_temp = SCSCR_RE | SCSCR_TE |
3050 (sci_port->cfg->scscr & ~(SCSCR_CKE1 | SCSCR_CKE0)) |
3051 (ctrl & (SCSCR_CKE1 | SCSCR_CKE0));
3052 serial_port_out(port, SCSCR, ctrl_temp | sci_port->hscif_tot);
3053
3054 uart_console_write(port, s, count, serial_console_putchar);
3055
3056 /* wait until fifo is empty and last bit has been transmitted */
3057 bits = SCxSR_TDxE(port) | SCxSR_TEND(port);
3058 while ((serial_port_in(port, SCxSR) & bits) != bits)
3059 cpu_relax();
3060
3061 /* restore the SCSCR */
3062 serial_port_out(port, SCSCR, ctrl);
3063
3064 if (locked)
3065 spin_unlock_irqrestore(&port->lock, flags);
3066}
3067
3068static int serial_console_setup(struct console *co, char *options)
3069{
3070 struct sci_port *sci_port;
3071 struct uart_port *port;
3072 int baud = 115200;
3073 int bits = 8;
3074 int parity = 'n';
3075 int flow = 'n';
3076 int ret;
3077
3078 /*
3079 * Refuse to handle any bogus ports.
3080 */
3081 if (co->index < 0 || co->index >= SCI_NPORTS)
3082 return -ENODEV;
3083
3084 sci_port = &sci_ports[co->index];
3085 port = &sci_port->port;
3086
3087 /*
3088 * Refuse to handle uninitialized ports.
3089 */
3090 if (!port->ops)
3091 return -ENODEV;
3092
3093 ret = sci_remap_port(port);
3094 if (unlikely(ret != 0))
3095 return ret;
3096
3097 if (options)
3098 uart_parse_options(options, &baud, &parity, &bits, &flow);
3099
3100 return uart_set_options(port, co, baud, parity, bits, flow);
3101}
3102
3103static struct console serial_console = {
3104 .name = "ttySC",
3105 .device = uart_console_device,
3106 .write = serial_console_write,
3107 .setup = serial_console_setup,
3108 .flags = CON_PRINTBUFFER,
3109 .index = -1,
3110 .data = &sci_uart_driver,
3111};
3112
3113static struct console early_serial_console = {
3114 .name = "early_ttySC",
3115 .write = serial_console_write,
3116 .flags = CON_PRINTBUFFER,
3117 .index = -1,
3118};
3119
3120static char early_serial_buf[32];
3121
3122static int sci_probe_earlyprintk(struct platform_device *pdev)
3123{
3124 const struct plat_sci_port *cfg = dev_get_platdata(&pdev->dev);
3125
3126 if (early_serial_console.data)
3127 return -EEXIST;
3128
3129 early_serial_console.index = pdev->id;
3130
3131 sci_init_single(pdev, &sci_ports[pdev->id], pdev->id, cfg, true);
3132
3133 serial_console_setup(&early_serial_console, early_serial_buf);
3134
3135 if (!strstr(early_serial_buf, "keep"))
3136 early_serial_console.flags |= CON_BOOT;
3137
3138 register_console(&early_serial_console);
3139 return 0;
3140}
3141
3142#define SCI_CONSOLE (&serial_console)
3143
3144#else
3145static inline int sci_probe_earlyprintk(struct platform_device *pdev)
3146{
3147 return -EINVAL;
3148}
3149
3150#define SCI_CONSOLE NULL
3151
3152#endif /* CONFIG_SERIAL_SH_SCI_CONSOLE || CONFIG_SERIAL_SH_SCI_EARLYCON */
3153
3154static const char banner[] __initconst = "SuperH (H)SCI(F) driver initialized";
3155
3156static DEFINE_MUTEX(sci_uart_registration_lock);
3157static struct uart_driver sci_uart_driver = {
3158 .owner = THIS_MODULE,
3159 .driver_name = "sci",
3160 .dev_name = "ttySC",
3161 .major = SCI_MAJOR,
3162 .minor = SCI_MINOR_START,
3163 .nr = SCI_NPORTS,
3164 .cons = SCI_CONSOLE,
3165};
3166
3167static int sci_remove(struct platform_device *dev)
3168{
3169 struct sci_port *port = platform_get_drvdata(dev);
3170 unsigned int type = port->port.type; /* uart_remove_... clears it */
3171
3172 sci_ports_in_use &= ~BIT(port->port.line);
3173 uart_remove_one_port(&sci_uart_driver, &port->port);
3174
3175 sci_cleanup_single(port);
3176
David Brazdil0f672f62019-12-10 10:32:29 +00003177 if (port->port.fifosize > 1)
3178 device_remove_file(&dev->dev, &dev_attr_rx_fifo_trigger);
3179 if (type == PORT_SCIFA || type == PORT_SCIFB || type == PORT_HSCIF)
3180 device_remove_file(&dev->dev, &dev_attr_rx_fifo_timeout);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003181
3182 return 0;
3183}
3184
3185
3186#define SCI_OF_DATA(type, regtype) (void *)((type) << 16 | (regtype))
3187#define SCI_OF_TYPE(data) ((unsigned long)(data) >> 16)
3188#define SCI_OF_REGTYPE(data) ((unsigned long)(data) & 0xffff)
3189
3190static const struct of_device_id of_sci_match[] = {
3191 /* SoC-specific types */
3192 {
3193 .compatible = "renesas,scif-r7s72100",
3194 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH2_SCIF_FIFODATA_REGTYPE),
3195 },
3196 {
3197 .compatible = "renesas,scif-r7s9210",
3198 .data = SCI_OF_DATA(PORT_SCIF, SCIx_RZ_SCIFA_REGTYPE),
3199 },
3200 /* Family-specific types */
3201 {
3202 .compatible = "renesas,rcar-gen1-scif",
3203 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
3204 }, {
3205 .compatible = "renesas,rcar-gen2-scif",
3206 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
3207 }, {
3208 .compatible = "renesas,rcar-gen3-scif",
3209 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
3210 },
3211 /* Generic types */
3212 {
3213 .compatible = "renesas,scif",
3214 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_REGTYPE),
3215 }, {
3216 .compatible = "renesas,scifa",
3217 .data = SCI_OF_DATA(PORT_SCIFA, SCIx_SCIFA_REGTYPE),
3218 }, {
3219 .compatible = "renesas,scifb",
3220 .data = SCI_OF_DATA(PORT_SCIFB, SCIx_SCIFB_REGTYPE),
3221 }, {
3222 .compatible = "renesas,hscif",
3223 .data = SCI_OF_DATA(PORT_HSCIF, SCIx_HSCIF_REGTYPE),
3224 }, {
3225 .compatible = "renesas,sci",
3226 .data = SCI_OF_DATA(PORT_SCI, SCIx_SCI_REGTYPE),
3227 }, {
3228 /* Terminator */
3229 },
3230};
3231MODULE_DEVICE_TABLE(of, of_sci_match);
3232
3233static struct plat_sci_port *sci_parse_dt(struct platform_device *pdev,
3234 unsigned int *dev_id)
3235{
3236 struct device_node *np = pdev->dev.of_node;
3237 struct plat_sci_port *p;
3238 struct sci_port *sp;
3239 const void *data;
3240 int id;
3241
3242 if (!IS_ENABLED(CONFIG_OF) || !np)
3243 return NULL;
3244
3245 data = of_device_get_match_data(&pdev->dev);
3246
3247 p = devm_kzalloc(&pdev->dev, sizeof(struct plat_sci_port), GFP_KERNEL);
3248 if (!p)
3249 return NULL;
3250
3251 /* Get the line number from the aliases node. */
3252 id = of_alias_get_id(np, "serial");
3253 if (id < 0 && ~sci_ports_in_use)
3254 id = ffz(sci_ports_in_use);
3255 if (id < 0) {
3256 dev_err(&pdev->dev, "failed to get alias id (%d)\n", id);
3257 return NULL;
3258 }
3259 if (id >= ARRAY_SIZE(sci_ports)) {
3260 dev_err(&pdev->dev, "serial%d out of range\n", id);
3261 return NULL;
3262 }
3263
3264 sp = &sci_ports[id];
3265 *dev_id = id;
3266
3267 p->type = SCI_OF_TYPE(data);
3268 p->regtype = SCI_OF_REGTYPE(data);
3269
3270 sp->has_rtscts = of_property_read_bool(np, "uart-has-rtscts");
3271
3272 return p;
3273}
3274
3275static int sci_probe_single(struct platform_device *dev,
3276 unsigned int index,
3277 struct plat_sci_port *p,
3278 struct sci_port *sciport)
3279{
3280 int ret;
3281
3282 /* Sanity check */
3283 if (unlikely(index >= SCI_NPORTS)) {
3284 dev_notice(&dev->dev, "Attempting to register port %d when only %d are available\n",
3285 index+1, SCI_NPORTS);
3286 dev_notice(&dev->dev, "Consider bumping CONFIG_SERIAL_SH_SCI_NR_UARTS!\n");
3287 return -EINVAL;
3288 }
3289 BUILD_BUG_ON(SCI_NPORTS > sizeof(sci_ports_in_use) * 8);
3290 if (sci_ports_in_use & BIT(index))
3291 return -EBUSY;
3292
3293 mutex_lock(&sci_uart_registration_lock);
3294 if (!sci_uart_driver.state) {
3295 ret = uart_register_driver(&sci_uart_driver);
3296 if (ret) {
3297 mutex_unlock(&sci_uart_registration_lock);
3298 return ret;
3299 }
3300 }
3301 mutex_unlock(&sci_uart_registration_lock);
3302
3303 ret = sci_init_single(dev, sciport, index, p, false);
3304 if (ret)
3305 return ret;
3306
3307 sciport->gpios = mctrl_gpio_init(&sciport->port, 0);
David Brazdil0f672f62019-12-10 10:32:29 +00003308 if (IS_ERR(sciport->gpios))
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003309 return PTR_ERR(sciport->gpios);
3310
3311 if (sciport->has_rtscts) {
David Brazdil0f672f62019-12-10 10:32:29 +00003312 if (mctrl_gpio_to_gpiod(sciport->gpios, UART_GPIO_CTS) ||
3313 mctrl_gpio_to_gpiod(sciport->gpios, UART_GPIO_RTS)) {
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003314 dev_err(&dev->dev, "Conflicting RTS/CTS config\n");
3315 return -EINVAL;
3316 }
3317 sciport->port.flags |= UPF_HARD_FLOW;
3318 }
3319
3320 ret = uart_add_one_port(&sci_uart_driver, &sciport->port);
3321 if (ret) {
3322 sci_cleanup_single(sciport);
3323 return ret;
3324 }
3325
3326 return 0;
3327}
3328
3329static int sci_probe(struct platform_device *dev)
3330{
3331 struct plat_sci_port *p;
3332 struct sci_port *sp;
3333 unsigned int dev_id;
3334 int ret;
3335
3336 /*
3337 * If we've come here via earlyprintk initialization, head off to
3338 * the special early probe. We don't have sufficient device state
3339 * to make it beyond this yet.
3340 */
3341 if (is_early_platform_device(dev))
3342 return sci_probe_earlyprintk(dev);
3343
3344 if (dev->dev.of_node) {
3345 p = sci_parse_dt(dev, &dev_id);
3346 if (p == NULL)
3347 return -EINVAL;
3348 } else {
3349 p = dev->dev.platform_data;
3350 if (p == NULL) {
3351 dev_err(&dev->dev, "no platform data supplied\n");
3352 return -EINVAL;
3353 }
3354
3355 dev_id = dev->id;
3356 }
3357
3358 sp = &sci_ports[dev_id];
3359 platform_set_drvdata(dev, sp);
3360
3361 ret = sci_probe_single(dev, dev_id, p, sp);
3362 if (ret)
3363 return ret;
3364
3365 if (sp->port.fifosize > 1) {
David Brazdil0f672f62019-12-10 10:32:29 +00003366 ret = device_create_file(&dev->dev, &dev_attr_rx_fifo_trigger);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003367 if (ret)
3368 return ret;
3369 }
3370 if (sp->port.type == PORT_SCIFA || sp->port.type == PORT_SCIFB ||
3371 sp->port.type == PORT_HSCIF) {
David Brazdil0f672f62019-12-10 10:32:29 +00003372 ret = device_create_file(&dev->dev, &dev_attr_rx_fifo_timeout);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003373 if (ret) {
3374 if (sp->port.fifosize > 1) {
David Brazdil0f672f62019-12-10 10:32:29 +00003375 device_remove_file(&dev->dev,
3376 &dev_attr_rx_fifo_trigger);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003377 }
3378 return ret;
3379 }
3380 }
3381
3382#ifdef CONFIG_SH_STANDARD_BIOS
3383 sh_bios_gdb_detach();
3384#endif
3385
3386 sci_ports_in_use |= BIT(dev_id);
3387 return 0;
3388}
3389
3390static __maybe_unused int sci_suspend(struct device *dev)
3391{
3392 struct sci_port *sport = dev_get_drvdata(dev);
3393
3394 if (sport)
3395 uart_suspend_port(&sci_uart_driver, &sport->port);
3396
3397 return 0;
3398}
3399
3400static __maybe_unused int sci_resume(struct device *dev)
3401{
3402 struct sci_port *sport = dev_get_drvdata(dev);
3403
3404 if (sport)
3405 uart_resume_port(&sci_uart_driver, &sport->port);
3406
3407 return 0;
3408}
3409
3410static SIMPLE_DEV_PM_OPS(sci_dev_pm_ops, sci_suspend, sci_resume);
3411
3412static struct platform_driver sci_driver = {
3413 .probe = sci_probe,
3414 .remove = sci_remove,
3415 .driver = {
3416 .name = "sh-sci",
3417 .pm = &sci_dev_pm_ops,
3418 .of_match_table = of_match_ptr(of_sci_match),
3419 },
3420};
3421
3422static int __init sci_init(void)
3423{
3424 pr_info("%s\n", banner);
3425
3426 return platform_driver_register(&sci_driver);
3427}
3428
3429static void __exit sci_exit(void)
3430{
3431 platform_driver_unregister(&sci_driver);
3432
3433 if (sci_uart_driver.state)
3434 uart_unregister_driver(&sci_uart_driver);
3435}
3436
3437#ifdef CONFIG_SERIAL_SH_SCI_CONSOLE
3438early_platform_init_buffer("earlyprintk", &sci_driver,
3439 early_serial_buf, ARRAY_SIZE(early_serial_buf));
3440#endif
3441#ifdef CONFIG_SERIAL_SH_SCI_EARLYCON
3442static struct plat_sci_port port_cfg __initdata;
3443
3444static int __init early_console_setup(struct earlycon_device *device,
3445 int type)
3446{
3447 if (!device->port.membase)
3448 return -ENODEV;
3449
3450 device->port.serial_in = sci_serial_in;
3451 device->port.serial_out = sci_serial_out;
3452 device->port.type = type;
3453 memcpy(&sci_ports[0].port, &device->port, sizeof(struct uart_port));
3454 port_cfg.type = type;
3455 sci_ports[0].cfg = &port_cfg;
3456 sci_ports[0].params = sci_probe_regmap(&port_cfg);
3457 port_cfg.scscr = sci_serial_in(&sci_ports[0].port, SCSCR);
3458 sci_serial_out(&sci_ports[0].port, SCSCR,
3459 SCSCR_RE | SCSCR_TE | port_cfg.scscr);
3460
3461 device->con->write = serial_console_write;
3462 return 0;
3463}
3464static int __init sci_early_console_setup(struct earlycon_device *device,
3465 const char *opt)
3466{
3467 return early_console_setup(device, PORT_SCI);
3468}
3469static int __init scif_early_console_setup(struct earlycon_device *device,
3470 const char *opt)
3471{
3472 return early_console_setup(device, PORT_SCIF);
3473}
David Brazdil0f672f62019-12-10 10:32:29 +00003474static int __init rzscifa_early_console_setup(struct earlycon_device *device,
3475 const char *opt)
3476{
3477 port_cfg.regtype = SCIx_RZ_SCIFA_REGTYPE;
3478 return early_console_setup(device, PORT_SCIF);
3479}
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003480static int __init scifa_early_console_setup(struct earlycon_device *device,
3481 const char *opt)
3482{
3483 return early_console_setup(device, PORT_SCIFA);
3484}
3485static int __init scifb_early_console_setup(struct earlycon_device *device,
3486 const char *opt)
3487{
3488 return early_console_setup(device, PORT_SCIFB);
3489}
3490static int __init hscif_early_console_setup(struct earlycon_device *device,
3491 const char *opt)
3492{
3493 return early_console_setup(device, PORT_HSCIF);
3494}
3495
3496OF_EARLYCON_DECLARE(sci, "renesas,sci", sci_early_console_setup);
3497OF_EARLYCON_DECLARE(scif, "renesas,scif", scif_early_console_setup);
David Brazdil0f672f62019-12-10 10:32:29 +00003498OF_EARLYCON_DECLARE(scif, "renesas,scif-r7s9210", rzscifa_early_console_setup);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003499OF_EARLYCON_DECLARE(scifa, "renesas,scifa", scifa_early_console_setup);
3500OF_EARLYCON_DECLARE(scifb, "renesas,scifb", scifb_early_console_setup);
3501OF_EARLYCON_DECLARE(hscif, "renesas,hscif", hscif_early_console_setup);
3502#endif /* CONFIG_SERIAL_SH_SCI_EARLYCON */
3503
3504module_init(sci_init);
3505module_exit(sci_exit);
3506
3507MODULE_LICENSE("GPL");
3508MODULE_ALIAS("platform:sh-sci");
3509MODULE_AUTHOR("Paul Mundt");
3510MODULE_DESCRIPTION("SuperH (H)SCI(F) serial driver");