blob: c2f96941ad04fa06fe4605d6fcb1f6cd525b5138 [file] [log] [blame]
David Brazdil0f672f62019-12-10 10:32:29 +00001// SPDX-License-Identifier: GPL-2.0-only
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002/*
3 * Designware SPI core controller driver (refer pxa2xx_spi.c)
4 *
5 * Copyright (c) 2009, Intel Corporation.
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006 */
7
8#include <linux/dma-mapping.h>
9#include <linux/interrupt.h>
10#include <linux/module.h>
11#include <linux/highmem.h>
12#include <linux/delay.h>
13#include <linux/slab.h>
14#include <linux/spi/spi.h>
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000015
16#include "spi-dw.h"
17
18#ifdef CONFIG_DEBUG_FS
19#include <linux/debugfs.h>
20#endif
21
22/* Slave spi_dev related */
23struct chip_data {
24 u8 tmode; /* TR/TO/RO/EEPROM */
25 u8 type; /* SPI/SSP/MicroWire */
26
27 u8 poll_mode; /* 1 means use poll mode */
28
29 u16 clk_div; /* baud rate divider */
30 u32 speed_hz; /* baud rate */
31 void (*cs_control)(u32 command);
32};
33
34#ifdef CONFIG_DEBUG_FS
35#define SPI_REGS_BUFSIZE 1024
36static ssize_t dw_spi_show_regs(struct file *file, char __user *user_buf,
37 size_t count, loff_t *ppos)
38{
39 struct dw_spi *dws = file->private_data;
40 char *buf;
41 u32 len = 0;
42 ssize_t ret;
43
44 buf = kzalloc(SPI_REGS_BUFSIZE, GFP_KERNEL);
45 if (!buf)
46 return 0;
47
David Brazdil0f672f62019-12-10 10:32:29 +000048 len += scnprintf(buf + len, SPI_REGS_BUFSIZE - len,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000049 "%s registers:\n", dev_name(&dws->master->dev));
David Brazdil0f672f62019-12-10 10:32:29 +000050 len += scnprintf(buf + len, SPI_REGS_BUFSIZE - len,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000051 "=================================\n");
David Brazdil0f672f62019-12-10 10:32:29 +000052 len += scnprintf(buf + len, SPI_REGS_BUFSIZE - len,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000053 "CTRL0: \t\t0x%08x\n", dw_readl(dws, DW_SPI_CTRL0));
David Brazdil0f672f62019-12-10 10:32:29 +000054 len += scnprintf(buf + len, SPI_REGS_BUFSIZE - len,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000055 "CTRL1: \t\t0x%08x\n", dw_readl(dws, DW_SPI_CTRL1));
David Brazdil0f672f62019-12-10 10:32:29 +000056 len += scnprintf(buf + len, SPI_REGS_BUFSIZE - len,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000057 "SSIENR: \t0x%08x\n", dw_readl(dws, DW_SPI_SSIENR));
David Brazdil0f672f62019-12-10 10:32:29 +000058 len += scnprintf(buf + len, SPI_REGS_BUFSIZE - len,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000059 "SER: \t\t0x%08x\n", dw_readl(dws, DW_SPI_SER));
David Brazdil0f672f62019-12-10 10:32:29 +000060 len += scnprintf(buf + len, SPI_REGS_BUFSIZE - len,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000061 "BAUDR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_BAUDR));
David Brazdil0f672f62019-12-10 10:32:29 +000062 len += scnprintf(buf + len, SPI_REGS_BUFSIZE - len,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000063 "TXFTLR: \t0x%08x\n", dw_readl(dws, DW_SPI_TXFLTR));
David Brazdil0f672f62019-12-10 10:32:29 +000064 len += scnprintf(buf + len, SPI_REGS_BUFSIZE - len,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000065 "RXFTLR: \t0x%08x\n", dw_readl(dws, DW_SPI_RXFLTR));
David Brazdil0f672f62019-12-10 10:32:29 +000066 len += scnprintf(buf + len, SPI_REGS_BUFSIZE - len,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000067 "TXFLR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_TXFLR));
David Brazdil0f672f62019-12-10 10:32:29 +000068 len += scnprintf(buf + len, SPI_REGS_BUFSIZE - len,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000069 "RXFLR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_RXFLR));
David Brazdil0f672f62019-12-10 10:32:29 +000070 len += scnprintf(buf + len, SPI_REGS_BUFSIZE - len,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000071 "SR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_SR));
David Brazdil0f672f62019-12-10 10:32:29 +000072 len += scnprintf(buf + len, SPI_REGS_BUFSIZE - len,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000073 "IMR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_IMR));
David Brazdil0f672f62019-12-10 10:32:29 +000074 len += scnprintf(buf + len, SPI_REGS_BUFSIZE - len,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000075 "ISR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_ISR));
David Brazdil0f672f62019-12-10 10:32:29 +000076 len += scnprintf(buf + len, SPI_REGS_BUFSIZE - len,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000077 "DMACR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_DMACR));
David Brazdil0f672f62019-12-10 10:32:29 +000078 len += scnprintf(buf + len, SPI_REGS_BUFSIZE - len,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000079 "DMATDLR: \t0x%08x\n", dw_readl(dws, DW_SPI_DMATDLR));
David Brazdil0f672f62019-12-10 10:32:29 +000080 len += scnprintf(buf + len, SPI_REGS_BUFSIZE - len,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000081 "DMARDLR: \t0x%08x\n", dw_readl(dws, DW_SPI_DMARDLR));
David Brazdil0f672f62019-12-10 10:32:29 +000082 len += scnprintf(buf + len, SPI_REGS_BUFSIZE - len,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000083 "=================================\n");
84
85 ret = simple_read_from_buffer(user_buf, count, ppos, buf, len);
86 kfree(buf);
87 return ret;
88}
89
90static const struct file_operations dw_spi_regs_ops = {
91 .owner = THIS_MODULE,
92 .open = simple_open,
93 .read = dw_spi_show_regs,
94 .llseek = default_llseek,
95};
96
97static int dw_spi_debugfs_init(struct dw_spi *dws)
98{
99 char name[32];
100
101 snprintf(name, 32, "dw_spi%d", dws->master->bus_num);
102 dws->debugfs = debugfs_create_dir(name, NULL);
103 if (!dws->debugfs)
104 return -ENOMEM;
105
106 debugfs_create_file("registers", S_IFREG | S_IRUGO,
107 dws->debugfs, (void *)dws, &dw_spi_regs_ops);
108 return 0;
109}
110
111static void dw_spi_debugfs_remove(struct dw_spi *dws)
112{
113 debugfs_remove_recursive(dws->debugfs);
114}
115
116#else
117static inline int dw_spi_debugfs_init(struct dw_spi *dws)
118{
119 return 0;
120}
121
122static inline void dw_spi_debugfs_remove(struct dw_spi *dws)
123{
124}
125#endif /* CONFIG_DEBUG_FS */
126
127void dw_spi_set_cs(struct spi_device *spi, bool enable)
128{
129 struct dw_spi *dws = spi_controller_get_devdata(spi->controller);
130 struct chip_data *chip = spi_get_ctldata(spi);
Olivier Deprez0e641232021-09-23 10:07:05 +0200131 bool cs_high = !!(spi->mode & SPI_CS_HIGH);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000132
Olivier Deprez0e641232021-09-23 10:07:05 +0200133 /* Chip select logic is inverted from spi_set_cs() */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000134 if (chip && chip->cs_control)
Olivier Deprez0e641232021-09-23 10:07:05 +0200135 chip->cs_control(!enable);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000136
Olivier Deprez0e641232021-09-23 10:07:05 +0200137 /*
138 * DW SPI controller demands any native CS being set in order to
139 * proceed with data transfer. So in order to activate the SPI
140 * communications we must set a corresponding bit in the Slave
141 * Enable register no matter whether the SPI core is configured to
142 * support active-high or active-low CS level.
143 */
144 if (cs_high == enable)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000145 dw_writel(dws, DW_SPI_SER, BIT(spi->chip_select));
David Brazdil0f672f62019-12-10 10:32:29 +0000146 else if (dws->cs_override)
147 dw_writel(dws, DW_SPI_SER, 0);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000148}
149EXPORT_SYMBOL_GPL(dw_spi_set_cs);
150
151/* Return the max entries we can fill into tx fifo */
152static inline u32 tx_max(struct dw_spi *dws)
153{
154 u32 tx_left, tx_room, rxtx_gap;
155
156 tx_left = (dws->tx_end - dws->tx) / dws->n_bytes;
157 tx_room = dws->fifo_len - dw_readl(dws, DW_SPI_TXFLR);
158
159 /*
160 * Another concern is about the tx/rx mismatch, we
161 * though to use (dws->fifo_len - rxflr - txflr) as
162 * one maximum value for tx, but it doesn't cover the
163 * data which is out of tx/rx fifo and inside the
164 * shift registers. So a control from sw point of
165 * view is taken.
166 */
167 rxtx_gap = ((dws->rx_end - dws->rx) - (dws->tx_end - dws->tx))
168 / dws->n_bytes;
169
170 return min3(tx_left, tx_room, (u32) (dws->fifo_len - rxtx_gap));
171}
172
173/* Return the max entries we should read out of rx fifo */
174static inline u32 rx_max(struct dw_spi *dws)
175{
176 u32 rx_left = (dws->rx_end - dws->rx) / dws->n_bytes;
177
178 return min_t(u32, rx_left, dw_readl(dws, DW_SPI_RXFLR));
179}
180
181static void dw_writer(struct dw_spi *dws)
182{
Olivier Deprez0e641232021-09-23 10:07:05 +0200183 u32 max;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000184 u16 txw = 0;
185
Olivier Deprez0e641232021-09-23 10:07:05 +0200186 spin_lock(&dws->buf_lock);
187 max = tx_max(dws);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000188 while (max--) {
189 /* Set the tx word if the transfer's original "tx" is not null */
190 if (dws->tx_end - dws->len) {
191 if (dws->n_bytes == 1)
192 txw = *(u8 *)(dws->tx);
193 else
194 txw = *(u16 *)(dws->tx);
195 }
196 dw_write_io_reg(dws, DW_SPI_DR, txw);
197 dws->tx += dws->n_bytes;
198 }
Olivier Deprez0e641232021-09-23 10:07:05 +0200199 spin_unlock(&dws->buf_lock);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000200}
201
202static void dw_reader(struct dw_spi *dws)
203{
Olivier Deprez0e641232021-09-23 10:07:05 +0200204 u32 max;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000205 u16 rxw;
206
Olivier Deprez0e641232021-09-23 10:07:05 +0200207 spin_lock(&dws->buf_lock);
208 max = rx_max(dws);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000209 while (max--) {
210 rxw = dw_read_io_reg(dws, DW_SPI_DR);
211 /* Care rx only if the transfer's original "rx" is not null */
212 if (dws->rx_end - dws->len) {
213 if (dws->n_bytes == 1)
214 *(u8 *)(dws->rx) = rxw;
215 else
216 *(u16 *)(dws->rx) = rxw;
217 }
218 dws->rx += dws->n_bytes;
219 }
Olivier Deprez0e641232021-09-23 10:07:05 +0200220 spin_unlock(&dws->buf_lock);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000221}
222
223static void int_error_stop(struct dw_spi *dws, const char *msg)
224{
225 spi_reset_chip(dws);
226
227 dev_err(&dws->master->dev, "%s\n", msg);
228 dws->master->cur_msg->status = -EIO;
229 spi_finalize_current_transfer(dws->master);
230}
231
232static irqreturn_t interrupt_transfer(struct dw_spi *dws)
233{
234 u16 irq_status = dw_readl(dws, DW_SPI_ISR);
235
236 /* Error handling */
237 if (irq_status & (SPI_INT_TXOI | SPI_INT_RXOI | SPI_INT_RXUI)) {
238 dw_readl(dws, DW_SPI_ICR);
239 int_error_stop(dws, "interrupt_transfer: fifo overrun/underrun");
240 return IRQ_HANDLED;
241 }
242
243 dw_reader(dws);
244 if (dws->rx_end == dws->rx) {
245 spi_mask_intr(dws, SPI_INT_TXEI);
246 spi_finalize_current_transfer(dws->master);
247 return IRQ_HANDLED;
248 }
249 if (irq_status & SPI_INT_TXEI) {
250 spi_mask_intr(dws, SPI_INT_TXEI);
251 dw_writer(dws);
252 /* Enable TX irq always, it will be disabled when RX finished */
253 spi_umask_intr(dws, SPI_INT_TXEI);
254 }
255
256 return IRQ_HANDLED;
257}
258
259static irqreturn_t dw_spi_irq(int irq, void *dev_id)
260{
261 struct spi_controller *master = dev_id;
262 struct dw_spi *dws = spi_controller_get_devdata(master);
263 u16 irq_status = dw_readl(dws, DW_SPI_ISR) & 0x3f;
264
265 if (!irq_status)
266 return IRQ_NONE;
267
268 if (!master->cur_msg) {
269 spi_mask_intr(dws, SPI_INT_TXEI);
270 return IRQ_HANDLED;
271 }
272
273 return dws->transfer_handler(dws);
274}
275
276/* Must be called inside pump_transfers() */
277static int poll_transfer(struct dw_spi *dws)
278{
279 do {
280 dw_writer(dws);
281 dw_reader(dws);
282 cpu_relax();
283 } while (dws->rx_end > dws->rx);
284
285 return 0;
286}
287
288static int dw_spi_transfer_one(struct spi_controller *master,
289 struct spi_device *spi, struct spi_transfer *transfer)
290{
291 struct dw_spi *dws = spi_controller_get_devdata(master);
292 struct chip_data *chip = spi_get_ctldata(spi);
Olivier Deprez0e641232021-09-23 10:07:05 +0200293 unsigned long flags;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000294 u8 imask = 0;
295 u16 txlevel = 0;
296 u32 cr0;
297 int ret;
298
299 dws->dma_mapped = 0;
Olivier Deprez0e641232021-09-23 10:07:05 +0200300 spin_lock_irqsave(&dws->buf_lock, flags);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000301 dws->tx = (void *)transfer->tx_buf;
302 dws->tx_end = dws->tx + transfer->len;
303 dws->rx = transfer->rx_buf;
304 dws->rx_end = dws->rx + transfer->len;
305 dws->len = transfer->len;
Olivier Deprez0e641232021-09-23 10:07:05 +0200306 spin_unlock_irqrestore(&dws->buf_lock, flags);
307
308 /* Ensure dw->rx and dw->rx_end are visible */
309 smp_mb();
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000310
311 spi_enable_chip(dws, 0);
312
313 /* Handle per transfer options for bpw and speed */
314 if (transfer->speed_hz != dws->current_freq) {
315 if (transfer->speed_hz != chip->speed_hz) {
316 /* clk_div doesn't support odd number */
317 chip->clk_div = (DIV_ROUND_UP(dws->max_freq, transfer->speed_hz) + 1) & 0xfffe;
318 chip->speed_hz = transfer->speed_hz;
319 }
320 dws->current_freq = transfer->speed_hz;
321 spi_set_clk(dws, chip->clk_div);
322 }
David Brazdil0f672f62019-12-10 10:32:29 +0000323
324 dws->n_bytes = DIV_ROUND_UP(transfer->bits_per_word, BITS_PER_BYTE);
325 dws->dma_width = DIV_ROUND_UP(transfer->bits_per_word, BITS_PER_BYTE);
326
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000327 /* Default SPI mode is SCPOL = 0, SCPH = 0 */
328 cr0 = (transfer->bits_per_word - 1)
329 | (chip->type << SPI_FRF_OFFSET)
David Brazdil0f672f62019-12-10 10:32:29 +0000330 | ((((spi->mode & SPI_CPOL) ? 1 : 0) << SPI_SCOL_OFFSET) |
Olivier Deprez0e641232021-09-23 10:07:05 +0200331 (((spi->mode & SPI_CPHA) ? 1 : 0) << SPI_SCPH_OFFSET) |
332 (((spi->mode & SPI_LOOP) ? 1 : 0) << SPI_SRL_OFFSET))
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000333 | (chip->tmode << SPI_TMOD_OFFSET);
334
335 /*
336 * Adjust transfer mode if necessary. Requires platform dependent
337 * chipselect mechanism.
338 */
339 if (chip->cs_control) {
340 if (dws->rx && dws->tx)
341 chip->tmode = SPI_TMOD_TR;
342 else if (dws->rx)
343 chip->tmode = SPI_TMOD_RO;
344 else
345 chip->tmode = SPI_TMOD_TO;
346
347 cr0 &= ~SPI_TMOD_MASK;
348 cr0 |= (chip->tmode << SPI_TMOD_OFFSET);
349 }
350
351 dw_writel(dws, DW_SPI_CTRL0, cr0);
352
353 /* Check if current transfer is a DMA transaction */
354 if (master->can_dma && master->can_dma(master, spi, transfer))
355 dws->dma_mapped = master->cur_msg_mapped;
356
357 /* For poll mode just disable all interrupts */
358 spi_mask_intr(dws, 0xff);
359
360 /*
361 * Interrupt mode
362 * we only need set the TXEI IRQ, as TX/RX always happen syncronizely
363 */
364 if (dws->dma_mapped) {
365 ret = dws->dma_ops->dma_setup(dws, transfer);
366 if (ret < 0) {
367 spi_enable_chip(dws, 1);
368 return ret;
369 }
370 } else if (!chip->poll_mode) {
371 txlevel = min_t(u16, dws->fifo_len / 2, dws->len / dws->n_bytes);
372 dw_writel(dws, DW_SPI_TXFLTR, txlevel);
373
374 /* Set the interrupt mask */
375 imask |= SPI_INT_TXEI | SPI_INT_TXOI |
376 SPI_INT_RXUI | SPI_INT_RXOI;
377 spi_umask_intr(dws, imask);
378
379 dws->transfer_handler = interrupt_transfer;
380 }
381
382 spi_enable_chip(dws, 1);
383
Olivier Deprez0e641232021-09-23 10:07:05 +0200384 if (dws->dma_mapped)
385 return dws->dma_ops->dma_transfer(dws, transfer);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000386
387 if (chip->poll_mode)
388 return poll_transfer(dws);
389
390 return 1;
391}
392
393static void dw_spi_handle_err(struct spi_controller *master,
394 struct spi_message *msg)
395{
396 struct dw_spi *dws = spi_controller_get_devdata(master);
397
398 if (dws->dma_mapped)
399 dws->dma_ops->dma_stop(dws);
400
401 spi_reset_chip(dws);
402}
403
404/* This may be called twice for each spi dev */
405static int dw_spi_setup(struct spi_device *spi)
406{
407 struct dw_spi_chip *chip_info = NULL;
408 struct chip_data *chip;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000409
410 /* Only alloc on first setup */
411 chip = spi_get_ctldata(spi);
412 if (!chip) {
413 chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
414 if (!chip)
415 return -ENOMEM;
416 spi_set_ctldata(spi, chip);
417 }
418
419 /*
420 * Protocol drivers may change the chip settings, so...
421 * if chip_info exists, use it
422 */
423 chip_info = spi->controller_data;
424
425 /* chip_info doesn't always exist */
426 if (chip_info) {
427 if (chip_info->cs_control)
428 chip->cs_control = chip_info->cs_control;
429
430 chip->poll_mode = chip_info->poll_mode;
431 chip->type = chip_info->type;
432 }
433
434 chip->tmode = SPI_TMOD_TR;
435
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000436 return 0;
437}
438
439static void dw_spi_cleanup(struct spi_device *spi)
440{
441 struct chip_data *chip = spi_get_ctldata(spi);
442
443 kfree(chip);
444 spi_set_ctldata(spi, NULL);
445}
446
447/* Restart the controller, disable all interrupts, clean rx fifo */
448static void spi_hw_init(struct device *dev, struct dw_spi *dws)
449{
450 spi_reset_chip(dws);
451
452 /*
453 * Try to detect the FIFO depth if not set by interface driver,
454 * the depth could be from 2 to 256 from HW spec
455 */
456 if (!dws->fifo_len) {
457 u32 fifo;
458
459 for (fifo = 1; fifo < 256; fifo++) {
460 dw_writel(dws, DW_SPI_TXFLTR, fifo);
461 if (fifo != dw_readl(dws, DW_SPI_TXFLTR))
462 break;
463 }
464 dw_writel(dws, DW_SPI_TXFLTR, 0);
465
466 dws->fifo_len = (fifo == 1) ? 0 : fifo;
467 dev_dbg(dev, "Detected FIFO size: %u bytes\n", dws->fifo_len);
468 }
David Brazdil0f672f62019-12-10 10:32:29 +0000469
470 /* enable HW fixup for explicit CS deselect for Amazon's alpine chip */
471 if (dws->cs_override)
472 dw_writel(dws, DW_SPI_CS_OVERRIDE, 0xF);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000473}
474
475int dw_spi_add_host(struct device *dev, struct dw_spi *dws)
476{
477 struct spi_controller *master;
478 int ret;
479
480 BUG_ON(dws == NULL);
481
482 master = spi_alloc_master(dev, 0);
483 if (!master)
484 return -ENOMEM;
485
486 dws->master = master;
487 dws->type = SSI_MOTO_SPI;
488 dws->dma_inited = 0;
489 dws->dma_addr = (dma_addr_t)(dws->paddr + DW_SPI_DR);
Olivier Deprez0e641232021-09-23 10:07:05 +0200490 spin_lock_init(&dws->buf_lock);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000491
492 spi_controller_set_devdata(master, dws);
493
494 ret = request_irq(dws->irq, dw_spi_irq, IRQF_SHARED, dev_name(dev),
495 master);
496 if (ret < 0) {
497 dev_err(dev, "can not get IRQ\n");
498 goto err_free_master;
499 }
500
David Brazdil0f672f62019-12-10 10:32:29 +0000501 master->use_gpio_descriptors = true;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000502 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LOOP;
David Brazdil0f672f62019-12-10 10:32:29 +0000503 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 16);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000504 master->bus_num = dws->bus_num;
505 master->num_chipselect = dws->num_cs;
506 master->setup = dw_spi_setup;
507 master->cleanup = dw_spi_cleanup;
508 master->set_cs = dw_spi_set_cs;
509 master->transfer_one = dw_spi_transfer_one;
510 master->handle_err = dw_spi_handle_err;
511 master->max_speed_hz = dws->max_freq;
512 master->dev.of_node = dev->of_node;
David Brazdil0f672f62019-12-10 10:32:29 +0000513 master->dev.fwnode = dev->fwnode;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000514 master->flags = SPI_MASTER_GPIO_SS;
515
516 if (dws->set_cs)
517 master->set_cs = dws->set_cs;
518
519 /* Basic HW init */
520 spi_hw_init(dev, dws);
521
522 if (dws->dma_ops && dws->dma_ops->dma_init) {
523 ret = dws->dma_ops->dma_init(dws);
524 if (ret) {
525 dev_warn(dev, "DMA init failed\n");
526 dws->dma_inited = 0;
527 } else {
528 master->can_dma = dws->dma_ops->can_dma;
Olivier Deprez0e641232021-09-23 10:07:05 +0200529 master->flags |= SPI_CONTROLLER_MUST_TX;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000530 }
531 }
532
Olivier Deprez0e641232021-09-23 10:07:05 +0200533 ret = spi_register_controller(master);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000534 if (ret) {
535 dev_err(&master->dev, "problem registering spi master\n");
536 goto err_dma_exit;
537 }
538
539 dw_spi_debugfs_init(dws);
540 return 0;
541
542err_dma_exit:
543 if (dws->dma_ops && dws->dma_ops->dma_exit)
544 dws->dma_ops->dma_exit(dws);
545 spi_enable_chip(dws, 0);
546 free_irq(dws->irq, master);
547err_free_master:
548 spi_controller_put(master);
549 return ret;
550}
551EXPORT_SYMBOL_GPL(dw_spi_add_host);
552
553void dw_spi_remove_host(struct dw_spi *dws)
554{
555 dw_spi_debugfs_remove(dws);
556
Olivier Deprez0e641232021-09-23 10:07:05 +0200557 spi_unregister_controller(dws->master);
558
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000559 if (dws->dma_ops && dws->dma_ops->dma_exit)
560 dws->dma_ops->dma_exit(dws);
561
562 spi_shutdown_chip(dws);
563
564 free_irq(dws->irq, dws->master);
565}
566EXPORT_SYMBOL_GPL(dw_spi_remove_host);
567
568int dw_spi_suspend_host(struct dw_spi *dws)
569{
570 int ret;
571
572 ret = spi_controller_suspend(dws->master);
573 if (ret)
574 return ret;
575
576 spi_shutdown_chip(dws);
577 return 0;
578}
579EXPORT_SYMBOL_GPL(dw_spi_suspend_host);
580
581int dw_spi_resume_host(struct dw_spi *dws)
582{
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000583 spi_hw_init(&dws->master->dev, dws);
David Brazdil0f672f62019-12-10 10:32:29 +0000584 return spi_controller_resume(dws->master);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000585}
586EXPORT_SYMBOL_GPL(dw_spi_resume_host);
587
588MODULE_AUTHOR("Feng Tang <feng.tang@intel.com>");
589MODULE_DESCRIPTION("Driver for DesignWare SPI controller core");
590MODULE_LICENSE("GPL v2");