blob: 44f4866d95d8c4ba6c0811e1e403de5f765816ea [file] [log] [blame]
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001// SPDX-License-Identifier: GPL-2.0
2/*
3 * Support routines for initializing a PCI subsystem
4 *
5 * Extruded from code written by
6 * Dave Rusling (david.rusling@reo.mts.dec.com)
7 * David Mosberger (davidm@cs.arizona.edu)
8 * David Miller (davem@redhat.com)
9 *
10 * Nov 2000, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
11 * PCI-PCI bridges cleanup, sorted resource allocation.
12 * Feb 2002, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
13 * Converted to allocation in 3 passes, which gives
14 * tighter packing. Prefetchable range support.
15 */
16
17#include <linux/init.h>
18#include <linux/kernel.h>
19#include <linux/module.h>
20#include <linux/pci.h>
21#include <linux/errno.h>
22#include <linux/ioport.h>
23#include <linux/cache.h>
24#include <linux/slab.h>
25#include <linux/acpi.h>
26#include "pci.h"
27
28unsigned int pci_flags;
29
30struct pci_dev_resource {
31 struct list_head list;
32 struct resource *res;
33 struct pci_dev *dev;
34 resource_size_t start;
35 resource_size_t end;
36 resource_size_t add_size;
37 resource_size_t min_align;
38 unsigned long flags;
39};
40
41static void free_list(struct list_head *head)
42{
43 struct pci_dev_resource *dev_res, *tmp;
44
45 list_for_each_entry_safe(dev_res, tmp, head, list) {
46 list_del(&dev_res->list);
47 kfree(dev_res);
48 }
49}
50
51/**
David Brazdil0f672f62019-12-10 10:32:29 +000052 * add_to_list() - Add a new resource tracker to the list
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000053 * @head: Head of the list
David Brazdil0f672f62019-12-10 10:32:29 +000054 * @dev: Device to which the resource belongs
55 * @res: Resource to be tracked
56 * @add_size: Additional size to be optionally added to the resource
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000057 */
David Brazdil0f672f62019-12-10 10:32:29 +000058static int add_to_list(struct list_head *head, struct pci_dev *dev,
59 struct resource *res, resource_size_t add_size,
60 resource_size_t min_align)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000061{
62 struct pci_dev_resource *tmp;
63
64 tmp = kzalloc(sizeof(*tmp), GFP_KERNEL);
65 if (!tmp)
66 return -ENOMEM;
67
68 tmp->res = res;
69 tmp->dev = dev;
70 tmp->start = res->start;
71 tmp->end = res->end;
72 tmp->flags = res->flags;
73 tmp->add_size = add_size;
74 tmp->min_align = min_align;
75
76 list_add(&tmp->list, head);
77
78 return 0;
79}
80
David Brazdil0f672f62019-12-10 10:32:29 +000081static void remove_from_list(struct list_head *head, struct resource *res)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000082{
83 struct pci_dev_resource *dev_res, *tmp;
84
85 list_for_each_entry_safe(dev_res, tmp, head, list) {
86 if (dev_res->res == res) {
87 list_del(&dev_res->list);
88 kfree(dev_res);
89 break;
90 }
91 }
92}
93
94static struct pci_dev_resource *res_to_dev_res(struct list_head *head,
95 struct resource *res)
96{
97 struct pci_dev_resource *dev_res;
98
99 list_for_each_entry(dev_res, head, list) {
100 if (dev_res->res == res)
101 return dev_res;
102 }
103
104 return NULL;
105}
106
107static resource_size_t get_res_add_size(struct list_head *head,
108 struct resource *res)
109{
110 struct pci_dev_resource *dev_res;
111
112 dev_res = res_to_dev_res(head, res);
113 return dev_res ? dev_res->add_size : 0;
114}
115
116static resource_size_t get_res_add_align(struct list_head *head,
117 struct resource *res)
118{
119 struct pci_dev_resource *dev_res;
120
121 dev_res = res_to_dev_res(head, res);
122 return dev_res ? dev_res->min_align : 0;
123}
124
125
126/* Sort resources by alignment */
127static void pdev_sort_resources(struct pci_dev *dev, struct list_head *head)
128{
129 int i;
130
131 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
132 struct resource *r;
133 struct pci_dev_resource *dev_res, *tmp;
134 resource_size_t r_align;
135 struct list_head *n;
136
137 r = &dev->resource[i];
138
139 if (r->flags & IORESOURCE_PCI_FIXED)
140 continue;
141
142 if (!(r->flags) || r->parent)
143 continue;
144
145 r_align = pci_resource_alignment(dev, r);
146 if (!r_align) {
147 pci_warn(dev, "BAR %d: %pR has bogus alignment\n",
148 i, r);
149 continue;
150 }
151
152 tmp = kzalloc(sizeof(*tmp), GFP_KERNEL);
153 if (!tmp)
154 panic("pdev_sort_resources(): kmalloc() failed!\n");
155 tmp->res = r;
156 tmp->dev = dev;
157
David Brazdil0f672f62019-12-10 10:32:29 +0000158 /* Fallback is smallest one or list is empty */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000159 n = head;
160 list_for_each_entry(dev_res, head, list) {
161 resource_size_t align;
162
163 align = pci_resource_alignment(dev_res->dev,
164 dev_res->res);
165
166 if (r_align > align) {
167 n = &dev_res->list;
168 break;
169 }
170 }
David Brazdil0f672f62019-12-10 10:32:29 +0000171 /* Insert it just before n */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000172 list_add_tail(&tmp->list, n);
173 }
174}
175
David Brazdil0f672f62019-12-10 10:32:29 +0000176static void __dev_sort_resources(struct pci_dev *dev, struct list_head *head)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000177{
178 u16 class = dev->class >> 8;
179
David Brazdil0f672f62019-12-10 10:32:29 +0000180 /* Don't touch classless devices or host bridges or IOAPICs */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000181 if (class == PCI_CLASS_NOT_DEFINED || class == PCI_CLASS_BRIDGE_HOST)
182 return;
183
David Brazdil0f672f62019-12-10 10:32:29 +0000184 /* Don't touch IOAPIC devices already enabled by firmware */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000185 if (class == PCI_CLASS_SYSTEM_PIC) {
186 u16 command;
187 pci_read_config_word(dev, PCI_COMMAND, &command);
188 if (command & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY))
189 return;
190 }
191
192 pdev_sort_resources(dev, head);
193}
194
195static inline void reset_resource(struct resource *res)
196{
197 res->start = 0;
198 res->end = 0;
199 res->flags = 0;
200}
201
202/**
David Brazdil0f672f62019-12-10 10:32:29 +0000203 * reassign_resources_sorted() - Satisfy any additional resource requests
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000204 *
David Brazdil0f672f62019-12-10 10:32:29 +0000205 * @realloc_head: Head of the list tracking requests requiring
206 * additional resources
207 * @head: Head of the list tracking requests with allocated
208 * resources
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000209 *
David Brazdil0f672f62019-12-10 10:32:29 +0000210 * Walk through each element of the realloc_head and try to procure additional
211 * resources for the element, provided the element is in the head list.
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000212 */
213static void reassign_resources_sorted(struct list_head *realloc_head,
David Brazdil0f672f62019-12-10 10:32:29 +0000214 struct list_head *head)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000215{
216 struct resource *res;
217 struct pci_dev_resource *add_res, *tmp;
218 struct pci_dev_resource *dev_res;
219 resource_size_t add_size, align;
220 int idx;
221
222 list_for_each_entry_safe(add_res, tmp, realloc_head, list) {
223 bool found_match = false;
224
225 res = add_res->res;
David Brazdil0f672f62019-12-10 10:32:29 +0000226 /* Skip resource that has been reset */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000227 if (!res->flags)
228 goto out;
229
David Brazdil0f672f62019-12-10 10:32:29 +0000230 /* Skip this resource if not found in head list */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000231 list_for_each_entry(dev_res, head, list) {
232 if (dev_res->res == res) {
233 found_match = true;
234 break;
235 }
236 }
David Brazdil0f672f62019-12-10 10:32:29 +0000237 if (!found_match) /* Just skip */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000238 continue;
239
240 idx = res - &add_res->dev->resource[0];
241 add_size = add_res->add_size;
242 align = add_res->min_align;
243 if (!resource_size(res)) {
244 res->start = align;
245 res->end = res->start + add_size - 1;
246 if (pci_assign_resource(add_res->dev, idx))
247 reset_resource(res);
248 } else {
249 res->flags |= add_res->flags &
250 (IORESOURCE_STARTALIGN|IORESOURCE_SIZEALIGN);
251 if (pci_reassign_resource(add_res->dev, idx,
252 add_size, align))
David Brazdil0f672f62019-12-10 10:32:29 +0000253 pci_info(add_res->dev, "failed to add %llx res[%d]=%pR\n",
254 (unsigned long long) add_size, idx,
255 res);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000256 }
257out:
258 list_del(&add_res->list);
259 kfree(add_res);
260 }
261}
262
263/**
David Brazdil0f672f62019-12-10 10:32:29 +0000264 * assign_requested_resources_sorted() - Satisfy resource requests
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000265 *
David Brazdil0f672f62019-12-10 10:32:29 +0000266 * @head: Head of the list tracking requests for resources
267 * @fail_head: Head of the list tracking requests that could not be
268 * allocated
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000269 *
David Brazdil0f672f62019-12-10 10:32:29 +0000270 * Satisfy resource requests of each element in the list. Add requests that
271 * could not be satisfied to the failed_list.
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000272 */
273static void assign_requested_resources_sorted(struct list_head *head,
274 struct list_head *fail_head)
275{
276 struct resource *res;
277 struct pci_dev_resource *dev_res;
278 int idx;
279
280 list_for_each_entry(dev_res, head, list) {
281 res = dev_res->res;
282 idx = res - &dev_res->dev->resource[0];
283 if (resource_size(res) &&
284 pci_assign_resource(dev_res->dev, idx)) {
285 if (fail_head) {
286 /*
David Brazdil0f672f62019-12-10 10:32:29 +0000287 * If the failed resource is a ROM BAR and
288 * it will be enabled later, don't add it
289 * to the list.
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000290 */
291 if (!((idx == PCI_ROM_RESOURCE) &&
292 (!(res->flags & IORESOURCE_ROM_ENABLE))))
293 add_to_list(fail_head,
294 dev_res->dev, res,
295 0 /* don't care */,
296 0 /* don't care */);
297 }
298 reset_resource(res);
299 }
300 }
301}
302
303static unsigned long pci_fail_res_type_mask(struct list_head *fail_head)
304{
305 struct pci_dev_resource *fail_res;
306 unsigned long mask = 0;
307
David Brazdil0f672f62019-12-10 10:32:29 +0000308 /* Check failed type */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000309 list_for_each_entry(fail_res, fail_head, list)
310 mask |= fail_res->flags;
311
312 /*
David Brazdil0f672f62019-12-10 10:32:29 +0000313 * One pref failed resource will set IORESOURCE_MEM, as we can
314 * allocate pref in non-pref range. Will release all assigned
315 * non-pref sibling resources according to that bit.
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000316 */
317 return mask & (IORESOURCE_IO | IORESOURCE_MEM | IORESOURCE_PREFETCH);
318}
319
320static bool pci_need_to_release(unsigned long mask, struct resource *res)
321{
322 if (res->flags & IORESOURCE_IO)
323 return !!(mask & IORESOURCE_IO);
324
David Brazdil0f672f62019-12-10 10:32:29 +0000325 /* Check pref at first */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000326 if (res->flags & IORESOURCE_PREFETCH) {
327 if (mask & IORESOURCE_PREFETCH)
328 return true;
David Brazdil0f672f62019-12-10 10:32:29 +0000329 /* Count pref if its parent is non-pref */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000330 else if ((mask & IORESOURCE_MEM) &&
331 !(res->parent->flags & IORESOURCE_PREFETCH))
332 return true;
333 else
334 return false;
335 }
336
337 if (res->flags & IORESOURCE_MEM)
338 return !!(mask & IORESOURCE_MEM);
339
David Brazdil0f672f62019-12-10 10:32:29 +0000340 return false; /* Should not get here */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000341}
342
343static void __assign_resources_sorted(struct list_head *head,
David Brazdil0f672f62019-12-10 10:32:29 +0000344 struct list_head *realloc_head,
345 struct list_head *fail_head)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000346{
347 /*
David Brazdil0f672f62019-12-10 10:32:29 +0000348 * Should not assign requested resources at first. They could be
349 * adjacent, so later reassign can not reallocate them one by one in
350 * parent resource window.
351 *
352 * Try to assign requested + add_size at beginning. If could do that,
353 * could get out early. If could not do that, we still try to assign
354 * requested at first, then try to reassign add_size for some resources.
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000355 *
356 * Separate three resource type checking if we need to release
357 * assigned resource after requested + add_size try.
David Brazdil0f672f62019-12-10 10:32:29 +0000358 *
359 * 1. If IO port assignment fails, will release assigned IO
360 * port.
361 * 2. If pref MMIO assignment fails, release assigned pref
362 * MMIO. If assigned pref MMIO's parent is non-pref MMIO
363 * and non-pref MMIO assignment fails, will release that
364 * assigned pref MMIO.
365 * 3. If non-pref MMIO assignment fails or pref MMIO
366 * assignment fails, will release assigned non-pref MMIO.
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000367 */
368 LIST_HEAD(save_head);
369 LIST_HEAD(local_fail_head);
370 struct pci_dev_resource *save_res;
371 struct pci_dev_resource *dev_res, *tmp_res, *dev_res2;
372 unsigned long fail_type;
373 resource_size_t add_align, align;
374
375 /* Check if optional add_size is there */
376 if (!realloc_head || list_empty(realloc_head))
377 goto requested_and_reassign;
378
379 /* Save original start, end, flags etc at first */
380 list_for_each_entry(dev_res, head, list) {
381 if (add_to_list(&save_head, dev_res->dev, dev_res->res, 0, 0)) {
382 free_list(&save_head);
383 goto requested_and_reassign;
384 }
385 }
386
387 /* Update res in head list with add_size in realloc_head list */
388 list_for_each_entry_safe(dev_res, tmp_res, head, list) {
389 dev_res->res->end += get_res_add_size(realloc_head,
390 dev_res->res);
391
392 /*
393 * There are two kinds of additional resources in the list:
394 * 1. bridge resource -- IORESOURCE_STARTALIGN
David Brazdil0f672f62019-12-10 10:32:29 +0000395 * 2. SR-IOV resource -- IORESOURCE_SIZEALIGN
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000396 * Here just fix the additional alignment for bridge
397 */
398 if (!(dev_res->res->flags & IORESOURCE_STARTALIGN))
399 continue;
400
401 add_align = get_res_add_align(realloc_head, dev_res->res);
402
403 /*
David Brazdil0f672f62019-12-10 10:32:29 +0000404 * The "head" list is sorted by alignment so resources with
405 * bigger alignment will be assigned first. After we
406 * change the alignment of a dev_res in "head" list, we
407 * need to reorder the list by alignment to make it
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000408 * consistent.
409 */
410 if (add_align > dev_res->res->start) {
411 resource_size_t r_size = resource_size(dev_res->res);
412
413 dev_res->res->start = add_align;
414 dev_res->res->end = add_align + r_size - 1;
415
416 list_for_each_entry(dev_res2, head, list) {
417 align = pci_resource_alignment(dev_res2->dev,
418 dev_res2->res);
419 if (add_align > align) {
420 list_move_tail(&dev_res->list,
421 &dev_res2->list);
422 break;
423 }
424 }
425 }
426
427 }
428
429 /* Try updated head list with add_size added */
430 assign_requested_resources_sorted(head, &local_fail_head);
431
David Brazdil0f672f62019-12-10 10:32:29 +0000432 /* All assigned with add_size? */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000433 if (list_empty(&local_fail_head)) {
434 /* Remove head list from realloc_head list */
435 list_for_each_entry(dev_res, head, list)
436 remove_from_list(realloc_head, dev_res->res);
437 free_list(&save_head);
438 free_list(head);
439 return;
440 }
441
David Brazdil0f672f62019-12-10 10:32:29 +0000442 /* Check failed type */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000443 fail_type = pci_fail_res_type_mask(&local_fail_head);
David Brazdil0f672f62019-12-10 10:32:29 +0000444 /* Remove not need to be released assigned res from head list etc */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000445 list_for_each_entry_safe(dev_res, tmp_res, head, list)
446 if (dev_res->res->parent &&
447 !pci_need_to_release(fail_type, dev_res->res)) {
David Brazdil0f672f62019-12-10 10:32:29 +0000448 /* Remove it from realloc_head list */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000449 remove_from_list(realloc_head, dev_res->res);
450 remove_from_list(&save_head, dev_res->res);
451 list_del(&dev_res->list);
452 kfree(dev_res);
453 }
454
455 free_list(&local_fail_head);
456 /* Release assigned resource */
457 list_for_each_entry(dev_res, head, list)
458 if (dev_res->res->parent)
459 release_resource(dev_res->res);
460 /* Restore start/end/flags from saved list */
461 list_for_each_entry(save_res, &save_head, list) {
462 struct resource *res = save_res->res;
463
464 res->start = save_res->start;
465 res->end = save_res->end;
466 res->flags = save_res->flags;
467 }
468 free_list(&save_head);
469
470requested_and_reassign:
471 /* Satisfy the must-have resource requests */
472 assign_requested_resources_sorted(head, fail_head);
473
David Brazdil0f672f62019-12-10 10:32:29 +0000474 /* Try to satisfy any additional optional resource requests */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000475 if (realloc_head)
476 reassign_resources_sorted(realloc_head, head);
477 free_list(head);
478}
479
480static void pdev_assign_resources_sorted(struct pci_dev *dev,
David Brazdil0f672f62019-12-10 10:32:29 +0000481 struct list_head *add_head,
482 struct list_head *fail_head)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000483{
484 LIST_HEAD(head);
485
486 __dev_sort_resources(dev, &head);
487 __assign_resources_sorted(&head, add_head, fail_head);
488
489}
490
491static void pbus_assign_resources_sorted(const struct pci_bus *bus,
492 struct list_head *realloc_head,
493 struct list_head *fail_head)
494{
495 struct pci_dev *dev;
496 LIST_HEAD(head);
497
498 list_for_each_entry(dev, &bus->devices, bus_list)
499 __dev_sort_resources(dev, &head);
500
501 __assign_resources_sorted(&head, realloc_head, fail_head);
502}
503
504void pci_setup_cardbus(struct pci_bus *bus)
505{
506 struct pci_dev *bridge = bus->self;
507 struct resource *res;
508 struct pci_bus_region region;
509
510 pci_info(bridge, "CardBus bridge to %pR\n",
511 &bus->busn_res);
512
513 res = bus->resource[0];
514 pcibios_resource_to_bus(bridge->bus, &region, res);
515 if (res->flags & IORESOURCE_IO) {
516 /*
517 * The IO resource is allocated a range twice as large as it
518 * would normally need. This allows us to set both IO regs.
519 */
520 pci_info(bridge, " bridge window %pR\n", res);
521 pci_write_config_dword(bridge, PCI_CB_IO_BASE_0,
522 region.start);
523 pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_0,
524 region.end);
525 }
526
527 res = bus->resource[1];
528 pcibios_resource_to_bus(bridge->bus, &region, res);
529 if (res->flags & IORESOURCE_IO) {
530 pci_info(bridge, " bridge window %pR\n", res);
531 pci_write_config_dword(bridge, PCI_CB_IO_BASE_1,
532 region.start);
533 pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_1,
534 region.end);
535 }
536
537 res = bus->resource[2];
538 pcibios_resource_to_bus(bridge->bus, &region, res);
539 if (res->flags & IORESOURCE_MEM) {
540 pci_info(bridge, " bridge window %pR\n", res);
541 pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_0,
542 region.start);
543 pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_0,
544 region.end);
545 }
546
547 res = bus->resource[3];
548 pcibios_resource_to_bus(bridge->bus, &region, res);
549 if (res->flags & IORESOURCE_MEM) {
550 pci_info(bridge, " bridge window %pR\n", res);
551 pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_1,
552 region.start);
553 pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_1,
554 region.end);
555 }
556}
557EXPORT_SYMBOL(pci_setup_cardbus);
558
David Brazdil0f672f62019-12-10 10:32:29 +0000559/*
560 * Initialize bridges with base/limit values we have collected. PCI-to-PCI
561 * Bridge Architecture Specification rev. 1.1 (1998) requires that if there
562 * are no I/O ports or memory behind the bridge, the corresponding range
563 * must be turned off by writing base value greater than limit to the
564 * bridge's base/limit registers.
565 *
566 * Note: care must be taken when updating I/O base/limit registers of
567 * bridges which support 32-bit I/O. This update requires two config space
568 * writes, so it's quite possible that an I/O window of the bridge will
569 * have some undesirable address (e.g. 0) after the first write. Ditto
570 * 64-bit prefetchable MMIO.
571 */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000572static void pci_setup_bridge_io(struct pci_dev *bridge)
573{
574 struct resource *res;
575 struct pci_bus_region region;
576 unsigned long io_mask;
577 u8 io_base_lo, io_limit_lo;
578 u16 l;
579 u32 io_upper16;
580
581 io_mask = PCI_IO_RANGE_MASK;
582 if (bridge->io_window_1k)
583 io_mask = PCI_IO_1K_RANGE_MASK;
584
David Brazdil0f672f62019-12-10 10:32:29 +0000585 /* Set up the top and bottom of the PCI I/O segment for this bus */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000586 res = &bridge->resource[PCI_BRIDGE_RESOURCES + 0];
587 pcibios_resource_to_bus(bridge->bus, &region, res);
588 if (res->flags & IORESOURCE_IO) {
589 pci_read_config_word(bridge, PCI_IO_BASE, &l);
590 io_base_lo = (region.start >> 8) & io_mask;
591 io_limit_lo = (region.end >> 8) & io_mask;
592 l = ((u16) io_limit_lo << 8) | io_base_lo;
David Brazdil0f672f62019-12-10 10:32:29 +0000593 /* Set up upper 16 bits of I/O base/limit */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000594 io_upper16 = (region.end & 0xffff0000) | (region.start >> 16);
595 pci_info(bridge, " bridge window %pR\n", res);
596 } else {
David Brazdil0f672f62019-12-10 10:32:29 +0000597 /* Clear upper 16 bits of I/O base/limit */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000598 io_upper16 = 0;
599 l = 0x00f0;
600 }
David Brazdil0f672f62019-12-10 10:32:29 +0000601 /* Temporarily disable the I/O range before updating PCI_IO_BASE */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000602 pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, 0x0000ffff);
David Brazdil0f672f62019-12-10 10:32:29 +0000603 /* Update lower 16 bits of I/O base/limit */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000604 pci_write_config_word(bridge, PCI_IO_BASE, l);
David Brazdil0f672f62019-12-10 10:32:29 +0000605 /* Update upper 16 bits of I/O base/limit */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000606 pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, io_upper16);
607}
608
609static void pci_setup_bridge_mmio(struct pci_dev *bridge)
610{
611 struct resource *res;
612 struct pci_bus_region region;
613 u32 l;
614
David Brazdil0f672f62019-12-10 10:32:29 +0000615 /* Set up the top and bottom of the PCI Memory segment for this bus */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000616 res = &bridge->resource[PCI_BRIDGE_RESOURCES + 1];
617 pcibios_resource_to_bus(bridge->bus, &region, res);
618 if (res->flags & IORESOURCE_MEM) {
619 l = (region.start >> 16) & 0xfff0;
620 l |= region.end & 0xfff00000;
621 pci_info(bridge, " bridge window %pR\n", res);
622 } else {
623 l = 0x0000fff0;
624 }
625 pci_write_config_dword(bridge, PCI_MEMORY_BASE, l);
626}
627
628static void pci_setup_bridge_mmio_pref(struct pci_dev *bridge)
629{
630 struct resource *res;
631 struct pci_bus_region region;
632 u32 l, bu, lu;
633
David Brazdil0f672f62019-12-10 10:32:29 +0000634 /*
635 * Clear out the upper 32 bits of PREF limit. If
636 * PCI_PREF_BASE_UPPER32 was non-zero, this temporarily disables
637 * PREF range, which is ok.
638 */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000639 pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, 0);
640
David Brazdil0f672f62019-12-10 10:32:29 +0000641 /* Set up PREF base/limit */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000642 bu = lu = 0;
643 res = &bridge->resource[PCI_BRIDGE_RESOURCES + 2];
644 pcibios_resource_to_bus(bridge->bus, &region, res);
645 if (res->flags & IORESOURCE_PREFETCH) {
646 l = (region.start >> 16) & 0xfff0;
647 l |= region.end & 0xfff00000;
648 if (res->flags & IORESOURCE_MEM_64) {
649 bu = upper_32_bits(region.start);
650 lu = upper_32_bits(region.end);
651 }
652 pci_info(bridge, " bridge window %pR\n", res);
653 } else {
654 l = 0x0000fff0;
655 }
656 pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, l);
657
David Brazdil0f672f62019-12-10 10:32:29 +0000658 /* Set the upper 32 bits of PREF base & limit */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000659 pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, bu);
660 pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, lu);
661}
662
663static void __pci_setup_bridge(struct pci_bus *bus, unsigned long type)
664{
665 struct pci_dev *bridge = bus->self;
666
667 pci_info(bridge, "PCI bridge to %pR\n",
668 &bus->busn_res);
669
670 if (type & IORESOURCE_IO)
671 pci_setup_bridge_io(bridge);
672
673 if (type & IORESOURCE_MEM)
674 pci_setup_bridge_mmio(bridge);
675
676 if (type & IORESOURCE_PREFETCH)
677 pci_setup_bridge_mmio_pref(bridge);
678
679 pci_write_config_word(bridge, PCI_BRIDGE_CONTROL, bus->bridge_ctl);
680}
681
682void __weak pcibios_setup_bridge(struct pci_bus *bus, unsigned long type)
683{
684}
685
686void pci_setup_bridge(struct pci_bus *bus)
687{
688 unsigned long type = IORESOURCE_IO | IORESOURCE_MEM |
689 IORESOURCE_PREFETCH;
690
691 pcibios_setup_bridge(bus, type);
692 __pci_setup_bridge(bus, type);
693}
694
695
696int pci_claim_bridge_resource(struct pci_dev *bridge, int i)
697{
698 if (i < PCI_BRIDGE_RESOURCES || i > PCI_BRIDGE_RESOURCE_END)
699 return 0;
700
701 if (pci_claim_resource(bridge, i) == 0)
David Brazdil0f672f62019-12-10 10:32:29 +0000702 return 0; /* Claimed the window */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000703
704 if ((bridge->class >> 8) != PCI_CLASS_BRIDGE_PCI)
705 return 0;
706
707 if (!pci_bus_clip_resource(bridge, i))
David Brazdil0f672f62019-12-10 10:32:29 +0000708 return -EINVAL; /* Clipping didn't change anything */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000709
710 switch (i - PCI_BRIDGE_RESOURCES) {
711 case 0:
712 pci_setup_bridge_io(bridge);
713 break;
714 case 1:
715 pci_setup_bridge_mmio(bridge);
716 break;
717 case 2:
718 pci_setup_bridge_mmio_pref(bridge);
719 break;
720 default:
721 return -EINVAL;
722 }
723
724 if (pci_claim_resource(bridge, i) == 0)
David Brazdil0f672f62019-12-10 10:32:29 +0000725 return 0; /* Claimed a smaller window */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000726
727 return -EINVAL;
728}
729
David Brazdil0f672f62019-12-10 10:32:29 +0000730/*
731 * Check whether the bridge supports optional I/O and prefetchable memory
732 * ranges. If not, the respective base/limit registers must be read-only
733 * and read as 0.
734 */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000735static void pci_bridge_check_ranges(struct pci_bus *bus)
736{
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000737 struct pci_dev *bridge = bus->self;
David Brazdil0f672f62019-12-10 10:32:29 +0000738 struct resource *b_res = &bridge->resource[PCI_BRIDGE_RESOURCES];
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000739
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000740 b_res[1].flags |= IORESOURCE_MEM;
741
David Brazdil0f672f62019-12-10 10:32:29 +0000742 if (bridge->io_window)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000743 b_res[0].flags |= IORESOURCE_IO;
744
David Brazdil0f672f62019-12-10 10:32:29 +0000745 if (bridge->pref_window) {
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000746 b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
David Brazdil0f672f62019-12-10 10:32:29 +0000747 if (bridge->pref_64_window) {
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000748 b_res[2].flags |= IORESOURCE_MEM_64;
749 b_res[2].flags |= PCI_PREF_RANGE_TYPE_64;
750 }
751 }
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000752}
753
David Brazdil0f672f62019-12-10 10:32:29 +0000754/*
Olivier Deprez0e641232021-09-23 10:07:05 +0200755 * Helper function for sizing routines. Assigned resources have non-NULL
756 * parent resource.
757 *
758 * Return first unassigned resource of the correct type. If there is none,
759 * return first assigned resource of the correct type. If none of the
760 * above, return NULL.
761 *
762 * Returning an assigned resource of the correct type allows the caller to
763 * distinguish between already assigned and no resource of the correct type.
David Brazdil0f672f62019-12-10 10:32:29 +0000764 */
Olivier Deprez0e641232021-09-23 10:07:05 +0200765static struct resource *find_bus_resource_of_type(struct pci_bus *bus,
766 unsigned long type_mask,
767 unsigned long type)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000768{
Olivier Deprez0e641232021-09-23 10:07:05 +0200769 struct resource *r, *r_assigned = NULL;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000770 int i;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000771
772 pci_bus_for_each_resource(bus, r, i) {
773 if (r == &ioport_resource || r == &iomem_resource)
774 continue;
775 if (r && (r->flags & type_mask) == type && !r->parent)
776 return r;
Olivier Deprez0e641232021-09-23 10:07:05 +0200777 if (r && (r->flags & type_mask) == type && !r_assigned)
778 r_assigned = r;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000779 }
Olivier Deprez0e641232021-09-23 10:07:05 +0200780 return r_assigned;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000781}
782
783static resource_size_t calculate_iosize(resource_size_t size,
David Brazdil0f672f62019-12-10 10:32:29 +0000784 resource_size_t min_size,
785 resource_size_t size1,
786 resource_size_t add_size,
787 resource_size_t children_add_size,
788 resource_size_t old_size,
789 resource_size_t align)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000790{
791 if (size < min_size)
792 size = min_size;
793 if (old_size == 1)
794 old_size = 0;
David Brazdil0f672f62019-12-10 10:32:29 +0000795 /*
796 * To be fixed in 2.5: we should have sort of HAVE_ISA flag in the
797 * struct pci_bus.
798 */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000799#if defined(CONFIG_ISA) || defined(CONFIG_EISA)
800 size = (size & 0xff) + ((size & ~0xffUL) << 2);
801#endif
David Brazdil0f672f62019-12-10 10:32:29 +0000802 size = size + size1;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000803 if (size < old_size)
804 size = old_size;
David Brazdil0f672f62019-12-10 10:32:29 +0000805
806 size = ALIGN(max(size, add_size) + children_add_size, align);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000807 return size;
808}
809
810static resource_size_t calculate_memsize(resource_size_t size,
David Brazdil0f672f62019-12-10 10:32:29 +0000811 resource_size_t min_size,
812 resource_size_t add_size,
813 resource_size_t children_add_size,
814 resource_size_t old_size,
815 resource_size_t align)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000816{
817 if (size < min_size)
818 size = min_size;
819 if (old_size == 1)
820 old_size = 0;
821 if (size < old_size)
822 size = old_size;
David Brazdil0f672f62019-12-10 10:32:29 +0000823
824 size = ALIGN(max(size, add_size) + children_add_size, align);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000825 return size;
826}
827
828resource_size_t __weak pcibios_window_alignment(struct pci_bus *bus,
829 unsigned long type)
830{
831 return 1;
832}
833
834#define PCI_P2P_DEFAULT_MEM_ALIGN 0x100000 /* 1MiB */
835#define PCI_P2P_DEFAULT_IO_ALIGN 0x1000 /* 4KiB */
836#define PCI_P2P_DEFAULT_IO_ALIGN_1K 0x400 /* 1KiB */
837
David Brazdil0f672f62019-12-10 10:32:29 +0000838static resource_size_t window_alignment(struct pci_bus *bus, unsigned long type)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000839{
840 resource_size_t align = 1, arch_align;
841
842 if (type & IORESOURCE_MEM)
843 align = PCI_P2P_DEFAULT_MEM_ALIGN;
844 else if (type & IORESOURCE_IO) {
845 /*
David Brazdil0f672f62019-12-10 10:32:29 +0000846 * Per spec, I/O windows are 4K-aligned, but some bridges have
847 * an extension to support 1K alignment.
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000848 */
849 if (bus->self->io_window_1k)
850 align = PCI_P2P_DEFAULT_IO_ALIGN_1K;
851 else
852 align = PCI_P2P_DEFAULT_IO_ALIGN;
853 }
854
855 arch_align = pcibios_window_alignment(bus, type);
856 return max(align, arch_align);
857}
858
859/**
David Brazdil0f672f62019-12-10 10:32:29 +0000860 * pbus_size_io() - Size the I/O window of a given bus
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000861 *
David Brazdil0f672f62019-12-10 10:32:29 +0000862 * @bus: The bus
863 * @min_size: The minimum I/O window that must be allocated
864 * @add_size: Additional optional I/O window
865 * @realloc_head: Track the additional I/O window on this list
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000866 *
David Brazdil0f672f62019-12-10 10:32:29 +0000867 * Sizing the I/O windows of the PCI-PCI bridge is trivial, since these
868 * windows have 1K or 4K granularity and the I/O ranges of non-bridge PCI
869 * devices are limited to 256 bytes. We must be careful with the ISA
870 * aliasing though.
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000871 */
872static void pbus_size_io(struct pci_bus *bus, resource_size_t min_size,
David Brazdil0f672f62019-12-10 10:32:29 +0000873 resource_size_t add_size,
874 struct list_head *realloc_head)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000875{
876 struct pci_dev *dev;
Olivier Deprez0e641232021-09-23 10:07:05 +0200877 struct resource *b_res = find_bus_resource_of_type(bus, IORESOURCE_IO,
878 IORESOURCE_IO);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000879 resource_size_t size = 0, size0 = 0, size1 = 0;
880 resource_size_t children_add_size = 0;
881 resource_size_t min_align, align;
882
883 if (!b_res)
884 return;
885
Olivier Deprez0e641232021-09-23 10:07:05 +0200886 /* If resource is already assigned, nothing more to do */
887 if (b_res->parent)
888 return;
889
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000890 min_align = window_alignment(bus, IORESOURCE_IO);
891 list_for_each_entry(dev, &bus->devices, bus_list) {
892 int i;
893
894 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
895 struct resource *r = &dev->resource[i];
896 unsigned long r_size;
897
898 if (r->parent || !(r->flags & IORESOURCE_IO))
899 continue;
900 r_size = resource_size(r);
901
902 if (r_size < 0x400)
903 /* Might be re-aligned for ISA */
904 size += r_size;
905 else
906 size1 += r_size;
907
908 align = pci_resource_alignment(dev, r);
909 if (align > min_align)
910 min_align = align;
911
912 if (realloc_head)
913 children_add_size += get_res_add_size(realloc_head, r);
914 }
915 }
916
David Brazdil0f672f62019-12-10 10:32:29 +0000917 size0 = calculate_iosize(size, min_size, size1, 0, 0,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000918 resource_size(b_res), min_align);
David Brazdil0f672f62019-12-10 10:32:29 +0000919 size1 = (!realloc_head || (realloc_head && !add_size && !children_add_size)) ? size0 :
920 calculate_iosize(size, min_size, size1, add_size, children_add_size,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000921 resource_size(b_res), min_align);
922 if (!size0 && !size1) {
923 if (b_res->start || b_res->end)
924 pci_info(bus->self, "disabling bridge window %pR to %pR (unused)\n",
925 b_res, &bus->busn_res);
926 b_res->flags = 0;
927 return;
928 }
929
930 b_res->start = min_align;
931 b_res->end = b_res->start + size0 - 1;
932 b_res->flags |= IORESOURCE_STARTALIGN;
933 if (size1 > size0 && realloc_head) {
934 add_to_list(realloc_head, bus->self, b_res, size1-size0,
935 min_align);
David Brazdil0f672f62019-12-10 10:32:29 +0000936 pci_info(bus->self, "bridge window %pR to %pR add_size %llx\n",
937 b_res, &bus->busn_res,
938 (unsigned long long) size1 - size0);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000939 }
940}
941
942static inline resource_size_t calculate_mem_align(resource_size_t *aligns,
943 int max_order)
944{
945 resource_size_t align = 0;
946 resource_size_t min_align = 0;
947 int order;
948
949 for (order = 0; order <= max_order; order++) {
950 resource_size_t align1 = 1;
951
952 align1 <<= (order + 20);
953
954 if (!align)
955 min_align = align1;
956 else if (ALIGN(align + min_align, min_align) < align1)
957 min_align = align1 >> 1;
958 align += aligns[order];
959 }
960
961 return min_align;
962}
963
964/**
David Brazdil0f672f62019-12-10 10:32:29 +0000965 * pbus_size_mem() - Size the memory window of a given bus
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000966 *
David Brazdil0f672f62019-12-10 10:32:29 +0000967 * @bus: The bus
968 * @mask: Mask the resource flag, then compare it with type
969 * @type: The type of free resource from bridge
970 * @type2: Second match type
971 * @type3: Third match type
972 * @min_size: The minimum memory window that must be allocated
973 * @add_size: Additional optional memory window
974 * @realloc_head: Track the additional memory window on this list
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000975 *
David Brazdil0f672f62019-12-10 10:32:29 +0000976 * Calculate the size of the bus and minimal alignment which guarantees
977 * that all child resources fit in this size.
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000978 *
David Brazdil0f672f62019-12-10 10:32:29 +0000979 * Return -ENOSPC if there's no available bus resource of the desired
980 * type. Otherwise, set the bus resource start/end to indicate the
981 * required size, add things to realloc_head (if supplied), and return 0.
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000982 */
983static int pbus_size_mem(struct pci_bus *bus, unsigned long mask,
984 unsigned long type, unsigned long type2,
David Brazdil0f672f62019-12-10 10:32:29 +0000985 unsigned long type3, resource_size_t min_size,
986 resource_size_t add_size,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000987 struct list_head *realloc_head)
988{
989 struct pci_dev *dev;
990 resource_size_t min_align, align, size, size0, size1;
David Brazdil0f672f62019-12-10 10:32:29 +0000991 resource_size_t aligns[18]; /* Alignments from 1MB to 128GB */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000992 int order, max_order;
Olivier Deprez0e641232021-09-23 10:07:05 +0200993 struct resource *b_res = find_bus_resource_of_type(bus,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000994 mask | IORESOURCE_PREFETCH, type);
995 resource_size_t children_add_size = 0;
996 resource_size_t children_add_align = 0;
997 resource_size_t add_align = 0;
998
999 if (!b_res)
1000 return -ENOSPC;
1001
Olivier Deprez0e641232021-09-23 10:07:05 +02001002 /* If resource is already assigned, nothing more to do */
1003 if (b_res->parent)
1004 return 0;
1005
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001006 memset(aligns, 0, sizeof(aligns));
1007 max_order = 0;
1008 size = 0;
1009
1010 list_for_each_entry(dev, &bus->devices, bus_list) {
1011 int i;
1012
1013 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
1014 struct resource *r = &dev->resource[i];
1015 resource_size_t r_size;
1016
1017 if (r->parent || (r->flags & IORESOURCE_PCI_FIXED) ||
1018 ((r->flags & mask) != type &&
1019 (r->flags & mask) != type2 &&
1020 (r->flags & mask) != type3))
1021 continue;
1022 r_size = resource_size(r);
1023#ifdef CONFIG_PCI_IOV
David Brazdil0f672f62019-12-10 10:32:29 +00001024 /* Put SRIOV requested res to the optional list */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001025 if (realloc_head && i >= PCI_IOV_RESOURCES &&
1026 i <= PCI_IOV_RESOURCE_END) {
1027 add_align = max(pci_resource_alignment(dev, r), add_align);
1028 r->end = r->start - 1;
David Brazdil0f672f62019-12-10 10:32:29 +00001029 add_to_list(realloc_head, dev, r, r_size, 0 /* Don't care */);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001030 children_add_size += r_size;
1031 continue;
1032 }
1033#endif
1034 /*
1035 * aligns[0] is for 1MB (since bridge memory
1036 * windows are always at least 1MB aligned), so
1037 * keep "order" from being negative for smaller
1038 * resources.
1039 */
1040 align = pci_resource_alignment(dev, r);
1041 order = __ffs(align) - 20;
1042 if (order < 0)
1043 order = 0;
1044 if (order >= ARRAY_SIZE(aligns)) {
1045 pci_warn(dev, "disabling BAR %d: %pR (bad alignment %#llx)\n",
1046 i, r, (unsigned long long) align);
1047 r->flags = 0;
1048 continue;
1049 }
1050 size += max(r_size, align);
David Brazdil0f672f62019-12-10 10:32:29 +00001051 /*
1052 * Exclude ranges with size > align from calculation of
1053 * the alignment.
1054 */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001055 if (r_size <= align)
1056 aligns[order] += align;
1057 if (order > max_order)
1058 max_order = order;
1059
1060 if (realloc_head) {
1061 children_add_size += get_res_add_size(realloc_head, r);
1062 children_add_align = get_res_add_align(realloc_head, r);
1063 add_align = max(add_align, children_add_align);
1064 }
1065 }
1066 }
1067
1068 min_align = calculate_mem_align(aligns, max_order);
1069 min_align = max(min_align, window_alignment(bus, b_res->flags));
David Brazdil0f672f62019-12-10 10:32:29 +00001070 size0 = calculate_memsize(size, min_size, 0, 0, resource_size(b_res), min_align);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001071 add_align = max(min_align, add_align);
David Brazdil0f672f62019-12-10 10:32:29 +00001072 size1 = (!realloc_head || (realloc_head && !add_size && !children_add_size)) ? size0 :
1073 calculate_memsize(size, min_size, add_size, children_add_size,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001074 resource_size(b_res), add_align);
1075 if (!size0 && !size1) {
1076 if (b_res->start || b_res->end)
1077 pci_info(bus->self, "disabling bridge window %pR to %pR (unused)\n",
1078 b_res, &bus->busn_res);
1079 b_res->flags = 0;
1080 return 0;
1081 }
1082 b_res->start = min_align;
1083 b_res->end = size0 + min_align - 1;
1084 b_res->flags |= IORESOURCE_STARTALIGN;
1085 if (size1 > size0 && realloc_head) {
1086 add_to_list(realloc_head, bus->self, b_res, size1-size0, add_align);
David Brazdil0f672f62019-12-10 10:32:29 +00001087 pci_info(bus->self, "bridge window %pR to %pR add_size %llx add_align %llx\n",
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001088 b_res, &bus->busn_res,
1089 (unsigned long long) (size1 - size0),
1090 (unsigned long long) add_align);
1091 }
1092 return 0;
1093}
1094
1095unsigned long pci_cardbus_resource_alignment(struct resource *res)
1096{
1097 if (res->flags & IORESOURCE_IO)
1098 return pci_cardbus_io_size;
1099 if (res->flags & IORESOURCE_MEM)
1100 return pci_cardbus_mem_size;
1101 return 0;
1102}
1103
1104static void pci_bus_size_cardbus(struct pci_bus *bus,
David Brazdil0f672f62019-12-10 10:32:29 +00001105 struct list_head *realloc_head)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001106{
1107 struct pci_dev *bridge = bus->self;
1108 struct resource *b_res = &bridge->resource[PCI_BRIDGE_RESOURCES];
1109 resource_size_t b_res_3_size = pci_cardbus_mem_size * 2;
1110 u16 ctrl;
1111
1112 if (b_res[0].parent)
1113 goto handle_b_res_1;
1114 /*
David Brazdil0f672f62019-12-10 10:32:29 +00001115 * Reserve some resources for CardBus. We reserve a fixed amount
1116 * of bus space for CardBus bridges.
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001117 */
1118 b_res[0].start = pci_cardbus_io_size;
1119 b_res[0].end = b_res[0].start + pci_cardbus_io_size - 1;
1120 b_res[0].flags |= IORESOURCE_IO | IORESOURCE_STARTALIGN;
1121 if (realloc_head) {
1122 b_res[0].end -= pci_cardbus_io_size;
1123 add_to_list(realloc_head, bridge, b_res, pci_cardbus_io_size,
1124 pci_cardbus_io_size);
1125 }
1126
1127handle_b_res_1:
1128 if (b_res[1].parent)
1129 goto handle_b_res_2;
1130 b_res[1].start = pci_cardbus_io_size;
1131 b_res[1].end = b_res[1].start + pci_cardbus_io_size - 1;
1132 b_res[1].flags |= IORESOURCE_IO | IORESOURCE_STARTALIGN;
1133 if (realloc_head) {
1134 b_res[1].end -= pci_cardbus_io_size;
1135 add_to_list(realloc_head, bridge, b_res+1, pci_cardbus_io_size,
1136 pci_cardbus_io_size);
1137 }
1138
1139handle_b_res_2:
David Brazdil0f672f62019-12-10 10:32:29 +00001140 /* MEM1 must not be pref MMIO */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001141 pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
1142 if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM1) {
1143 ctrl &= ~PCI_CB_BRIDGE_CTL_PREFETCH_MEM1;
1144 pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl);
1145 pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
1146 }
1147
David Brazdil0f672f62019-12-10 10:32:29 +00001148 /* Check whether prefetchable memory is supported by this bridge. */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001149 pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
1150 if (!(ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0)) {
1151 ctrl |= PCI_CB_BRIDGE_CTL_PREFETCH_MEM0;
1152 pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl);
1153 pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
1154 }
1155
1156 if (b_res[2].parent)
1157 goto handle_b_res_3;
1158 /*
David Brazdil0f672f62019-12-10 10:32:29 +00001159 * If we have prefetchable memory support, allocate two regions.
1160 * Otherwise, allocate one region of twice the size.
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001161 */
1162 if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0) {
1163 b_res[2].start = pci_cardbus_mem_size;
1164 b_res[2].end = b_res[2].start + pci_cardbus_mem_size - 1;
1165 b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH |
1166 IORESOURCE_STARTALIGN;
1167 if (realloc_head) {
1168 b_res[2].end -= pci_cardbus_mem_size;
1169 add_to_list(realloc_head, bridge, b_res+2,
1170 pci_cardbus_mem_size, pci_cardbus_mem_size);
1171 }
1172
David Brazdil0f672f62019-12-10 10:32:29 +00001173 /* Reduce that to half */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001174 b_res_3_size = pci_cardbus_mem_size;
1175 }
1176
1177handle_b_res_3:
1178 if (b_res[3].parent)
1179 goto handle_done;
1180 b_res[3].start = pci_cardbus_mem_size;
1181 b_res[3].end = b_res[3].start + b_res_3_size - 1;
1182 b_res[3].flags |= IORESOURCE_MEM | IORESOURCE_STARTALIGN;
1183 if (realloc_head) {
1184 b_res[3].end -= b_res_3_size;
1185 add_to_list(realloc_head, bridge, b_res+3, b_res_3_size,
1186 pci_cardbus_mem_size);
1187 }
1188
1189handle_done:
1190 ;
1191}
1192
1193void __pci_bus_size_bridges(struct pci_bus *bus, struct list_head *realloc_head)
1194{
1195 struct pci_dev *dev;
1196 unsigned long mask, prefmask, type2 = 0, type3 = 0;
1197 resource_size_t additional_mem_size = 0, additional_io_size = 0;
1198 struct resource *b_res;
1199 int ret;
1200
1201 list_for_each_entry(dev, &bus->devices, bus_list) {
1202 struct pci_bus *b = dev->subordinate;
1203 if (!b)
1204 continue;
1205
David Brazdil0f672f62019-12-10 10:32:29 +00001206 switch (dev->hdr_type) {
1207 case PCI_HEADER_TYPE_CARDBUS:
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001208 pci_bus_size_cardbus(b, realloc_head);
1209 break;
1210
David Brazdil0f672f62019-12-10 10:32:29 +00001211 case PCI_HEADER_TYPE_BRIDGE:
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001212 default:
1213 __pci_bus_size_bridges(b, realloc_head);
1214 break;
1215 }
1216 }
1217
1218 /* The root bus? */
1219 if (pci_is_root_bus(bus))
1220 return;
1221
David Brazdil0f672f62019-12-10 10:32:29 +00001222 switch (bus->self->hdr_type) {
1223 case PCI_HEADER_TYPE_CARDBUS:
1224 /* Don't size CardBuses yet */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001225 break;
1226
David Brazdil0f672f62019-12-10 10:32:29 +00001227 case PCI_HEADER_TYPE_BRIDGE:
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001228 pci_bridge_check_ranges(bus);
1229 if (bus->self->is_hotplug_bridge) {
1230 additional_io_size = pci_hotplug_io_size;
1231 additional_mem_size = pci_hotplug_mem_size;
1232 }
1233 /* Fall through */
1234 default:
1235 pbus_size_io(bus, realloc_head ? 0 : additional_io_size,
1236 additional_io_size, realloc_head);
1237
1238 /*
1239 * If there's a 64-bit prefetchable MMIO window, compute
1240 * the size required to put all 64-bit prefetchable
1241 * resources in it.
1242 */
1243 b_res = &bus->self->resource[PCI_BRIDGE_RESOURCES];
1244 mask = IORESOURCE_MEM;
1245 prefmask = IORESOURCE_MEM | IORESOURCE_PREFETCH;
1246 if (b_res[2].flags & IORESOURCE_MEM_64) {
1247 prefmask |= IORESOURCE_MEM_64;
1248 ret = pbus_size_mem(bus, prefmask, prefmask,
1249 prefmask, prefmask,
1250 realloc_head ? 0 : additional_mem_size,
1251 additional_mem_size, realloc_head);
1252
1253 /*
1254 * If successful, all non-prefetchable resources
1255 * and any 32-bit prefetchable resources will go in
1256 * the non-prefetchable window.
1257 */
1258 if (ret == 0) {
1259 mask = prefmask;
1260 type2 = prefmask & ~IORESOURCE_MEM_64;
1261 type3 = prefmask & ~IORESOURCE_PREFETCH;
1262 }
1263 }
1264
1265 /*
1266 * If there is no 64-bit prefetchable window, compute the
1267 * size required to put all prefetchable resources in the
1268 * 32-bit prefetchable window (if there is one).
1269 */
1270 if (!type2) {
1271 prefmask &= ~IORESOURCE_MEM_64;
1272 ret = pbus_size_mem(bus, prefmask, prefmask,
1273 prefmask, prefmask,
1274 realloc_head ? 0 : additional_mem_size,
1275 additional_mem_size, realloc_head);
1276
1277 /*
1278 * If successful, only non-prefetchable resources
1279 * will go in the non-prefetchable window.
1280 */
1281 if (ret == 0)
1282 mask = prefmask;
1283 else
1284 additional_mem_size += additional_mem_size;
1285
1286 type2 = type3 = IORESOURCE_MEM;
1287 }
1288
1289 /*
1290 * Compute the size required to put everything else in the
David Brazdil0f672f62019-12-10 10:32:29 +00001291 * non-prefetchable window. This includes:
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001292 *
1293 * - all non-prefetchable resources
1294 * - 32-bit prefetchable resources if there's a 64-bit
1295 * prefetchable window or no prefetchable window at all
David Brazdil0f672f62019-12-10 10:32:29 +00001296 * - 64-bit prefetchable resources if there's no prefetchable
1297 * window at all
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001298 *
David Brazdil0f672f62019-12-10 10:32:29 +00001299 * Note that the strategy in __pci_assign_resource() must match
1300 * that used here. Specifically, we cannot put a 32-bit
1301 * prefetchable resource in a 64-bit prefetchable window.
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001302 */
1303 pbus_size_mem(bus, mask, IORESOURCE_MEM, type2, type3,
1304 realloc_head ? 0 : additional_mem_size,
1305 additional_mem_size, realloc_head);
1306 break;
1307 }
1308}
1309
1310void pci_bus_size_bridges(struct pci_bus *bus)
1311{
1312 __pci_bus_size_bridges(bus, NULL);
1313}
1314EXPORT_SYMBOL(pci_bus_size_bridges);
1315
1316static void assign_fixed_resource_on_bus(struct pci_bus *b, struct resource *r)
1317{
1318 int i;
1319 struct resource *parent_r;
1320 unsigned long mask = IORESOURCE_IO | IORESOURCE_MEM |
1321 IORESOURCE_PREFETCH;
1322
1323 pci_bus_for_each_resource(b, parent_r, i) {
1324 if (!parent_r)
1325 continue;
1326
1327 if ((r->flags & mask) == (parent_r->flags & mask) &&
1328 resource_contains(parent_r, r))
1329 request_resource(parent_r, r);
1330 }
1331}
1332
1333/*
David Brazdil0f672f62019-12-10 10:32:29 +00001334 * Try to assign any resources marked as IORESOURCE_PCI_FIXED, as they are
1335 * skipped by pbus_assign_resources_sorted().
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001336 */
1337static void pdev_assign_fixed_resources(struct pci_dev *dev)
1338{
1339 int i;
1340
1341 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
1342 struct pci_bus *b;
1343 struct resource *r = &dev->resource[i];
1344
1345 if (r->parent || !(r->flags & IORESOURCE_PCI_FIXED) ||
1346 !(r->flags & (IORESOURCE_IO | IORESOURCE_MEM)))
1347 continue;
1348
1349 b = dev->bus;
1350 while (b && !r->parent) {
1351 assign_fixed_resource_on_bus(b, r);
1352 b = b->parent;
1353 }
1354 }
1355}
1356
1357void __pci_bus_assign_resources(const struct pci_bus *bus,
1358 struct list_head *realloc_head,
1359 struct list_head *fail_head)
1360{
1361 struct pci_bus *b;
1362 struct pci_dev *dev;
1363
1364 pbus_assign_resources_sorted(bus, realloc_head, fail_head);
1365
1366 list_for_each_entry(dev, &bus->devices, bus_list) {
1367 pdev_assign_fixed_resources(dev);
1368
1369 b = dev->subordinate;
1370 if (!b)
1371 continue;
1372
1373 __pci_bus_assign_resources(b, realloc_head, fail_head);
1374
David Brazdil0f672f62019-12-10 10:32:29 +00001375 switch (dev->hdr_type) {
1376 case PCI_HEADER_TYPE_BRIDGE:
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001377 if (!pci_is_enabled(dev))
1378 pci_setup_bridge(b);
1379 break;
1380
David Brazdil0f672f62019-12-10 10:32:29 +00001381 case PCI_HEADER_TYPE_CARDBUS:
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001382 pci_setup_cardbus(b);
1383 break;
1384
1385 default:
1386 pci_info(dev, "not setting up bridge for bus %04x:%02x\n",
1387 pci_domain_nr(b), b->number);
1388 break;
1389 }
1390 }
1391}
1392
1393void pci_bus_assign_resources(const struct pci_bus *bus)
1394{
1395 __pci_bus_assign_resources(bus, NULL, NULL);
1396}
1397EXPORT_SYMBOL(pci_bus_assign_resources);
1398
1399static void pci_claim_device_resources(struct pci_dev *dev)
1400{
1401 int i;
1402
1403 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++) {
1404 struct resource *r = &dev->resource[i];
1405
1406 if (!r->flags || r->parent)
1407 continue;
1408
1409 pci_claim_resource(dev, i);
1410 }
1411}
1412
1413static void pci_claim_bridge_resources(struct pci_dev *dev)
1414{
1415 int i;
1416
1417 for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
1418 struct resource *r = &dev->resource[i];
1419
1420 if (!r->flags || r->parent)
1421 continue;
1422
1423 pci_claim_bridge_resource(dev, i);
1424 }
1425}
1426
1427static void pci_bus_allocate_dev_resources(struct pci_bus *b)
1428{
1429 struct pci_dev *dev;
1430 struct pci_bus *child;
1431
1432 list_for_each_entry(dev, &b->devices, bus_list) {
1433 pci_claim_device_resources(dev);
1434
1435 child = dev->subordinate;
1436 if (child)
1437 pci_bus_allocate_dev_resources(child);
1438 }
1439}
1440
1441static void pci_bus_allocate_resources(struct pci_bus *b)
1442{
1443 struct pci_bus *child;
1444
1445 /*
David Brazdil0f672f62019-12-10 10:32:29 +00001446 * Carry out a depth-first search on the PCI bus tree to allocate
1447 * bridge apertures. Read the programmed bridge bases and
1448 * recursively claim the respective bridge resources.
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001449 */
1450 if (b->self) {
1451 pci_read_bridge_bases(b);
1452 pci_claim_bridge_resources(b->self);
1453 }
1454
1455 list_for_each_entry(child, &b->children, node)
1456 pci_bus_allocate_resources(child);
1457}
1458
1459void pci_bus_claim_resources(struct pci_bus *b)
1460{
1461 pci_bus_allocate_resources(b);
1462 pci_bus_allocate_dev_resources(b);
1463}
1464EXPORT_SYMBOL(pci_bus_claim_resources);
1465
1466static void __pci_bridge_assign_resources(const struct pci_dev *bridge,
1467 struct list_head *add_head,
1468 struct list_head *fail_head)
1469{
1470 struct pci_bus *b;
1471
1472 pdev_assign_resources_sorted((struct pci_dev *)bridge,
1473 add_head, fail_head);
1474
1475 b = bridge->subordinate;
1476 if (!b)
1477 return;
1478
1479 __pci_bus_assign_resources(b, add_head, fail_head);
1480
1481 switch (bridge->class >> 8) {
1482 case PCI_CLASS_BRIDGE_PCI:
1483 pci_setup_bridge(b);
1484 break;
1485
1486 case PCI_CLASS_BRIDGE_CARDBUS:
1487 pci_setup_cardbus(b);
1488 break;
1489
1490 default:
1491 pci_info(bridge, "not setting up bridge for bus %04x:%02x\n",
1492 pci_domain_nr(b), b->number);
1493 break;
1494 }
1495}
1496
1497#define PCI_RES_TYPE_MASK \
1498 (IORESOURCE_IO | IORESOURCE_MEM | IORESOURCE_PREFETCH |\
1499 IORESOURCE_MEM_64)
1500
1501static void pci_bridge_release_resources(struct pci_bus *bus,
David Brazdil0f672f62019-12-10 10:32:29 +00001502 unsigned long type)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001503{
1504 struct pci_dev *dev = bus->self;
1505 struct resource *r;
1506 unsigned old_flags = 0;
1507 struct resource *b_res;
1508 int idx = 1;
1509
1510 b_res = &dev->resource[PCI_BRIDGE_RESOURCES];
1511
1512 /*
David Brazdil0f672f62019-12-10 10:32:29 +00001513 * 1. If IO port assignment fails, release bridge IO port.
1514 * 2. If non pref MMIO assignment fails, release bridge nonpref MMIO.
1515 * 3. If 64bit pref MMIO assignment fails, and bridge pref is 64bit,
1516 * release bridge pref MMIO.
1517 * 4. If pref MMIO assignment fails, and bridge pref is 32bit,
1518 * release bridge pref MMIO.
1519 * 5. If pref MMIO assignment fails, and bridge pref is not
1520 * assigned, release bridge nonpref MMIO.
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001521 */
1522 if (type & IORESOURCE_IO)
1523 idx = 0;
1524 else if (!(type & IORESOURCE_PREFETCH))
1525 idx = 1;
1526 else if ((type & IORESOURCE_MEM_64) &&
1527 (b_res[2].flags & IORESOURCE_MEM_64))
1528 idx = 2;
1529 else if (!(b_res[2].flags & IORESOURCE_MEM_64) &&
1530 (b_res[2].flags & IORESOURCE_PREFETCH))
1531 idx = 2;
1532 else
1533 idx = 1;
1534
1535 r = &b_res[idx];
1536
1537 if (!r->parent)
1538 return;
1539
David Brazdil0f672f62019-12-10 10:32:29 +00001540 /* If there are children, release them all */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001541 release_child_resources(r);
1542 if (!release_resource(r)) {
1543 type = old_flags = r->flags & PCI_RES_TYPE_MASK;
David Brazdil0f672f62019-12-10 10:32:29 +00001544 pci_info(dev, "resource %d %pR released\n",
1545 PCI_BRIDGE_RESOURCES + idx, r);
1546 /* Keep the old size */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001547 r->end = resource_size(r) - 1;
1548 r->start = 0;
1549 r->flags = 0;
1550
David Brazdil0f672f62019-12-10 10:32:29 +00001551 /* Avoiding touch the one without PREF */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001552 if (type & IORESOURCE_PREFETCH)
1553 type = IORESOURCE_PREFETCH;
1554 __pci_setup_bridge(bus, type);
David Brazdil0f672f62019-12-10 10:32:29 +00001555 /* For next child res under same bridge */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001556 r->flags = old_flags;
1557 }
1558}
1559
1560enum release_type {
1561 leaf_only,
1562 whole_subtree,
1563};
David Brazdil0f672f62019-12-10 10:32:29 +00001564
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001565/*
David Brazdil0f672f62019-12-10 10:32:29 +00001566 * Try to release PCI bridge resources from leaf bridge, so we can allocate
1567 * a larger window later.
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001568 */
1569static void pci_bus_release_bridge_resources(struct pci_bus *bus,
1570 unsigned long type,
1571 enum release_type rel_type)
1572{
1573 struct pci_dev *dev;
1574 bool is_leaf_bridge = true;
1575
1576 list_for_each_entry(dev, &bus->devices, bus_list) {
1577 struct pci_bus *b = dev->subordinate;
1578 if (!b)
1579 continue;
1580
1581 is_leaf_bridge = false;
1582
1583 if ((dev->class >> 8) != PCI_CLASS_BRIDGE_PCI)
1584 continue;
1585
1586 if (rel_type == whole_subtree)
1587 pci_bus_release_bridge_resources(b, type,
1588 whole_subtree);
1589 }
1590
1591 if (pci_is_root_bus(bus))
1592 return;
1593
1594 if ((bus->self->class >> 8) != PCI_CLASS_BRIDGE_PCI)
1595 return;
1596
1597 if ((rel_type == whole_subtree) || is_leaf_bridge)
1598 pci_bridge_release_resources(bus, type);
1599}
1600
1601static void pci_bus_dump_res(struct pci_bus *bus)
1602{
1603 struct resource *res;
1604 int i;
1605
1606 pci_bus_for_each_resource(bus, res, i) {
1607 if (!res || !res->end || !res->flags)
1608 continue;
1609
David Brazdil0f672f62019-12-10 10:32:29 +00001610 dev_info(&bus->dev, "resource %d %pR\n", i, res);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001611 }
1612}
1613
1614static void pci_bus_dump_resources(struct pci_bus *bus)
1615{
1616 struct pci_bus *b;
1617 struct pci_dev *dev;
1618
1619
1620 pci_bus_dump_res(bus);
1621
1622 list_for_each_entry(dev, &bus->devices, bus_list) {
1623 b = dev->subordinate;
1624 if (!b)
1625 continue;
1626
1627 pci_bus_dump_resources(b);
1628 }
1629}
1630
1631static int pci_bus_get_depth(struct pci_bus *bus)
1632{
1633 int depth = 0;
1634 struct pci_bus *child_bus;
1635
1636 list_for_each_entry(child_bus, &bus->children, node) {
1637 int ret;
1638
1639 ret = pci_bus_get_depth(child_bus);
1640 if (ret + 1 > depth)
1641 depth = ret + 1;
1642 }
1643
1644 return depth;
1645}
1646
1647/*
1648 * -1: undefined, will auto detect later
1649 * 0: disabled by user
1650 * 1: disabled by auto detect
1651 * 2: enabled by user
1652 * 3: enabled by auto detect
1653 */
1654enum enable_type {
1655 undefined = -1,
1656 user_disabled,
1657 auto_disabled,
1658 user_enabled,
1659 auto_enabled,
1660};
1661
1662static enum enable_type pci_realloc_enable = undefined;
1663void __init pci_realloc_get_opt(char *str)
1664{
1665 if (!strncmp(str, "off", 3))
1666 pci_realloc_enable = user_disabled;
1667 else if (!strncmp(str, "on", 2))
1668 pci_realloc_enable = user_enabled;
1669}
1670static bool pci_realloc_enabled(enum enable_type enable)
1671{
1672 return enable >= user_enabled;
1673}
1674
1675#if defined(CONFIG_PCI_IOV) && defined(CONFIG_PCI_REALLOC_ENABLE_AUTO)
1676static int iov_resources_unassigned(struct pci_dev *dev, void *data)
1677{
1678 int i;
1679 bool *unassigned = data;
1680
David Brazdil0f672f62019-12-10 10:32:29 +00001681 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
1682 struct resource *r = &dev->resource[i + PCI_IOV_RESOURCES];
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001683 struct pci_bus_region region;
1684
1685 /* Not assigned or rejected by kernel? */
1686 if (!r->flags)
1687 continue;
1688
1689 pcibios_resource_to_bus(dev->bus, &region, r);
1690 if (!region.start) {
1691 *unassigned = true;
David Brazdil0f672f62019-12-10 10:32:29 +00001692 return 1; /* Return early from pci_walk_bus() */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001693 }
1694 }
1695
1696 return 0;
1697}
1698
1699static enum enable_type pci_realloc_detect(struct pci_bus *bus,
David Brazdil0f672f62019-12-10 10:32:29 +00001700 enum enable_type enable_local)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001701{
1702 bool unassigned = false;
David Brazdil0f672f62019-12-10 10:32:29 +00001703 struct pci_host_bridge *host;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001704
1705 if (enable_local != undefined)
1706 return enable_local;
1707
David Brazdil0f672f62019-12-10 10:32:29 +00001708 host = pci_find_host_bridge(bus);
1709 if (host->preserve_config)
1710 return auto_disabled;
1711
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001712 pci_walk_bus(bus, iov_resources_unassigned, &unassigned);
1713 if (unassigned)
1714 return auto_enabled;
1715
1716 return enable_local;
1717}
1718#else
1719static enum enable_type pci_realloc_detect(struct pci_bus *bus,
David Brazdil0f672f62019-12-10 10:32:29 +00001720 enum enable_type enable_local)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001721{
1722 return enable_local;
1723}
1724#endif
1725
1726/*
David Brazdil0f672f62019-12-10 10:32:29 +00001727 * First try will not touch PCI bridge res.
1728 * Second and later try will clear small leaf bridge res.
1729 * Will stop till to the max depth if can not find good one.
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001730 */
1731void pci_assign_unassigned_root_bus_resources(struct pci_bus *bus)
1732{
David Brazdil0f672f62019-12-10 10:32:29 +00001733 LIST_HEAD(realloc_head);
1734 /* List of resources that want additional resources */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001735 struct list_head *add_list = NULL;
1736 int tried_times = 0;
1737 enum release_type rel_type = leaf_only;
1738 LIST_HEAD(fail_head);
1739 struct pci_dev_resource *fail_res;
1740 int pci_try_num = 1;
1741 enum enable_type enable_local;
1742
David Brazdil0f672f62019-12-10 10:32:29 +00001743 /* Don't realloc if asked to do so */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001744 enable_local = pci_realloc_detect(bus, pci_realloc_enable);
1745 if (pci_realloc_enabled(enable_local)) {
1746 int max_depth = pci_bus_get_depth(bus);
1747
1748 pci_try_num = max_depth + 1;
David Brazdil0f672f62019-12-10 10:32:29 +00001749 dev_info(&bus->dev, "max bus depth: %d pci_try_num: %d\n",
1750 max_depth, pci_try_num);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001751 }
1752
1753again:
1754 /*
David Brazdil0f672f62019-12-10 10:32:29 +00001755 * Last try will use add_list, otherwise will try good to have as must
1756 * have, so can realloc parent bridge resource
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001757 */
1758 if (tried_times + 1 == pci_try_num)
1759 add_list = &realloc_head;
David Brazdil0f672f62019-12-10 10:32:29 +00001760 /*
1761 * Depth first, calculate sizes and alignments of all subordinate buses.
1762 */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001763 __pci_bus_size_bridges(bus, add_list);
1764
1765 /* Depth last, allocate resources and update the hardware. */
1766 __pci_bus_assign_resources(bus, add_list, &fail_head);
1767 if (add_list)
1768 BUG_ON(!list_empty(add_list));
1769 tried_times++;
1770
David Brazdil0f672f62019-12-10 10:32:29 +00001771 /* Any device complain? */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001772 if (list_empty(&fail_head))
1773 goto dump;
1774
1775 if (tried_times >= pci_try_num) {
1776 if (enable_local == undefined)
1777 dev_info(&bus->dev, "Some PCI device resources are unassigned, try booting with pci=realloc\n");
1778 else if (enable_local == auto_enabled)
1779 dev_info(&bus->dev, "Automatically enabled pci realloc, if you have problem, try booting with pci=realloc=off\n");
1780
1781 free_list(&fail_head);
1782 goto dump;
1783 }
1784
David Brazdil0f672f62019-12-10 10:32:29 +00001785 dev_info(&bus->dev, "No. %d try to assign unassigned res\n",
1786 tried_times + 1);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001787
David Brazdil0f672f62019-12-10 10:32:29 +00001788 /* Third times and later will not check if it is leaf */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001789 if ((tried_times + 1) > 2)
1790 rel_type = whole_subtree;
1791
1792 /*
1793 * Try to release leaf bridge's resources that doesn't fit resource of
David Brazdil0f672f62019-12-10 10:32:29 +00001794 * child device under that bridge.
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001795 */
1796 list_for_each_entry(fail_res, &fail_head, list)
1797 pci_bus_release_bridge_resources(fail_res->dev->bus,
1798 fail_res->flags & PCI_RES_TYPE_MASK,
1799 rel_type);
1800
David Brazdil0f672f62019-12-10 10:32:29 +00001801 /* Restore size and flags */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001802 list_for_each_entry(fail_res, &fail_head, list) {
1803 struct resource *res = fail_res->res;
Olivier Deprez0e641232021-09-23 10:07:05 +02001804 int idx;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001805
1806 res->start = fail_res->start;
1807 res->end = fail_res->end;
1808 res->flags = fail_res->flags;
Olivier Deprez0e641232021-09-23 10:07:05 +02001809
1810 if (pci_is_bridge(fail_res->dev)) {
1811 idx = res - &fail_res->dev->resource[0];
1812 if (idx >= PCI_BRIDGE_RESOURCES &&
1813 idx <= PCI_BRIDGE_RESOURCE_END)
1814 res->flags = 0;
1815 }
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001816 }
1817 free_list(&fail_head);
1818
1819 goto again;
1820
1821dump:
David Brazdil0f672f62019-12-10 10:32:29 +00001822 /* Dump the resource on buses */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001823 pci_bus_dump_resources(bus);
1824}
1825
1826void __init pci_assign_unassigned_resources(void)
1827{
1828 struct pci_bus *root_bus;
1829
1830 list_for_each_entry(root_bus, &pci_root_buses, node) {
1831 pci_assign_unassigned_root_bus_resources(root_bus);
1832
David Brazdil0f672f62019-12-10 10:32:29 +00001833 /* Make sure the root bridge has a companion ACPI device */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001834 if (ACPI_HANDLE(root_bus->bridge))
1835 acpi_ioapic_add(ACPI_HANDLE(root_bus->bridge));
1836 }
1837}
1838
1839static void extend_bridge_window(struct pci_dev *bridge, struct resource *res,
David Brazdil0f672f62019-12-10 10:32:29 +00001840 struct list_head *add_list,
1841 resource_size_t available)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001842{
1843 struct pci_dev_resource *dev_res;
1844
1845 if (res->parent)
1846 return;
1847
1848 if (resource_size(res) >= available)
1849 return;
1850
1851 dev_res = res_to_dev_res(add_list, res);
1852 if (!dev_res)
1853 return;
1854
1855 /* Is there room to extend the window? */
1856 if (available - resource_size(res) <= dev_res->add_size)
1857 return;
1858
1859 dev_res->add_size = available - resource_size(res);
1860 pci_dbg(bridge, "bridge window %pR extended by %pa\n", res,
1861 &dev_res->add_size);
1862}
1863
1864static void pci_bus_distribute_available_resources(struct pci_bus *bus,
David Brazdil0f672f62019-12-10 10:32:29 +00001865 struct list_head *add_list,
1866 resource_size_t available_io,
1867 resource_size_t available_mmio,
1868 resource_size_t available_mmio_pref)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001869{
1870 resource_size_t remaining_io, remaining_mmio, remaining_mmio_pref;
1871 unsigned int normal_bridges = 0, hotplug_bridges = 0;
1872 struct resource *io_res, *mmio_res, *mmio_pref_res;
1873 struct pci_dev *dev, *bridge = bus->self;
1874
1875 io_res = &bridge->resource[PCI_BRIDGE_RESOURCES + 0];
1876 mmio_res = &bridge->resource[PCI_BRIDGE_RESOURCES + 1];
1877 mmio_pref_res = &bridge->resource[PCI_BRIDGE_RESOURCES + 2];
1878
1879 /*
1880 * Update additional resource list (add_list) to fill all the
1881 * extra resource space available for this port except the space
1882 * calculated in __pci_bus_size_bridges() which covers all the
1883 * devices currently connected to the port and below.
1884 */
1885 extend_bridge_window(bridge, io_res, add_list, available_io);
1886 extend_bridge_window(bridge, mmio_res, add_list, available_mmio);
1887 extend_bridge_window(bridge, mmio_pref_res, add_list,
1888 available_mmio_pref);
1889
1890 /*
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001891 * Calculate how many hotplug bridges and normal bridges there
David Brazdil0f672f62019-12-10 10:32:29 +00001892 * are on this bus. We will distribute the additional available
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001893 * resources between hotplug bridges.
1894 */
1895 for_each_pci_bridge(dev, bus) {
1896 if (dev->is_hotplug_bridge)
1897 hotplug_bridges++;
1898 else
1899 normal_bridges++;
1900 }
1901
David Brazdil0f672f62019-12-10 10:32:29 +00001902 /*
1903 * There is only one bridge on the bus so it gets all available
1904 * resources which it can then distribute to the possible hotplug
1905 * bridges below.
1906 */
1907 if (hotplug_bridges + normal_bridges == 1) {
1908 dev = list_first_entry(&bus->devices, struct pci_dev, bus_list);
1909 if (dev->subordinate) {
1910 pci_bus_distribute_available_resources(dev->subordinate,
1911 add_list, available_io, available_mmio,
1912 available_mmio_pref);
1913 }
1914 return;
1915 }
1916
1917 if (hotplug_bridges == 0)
1918 return;
1919
1920 /*
1921 * Calculate the total amount of extra resource space we can
1922 * pass to bridges below this one. This is basically the
1923 * extra space reduced by the minimal required space for the
1924 * non-hotplug bridges.
1925 */
1926 remaining_io = available_io;
1927 remaining_mmio = available_mmio;
1928 remaining_mmio_pref = available_mmio_pref;
1929
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001930 for_each_pci_bridge(dev, bus) {
1931 const struct resource *res;
1932
1933 if (dev->is_hotplug_bridge)
1934 continue;
1935
1936 /*
1937 * Reduce the available resource space by what the
1938 * bridge and devices below it occupy.
1939 */
1940 res = &dev->resource[PCI_BRIDGE_RESOURCES + 0];
1941 if (!res->parent && available_io > resource_size(res))
1942 remaining_io -= resource_size(res);
1943
1944 res = &dev->resource[PCI_BRIDGE_RESOURCES + 1];
1945 if (!res->parent && available_mmio > resource_size(res))
1946 remaining_mmio -= resource_size(res);
1947
1948 res = &dev->resource[PCI_BRIDGE_RESOURCES + 2];
1949 if (!res->parent && available_mmio_pref > resource_size(res))
1950 remaining_mmio_pref -= resource_size(res);
1951 }
1952
1953 /*
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001954 * Go over devices on this bus and distribute the remaining
1955 * resource space between hotplug bridges.
1956 */
1957 for_each_pci_bridge(dev, bus) {
1958 resource_size_t align, io, mmio, mmio_pref;
1959 struct pci_bus *b;
1960
1961 b = dev->subordinate;
1962 if (!b || !dev->is_hotplug_bridge)
1963 continue;
1964
1965 /*
1966 * Distribute available extra resources equally between
1967 * hotplug-capable downstream ports taking alignment into
1968 * account.
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001969 */
1970 align = pci_resource_alignment(bridge, io_res);
1971 io = div64_ul(available_io, hotplug_bridges);
1972 io = min(ALIGN(io, align), remaining_io);
1973 remaining_io -= io;
1974
1975 align = pci_resource_alignment(bridge, mmio_res);
1976 mmio = div64_ul(available_mmio, hotplug_bridges);
1977 mmio = min(ALIGN(mmio, align), remaining_mmio);
1978 remaining_mmio -= mmio;
1979
1980 align = pci_resource_alignment(bridge, mmio_pref_res);
1981 mmio_pref = div64_ul(available_mmio_pref, hotplug_bridges);
1982 mmio_pref = min(ALIGN(mmio_pref, align), remaining_mmio_pref);
1983 remaining_mmio_pref -= mmio_pref;
1984
1985 pci_bus_distribute_available_resources(b, add_list, io, mmio,
1986 mmio_pref);
1987 }
1988}
1989
David Brazdil0f672f62019-12-10 10:32:29 +00001990static void pci_bridge_distribute_available_resources(struct pci_dev *bridge,
1991 struct list_head *add_list)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001992{
1993 resource_size_t available_io, available_mmio, available_mmio_pref;
1994 const struct resource *res;
1995
1996 if (!bridge->is_hotplug_bridge)
1997 return;
1998
1999 /* Take the initial extra resources from the hotplug port */
2000 res = &bridge->resource[PCI_BRIDGE_RESOURCES + 0];
2001 available_io = resource_size(res);
2002 res = &bridge->resource[PCI_BRIDGE_RESOURCES + 1];
2003 available_mmio = resource_size(res);
2004 res = &bridge->resource[PCI_BRIDGE_RESOURCES + 2];
2005 available_mmio_pref = resource_size(res);
2006
2007 pci_bus_distribute_available_resources(bridge->subordinate,
David Brazdil0f672f62019-12-10 10:32:29 +00002008 add_list, available_io,
2009 available_mmio,
2010 available_mmio_pref);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002011}
2012
2013void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge)
2014{
2015 struct pci_bus *parent = bridge->subordinate;
David Brazdil0f672f62019-12-10 10:32:29 +00002016 /* List of resources that want additional resources */
2017 LIST_HEAD(add_list);
2018
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002019 int tried_times = 0;
2020 LIST_HEAD(fail_head);
2021 struct pci_dev_resource *fail_res;
2022 int retval;
2023
2024again:
2025 __pci_bus_size_bridges(parent, &add_list);
2026
2027 /*
David Brazdil0f672f62019-12-10 10:32:29 +00002028 * Distribute remaining resources (if any) equally between hotplug
2029 * bridges below. This makes it possible to extend the hierarchy
2030 * later without running out of resources.
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002031 */
2032 pci_bridge_distribute_available_resources(bridge, &add_list);
2033
2034 __pci_bridge_assign_resources(bridge, &add_list, &fail_head);
2035 BUG_ON(!list_empty(&add_list));
2036 tried_times++;
2037
2038 if (list_empty(&fail_head))
2039 goto enable_all;
2040
2041 if (tried_times >= 2) {
David Brazdil0f672f62019-12-10 10:32:29 +00002042 /* Still fail, don't need to try more */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002043 free_list(&fail_head);
2044 goto enable_all;
2045 }
2046
2047 printk(KERN_DEBUG "PCI: No. %d try to assign unassigned res\n",
2048 tried_times + 1);
2049
2050 /*
David Brazdil0f672f62019-12-10 10:32:29 +00002051 * Try to release leaf bridge's resources that aren't big enough
2052 * to contain child device resources.
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002053 */
2054 list_for_each_entry(fail_res, &fail_head, list)
2055 pci_bus_release_bridge_resources(fail_res->dev->bus,
2056 fail_res->flags & PCI_RES_TYPE_MASK,
2057 whole_subtree);
2058
David Brazdil0f672f62019-12-10 10:32:29 +00002059 /* Restore size and flags */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002060 list_for_each_entry(fail_res, &fail_head, list) {
2061 struct resource *res = fail_res->res;
Olivier Deprez0e641232021-09-23 10:07:05 +02002062 int idx;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002063
2064 res->start = fail_res->start;
2065 res->end = fail_res->end;
2066 res->flags = fail_res->flags;
Olivier Deprez0e641232021-09-23 10:07:05 +02002067
2068 if (pci_is_bridge(fail_res->dev)) {
2069 idx = res - &fail_res->dev->resource[0];
2070 if (idx >= PCI_BRIDGE_RESOURCES &&
2071 idx <= PCI_BRIDGE_RESOURCE_END)
2072 res->flags = 0;
2073 }
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002074 }
2075 free_list(&fail_head);
2076
2077 goto again;
2078
2079enable_all:
2080 retval = pci_reenable_device(bridge);
2081 if (retval)
2082 pci_err(bridge, "Error reenabling bridge (%d)\n", retval);
2083 pci_set_master(bridge);
2084}
2085EXPORT_SYMBOL_GPL(pci_assign_unassigned_bridge_resources);
2086
2087int pci_reassign_bridge_resources(struct pci_dev *bridge, unsigned long type)
2088{
2089 struct pci_dev_resource *dev_res;
2090 struct pci_dev *next;
2091 LIST_HEAD(saved);
2092 LIST_HEAD(added);
2093 LIST_HEAD(failed);
2094 unsigned int i;
2095 int ret;
2096
2097 /* Walk to the root hub, releasing bridge BARs when possible */
2098 next = bridge;
2099 do {
2100 bridge = next;
2101 for (i = PCI_BRIDGE_RESOURCES; i < PCI_BRIDGE_RESOURCE_END;
2102 i++) {
2103 struct resource *res = &bridge->resource[i];
2104
2105 if ((res->flags ^ type) & PCI_RES_TYPE_MASK)
2106 continue;
2107
2108 /* Ignore BARs which are still in use */
2109 if (res->child)
2110 continue;
2111
2112 ret = add_to_list(&saved, bridge, res, 0, 0);
2113 if (ret)
2114 goto cleanup;
2115
2116 pci_info(bridge, "BAR %d: releasing %pR\n",
2117 i, res);
2118
2119 if (res->parent)
2120 release_resource(res);
2121 res->start = 0;
2122 res->end = 0;
2123 break;
2124 }
2125 if (i == PCI_BRIDGE_RESOURCE_END)
2126 break;
2127
2128 next = bridge->bus ? bridge->bus->self : NULL;
2129 } while (next);
2130
2131 if (list_empty(&saved))
2132 return -ENOENT;
2133
2134 __pci_bus_size_bridges(bridge->subordinate, &added);
2135 __pci_bridge_assign_resources(bridge, &added, &failed);
2136 BUG_ON(!list_empty(&added));
2137
2138 if (!list_empty(&failed)) {
2139 ret = -ENOSPC;
2140 goto cleanup;
2141 }
2142
2143 list_for_each_entry(dev_res, &saved, list) {
David Brazdil0f672f62019-12-10 10:32:29 +00002144 /* Skip the bridge we just assigned resources for */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002145 if (bridge == dev_res->dev)
2146 continue;
2147
2148 bridge = dev_res->dev;
2149 pci_setup_bridge(bridge->subordinate);
2150 }
2151
2152 free_list(&saved);
2153 return 0;
2154
2155cleanup:
David Brazdil0f672f62019-12-10 10:32:29 +00002156 /* Restore size and flags */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002157 list_for_each_entry(dev_res, &failed, list) {
2158 struct resource *res = dev_res->res;
2159
2160 res->start = dev_res->start;
2161 res->end = dev_res->end;
2162 res->flags = dev_res->flags;
2163 }
2164 free_list(&failed);
2165
2166 /* Revert to the old configuration */
2167 list_for_each_entry(dev_res, &saved, list) {
2168 struct resource *res = dev_res->res;
2169
2170 bridge = dev_res->dev;
2171 i = res - bridge->resource;
2172
2173 res->start = dev_res->start;
2174 res->end = dev_res->end;
2175 res->flags = dev_res->flags;
2176
2177 pci_claim_resource(bridge, i);
2178 pci_setup_bridge(bridge->subordinate);
2179 }
2180 free_list(&saved);
2181
2182 return ret;
2183}
2184
2185void pci_assign_unassigned_bus_resources(struct pci_bus *bus)
2186{
2187 struct pci_dev *dev;
David Brazdil0f672f62019-12-10 10:32:29 +00002188 /* List of resources that want additional resources */
2189 LIST_HEAD(add_list);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002190
2191 down_read(&pci_bus_sem);
2192 for_each_pci_bridge(dev, bus)
2193 if (pci_has_subordinate(dev))
2194 __pci_bus_size_bridges(dev->subordinate, &add_list);
2195 up_read(&pci_bus_sem);
2196 __pci_bus_assign_resources(bus, &add_list, NULL);
2197 BUG_ON(!list_empty(&add_list));
2198}
2199EXPORT_SYMBOL_GPL(pci_assign_unassigned_bus_resources);