blob: 6253ab68e0f06224fe86fc15ac7231cc76997368 [file] [log] [blame]
Wedson Almeida Filho22c973a2018-10-27 16:25:42 +01001/*
Andrew Walbran692b3252019-03-07 15:51:31 +00002 * Copyright 2018 The Hafnium Authors.
Wedson Almeida Filho22c973a2018-10-27 16:25:42 +01003 *
Andrew Walbrane959ec12020-06-17 15:01:09 +01004 * Use of this source code is governed by a BSD-style
5 * license that can be found in the LICENSE file or at
6 * https://opensource.org/licenses/BSD-3-Clause.
Wedson Almeida Filho22c973a2018-10-27 16:25:42 +01007 */
8
David Brazdil863b1502019-10-24 13:55:50 +01009#include "hf/arch/offsets.h"
Andrew Walbranc55365d2018-12-06 15:45:11 +000010#include "exception_macros.S"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010011
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +000012/**
Fuad Tabbab0ef2a42019-12-19 11:19:25 +000013 * Saves the volatile registers into the register buffer of the current vCPU.
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +000014 */
Andrew Walbran59182d52019-09-23 17:55:39 +010015.macro save_volatile_to_vcpu
Wedson Almeida Filho5bc0b4c2018-07-30 15:31:44 +010016 /*
17 * Save x18 since we're about to clobber it. We subtract 16 instead of
18 * 8 from the stack pointer to keep it 16-byte aligned.
19 */
20 str x18, [sp, #-16]!
Andrew Walbran59182d52019-09-23 17:55:39 +010021
Fuad Tabbab0ef2a42019-12-19 11:19:25 +000022 /* Get the current vCPU. */
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +000023 mrs x18, tpidr_el2
24 stp x0, x1, [x18, #VCPU_REGS + 8 * 0]
25 stp x2, x3, [x18, #VCPU_REGS + 8 * 2]
26 stp x4, x5, [x18, #VCPU_REGS + 8 * 4]
27 stp x6, x7, [x18, #VCPU_REGS + 8 * 6]
28 stp x8, x9, [x18, #VCPU_REGS + 8 * 8]
29 stp x10, x11, [x18, #VCPU_REGS + 8 * 10]
30 stp x12, x13, [x18, #VCPU_REGS + 8 * 12]
31 stp x14, x15, [x18, #VCPU_REGS + 8 * 14]
32 stp x16, x17, [x18, #VCPU_REGS + 8 * 16]
33 stp x29, x30, [x18, #VCPU_REGS + 8 * 29]
34
Fuad Tabbab0ef2a42019-12-19 11:19:25 +000035 /* x18 was saved on the stack, so we move it to vCPU regs buffer. */
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +000036 ldr x0, [sp], #16
37 str x0, [x18, #VCPU_REGS + 8 * 18]
38
39 /* Save return address & mode. */
40 mrs x1, elr_el2
41 mrs x2, spsr_el2
42 stp x1, x2, [x18, #VCPU_REGS + 8 * 31]
43.endm
44
45/**
46 * This is a generic handler for exceptions taken at a lower EL. It saves the
Fuad Tabbab0ef2a42019-12-19 11:19:25 +000047 * volatile registers to the current vCPU and calls the C handler, which can
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +000048 * select one of two paths: (a) restore volatile registers and return, or
Fuad Tabbab0ef2a42019-12-19 11:19:25 +000049 * (b) switch to a different vCPU. In the latter case, the handler needs to save
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +000050 * all non-volatile registers (they haven't been saved yet), then restore all
Fuad Tabbab0ef2a42019-12-19 11:19:25 +000051 * registers from the new vCPU.
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +000052 */
53.macro lower_exception handler:req
Andrew Walbran59182d52019-09-23 17:55:39 +010054 save_volatile_to_vcpu
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +000055
56 /* Call C handler. */
57 bl \handler
58
Fuad Tabbab0ef2a42019-12-19 11:19:25 +000059 /* Switch vCPU if requested by handler. */
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +000060 cbnz x0, vcpu_switch
61
Fuad Tabbab0ef2a42019-12-19 11:19:25 +000062 /* vCPU is not changing. */
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +000063 mrs x0, tpidr_el2
64 b vcpu_restore_volatile_and_run
65.endm
66
67/**
Andrew Walbran59182d52019-09-23 17:55:39 +010068 * This is the handler for a sync exception taken at a lower EL.
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +000069 */
70.macro lower_sync_exception
Andrew Walbran59182d52019-09-23 17:55:39 +010071 save_volatile_to_vcpu
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010072
73 /* Extract the exception class (EC) from exception syndrome register. */
74 mrs x18, esr_el2
75 lsr x18, x18, #26
76
Andrew Walbran59182d52019-09-23 17:55:39 +010077 /* Take the system register path for EC 0x18. */
78 sub x18, x18, #0x18
79 cbz x18, system_register_access
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010080
Andrew Walbran59182d52019-09-23 17:55:39 +010081 /* Read syndrome register and call C handler. */
82 mrs x0, esr_el2
83 bl sync_lower_exception
Andrew Walbran3a71c982019-09-12 18:22:11 +010084
Fuad Tabbab0ef2a42019-12-19 11:19:25 +000085 /* Switch vCPU if requested by handler. */
Andrew Walbran59182d52019-09-23 17:55:39 +010086 cbnz x0, vcpu_switch
Andrew Walbranfed412e2019-09-02 18:23:16 +010087
Fuad Tabbab0ef2a42019-12-19 11:19:25 +000088 /* vCPU is not changing. */
Andrew Walbran59182d52019-09-23 17:55:39 +010089 mrs x0, tpidr_el2
90 b vcpu_restore_volatile_and_run
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +000091.endm
92
93/**
94 * The following is the exception table. A pointer to it will be stored in
95 * register vbar_el2.
96 */
97.section .text.vector_table_el2, "ax"
98.global vector_table_el2
99.balign 0x800
100vector_table_el2:
101sync_cur_sp0:
David Brazdil768f69c2019-12-19 15:46:12 +0000102 noreturn_current_exception_sp0 el2 sync_current_exception_noreturn
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000103
104.balign 0x80
105irq_cur_sp0:
David Brazdil768f69c2019-12-19 15:46:12 +0000106 noreturn_current_exception_sp0 el2 irq_current_exception_noreturn
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000107
108.balign 0x80
109fiq_cur_sp0:
David Brazdil768f69c2019-12-19 15:46:12 +0000110 noreturn_current_exception_sp0 el2 fiq_current_exception_noreturn
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000111
112.balign 0x80
113serr_cur_sp0:
David Brazdil768f69c2019-12-19 15:46:12 +0000114 noreturn_current_exception_sp0 el2 serr_current_exception_noreturn
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000115
116.balign 0x80
117sync_cur_spx:
David Brazdil768f69c2019-12-19 15:46:12 +0000118 noreturn_current_exception_spx el2 sync_current_exception_noreturn
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000119
120.balign 0x80
121irq_cur_spx:
David Brazdil768f69c2019-12-19 15:46:12 +0000122 noreturn_current_exception_spx el2 irq_current_exception_noreturn
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000123
124.balign 0x80
125fiq_cur_spx:
David Brazdil768f69c2019-12-19 15:46:12 +0000126 noreturn_current_exception_spx el2 fiq_current_exception_noreturn
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000127
128.balign 0x80
129serr_cur_spx:
David Brazdil768f69c2019-12-19 15:46:12 +0000130 noreturn_current_exception_spx el2 serr_current_exception_noreturn
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000131
132.balign 0x80
133sync_lower_64:
134 lower_sync_exception
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100135
136.balign 0x80
Andrew Walbran83f61322018-11-12 13:29:30 +0000137irq_lower_64:
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000138 lower_exception irq_lower
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100139
140.balign 0x80
Andrew Walbran83f61322018-11-12 13:29:30 +0000141fiq_lower_64:
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000142 lower_exception fiq_lower
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100143
144.balign 0x80
Andrew Walbran83f61322018-11-12 13:29:30 +0000145serr_lower_64:
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000146 lower_exception serr_lower
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100147
148.balign 0x80
Andrew Walbran83f61322018-11-12 13:29:30 +0000149sync_lower_32:
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000150 lower_sync_exception
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100151
152.balign 0x80
Andrew Walbran83f61322018-11-12 13:29:30 +0000153irq_lower_32:
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000154 lower_exception irq_lower
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100155
156.balign 0x80
Andrew Walbran83f61322018-11-12 13:29:30 +0000157fiq_lower_32:
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000158 lower_exception fiq_lower
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100159
160.balign 0x80
Andrew Walbran83f61322018-11-12 13:29:30 +0000161serr_lower_32:
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000162 lower_exception serr_lower
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100163
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000164.balign 0x40
Wedson Almeida Filho59978322018-10-24 15:13:33 +0100165
Fuad Tabba7c299d82019-09-12 13:05:18 +0100166/**
167 * Handle accesses to system registers (EC=0x18) and return to original caller.
168 */
169system_register_access:
170 /*
171 * Non-volatile registers are (conservatively) saved because the handler
172 * can clobber non-volatile registers that are used by the msr/mrs,
173 * which results in the wrong value being read or written.
174 */
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000175 /* Get the current vCPU. */
Fuad Tabba7c299d82019-09-12 13:05:18 +0100176 mrs x18, tpidr_el2
177 stp x19, x20, [x18, #VCPU_REGS + 8 * 19]
178 stp x21, x22, [x18, #VCPU_REGS + 8 * 21]
179 stp x23, x24, [x18, #VCPU_REGS + 8 * 23]
180 stp x25, x26, [x18, #VCPU_REGS + 8 * 25]
181 stp x27, x28, [x18, #VCPU_REGS + 8 * 27]
182
183 /* Read syndrome register and call C handler. */
184 mrs x0, esr_el2
185 bl handle_system_register_access
Fuad Tabba7c299d82019-09-12 13:05:18 +0100186
Fuad Tabbab86325a2020-01-10 13:38:15 +0000187 /* Continue running the same vCPU. */
Fuad Tabba7c299d82019-09-12 13:05:18 +0100188 mrs x0, tpidr_el2
189 b vcpu_restore_nonvolatile_and_run
190
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100191/**
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000192 * Switch to a new vCPU.
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100193 *
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000194 * All volatile registers from the old vCPU have already been saved. We need
195 * to save only non-volatile ones from the old vCPU, and restore all from the
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100196 * new one.
197 *
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000198 * x0 is a pointer to the new vCPU.
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100199 */
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100200vcpu_switch:
201 /* Save non-volatile registers. */
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000202 mrs x1, tpidr_el2
203 stp x19, x20, [x1, #VCPU_REGS + 8 * 19]
204 stp x21, x22, [x1, #VCPU_REGS + 8 * 21]
205 stp x23, x24, [x1, #VCPU_REGS + 8 * 23]
206 stp x25, x26, [x1, #VCPU_REGS + 8 * 25]
207 stp x27, x28, [x1, #VCPU_REGS + 8 * 27]
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100208
209 /* Save lazy state. */
Fuad Tabba5e147a92019-08-14 15:30:30 +0100210 /* Use x28 as the base */
211 add x28, x1, #VCPU_LAZY
212
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100213 mrs x24, vmpidr_el2
214 mrs x25, csselr_el1
Fuad Tabba5e147a92019-08-14 15:30:30 +0100215 stp x24, x25, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100216
217 mrs x2, sctlr_el1
218 mrs x3, actlr_el1
Fuad Tabba5e147a92019-08-14 15:30:30 +0100219 stp x2, x3, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100220
221 mrs x4, cpacr_el1
222 mrs x5, ttbr0_el1
Fuad Tabba5e147a92019-08-14 15:30:30 +0100223 stp x4, x5, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100224
225 mrs x6, ttbr1_el1
226 mrs x7, tcr_el1
Fuad Tabba5e147a92019-08-14 15:30:30 +0100227 stp x6, x7, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100228
229 mrs x8, esr_el1
230 mrs x9, afsr0_el1
Fuad Tabba5e147a92019-08-14 15:30:30 +0100231 stp x8, x9, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100232
233 mrs x10, afsr1_el1
234 mrs x11, far_el1
Fuad Tabba5e147a92019-08-14 15:30:30 +0100235 stp x10, x11, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100236
237 mrs x12, mair_el1
238 mrs x13, vbar_el1
Fuad Tabba5e147a92019-08-14 15:30:30 +0100239 stp x12, x13, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100240
241 mrs x14, contextidr_el1
242 mrs x15, tpidr_el0
Fuad Tabba5e147a92019-08-14 15:30:30 +0100243 stp x14, x15, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100244
245 mrs x16, tpidrro_el0
246 mrs x17, tpidr_el1
Fuad Tabba5e147a92019-08-14 15:30:30 +0100247 stp x16, x17, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100248
249 mrs x18, amair_el1
250 mrs x19, cntkctl_el1
Fuad Tabba5e147a92019-08-14 15:30:30 +0100251 stp x18, x19, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100252
253 mrs x20, sp_el0
254 mrs x21, sp_el1
Fuad Tabba5e147a92019-08-14 15:30:30 +0100255 stp x20, x21, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100256
Andrew Walbranbc82f2d2019-02-21 14:50:29 +0000257 mrs x22, elr_el1
258 mrs x23, spsr_el1
Fuad Tabba5e147a92019-08-14 15:30:30 +0100259 stp x22, x23, [x28], #16
Wedson Almeida Filho1f81b752018-10-24 15:15:49 +0100260
Andrew Walbranbc82f2d2019-02-21 14:50:29 +0000261 mrs x24, par_el1
262 mrs x25, hcr_el2
Fuad Tabba5e147a92019-08-14 15:30:30 +0100263 stp x24, x25, [x28], #16
Wedson Almeida Filho1f81b752018-10-24 15:15:49 +0100264
Fuad Tabba2e2c98b2019-11-04 14:37:24 +0000265 mrs x26, cnthctl_el2
266 mrs x27, vttbr_el2
Fuad Tabba5e147a92019-08-14 15:30:30 +0100267 stp x26, x27, [x28], #16
Andrew Walbranbc82f2d2019-02-21 14:50:29 +0000268
Fuad Tabba2e2c98b2019-11-04 14:37:24 +0000269 mrs x4, mdcr_el2
270 mrs x5, mdscr_el1
Fuad Tabba5e147a92019-08-14 15:30:30 +0100271 stp x4, x5, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100272
Fuad Tabba2e2c98b2019-11-04 14:37:24 +0000273 mrs x6, pmccfiltr_el0
274 mrs x7, pmcr_el0
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +0100275 stp x6, x7, [x28], #16
276
Fuad Tabba2e2c98b2019-11-04 14:37:24 +0000277 mrs x8, pmcntenset_el0
278 mrs x9, pmintenset_el1
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +0100279 stp x8, x9, [x28], #16
280
Andrew Walbranb208b4a2019-05-20 12:42:22 +0100281 /* Save GIC registers. */
282#if GIC_VERSION == 3 || GIC_VERSION == 4
283 /* Offset is too large, so start from a new base. */
284 add x2, x1, #VCPU_GIC
285
286 mrs x3, ich_hcr_el2
Andrew Walbran4b976f42019-06-05 15:00:50 +0100287 mrs x4, icc_sre_el2
288 stp x3, x4, [x2, #16 * 0]
Andrew Walbranb208b4a2019-05-20 12:42:22 +0100289#endif
290
Fuad Tabba5e147a92019-08-14 15:30:30 +0100291 /* Save floating point registers. */
292 /* Use x28 as the base. */
293 add x28, x1, #VCPU_FREGS
294 stp q0, q1, [x28], #32
295 stp q2, q3, [x28], #32
296 stp q4, q5, [x28], #32
297 stp q6, q7, [x28], #32
298 stp q8, q9, [x28], #32
299 stp q10, q11, [x28], #32
300 stp q12, q13, [x28], #32
301 stp q14, q15, [x28], #32
302 stp q16, q17, [x28], #32
303 stp q18, q19, [x28], #32
304 stp q20, q21, [x28], #32
305 stp q22, q23, [x28], #32
306 stp q24, q25, [x28], #32
307 stp q26, q27, [x28], #32
308 stp q28, q29, [x28], #32
309 stp q30, q31, [x28], #32
Conrad Groblera824af62019-03-22 17:33:23 +0000310 mrs x3, fpsr
311 mrs x4, fpcr
Fuad Tabba5e147a92019-08-14 15:30:30 +0100312 stp x3, x4, [x28], #32
Conrad Groblera824af62019-03-22 17:33:23 +0000313
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000314 /* Save new vCPU pointer in non-volatile register. */
Wedson Almeida Filho03306112018-11-26 00:08:03 +0000315 mov x19, x0
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100316
Andrew Walbran1f8d4872018-12-20 11:21:32 +0000317 /*
318 * Save peripheral registers, and inform the arch-independent sections
319 * that registers have been saved.
320 */
Wedson Almeida Filho03306112018-11-26 00:08:03 +0000321 mov x0, x1
Andrew Walbran1f8d4872018-12-20 11:21:32 +0000322 bl complete_saving_state
Wedson Almeida Filho03306112018-11-26 00:08:03 +0000323 mov x0, x19
324
325 /* Intentional fallthrough. */
Andrew Walbran375f4532019-07-09 16:54:37 +0100326.global vcpu_restore_all_and_run
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100327vcpu_restore_all_and_run:
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000328 /* Update pointer to current vCPU. */
Wedson Almeida Filho00df6c72018-10-18 11:19:24 +0100329 msr tpidr_el2, x0
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100330
Andrew Walbran1f8d4872018-12-20 11:21:32 +0000331 /* Restore peripheral registers. */
332 mov x19, x0
333 bl begin_restoring_state
334 mov x0, x19
335
Conrad Groblera824af62019-03-22 17:33:23 +0000336 /*
337 * Restore floating point registers.
338 *
339 * Offset is too large, so start from a new base.
340 */
341 add x2, x0, #VCPU_FREGS
342 ldp q0, q1, [x2, #32 * 0]
343 ldp q2, q3, [x2, #32 * 1]
344 ldp q4, q5, [x2, #32 * 2]
345 ldp q6, q7, [x2, #32 * 3]
346 ldp q8, q9, [x2, #32 * 4]
347 ldp q10, q11, [x2, #32 * 5]
348 ldp q12, q13, [x2, #32 * 6]
349 ldp q14, q15, [x2, #32 * 7]
350 ldp q16, q17, [x2, #32 * 8]
351 ldp q18, q19, [x2, #32 * 9]
352 ldp q20, q21, [x2, #32 * 10]
353 ldp q22, q23, [x2, #32 * 11]
354 ldp q24, q25, [x2, #32 * 12]
355 ldp q26, q27, [x2, #32 * 13]
356 ldp q28, q29, [x2, #32 * 14]
Andrew Walbranb208b4a2019-05-20 12:42:22 +0100357 /* Offset becomes too large, so move the base. */
Conrad Groblera824af62019-03-22 17:33:23 +0000358 ldp q30, q31, [x2, #32 * 15]!
359 ldp x3, x4, [x2, #32 * 1]
360 msr fpsr, x3
Conrad Groblera824af62019-03-22 17:33:23 +0000361
Conrad Grobler02ff6af2019-06-04 09:40:28 +0100362 /*
363 * Only restore FPCR if changed, to avoid expensive
364 * self-synchronising operation where possible.
365 */
366 mrs x5, fpcr
367 cmp x5, x4
368 b.eq vcpu_restore_lazy_and_run
369 msr fpcr, x4
370 /* Intentional fallthrough. */
371
372vcpu_restore_lazy_and_run:
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000373 /* Restore lazy registers. */
Fuad Tabba5e147a92019-08-14 15:30:30 +0100374 /* Use x28 as the base. */
375 add x28, x0, #VCPU_LAZY
376
377 ldp x24, x25, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100378 msr vmpidr_el2, x24
379 msr csselr_el1, x25
380
Fuad Tabba5e147a92019-08-14 15:30:30 +0100381 ldp x2, x3, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100382 msr sctlr_el1, x2
383 msr actlr_el1, x3
384
Fuad Tabba5e147a92019-08-14 15:30:30 +0100385 ldp x4, x5, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100386 msr cpacr_el1, x4
387 msr ttbr0_el1, x5
388
Fuad Tabba5e147a92019-08-14 15:30:30 +0100389 ldp x6, x7, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100390 msr ttbr1_el1, x6
391 msr tcr_el1, x7
392
Fuad Tabba5e147a92019-08-14 15:30:30 +0100393 ldp x8, x9, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100394 msr esr_el1, x8
395 msr afsr0_el1, x9
396
Fuad Tabba5e147a92019-08-14 15:30:30 +0100397 ldp x10, x11, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100398 msr afsr1_el1, x10
399 msr far_el1, x11
400
Fuad Tabba5e147a92019-08-14 15:30:30 +0100401 ldp x12, x13, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100402 msr mair_el1, x12
403 msr vbar_el1, x13
404
Fuad Tabba5e147a92019-08-14 15:30:30 +0100405 ldp x14, x15, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100406 msr contextidr_el1, x14
407 msr tpidr_el0, x15
408
Fuad Tabba5e147a92019-08-14 15:30:30 +0100409 ldp x16, x17, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100410 msr tpidrro_el0, x16
411 msr tpidr_el1, x17
412
Fuad Tabba5e147a92019-08-14 15:30:30 +0100413 ldp x18, x19, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100414 msr amair_el1, x18
415 msr cntkctl_el1, x19
416
Fuad Tabba5e147a92019-08-14 15:30:30 +0100417 ldp x20, x21, [x28], #16
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100418 msr sp_el0, x20
419 msr sp_el1, x21
420
Fuad Tabba5e147a92019-08-14 15:30:30 +0100421 ldp x22, x23, [x28], #16
Andrew Walbranbc82f2d2019-02-21 14:50:29 +0000422 msr elr_el1, x22
423 msr spsr_el1, x23
Wedson Almeida Filho1f81b752018-10-24 15:15:49 +0100424
Fuad Tabba5e147a92019-08-14 15:30:30 +0100425 ldp x24, x25, [x28], #16
Andrew Walbranbc82f2d2019-02-21 14:50:29 +0000426 msr par_el1, x24
427 msr hcr_el2, x25
Wedson Almeida Filho1f81b752018-10-24 15:15:49 +0100428
Fuad Tabba5e147a92019-08-14 15:30:30 +0100429 ldp x26, x27, [x28], #16
Fuad Tabba2e2c98b2019-11-04 14:37:24 +0000430 msr cnthctl_el2, x26
431 msr vttbr_el2, x27
Andrew Walbranbc82f2d2019-02-21 14:50:29 +0000432
Fuad Tabba5e147a92019-08-14 15:30:30 +0100433 ldp x4, x5, [x28], #16
Fuad Tabba2e2c98b2019-11-04 14:37:24 +0000434 msr mdcr_el2, x4
435 msr mdscr_el1, x5
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100436
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +0100437 ldp x6, x7, [x28], #16
Fuad Tabba2e2c98b2019-11-04 14:37:24 +0000438 msr pmccfiltr_el0, x6
439 msr pmcr_el0, x7
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +0100440
441 ldp x8, x9, [x28], #16
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +0100442 /*
443 * NOTE: Writing 0s to pmcntenset_el0's bits do not alter their values.
444 * To reset them, clear the register by writing to pmcntenclr_el0.
445 */
446 mov x27, #0xffffffff
447 msr pmcntenclr_el0, x27
Fuad Tabba2e2c98b2019-11-04 14:37:24 +0000448 msr pmcntenset_el0, x8
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +0100449
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +0100450 /*
451 * NOTE: Writing 0s to pmintenset_el1's bits do not alter their values.
452 * To reset them, clear the register by writing to pmintenclr_el1.
453 */
454 msr pmintenclr_el1, x27
Fuad Tabba2e2c98b2019-11-04 14:37:24 +0000455 msr pmintenset_el1, x9
Fuad Tabbac76466d2019-09-06 10:42:12 +0100456
Andrew Walbranb208b4a2019-05-20 12:42:22 +0100457 /* Restore GIC registers. */
458#if GIC_VERSION == 3 || GIC_VERSION == 4
459 /* Offset is too large, so start from a new base. */
460 add x2, x0, #VCPU_GIC
461
Andrew Walbran4b976f42019-06-05 15:00:50 +0100462 ldp x3, x4, [x2, #16 * 0]
Andrew Walbranb208b4a2019-05-20 12:42:22 +0100463 msr ich_hcr_el2, x3
Andrew Walbran4b976f42019-06-05 15:00:50 +0100464 msr icc_sre_el2, x4
Andrew Walbranb208b4a2019-05-20 12:42:22 +0100465#endif
466
Andrew Walbran1f32e722019-06-07 17:57:26 +0100467 /*
468 * If a different vCPU is being run on this physical CPU to the last one
469 * which was run for this VM, invalidate the TLB. This must be called
470 * after vttbr_el2 has been updated, so that we have the page table and
471 * VMID of the vCPU to which we are switching.
472 */
473 mov x19, x0
474 bl maybe_invalidate_tlb
475 mov x0, x19
476
Fuad Tabba7c299d82019-09-12 13:05:18 +0100477 /* Intentional fallthrough. */
478
479vcpu_restore_nonvolatile_and_run:
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100480 /* Restore non-volatile registers. */
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000481 ldp x19, x20, [x0, #VCPU_REGS + 8 * 19]
482 ldp x21, x22, [x0, #VCPU_REGS + 8 * 21]
483 ldp x23, x24, [x0, #VCPU_REGS + 8 * 23]
484 ldp x25, x26, [x0, #VCPU_REGS + 8 * 25]
485 ldp x27, x28, [x0, #VCPU_REGS + 8 * 27]
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100486
Wedson Almeida Filhod615cdb2018-10-09 13:00:21 +0100487 /* Intentional fallthrough. */
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100488/**
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000489 * Restore volatile registers and run the given vCPU.
Wedson Almeida Filhod615cdb2018-10-09 13:00:21 +0100490 *
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000491 * x0 is a pointer to the target vCPU.
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100492 */
493vcpu_restore_volatile_and_run:
Fuad Tabba7c299d82019-09-12 13:05:18 +0100494 ldp x4, x5, [x0, #VCPU_REGS + 8 * 4]
495 ldp x6, x7, [x0, #VCPU_REGS + 8 * 6]
496 ldp x8, x9, [x0, #VCPU_REGS + 8 * 8]
497 ldp x10, x11, [x0, #VCPU_REGS + 8 * 10]
498 ldp x12, x13, [x0, #VCPU_REGS + 8 * 12]
499 ldp x14, x15, [x0, #VCPU_REGS + 8 * 14]
500 ldp x16, x17, [x0, #VCPU_REGS + 8 * 16]
501 ldr x18, [x0, #VCPU_REGS + 8 * 18]
502 ldp x29, x30, [x0, #VCPU_REGS + 8 * 29]
503
504 /* Restore return address & mode. */
505 ldp x1, x2, [x0, #VCPU_REGS + 8 * 31]
506 msr elr_el2, x1
507 msr spsr_el2, x2
508
509 /* Restore x0..x3, which we have used as scratch before. */
510 ldp x2, x3, [x0, #VCPU_REGS + 8 * 2]
511 ldp x0, x1, [x0, #VCPU_REGS + 8 * 0]
David Brazdild623d312019-12-19 16:04:06 +0000512 eret_with_sb