blob: 3ecc047b3e0eabff0def981eb43d30d39576e87f [file] [log] [blame]
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001/*
johpow01b7d752a2020-10-08 17:29:11 -05002 * Copyright (c) 2016-2021, ARM Limited and Contributors. All rights reserved.
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00007#ifndef ARCH_H
8#define ARCH_H
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02009
10#include <utils_def.h>
11
12/*******************************************************************************
13 * MIDR bit definitions
14 ******************************************************************************/
15#define MIDR_IMPL_MASK U(0xff)
16#define MIDR_IMPL_SHIFT U(24)
17#define MIDR_VAR_SHIFT U(20)
18#define MIDR_VAR_BITS U(4)
19#define MIDR_REV_SHIFT U(0)
20#define MIDR_REV_BITS U(4)
21#define MIDR_PN_MASK U(0xfff)
22#define MIDR_PN_SHIFT U(4)
23
24/*******************************************************************************
25 * MPIDR macros
26 ******************************************************************************/
27#define MPIDR_MT_MASK (U(1) << 24)
28#define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK
29#define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
30#define MPIDR_AFFINITY_BITS U(8)
31#define MPIDR_AFFLVL_MASK U(0xff)
32#define MPIDR_AFFLVL_SHIFT U(3)
33#define MPIDR_AFF0_SHIFT U(0)
34#define MPIDR_AFF1_SHIFT U(8)
35#define MPIDR_AFF2_SHIFT U(16)
36#define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT
37#define MPIDR_AFFINITY_MASK U(0x00ffffff)
38#define MPIDR_AFFLVL0 U(0)
39#define MPIDR_AFFLVL1 U(1)
40#define MPIDR_AFFLVL2 U(2)
41#define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n
42
43#define MPIDR_AFFLVL0_VAL(mpidr) \
44 (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
45#define MPIDR_AFFLVL1_VAL(mpidr) \
46 (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
47#define MPIDR_AFFLVL2_VAL(mpidr) \
48 (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000049#define MPIDR_AFFLVL3_VAL(mpidr) U(0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020050
51#define MPIDR_AFF_ID(mpid, n) \
52 (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
53
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020054#define MPID_MASK (MPIDR_MT_MASK |\
55 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT)|\
56 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT)|\
57 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
58
59/*
60 * An invalid MPID. This value can be used by functions that return an MPID to
61 * indicate an error.
62 */
63#define INVALID_MPID U(0xFFFFFFFF)
64
65/*
66 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
67 * add one while using this macro to define array sizes.
68 */
69#define MPIDR_MAX_AFFLVL U(2)
70
71/* Data Cache set/way op type defines */
72#define DC_OP_ISW U(0x0)
73#define DC_OP_CISW U(0x1)
74#define DC_OP_CSW U(0x2)
75
76/*******************************************************************************
77 * Generic timer memory mapped registers & offsets
78 ******************************************************************************/
79#define CNTCR_OFF U(0x000)
80#define CNTFID_OFF U(0x020)
81
82#define CNTCR_EN (U(1) << 0)
83#define CNTCR_HDBG (U(1) << 1)
84#define CNTCR_FCREQ(x) ((x) << 8)
85
86/*******************************************************************************
87 * System register bit definitions
88 ******************************************************************************/
89/* CLIDR definitions */
90#define LOUIS_SHIFT U(21)
91#define LOC_SHIFT U(24)
92#define CLIDR_FIELD_WIDTH U(3)
93
94/* CSSELR definitions */
95#define LEVEL_SHIFT U(1)
96
Antonio Nino Diaz69068db2019-01-11 13:01:45 +000097/* ID_MMFR4 definitions */
98#define ID_MMFR4_CNP_SHIFT U(12)
99#define ID_MMFR4_CNP_LENGTH U(4)
100#define ID_MMFR4_CNP_MASK U(0xf)
101
Manish V Badarkhe2c518e52021-07-08 16:36:57 +0100102/* ID_DFR0_EL1 definitions */
103#define ID_DFR0_TRACEFILT_SHIFT U(28)
104#define ID_DFR0_TRACEFILT_MASK U(0xf)
105#define ID_DFR0_TRACEFILT_SUPPORTED U(1)
106
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200107/* ID_PFR0 definitions */
108#define ID_PFR0_AMU_SHIFT U(20)
109#define ID_PFR0_AMU_LENGTH U(4)
110#define ID_PFR0_AMU_MASK U(0xf)
johpow01b7d752a2020-10-08 17:29:11 -0500111#define ID_PFR0_AMU_NOT_SUPPORTED U(0x0)
112#define ID_PFR0_AMU_V1 U(0x1)
113#define ID_PFR0_AMU_V1P1 U(0x2)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200114
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000115#define ID_PFR0_DIT_SHIFT U(24)
116#define ID_PFR0_DIT_LENGTH U(4)
117#define ID_PFR0_DIT_MASK U(0xf)
118#define ID_PFR0_DIT_SUPPORTED (U(1) << ID_PFR0_DIT_SHIFT)
119
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200120/* ID_PFR1 definitions */
121#define ID_PFR1_VIRTEXT_SHIFT U(12)
122#define ID_PFR1_VIRTEXT_MASK U(0xf)
123#define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \
124 & ID_PFR1_VIRTEXT_MASK)
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000125#define ID_PFR1_GENTIMER_SHIFT U(16)
126#define ID_PFR1_GENTIMER_MASK U(0xf)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200127#define ID_PFR1_GIC_SHIFT U(28)
128#define ID_PFR1_GIC_MASK U(0xf)
129
130/* SCTLR definitions */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000131#define SCTLR_RES1_DEF ((U(1) << 23) | (U(1) << 22) | (U(1) << 4) | \
132 (U(1) << 3))
133#if ARM_ARCH_MAJOR == 7
134#define SCTLR_RES1 SCTLR_RES1_DEF
135#else
136#define SCTLR_RES1 (SCTLR_RES1_DEF | (U(1) << 11))
137#endif
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200138#define SCTLR_M_BIT (U(1) << 0)
139#define SCTLR_A_BIT (U(1) << 1)
140#define SCTLR_C_BIT (U(1) << 2)
141#define SCTLR_CP15BEN_BIT (U(1) << 5)
142#define SCTLR_ITD_BIT (U(1) << 7)
143#define SCTLR_Z_BIT (U(1) << 11)
144#define SCTLR_I_BIT (U(1) << 12)
145#define SCTLR_V_BIT (U(1) << 13)
146#define SCTLR_RR_BIT (U(1) << 14)
147#define SCTLR_NTWI_BIT (U(1) << 16)
148#define SCTLR_NTWE_BIT (U(1) << 18)
149#define SCTLR_WXN_BIT (U(1) << 19)
150#define SCTLR_UWXN_BIT (U(1) << 20)
151#define SCTLR_EE_BIT (U(1) << 25)
152#define SCTLR_TRE_BIT (U(1) << 28)
153#define SCTLR_AFE_BIT (U(1) << 29)
154#define SCTLR_TE_BIT (U(1) << 30)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000155#define SCTLR_DSSBS_BIT (U(1) << 31)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000156#define SCTLR_RESET_VAL (SCTLR_RES1 | SCTLR_NTWE_BIT | \
157 SCTLR_NTWI_BIT | SCTLR_CP15BEN_BIT)
158
159/* SDCR definitions */
160#define SDCR_SPD(x) ((x) << 14)
161#define SDCR_SPD_LEGACY U(0x0)
162#define SDCR_SPD_DISABLE U(0x2)
163#define SDCR_SPD_ENABLE U(0x3)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100164#define SDCR_SCCD_BIT (U(1) << 23)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000165#define SDCR_RESET_VAL U(0x0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200166
167/* HSCTLR definitions */
168#define HSCTLR_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
169 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000170 (U(1) << 11) | (U(1) << 4) | (U(1) << 3))
171
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200172#define HSCTLR_M_BIT (U(1) << 0)
173#define HSCTLR_A_BIT (U(1) << 1)
174#define HSCTLR_C_BIT (U(1) << 2)
175#define HSCTLR_CP15BEN_BIT (U(1) << 5)
176#define HSCTLR_ITD_BIT (U(1) << 7)
177#define HSCTLR_SED_BIT (U(1) << 8)
178#define HSCTLR_I_BIT (U(1) << 12)
179#define HSCTLR_WXN_BIT (U(1) << 19)
180#define HSCTLR_EE_BIT (U(1) << 25)
181#define HSCTLR_TE_BIT (U(1) << 30)
182
183/* CPACR definitions */
184#define CPACR_FPEN(x) ((x) << 20)
185#define CPACR_FP_TRAP_PL0 U(0x1)
186#define CPACR_FP_TRAP_ALL U(0x2)
187#define CPACR_FP_TRAP_NONE U(0x3)
188
189/* SCR definitions */
190#define SCR_TWE_BIT (U(1) << 13)
191#define SCR_TWI_BIT (U(1) << 12)
192#define SCR_SIF_BIT (U(1) << 9)
193#define SCR_HCE_BIT (U(1) << 8)
194#define SCR_SCD_BIT (U(1) << 7)
195#define SCR_NET_BIT (U(1) << 6)
196#define SCR_AW_BIT (U(1) << 5)
197#define SCR_FW_BIT (U(1) << 4)
198#define SCR_EA_BIT (U(1) << 3)
199#define SCR_FIQ_BIT (U(1) << 2)
200#define SCR_IRQ_BIT (U(1) << 1)
201#define SCR_NS_BIT (U(1) << 0)
202#define SCR_VALID_BIT_MASK U(0x33ff)
203#define SCR_RESET_VAL U(0x0)
204
205#define GET_NS_BIT(scr) ((scr) & SCR_NS_BIT)
206
207/* HCR definitions */
208#define HCR_TGE_BIT (U(1) << 27)
209#define HCR_AMO_BIT (U(1) << 5)
210#define HCR_IMO_BIT (U(1) << 4)
211#define HCR_FMO_BIT (U(1) << 3)
212#define HCR_RESET_VAL U(0x0)
213
214/* CNTHCTL definitions */
215#define CNTHCTL_RESET_VAL U(0x0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200216#define PL1PCEN_BIT (U(1) << 1)
217#define PL1PCTEN_BIT (U(1) << 0)
218
219/* CNTKCTL definitions */
220#define PL0PTEN_BIT (U(1) << 9)
221#define PL0VTEN_BIT (U(1) << 8)
222#define PL0PCTEN_BIT (U(1) << 0)
223#define PL0VCTEN_BIT (U(1) << 1)
224#define EVNTEN_BIT (U(1) << 2)
225#define EVNTDIR_BIT (U(1) << 3)
226#define EVNTI_SHIFT U(4)
227#define EVNTI_MASK U(0xf)
228
229/* HCPTR definitions */
230#define HCPTR_RES1 ((U(1) << 13) | (U(1) << 12) | U(0x3ff))
231#define TCPAC_BIT (U(1) << 31)
232#define TAM_BIT (U(1) << 30)
233#define TTA_BIT (U(1) << 20)
234#define TCP11_BIT (U(1) << 11)
235#define TCP10_BIT (U(1) << 10)
236#define HCPTR_RESET_VAL HCPTR_RES1
237
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000238/* VTTBR defintions */
239#define VTTBR_RESET_VAL ULL(0x0)
240#define VTTBR_VMID_MASK ULL(0xff)
241#define VTTBR_VMID_SHIFT U(48)
242#define VTTBR_BADDR_MASK ULL(0xffffffffffff)
243#define VTTBR_BADDR_SHIFT U(0)
244
245/* HDCR definitions */
246#define HDCR_RESET_VAL U(0x0)
247
248/* HSTR definitions */
249#define HSTR_RESET_VAL U(0x0)
250
251/* CNTHP_CTL definitions */
252#define CNTHP_CTL_RESET_VAL U(0x0)
253
254/* NSACR definitions */
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200255#define NSASEDIS_BIT (U(1) << 15)
256#define NSTRCDIS_BIT (U(1) << 20)
257#define NSACR_CP11_BIT (U(1) << 11)
258#define NSACR_CP10_BIT (U(1) << 10)
259#define NSACR_IMP_DEF_MASK (U(0x7) << 16)
260#define NSACR_ENABLE_FP_ACCESS (NSACR_CP11_BIT | NSACR_CP10_BIT)
261#define NSACR_RESET_VAL U(0x0)
262
263/* CPACR definitions */
264#define ASEDIS_BIT (U(1) << 31)
265#define TRCDIS_BIT (U(1) << 28)
266#define CPACR_CP11_SHIFT U(22)
267#define CPACR_CP10_SHIFT U(20)
268#define CPACR_ENABLE_FP_ACCESS ((U(0x3) << CPACR_CP11_SHIFT) |\
269 (U(0x3) << CPACR_CP10_SHIFT))
270#define CPACR_RESET_VAL U(0x0)
271
272/* FPEXC definitions */
273#define FPEXC_RES1 ((U(1) << 10) | (U(1) << 9) | (U(1) << 8))
274#define FPEXC_EN_BIT (U(1) << 30)
275#define FPEXC_RESET_VAL FPEXC_RES1
276
277/* SPSR/CPSR definitions */
278#define SPSR_FIQ_BIT (U(1) << 0)
279#define SPSR_IRQ_BIT (U(1) << 1)
280#define SPSR_ABT_BIT (U(1) << 2)
281#define SPSR_AIF_SHIFT U(6)
282#define SPSR_AIF_MASK U(0x7)
283
284#define SPSR_E_SHIFT U(9)
285#define SPSR_E_MASK U(0x1)
286#define SPSR_E_LITTLE U(0)
287#define SPSR_E_BIG U(1)
288
289#define SPSR_T_SHIFT U(5)
290#define SPSR_T_MASK U(0x1)
291#define SPSR_T_ARM U(0)
292#define SPSR_T_THUMB U(1)
293
294#define SPSR_MODE_SHIFT U(0)
295#define SPSR_MODE_MASK U(0x7)
296
297#define DISABLE_ALL_EXCEPTIONS \
298 (SPSR_FIQ_BIT | SPSR_IRQ_BIT | SPSR_ABT_BIT)
299
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000300#define CPSR_DIT_BIT (U(1) << 21)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200301/*
302 * TTBCR definitions
303 */
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200304#define TTBCR_EAE_BIT (U(1) << 31)
305
306#define TTBCR_SH1_NON_SHAREABLE (U(0x0) << 28)
307#define TTBCR_SH1_OUTER_SHAREABLE (U(0x2) << 28)
308#define TTBCR_SH1_INNER_SHAREABLE (U(0x3) << 28)
309
310#define TTBCR_RGN1_OUTER_NC (U(0x0) << 26)
311#define TTBCR_RGN1_OUTER_WBA (U(0x1) << 26)
312#define TTBCR_RGN1_OUTER_WT (U(0x2) << 26)
313#define TTBCR_RGN1_OUTER_WBNA (U(0x3) << 26)
314
315#define TTBCR_RGN1_INNER_NC (U(0x0) << 24)
316#define TTBCR_RGN1_INNER_WBA (U(0x1) << 24)
317#define TTBCR_RGN1_INNER_WT (U(0x2) << 24)
318#define TTBCR_RGN1_INNER_WBNA (U(0x3) << 24)
319
320#define TTBCR_EPD1_BIT (U(1) << 23)
321#define TTBCR_A1_BIT (U(1) << 22)
322
323#define TTBCR_T1SZ_SHIFT U(16)
324#define TTBCR_T1SZ_MASK U(0x7)
325#define TTBCR_TxSZ_MIN U(0)
326#define TTBCR_TxSZ_MAX U(7)
327
328#define TTBCR_SH0_NON_SHAREABLE (U(0x0) << 12)
329#define TTBCR_SH0_OUTER_SHAREABLE (U(0x2) << 12)
330#define TTBCR_SH0_INNER_SHAREABLE (U(0x3) << 12)
331
332#define TTBCR_RGN0_OUTER_NC (U(0x0) << 10)
333#define TTBCR_RGN0_OUTER_WBA (U(0x1) << 10)
334#define TTBCR_RGN0_OUTER_WT (U(0x2) << 10)
335#define TTBCR_RGN0_OUTER_WBNA (U(0x3) << 10)
336
337#define TTBCR_RGN0_INNER_NC (U(0x0) << 8)
338#define TTBCR_RGN0_INNER_WBA (U(0x1) << 8)
339#define TTBCR_RGN0_INNER_WT (U(0x2) << 8)
340#define TTBCR_RGN0_INNER_WBNA (U(0x3) << 8)
341
342#define TTBCR_EPD0_BIT (U(1) << 7)
343#define TTBCR_T0SZ_SHIFT U(0)
344#define TTBCR_T0SZ_MASK U(0x7)
345
346/*
347 * HTCR definitions
348 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000349#define HTCR_RES1 ((U(1) << 31) | (U(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200350
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000351#define HTCR_SH0_NON_SHAREABLE (U(0x0) << 12)
352#define HTCR_SH0_OUTER_SHAREABLE (U(0x2) << 12)
353#define HTCR_SH0_INNER_SHAREABLE (U(0x3) << 12)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200354
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000355#define HTCR_RGN0_OUTER_NC (U(0x0) << 10)
356#define HTCR_RGN0_OUTER_WBA (U(0x1) << 10)
357#define HTCR_RGN0_OUTER_WT (U(0x2) << 10)
358#define HTCR_RGN0_OUTER_WBNA (U(0x3) << 10)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200359
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000360#define HTCR_RGN0_INNER_NC (U(0x0) << 8)
361#define HTCR_RGN0_INNER_WBA (U(0x1) << 8)
362#define HTCR_RGN0_INNER_WT (U(0x2) << 8)
363#define HTCR_RGN0_INNER_WBNA (U(0x3) << 8)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200364
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000365#define HTCR_T0SZ_SHIFT U(0)
366#define HTCR_T0SZ_MASK U(0x7)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200367
368#define MODE_RW_SHIFT U(0x4)
369#define MODE_RW_MASK U(0x1)
370#define MODE_RW_32 U(0x1)
371
372#define MODE32_SHIFT U(0)
373#define MODE32_MASK U(0x1f)
374#define MODE32_usr U(0x10)
375#define MODE32_fiq U(0x11)
376#define MODE32_irq U(0x12)
377#define MODE32_svc U(0x13)
378#define MODE32_mon U(0x16)
379#define MODE32_abt U(0x17)
380#define MODE32_hyp U(0x1a)
381#define MODE32_und U(0x1b)
382#define MODE32_sys U(0x1f)
383
384#define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK)
385
386#define SPSR_MODE32(mode, isa, endian, aif) \
387 (MODE_RW_32 << MODE_RW_SHIFT | \
388 ((mode) & MODE32_MASK) << MODE32_SHIFT | \
389 ((isa) & SPSR_T_MASK) << SPSR_T_SHIFT | \
390 ((endian) & SPSR_E_MASK) << SPSR_E_SHIFT | \
391 ((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT)
392
393/*
394 * TTBR definitions
395 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000396#define TTBR_CNP_BIT ULL(0x1)
397
398/*
399 * CTR definitions
400 */
401#define CTR_CWG_SHIFT U(24)
402#define CTR_CWG_MASK U(0xf)
403#define CTR_ERG_SHIFT U(20)
404#define CTR_ERG_MASK U(0xf)
405#define CTR_DMINLINE_SHIFT U(16)
406#define CTR_DMINLINE_WIDTH U(4)
407#define CTR_DMINLINE_MASK ((U(1) << 4) - U(1))
408#define CTR_L1IP_SHIFT U(14)
409#define CTR_L1IP_MASK U(0x3)
410#define CTR_IMINLINE_SHIFT U(0)
411#define CTR_IMINLINE_MASK U(0xf)
412
413#define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */
414
415/* PMCR definitions */
Petre-Ionut Tudorf1a45f72019-10-08 16:51:45 +0100416#define PMCR_EL0_N_SHIFT U(11)
417#define PMCR_EL0_N_MASK U(0x1f)
418#define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
419#define PMCR_EL0_LC_BIT (U(1) << 6)
420#define PMCR_EL0_DP_BIT (U(1) << 5)
421#define PMCR_EL0_E_BIT (U(1) << 0)
422
423/* PMCNTENSET definitions */
424#define PMCNTENSET_EL0_C_BIT (U(1) << 31)
425#define PMCNTENSET_EL0_P_BIT(x) (U(1) << x)
426
427/* PMEVTYPER<n> definitions */
428#define PMEVTYPER_EL0_P_BIT (U(1) << 31)
429#define PMEVTYPER_EL0_NSK_BIT (U(1) << 29)
430#define PMEVTYPER_EL0_NSH_BIT (U(1) << 27)
431#define PMEVTYPER_EL0_M_BIT (U(1) << 26)
432#define PMEVTYPER_EL0_MT_BIT (U(1) << 25)
433#define PMEVTYPER_EL0_SH_BIT (U(1) << 24)
434#define PMEVTYPER_EL0_EVTCOUNT_BITS U(0x000003FF)
435
436/* PMCCFILTR definitions */
437#define PMCCFILTR_EL0_P_BIT (U(1) << 31)
438#define PMCCFILTR_EL0_NSK_BIT (U(1) << 29)
439#define PMCCFILTR_EL0_NSH_BIT (U(1) << 27)
440#define PMCCFILTR_EL0_M_BIT (U(1) << 26)
441#define PMCCFILTR_EL0_MT_BIT (U(1) << 25)
442#define PMCCFILTR_EL0_SH_BIT (U(1) << 24)
443
444/* PMU event counter ID definitions */
445#define PMU_EV_PC_WRITE_RETIRED U(0x000C)
446
447/* DBGDIDR definitions */
448#define DBGDIDR_VERSION_SHIFT U(16)
449#define DBGDIDR_VERSION_MASK U(0xf)
450#define DBGDIDR_VERSION_BITS (DBGDIDR_VERSION_MASK << DBGDIDR_VERSION_SHIFT)
451#define DBGDIDR_V8_DEBUG_ARCH_SUPPORTED U(6)
452#define DBGDIDR_V8_DEBUG_ARCH_VHE_SUPPORTED U(7)
453#define DBGDIDR_V8_2_DEBUG_ARCH_SUPPORTED U(8)
454#define DBGDIDR_V8_4_DEBUG_ARCH_SUPPORTED U(9)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200455
456/*******************************************************************************
457 * Definitions of register offsets, fields and macros for CPU system
458 * instructions.
459 ******************************************************************************/
460
461#define TLBI_ADDR_SHIFT U(0)
462#define TLBI_ADDR_MASK U(0xFFFFF000)
463#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
464
465/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000466 * Definitions of register offsets and fields in the CNTCTLBase Frame of the
467 * system level implementation of the Generic Timer.
468 ******************************************************************************/
469#define CNTCTLBASE_CNTFRQ U(0x0)
470#define CNTNSAR U(0x4)
471#define CNTNSAR_NS_SHIFT(x) (x)
472
473#define CNTACR_BASE(x) (U(0x40) + ((x) << 2))
474#define CNTACR_RPCT_SHIFT U(0x0)
475#define CNTACR_RVCT_SHIFT U(0x1)
476#define CNTACR_RFRQ_SHIFT U(0x2)
477#define CNTACR_RVOFF_SHIFT U(0x3)
478#define CNTACR_RWVT_SHIFT U(0x4)
479#define CNTACR_RWPT_SHIFT U(0x5)
480
481/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200482 * Definitions of register offsets and fields in the CNTBaseN Frame of the
483 * system level implementation of the Generic Timer.
484 ******************************************************************************/
485/* Physical Count register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000486#define CNTPCT_LO U(0x0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200487/* Counter Frequency register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000488#define CNTBASEN_CNTFRQ U(0x10)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200489/* Physical Timer CompareValue register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000490#define CNTP_CVAL_LO U(0x20)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200491/* Physical Timer Control register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000492#define CNTP_CTL U(0x2c)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200493
494/* Physical timer control register bit fields shifts and masks */
495#define CNTP_CTL_ENABLE_SHIFT 0
496#define CNTP_CTL_IMASK_SHIFT 1
497#define CNTP_CTL_ISTATUS_SHIFT 2
498
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000499#define CNTP_CTL_ENABLE_MASK U(1)
500#define CNTP_CTL_IMASK_MASK U(1)
501#define CNTP_CTL_ISTATUS_MASK U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200502
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200503/* MAIR macros */
504#define MAIR0_ATTR_SET(attr, index) ((attr) << ((index) << U(3)))
505#define MAIR1_ATTR_SET(attr, index) ((attr) << (((index) - U(3)) << U(3)))
506
507/* System register defines The format is: coproc, opt1, CRn, CRm, opt2 */
508#define SCR p15, 0, c1, c1, 0
509#define SCTLR p15, 0, c1, c0, 0
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000510#define ACTLR p15, 0, c1, c0, 1
511#define SDCR p15, 0, c1, c3, 1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200512#define MPIDR p15, 0, c0, c0, 5
513#define MIDR p15, 0, c0, c0, 0
514#define HVBAR p15, 4, c12, c0, 0
515#define VBAR p15, 0, c12, c0, 0
516#define MVBAR p15, 0, c12, c0, 1
517#define NSACR p15, 0, c1, c1, 2
518#define CPACR p15, 0, c1, c0, 2
519#define DCCIMVAC p15, 0, c7, c14, 1
520#define DCCMVAC p15, 0, c7, c10, 1
521#define DCIMVAC p15, 0, c7, c6, 1
522#define DCCISW p15, 0, c7, c14, 2
523#define DCCSW p15, 0, c7, c10, 2
524#define DCISW p15, 0, c7, c6, 2
525#define CTR p15, 0, c0, c0, 1
526#define CNTFRQ p15, 0, c14, c0, 0
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000527#define ID_MMFR4 p15, 0, c0, c2, 6
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200528#define ID_PFR0 p15, 0, c0, c1, 0
529#define ID_PFR1 p15, 0, c0, c1, 1
Manish V Badarkhe2c518e52021-07-08 16:36:57 +0100530#define ID_DFR0 p15, 0, c0, c1, 2
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200531#define MAIR0 p15, 0, c10, c2, 0
532#define MAIR1 p15, 0, c10, c2, 1
533#define TTBCR p15, 0, c2, c0, 2
534#define TTBR0 p15, 0, c2, c0, 0
535#define TTBR1 p15, 0, c2, c0, 1
536#define TLBIALL p15, 0, c8, c7, 0
537#define TLBIALLH p15, 4, c8, c7, 0
538#define TLBIALLIS p15, 0, c8, c3, 0
539#define TLBIMVA p15, 0, c8, c7, 1
540#define TLBIMVAA p15, 0, c8, c7, 3
541#define TLBIMVAAIS p15, 0, c8, c3, 3
542#define TLBIMVAHIS p15, 4, c8, c3, 1
543#define BPIALLIS p15, 0, c7, c1, 6
544#define BPIALL p15, 0, c7, c5, 6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000545#define ICIALLU p15, 0, c7, c5, 0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200546#define HSCTLR p15, 4, c1, c0, 0
547#define HCR p15, 4, c1, c1, 0
548#define HCPTR p15, 4, c1, c1, 2
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000549#define HSTR p15, 4, c1, c1, 3
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200550#define CNTHCTL p15, 4, c14, c1, 0
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000551#define CNTKCTL p15, 0, c14, c1, 0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200552#define VPIDR p15, 4, c0, c0, 0
553#define VMPIDR p15, 4, c0, c0, 5
554#define ISR p15, 0, c12, c1, 0
555#define CLIDR p15, 1, c0, c0, 1
556#define CSSELR p15, 2, c0, c0, 0
557#define CCSIDR p15, 1, c0, c0, 0
558#define HTCR p15, 4, c2, c0, 2
559#define HMAIR0 p15, 4, c10, c2, 0
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000560#define ATS1CPR p15, 0, c7, c8, 0
561#define ATS1HR p15, 4, c7, c8, 0
562#define DBGOSDLR p14, 0, c1, c3, 4
Sandrine Bailleuxa43b0032019-01-14 14:04:32 +0100563#define HSR p15, 4, c5, c2, 0
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000564
565/* Debug register defines. The format is: coproc, opt1, CRn, CRm, opt2 */
566#define HDCR p15, 4, c1, c1, 1
567#define PMCR p15, 0, c9, c12, 0
Petre-Ionut Tudorf1a45f72019-10-08 16:51:45 +0100568#define PMCNTENSET p15, 0, c9, c12, 1
569#define PMCCFILTR p15, 0, c14, c15, 7
570#define PMCCNTR p15, 0, c9, c13, 0
571#define PMEVTYPER0 p15, 0, c14, c12, 0
572#define PMEVCNTR0 p15, 0, c14, c8, 0
573#define DBGDIDR p14, 0, c0, c0, 0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200574#define CNTHP_TVAL p15, 4, c14, c2, 0
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000575#define CNTHP_CTL p15, 4, c14, c2, 1
576
577/* AArch32 coproc registers for 32bit MMU descriptor support */
578#define PRRR p15, 0, c10, c2, 0
579#define NMRR p15, 0, c10, c2, 1
580#define DACR p15, 0, c3, c0, 0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200581
582/* GICv3 CPU Interface system register defines. The format is: coproc, opt1, CRn, CRm, opt2 */
583#define ICC_IAR1 p15, 0, c12, c12, 0
584#define ICC_IAR0 p15, 0, c12, c8, 0
585#define ICC_EOIR1 p15, 0, c12, c12, 1
586#define ICC_EOIR0 p15, 0, c12, c8, 1
587#define ICC_HPPIR1 p15, 0, c12, c12, 2
588#define ICC_HPPIR0 p15, 0, c12, c8, 2
589#define ICC_BPR1 p15, 0, c12, c12, 3
590#define ICC_BPR0 p15, 0, c12, c8, 3
591#define ICC_DIR p15, 0, c12, c11, 1
592#define ICC_PMR p15, 0, c4, c6, 0
593#define ICC_RPR p15, 0, c12, c11, 3
594#define ICC_CTLR p15, 0, c12, c12, 4
595#define ICC_MCTLR p15, 6, c12, c12, 4
596#define ICC_SRE p15, 0, c12, c12, 5
597#define ICC_HSRE p15, 4, c12, c9, 5
598#define ICC_MSRE p15, 6, c12, c12, 5
599#define ICC_IGRPEN0 p15, 0, c12, c12, 6
600#define ICC_IGRPEN1 p15, 0, c12, c12, 7
601#define ICC_MGRPEN1 p15, 6, c12, c12, 7
602
603/* 64 bit system register defines The format is: coproc, opt1, CRm */
604#define TTBR0_64 p15, 0, c2
605#define TTBR1_64 p15, 1, c2
606#define CNTVOFF_64 p15, 4, c14
607#define VTTBR_64 p15, 6, c2
608#define CNTPCT_64 p15, 0, c14
609#define HTTBR_64 p15, 4, c2
610#define CNTHP_CVAL_64 p15, 6, c14
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000611#define PAR_64 p15, 0, c7
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200612
613/* 64 bit GICv3 CPU Interface system register defines. The format is: coproc, opt1, CRm */
614#define ICC_SGI1R_EL1_64 p15, 0, c12
615#define ICC_ASGI1R_EL1_64 p15, 1, c12
616#define ICC_SGI0R_EL1_64 p15, 2, c12
617
618/*******************************************************************************
619 * Definitions of MAIR encodings for device and normal memory
620 ******************************************************************************/
621/*
622 * MAIR encodings for device memory attributes.
623 */
624#define MAIR_DEV_nGnRnE U(0x0)
625#define MAIR_DEV_nGnRE U(0x4)
626#define MAIR_DEV_nGRE U(0x8)
627#define MAIR_DEV_GRE U(0xc)
628
629/*
630 * MAIR encodings for normal memory attributes.
631 *
632 * Cache Policy
633 * WT: Write Through
634 * WB: Write Back
635 * NC: Non-Cacheable
636 *
637 * Transient Hint
638 * NTR: Non-Transient
639 * TR: Transient
640 *
641 * Allocation Policy
642 * RA: Read Allocate
643 * WA: Write Allocate
644 * RWA: Read and Write Allocate
645 * NA: No Allocation
646 */
647#define MAIR_NORM_WT_TR_WA U(0x1)
648#define MAIR_NORM_WT_TR_RA U(0x2)
649#define MAIR_NORM_WT_TR_RWA U(0x3)
650#define MAIR_NORM_NC U(0x4)
651#define MAIR_NORM_WB_TR_WA U(0x5)
652#define MAIR_NORM_WB_TR_RA U(0x6)
653#define MAIR_NORM_WB_TR_RWA U(0x7)
654#define MAIR_NORM_WT_NTR_NA U(0x8)
655#define MAIR_NORM_WT_NTR_WA U(0x9)
656#define MAIR_NORM_WT_NTR_RA U(0xa)
657#define MAIR_NORM_WT_NTR_RWA U(0xb)
658#define MAIR_NORM_WB_NTR_NA U(0xc)
659#define MAIR_NORM_WB_NTR_WA U(0xd)
660#define MAIR_NORM_WB_NTR_RA U(0xe)
661#define MAIR_NORM_WB_NTR_RWA U(0xf)
662
663#define MAIR_NORM_OUTER_SHIFT U(4)
664
665#define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \
666 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
667
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000668/* PAR fields */
669#define PAR_F_SHIFT U(0)
670#define PAR_F_MASK ULL(0x1)
671#define PAR_ADDR_SHIFT U(12)
672#define PAR_ADDR_MASK (BIT_64(40) - ULL(1)) /* 40-bits-wide page address */
673
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200674/*******************************************************************************
675 * Definitions for system register interface to AMU for ARMv8.4 onwards
676 ******************************************************************************/
677#define AMCR p15, 0, c13, c2, 0
678#define AMCFGR p15, 0, c13, c2, 1
679#define AMCGCR p15, 0, c13, c2, 2
680#define AMUSERENR p15, 0, c13, c2, 3
681#define AMCNTENCLR0 p15, 0, c13, c2, 4
682#define AMCNTENSET0 p15, 0, c13, c2, 5
683#define AMCNTENCLR1 p15, 0, c13, c3, 0
684#define AMCNTENSET1 p15, 0, c13, c3, 1
685
686/* Activity Monitor Group 0 Event Counter Registers */
687#define AMEVCNTR00 p15, 0, c0
688#define AMEVCNTR01 p15, 1, c0
689#define AMEVCNTR02 p15, 2, c0
690#define AMEVCNTR03 p15, 3, c0
691
692/* Activity Monitor Group 0 Event Type Registers */
693#define AMEVTYPER00 p15, 0, c13, c6, 0
694#define AMEVTYPER01 p15, 0, c13, c6, 1
695#define AMEVTYPER02 p15, 0, c13, c6, 2
696#define AMEVTYPER03 p15, 0, c13, c6, 3
697
698/* Activity Monitor Group 1 Event Counter Registers */
699#define AMEVCNTR10 p15, 0, c4
700#define AMEVCNTR11 p15, 1, c4
701#define AMEVCNTR12 p15, 2, c4
702#define AMEVCNTR13 p15, 3, c4
703#define AMEVCNTR14 p15, 4, c4
704#define AMEVCNTR15 p15, 5, c4
705#define AMEVCNTR16 p15, 6, c4
706#define AMEVCNTR17 p15, 7, c4
707#define AMEVCNTR18 p15, 0, c5
708#define AMEVCNTR19 p15, 1, c5
709#define AMEVCNTR1A p15, 2, c5
710#define AMEVCNTR1B p15, 3, c5
711#define AMEVCNTR1C p15, 4, c5
712#define AMEVCNTR1D p15, 5, c5
713#define AMEVCNTR1E p15, 6, c5
714#define AMEVCNTR1F p15, 7, c5
715
716/* Activity Monitor Group 1 Event Type Registers */
717#define AMEVTYPER10 p15, 0, c13, c14, 0
718#define AMEVTYPER11 p15, 0, c13, c14, 1
719#define AMEVTYPER12 p15, 0, c13, c14, 2
720#define AMEVTYPER13 p15, 0, c13, c14, 3
721#define AMEVTYPER14 p15, 0, c13, c14, 4
722#define AMEVTYPER15 p15, 0, c13, c14, 5
723#define AMEVTYPER16 p15, 0, c13, c14, 6
724#define AMEVTYPER17 p15, 0, c13, c14, 7
725#define AMEVTYPER18 p15, 0, c13, c15, 0
726#define AMEVTYPER19 p15, 0, c13, c15, 1
727#define AMEVTYPER1A p15, 0, c13, c15, 2
728#define AMEVTYPER1B p15, 0, c13, c15, 3
729#define AMEVTYPER1C p15, 0, c13, c15, 4
730#define AMEVTYPER1D p15, 0, c13, c15, 5
731#define AMEVTYPER1E p15, 0, c13, c15, 6
732#define AMEVTYPER1F p15, 0, c13, c15, 7
733
Manish V Badarkhe2c518e52021-07-08 16:36:57 +0100734/*******************************************************************************
735 * Armv8.4 - Trace Filter System Registers
736 ******************************************************************************/
737#define TRFCR p15, 0, c1, c2, 1
738#define HTRFCR p15, 4, c1, c2, 1
739
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000740#endif /* ARCH_H */