blob: 85e8cd85f5a302fc7a5079c4a604fb337a388e39 [file] [log] [blame]
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001/*
johpow01b7d752a2020-10-08 17:29:11 -05002 * Copyright (c) 2013-2021, ARM Limited and Contributors. All rights reserved.
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00007#ifndef ARCH_H
8#define ARCH_H
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02009
10#include <utils_def.h>
11
12/*******************************************************************************
13 * MIDR bit definitions
14 ******************************************************************************/
15#define MIDR_IMPL_MASK U(0xff)
16#define MIDR_IMPL_SHIFT U(0x18)
17#define MIDR_VAR_SHIFT U(20)
18#define MIDR_VAR_BITS U(4)
19#define MIDR_VAR_MASK U(0xf)
20#define MIDR_REV_SHIFT U(0)
21#define MIDR_REV_BITS U(4)
22#define MIDR_REV_MASK U(0xf)
23#define MIDR_PN_MASK U(0xfff)
24#define MIDR_PN_SHIFT U(0x4)
25
26/*******************************************************************************
27 * MPIDR macros
28 ******************************************************************************/
29#define MPIDR_MT_MASK (ULL(1) << 24)
30#define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK
31#define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
32#define MPIDR_AFFINITY_BITS U(8)
33#define MPIDR_AFFLVL_MASK ULL(0xff)
34#define MPIDR_AFF0_SHIFT U(0)
35#define MPIDR_AFF1_SHIFT U(8)
36#define MPIDR_AFF2_SHIFT U(16)
37#define MPIDR_AFF3_SHIFT U(32)
38#define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT
39#define MPIDR_AFFINITY_MASK ULL(0xff00ffffff)
40#define MPIDR_AFFLVL_SHIFT U(3)
41#define MPIDR_AFFLVL0 ULL(0x0)
42#define MPIDR_AFFLVL1 ULL(0x1)
43#define MPIDR_AFFLVL2 ULL(0x2)
44#define MPIDR_AFFLVL3 ULL(0x3)
45#define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n
46#define MPIDR_AFFLVL0_VAL(mpidr) \
47 (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
48#define MPIDR_AFFLVL1_VAL(mpidr) \
49 (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
50#define MPIDR_AFFLVL2_VAL(mpidr) \
51 (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
52#define MPIDR_AFFLVL3_VAL(mpidr) \
53 (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
54/*
55 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
56 * add one while using this macro to define array sizes.
57 * TODO: Support only the first 3 affinity levels for now.
58 */
59#define MPIDR_MAX_AFFLVL U(2)
60
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000061#define MPID_MASK (MPIDR_MT_MASK | \
Antonio Nino Diaz8c0f86b2018-11-23 13:50:59 +000062 (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000063 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \
64 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020065 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
66
67#define MPIDR_AFF_ID(mpid, n) \
68 (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
69
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020070/*
71 * An invalid MPID. This value can be used by functions that return an MPID to
72 * indicate an error.
73 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000074#define INVALID_MPID U(0xFFFFFFFF)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020075
76/*******************************************************************************
77 * Definitions for CPU system register interface to GICv3
78 ******************************************************************************/
79#define ICC_IGRPEN1_EL1 S3_0_C12_C12_7
80#define ICC_SGI1R S3_0_C12_C11_5
81#define ICC_SRE_EL1 S3_0_C12_C12_5
82#define ICC_SRE_EL2 S3_4_C12_C9_5
83#define ICC_SRE_EL3 S3_6_C12_C12_5
84#define ICC_CTLR_EL1 S3_0_C12_C12_4
85#define ICC_CTLR_EL3 S3_6_C12_C12_4
86#define ICC_PMR_EL1 S3_0_C4_C6_0
87#define ICC_RPR_EL1 S3_0_C12_C11_3
88#define ICC_IGRPEN1_EL3 S3_6_c12_c12_7
89#define ICC_IGRPEN0_EL1 S3_0_c12_c12_6
90#define ICC_HPPIR0_EL1 S3_0_c12_c8_2
91#define ICC_HPPIR1_EL1 S3_0_c12_c12_2
92#define ICC_IAR0_EL1 S3_0_c12_c8_0
93#define ICC_IAR1_EL1 S3_0_c12_c12_0
94#define ICC_EOIR0_EL1 S3_0_c12_c8_1
95#define ICC_EOIR1_EL1 S3_0_c12_c12_1
96#define ICC_SGI0R_EL1 S3_0_c12_c11_7
97
98/*******************************************************************************
99 * Generic timer memory mapped registers & offsets
100 ******************************************************************************/
101#define CNTCR_OFF U(0x000)
102#define CNTFID_OFF U(0x020)
103
104#define CNTCR_EN (U(1) << 0)
105#define CNTCR_HDBG (U(1) << 1)
106#define CNTCR_FCREQ(x) ((x) << 8)
107
108/*******************************************************************************
109 * System register bit definitions
110 ******************************************************************************/
111/* CLIDR definitions */
112#define LOUIS_SHIFT U(21)
113#define LOC_SHIFT U(24)
114#define CLIDR_FIELD_WIDTH U(3)
115
116/* CSSELR definitions */
117#define LEVEL_SHIFT U(1)
118
119/* Data cache set/way op type defines */
120#define DCISW U(0x0)
121#define DCCISW U(0x1)
122#define DCCSW U(0x2)
123
124/* ID_AA64PFR0_EL1 definitions */
125#define ID_AA64PFR0_EL0_SHIFT U(0)
126#define ID_AA64PFR0_EL1_SHIFT U(4)
127#define ID_AA64PFR0_EL2_SHIFT U(8)
128#define ID_AA64PFR0_EL3_SHIFT U(12)
129#define ID_AA64PFR0_AMU_SHIFT U(44)
130#define ID_AA64PFR0_AMU_LENGTH U(4)
131#define ID_AA64PFR0_AMU_MASK ULL(0xf)
johpow01b7d752a2020-10-08 17:29:11 -0500132#define ID_AA64PFR0_AMU_NOT_SUPPORTED U(0x0)
133#define ID_AA64PFR0_AMU_V1 U(0x1)
134#define ID_AA64PFR0_AMU_V1P1 U(0x2)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200135#define ID_AA64PFR0_ELX_MASK ULL(0xf)
136#define ID_AA64PFR0_SVE_SHIFT U(32)
137#define ID_AA64PFR0_SVE_MASK ULL(0xf)
138#define ID_AA64PFR0_SVE_LENGTH U(4)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000139#define ID_AA64PFR0_MPAM_SHIFT U(40)
140#define ID_AA64PFR0_MPAM_MASK ULL(0xf)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000141#define ID_AA64PFR0_DIT_SHIFT U(48)
142#define ID_AA64PFR0_DIT_MASK ULL(0xf)
143#define ID_AA64PFR0_DIT_LENGTH U(4)
144#define ID_AA64PFR0_DIT_SUPPORTED U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200145#define ID_AA64PFR0_CSV2_SHIFT U(56)
146#define ID_AA64PFR0_CSV2_MASK ULL(0xf)
147#define ID_AA64PFR0_CSV2_LENGTH U(4)
148
149/* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */
150#define ID_AA64DFR0_PMS_SHIFT U(32)
151#define ID_AA64DFR0_PMS_LENGTH U(4)
152#define ID_AA64DFR0_PMS_MASK ULL(0xf)
153
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100154/* ID_AA64DFR0_EL1.DEBUG definitions */
155#define ID_AA64DFR0_DEBUG_SHIFT U(0)
156#define ID_AA64DFR0_DEBUG_LENGTH U(4)
157#define ID_AA64DFR0_DEBUG_MASK ULL(0xf)
Petre-Ionut Tudorf1a45f72019-10-08 16:51:45 +0100158#define ID_AA64DFR0_DEBUG_BITS (ID_AA64DFR0_DEBUG_MASK << \
159 ID_AA64DFR0_DEBUG_SHIFT)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100160#define ID_AA64DFR0_V8_DEBUG_ARCH_SUPPORTED U(6)
161#define ID_AA64DFR0_V8_DEBUG_ARCH_VHE_SUPPORTED U(7)
162#define ID_AA64DFR0_V8_2_DEBUG_ARCH_SUPPORTED U(8)
163#define ID_AA64DFR0_V8_4_DEBUG_ARCH_SUPPORTED U(9)
164
Manish V Badarkhe87c03d12021-07-06 22:57:11 +0100165/* ID_AA64DFR0_EL1.TraceBuffer definitions */
166#define ID_AA64DFR0_TRACEBUFFER_SHIFT U(44)
167#define ID_AA64DFR0_TRACEBUFFER_MASK ULL(0xf)
168#define ID_AA64DFR0_TRACEBUFFER_SUPPORTED ULL(1)
169
Manish V Badarkhe2c518e52021-07-08 16:36:57 +0100170/* ID_DFR0_EL1.Tracefilt definitions */
171#define ID_AA64DFR0_TRACEFILT_SHIFT U(40)
172#define ID_AA64DFR0_TRACEFILT_MASK U(0xf)
173#define ID_AA64DFR0_TRACEFILT_SUPPORTED U(1)
174
Manish V Badarkhe6d0e1b62021-07-09 13:58:28 +0100175/* ID_AA64DFR0_EL1.TraceVer definitions */
176#define ID_AA64DFR0_TRACEVER_SHIFT U(4)
177#define ID_AA64DFR0_TRACEVER_MASK ULL(0xf)
178#define ID_AA64DFR0_TRACEVER_SUPPORTED ULL(1)
179
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200180#define EL_IMPL_NONE ULL(0)
181#define EL_IMPL_A64ONLY ULL(1)
182#define EL_IMPL_A64_A32 ULL(2)
183
184#define ID_AA64PFR0_GIC_SHIFT U(24)
185#define ID_AA64PFR0_GIC_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000186#define ID_AA64PFR0_GIC_MASK ULL(0xf)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200187
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100188/* ID_AA64ISAR1_EL1 definitions */
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000189#define ID_AA64ISAR1_EL1 S3_0_C0_C6_1
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100190#define ID_AA64ISAR1_GPI_SHIFT U(28)
191#define ID_AA64ISAR1_GPI_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000192#define ID_AA64ISAR1_GPI_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100193#define ID_AA64ISAR1_GPA_SHIFT U(24)
194#define ID_AA64ISAR1_GPA_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000195#define ID_AA64ISAR1_GPA_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100196#define ID_AA64ISAR1_API_SHIFT U(8)
197#define ID_AA64ISAR1_API_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000198#define ID_AA64ISAR1_API_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100199#define ID_AA64ISAR1_APA_SHIFT U(4)
200#define ID_AA64ISAR1_APA_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000201#define ID_AA64ISAR1_APA_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100202
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000203/* ID_AA64MMFR0_EL1 definitions */
204#define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0)
205#define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf)
206
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200207#define PARANGE_0000 U(32)
208#define PARANGE_0001 U(36)
209#define PARANGE_0010 U(40)
210#define PARANGE_0011 U(42)
211#define PARANGE_0100 U(44)
212#define PARANGE_0101 U(48)
213#define PARANGE_0110 U(52)
214
Jimmy Brisson945095a2020-04-16 10:54:59 -0500215#define ID_AA64MMFR0_EL1_ECV_SHIFT U(60)
216#define ID_AA64MMFR0_EL1_ECV_MASK ULL(0xf)
217#define ID_AA64MMFR0_EL1_ECV_NOT_SUPPORTED ULL(0x0)
218#define ID_AA64MMFR0_EL1_ECV_SUPPORTED ULL(0x1)
219#define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH ULL(0x2)
220
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -0500221#define ID_AA64MMFR0_EL1_FGT_SHIFT U(56)
222#define ID_AA64MMFR0_EL1_FGT_MASK ULL(0xf)
223#define ID_AA64MMFR0_EL1_FGT_NOT_SUPPORTED ULL(0x0)
224#define ID_AA64MMFR0_EL1_FGT_SUPPORTED ULL(0x1)
225
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200226#define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28)
227#define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf)
228#define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED ULL(0x0)
229#define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED ULL(0xf)
230
231#define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24)
232#define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf)
233#define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED ULL(0x0)
234#define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED ULL(0xf)
235
236#define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20)
237#define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf)
238#define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED ULL(0x1)
239#define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED ULL(0x0)
240
Daniel Boulby39e4df22021-02-02 19:27:41 +0000241/* ID_AA64MMFR1_EL1 definitions */
242#define ID_AA64MMFR1_EL1_PAN_SHIFT U(20)
243#define ID_AA64MMFR1_EL1_PAN_MASK ULL(0xf)
244#define ID_AA64MMFR1_EL1_PAN_NOT_SUPPORTED ULL(0x0)
245#define ID_AA64MMFR1_EL1_PAN_SUPPORTED ULL(0x1)
246#define ID_AA64MMFR1_EL1_PAN2_SUPPORTED ULL(0x2)
247#define ID_AA64MMFR1_EL1_PAN3_SUPPORTED ULL(0x3)
248
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000249/* ID_AA64MMFR2_EL1 definitions */
250#define ID_AA64MMFR2_EL1 S3_0_C0_C7_2
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000251
252#define ID_AA64MMFR2_EL1_ST_SHIFT U(28)
253#define ID_AA64MMFR2_EL1_ST_MASK ULL(0xf)
254
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000255#define ID_AA64MMFR2_EL1_CNP_SHIFT U(0)
256#define ID_AA64MMFR2_EL1_CNP_MASK ULL(0xf)
257
258/* ID_AA64PFR1_EL1 definitions */
259#define ID_AA64PFR1_EL1_SSBS_SHIFT U(4)
260#define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf)
261
262#define SSBS_UNAVAILABLE ULL(0) /* No architectural SSBS support */
263
Alexei Fedorov9cd75022020-06-17 18:54:20 +0100264#define ID_AA64PFR1_EL1_BT_SHIFT U(0)
265#define ID_AA64PFR1_EL1_BT_MASK ULL(0xf)
266
267#define BTI_IMPLEMENTED ULL(1) /* The BTI mechanism is implemented */
268
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200269#define ID_AA64PFR1_EL1_MTE_SHIFT U(8)
270#define ID_AA64PFR1_EL1_MTE_MASK ULL(0xf)
271
272#define MTE_UNIMPLEMENTED ULL(0)
273#define MTE_IMPLEMENTED_EL0 ULL(1) /* MTE is only implemented at EL0 */
274#define MTE_IMPLEMENTED_ELX ULL(2) /* MTE is implemented at all ELs */
275
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000276/* ID_PFR1_EL1 definitions */
277#define ID_PFR1_VIRTEXT_SHIFT U(12)
278#define ID_PFR1_VIRTEXT_MASK U(0xf)
279#define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \
280 & ID_PFR1_VIRTEXT_MASK)
281
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200282/* SCTLR definitions */
283#define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
284 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
285 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
286
287#define SCTLR_EL1_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
288 (U(1) << 22) | (U(1) << 20) | (U(1) << 11))
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000289#define SCTLR_AARCH32_EL1_RES1 \
290 ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
291 (U(1) << 4) | (U(1) << 3))
292
293#define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
294 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
295 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200296
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000297#define SCTLR_M_BIT (ULL(1) << 0)
298#define SCTLR_A_BIT (ULL(1) << 1)
299#define SCTLR_C_BIT (ULL(1) << 2)
300#define SCTLR_SA_BIT (ULL(1) << 3)
301#define SCTLR_SA0_BIT (ULL(1) << 4)
302#define SCTLR_CP15BEN_BIT (ULL(1) << 5)
303#define SCTLR_ITD_BIT (ULL(1) << 7)
304#define SCTLR_SED_BIT (ULL(1) << 8)
305#define SCTLR_UMA_BIT (ULL(1) << 9)
306#define SCTLR_I_BIT (ULL(1) << 12)
Alexei Fedorov38c645c2019-08-01 11:27:20 +0100307#define SCTLR_EnDB_BIT (ULL(1) << 13)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000308#define SCTLR_DZE_BIT (ULL(1) << 14)
309#define SCTLR_UCT_BIT (ULL(1) << 15)
310#define SCTLR_NTWI_BIT (ULL(1) << 16)
311#define SCTLR_NTWE_BIT (ULL(1) << 18)
312#define SCTLR_WXN_BIT (ULL(1) << 19)
313#define SCTLR_UWXN_BIT (ULL(1) << 20)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100314#define SCTLR_IESB_BIT (ULL(1) << 21)
Daniel Boulby39e4df22021-02-02 19:27:41 +0000315#define SCTLR_SPAN_BIT (ULL(1) << 23)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000316#define SCTLR_E0E_BIT (ULL(1) << 24)
317#define SCTLR_EE_BIT (ULL(1) << 25)
318#define SCTLR_UCI_BIT (ULL(1) << 26)
Alexei Fedorov38c645c2019-08-01 11:27:20 +0100319#define SCTLR_EnDA_BIT (ULL(1) << 27)
320#define SCTLR_EnIB_BIT (ULL(1) << 30)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000321#define SCTLR_EnIA_BIT (ULL(1) << 31)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000322#define SCTLR_DSSBS_BIT (ULL(1) << 44)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200323#define SCTLR_RESET_VAL SCTLR_EL3_RES1
324
325/* CPACR_El1 definitions */
326#define CPACR_EL1_FPEN(x) ((x) << 20)
327#define CPACR_EL1_FP_TRAP_EL0 U(0x1)
328#define CPACR_EL1_FP_TRAP_ALL U(0x2)
329#define CPACR_EL1_FP_TRAP_NONE U(0x3)
330
331/* SCR definitions */
332#define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5))
johpow01b7d752a2020-10-08 17:29:11 -0500333#define SCR_AMVOFFEN_BIT (UL(1) << 35)
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200334#define SCR_ATA_BIT (U(1) << 26)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200335#define SCR_FIEN_BIT (U(1) << 21)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000336#define SCR_API_BIT (U(1) << 17)
337#define SCR_APK_BIT (U(1) << 16)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200338#define SCR_TWE_BIT (U(1) << 13)
339#define SCR_TWI_BIT (U(1) << 12)
340#define SCR_ST_BIT (U(1) << 11)
341#define SCR_RW_BIT (U(1) << 10)
342#define SCR_SIF_BIT (U(1) << 9)
343#define SCR_HCE_BIT (U(1) << 8)
344#define SCR_SMD_BIT (U(1) << 7)
345#define SCR_EA_BIT (U(1) << 3)
346#define SCR_FIQ_BIT (U(1) << 2)
347#define SCR_IRQ_BIT (U(1) << 1)
348#define SCR_NS_BIT (U(1) << 0)
349#define SCR_VALID_BIT_MASK U(0x2f8f)
350#define SCR_RESET_VAL SCR_RES1_BITS
351
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000352/* MDCR_EL3 definitions */
353#define MDCR_SPD32(x) ((x) << 14)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100354#define MDCR_SPD32_LEGACY ULL(0x0)
355#define MDCR_SPD32_DISABLE ULL(0x2)
356#define MDCR_SPD32_ENABLE ULL(0x3)
357#define MDCR_SDD_BIT (ULL(1) << 16)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000358#define MDCR_NSPB(x) ((x) << 12)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100359#define MDCR_NSPB_EL1 ULL(0x3)
360#define MDCR_TDOSA_BIT (ULL(1) << 10)
361#define MDCR_TDA_BIT (ULL(1) << 9)
362#define MDCR_TPM_BIT (ULL(1) << 6)
363#define MDCR_SCCD_BIT (ULL(1) << 23)
364#define MDCR_EL3_RESET_VAL ULL(0x0)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000365
366/* MDCR_EL2 definitions */
367#define MDCR_EL2_TPMS (U(1) << 14)
368#define MDCR_EL2_E2PB(x) ((x) << 12)
369#define MDCR_EL2_E2PB_EL1 U(0x3)
370#define MDCR_EL2_TDRA_BIT (U(1) << 11)
371#define MDCR_EL2_TDOSA_BIT (U(1) << 10)
372#define MDCR_EL2_TDA_BIT (U(1) << 9)
373#define MDCR_EL2_TDE_BIT (U(1) << 8)
374#define MDCR_EL2_HPME_BIT (U(1) << 7)
375#define MDCR_EL2_TPM_BIT (U(1) << 6)
376#define MDCR_EL2_TPMCR_BIT (U(1) << 5)
377#define MDCR_EL2_RESET_VAL U(0x0)
378
379/* HSTR_EL2 definitions */
380#define HSTR_EL2_RESET_VAL U(0x0)
381#define HSTR_EL2_T_MASK U(0xff)
382
383/* CNTHP_CTL_EL2 definitions */
384#define CNTHP_CTL_ENABLE_BIT (U(1) << 0)
385#define CNTHP_CTL_RESET_VAL U(0x0)
386
387/* VTTBR_EL2 definitions */
388#define VTTBR_RESET_VAL ULL(0x0)
389#define VTTBR_VMID_MASK ULL(0xff)
390#define VTTBR_VMID_SHIFT U(48)
391#define VTTBR_BADDR_MASK ULL(0xffffffffffff)
392#define VTTBR_BADDR_SHIFT U(0)
393
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200394/* HCR definitions */
johpow01b7d752a2020-10-08 17:29:11 -0500395#define HCR_AMVOFFEN_BIT (ULL(1) << 51)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000396#define HCR_API_BIT (ULL(1) << 41)
397#define HCR_APK_BIT (ULL(1) << 40)
Daniel Boulby39e4df22021-02-02 19:27:41 +0000398#define HCR_E2H_BIT (ULL(1) << 34)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000399#define HCR_TGE_BIT (ULL(1) << 27)
400#define HCR_RW_SHIFT U(31)
401#define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT)
402#define HCR_AMO_BIT (ULL(1) << 5)
403#define HCR_IMO_BIT (ULL(1) << 4)
404#define HCR_FMO_BIT (ULL(1) << 3)
405
406/* ISR definitions */
407#define ISR_A_SHIFT U(8)
408#define ISR_I_SHIFT U(7)
409#define ISR_F_SHIFT U(6)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200410
411/* CNTHCTL_EL2 definitions */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000412#define CNTHCTL_RESET_VAL U(0x0)
413#define EVNTEN_BIT (U(1) << 2)
414#define EL1PCEN_BIT (U(1) << 1)
415#define EL1PCTEN_BIT (U(1) << 0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200416
417/* CNTKCTL_EL1 definitions */
418#define EL0PTEN_BIT (U(1) << 9)
419#define EL0VTEN_BIT (U(1) << 8)
420#define EL0PCTEN_BIT (U(1) << 0)
421#define EL0VCTEN_BIT (U(1) << 1)
422#define EVNTEN_BIT (U(1) << 2)
423#define EVNTDIR_BIT (U(1) << 3)
424#define EVNTI_SHIFT U(4)
425#define EVNTI_MASK U(0xf)
426
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000427/* CPTR_EL3 definitions */
428#define TCPAC_BIT (U(1) << 31)
429#define TAM_BIT (U(1) << 30)
430#define TTA_BIT (U(1) << 20)
431#define TFP_BIT (U(1) << 10)
432#define CPTR_EZ_BIT (U(1) << 8)
433#define CPTR_EL3_RESET_VAL U(0x0)
434
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200435/* CPTR_EL2 definitions */
Ambroise Vincentfae77722019-03-07 10:17:15 +0000436#define CPTR_EL2_RES1 ((ULL(3) << 12) | (ULL(1) << 9) | (ULL(0xff)))
437#define CPTR_EL2_TCPAC_BIT (ULL(1) << 31)
438#define CPTR_EL2_TAM_BIT (ULL(1) << 30)
439#define CPTR_EL2_TTA_BIT (ULL(1) << 20)
440#define CPTR_EL2_TFP_BIT (ULL(1) << 10)
441#define CPTR_EL2_TZ_BIT (ULL(1) << 8)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000442#define CPTR_EL2_RESET_VAL CPTR_EL2_RES1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200443
444/* CPSR/SPSR definitions */
445#define DAIF_FIQ_BIT (U(1) << 0)
446#define DAIF_IRQ_BIT (U(1) << 1)
447#define DAIF_ABT_BIT (U(1) << 2)
448#define DAIF_DBG_BIT (U(1) << 3)
449#define SPSR_DAIF_SHIFT U(6)
450#define SPSR_DAIF_MASK U(0xf)
451
452#define SPSR_AIF_SHIFT U(6)
453#define SPSR_AIF_MASK U(0x7)
454
455#define SPSR_E_SHIFT U(9)
456#define SPSR_E_MASK U(0x1)
457#define SPSR_E_LITTLE U(0x0)
458#define SPSR_E_BIG U(0x1)
459
460#define SPSR_T_SHIFT U(5)
461#define SPSR_T_MASK U(0x1)
462#define SPSR_T_ARM U(0x0)
463#define SPSR_T_THUMB U(0x1)
464
465#define SPSR_M_SHIFT U(4)
466#define SPSR_M_MASK U(0x1)
467#define SPSR_M_AARCH64 U(0x0)
468#define SPSR_M_AARCH32 U(0x1)
469
470#define DISABLE_ALL_EXCEPTIONS \
471 (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
472
473#define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT)
474
475/*
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000476 * RMR_EL3 definitions
477 */
478#define RMR_EL3_RR_BIT (U(1) << 1)
479#define RMR_EL3_AA64_BIT (U(1) << 0)
480
481/*
482 * HI-VECTOR address for AArch32 state
483 */
484#define HI_VECTOR_BASE U(0xFFFF0000)
485
486/*
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200487 * TCR defintions
488 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000489#define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200490#define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200491#define TCR_EL1_IPS_SHIFT U(32)
492#define TCR_EL2_PS_SHIFT U(16)
493#define TCR_EL3_PS_SHIFT U(16)
494
495#define TCR_TxSZ_MIN ULL(16)
496#define TCR_TxSZ_MAX ULL(39)
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000497#define TCR_TxSZ_MAX_TTST ULL(48)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200498
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100499#define TCR_T0SZ_SHIFT U(0)
500#define TCR_T1SZ_SHIFT U(16)
501
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200502/* (internal) physical address size bits in EL3/EL1 */
503#define TCR_PS_BITS_4GB ULL(0x0)
504#define TCR_PS_BITS_64GB ULL(0x1)
505#define TCR_PS_BITS_1TB ULL(0x2)
506#define TCR_PS_BITS_4TB ULL(0x3)
507#define TCR_PS_BITS_16TB ULL(0x4)
508#define TCR_PS_BITS_256TB ULL(0x5)
509
510#define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000)
511#define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000)
512#define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000)
513#define ADDR_MASK_40_TO_41 ULL(0x0000030000000000)
514#define ADDR_MASK_36_TO_39 ULL(0x000000F000000000)
515#define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000)
516
517#define TCR_RGN_INNER_NC (ULL(0x0) << 8)
518#define TCR_RGN_INNER_WBA (ULL(0x1) << 8)
519#define TCR_RGN_INNER_WT (ULL(0x2) << 8)
520#define TCR_RGN_INNER_WBNA (ULL(0x3) << 8)
521
522#define TCR_RGN_OUTER_NC (ULL(0x0) << 10)
523#define TCR_RGN_OUTER_WBA (ULL(0x1) << 10)
524#define TCR_RGN_OUTER_WT (ULL(0x2) << 10)
525#define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10)
526
527#define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12)
528#define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12)
529#define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12)
530
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100531#define TCR_RGN1_INNER_NC (ULL(0x0) << 24)
532#define TCR_RGN1_INNER_WBA (ULL(0x1) << 24)
533#define TCR_RGN1_INNER_WT (ULL(0x2) << 24)
534#define TCR_RGN1_INNER_WBNA (ULL(0x3) << 24)
535
536#define TCR_RGN1_OUTER_NC (ULL(0x0) << 26)
537#define TCR_RGN1_OUTER_WBA (ULL(0x1) << 26)
538#define TCR_RGN1_OUTER_WT (ULL(0x2) << 26)
539#define TCR_RGN1_OUTER_WBNA (ULL(0x3) << 26)
540
541#define TCR_SH1_NON_SHAREABLE (ULL(0x0) << 28)
542#define TCR_SH1_OUTER_SHAREABLE (ULL(0x2) << 28)
543#define TCR_SH1_INNER_SHAREABLE (ULL(0x3) << 28)
544
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200545#define TCR_TG0_SHIFT U(14)
546#define TCR_TG0_MASK ULL(3)
547#define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT)
548#define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT)
549#define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT)
550
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100551#define TCR_TG1_SHIFT U(30)
552#define TCR_TG1_MASK ULL(3)
553#define TCR_TG1_16K (ULL(1) << TCR_TG1_SHIFT)
554#define TCR_TG1_4K (ULL(2) << TCR_TG1_SHIFT)
555#define TCR_TG1_64K (ULL(3) << TCR_TG1_SHIFT)
556
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200557#define TCR_EPD0_BIT (ULL(1) << 7)
558#define TCR_EPD1_BIT (ULL(1) << 23)
559
560#define MODE_SP_SHIFT U(0x0)
561#define MODE_SP_MASK U(0x1)
562#define MODE_SP_EL0 U(0x0)
563#define MODE_SP_ELX U(0x1)
564
565#define MODE_RW_SHIFT U(0x4)
566#define MODE_RW_MASK U(0x1)
567#define MODE_RW_64 U(0x0)
568#define MODE_RW_32 U(0x1)
569
570#define MODE_EL_SHIFT U(0x2)
571#define MODE_EL_MASK U(0x3)
572#define MODE_EL3 U(0x3)
573#define MODE_EL2 U(0x2)
574#define MODE_EL1 U(0x1)
575#define MODE_EL0 U(0x0)
576
577#define MODE32_SHIFT U(0)
578#define MODE32_MASK U(0xf)
579#define MODE32_usr U(0x0)
580#define MODE32_fiq U(0x1)
581#define MODE32_irq U(0x2)
582#define MODE32_svc U(0x3)
583#define MODE32_mon U(0x6)
584#define MODE32_abt U(0x7)
585#define MODE32_hyp U(0xa)
586#define MODE32_und U(0xb)
587#define MODE32_sys U(0xf)
588
589#define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
590#define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
591#define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
592#define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK)
593
594#define SPSR_64(el, sp, daif) \
595 ((MODE_RW_64 << MODE_RW_SHIFT) | \
596 (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \
597 (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \
598 (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT))
599
600#define SPSR_MODE32(mode, isa, endian, aif) \
601 ((MODE_RW_32 << MODE_RW_SHIFT) | \
602 (((mode) & MODE32_MASK) << MODE32_SHIFT) | \
603 (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \
604 (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \
605 (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT))
606
607/*
608 * TTBR Definitions
609 */
610#define TTBR_CNP_BIT ULL(0x1)
611
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000612/*
613 * CTR_EL0 definitions
614 */
615#define CTR_CWG_SHIFT U(24)
616#define CTR_CWG_MASK U(0xf)
617#define CTR_ERG_SHIFT U(20)
618#define CTR_ERG_MASK U(0xf)
619#define CTR_DMINLINE_SHIFT U(16)
620#define CTR_DMINLINE_MASK U(0xf)
621#define CTR_L1IP_SHIFT U(14)
622#define CTR_L1IP_MASK U(0x3)
623#define CTR_IMINLINE_SHIFT U(0)
624#define CTR_IMINLINE_MASK U(0xf)
625
626#define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */
627
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200628/* Physical timer control register bit fields shifts and masks */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000629#define CNTP_CTL_ENABLE_SHIFT U(0)
630#define CNTP_CTL_IMASK_SHIFT U(1)
631#define CNTP_CTL_ISTATUS_SHIFT U(2)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200632
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000633#define CNTP_CTL_ENABLE_MASK U(1)
634#define CNTP_CTL_IMASK_MASK U(1)
635#define CNTP_CTL_ISTATUS_MASK U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200636
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200637/* Exception Syndrome register bits and bobs */
638#define ESR_EC_SHIFT U(26)
639#define ESR_EC_MASK U(0x3f)
640#define ESR_EC_LENGTH U(6)
641#define EC_UNKNOWN U(0x0)
642#define EC_WFE_WFI U(0x1)
643#define EC_AARCH32_CP15_MRC_MCR U(0x3)
644#define EC_AARCH32_CP15_MRRC_MCRR U(0x4)
645#define EC_AARCH32_CP14_MRC_MCR U(0x5)
646#define EC_AARCH32_CP14_LDC_STC U(0x6)
647#define EC_FP_SIMD U(0x7)
648#define EC_AARCH32_CP10_MRC U(0x8)
649#define EC_AARCH32_CP14_MRRC_MCRR U(0xc)
650#define EC_ILLEGAL U(0xe)
651#define EC_AARCH32_SVC U(0x11)
652#define EC_AARCH32_HVC U(0x12)
653#define EC_AARCH32_SMC U(0x13)
654#define EC_AARCH64_SVC U(0x15)
655#define EC_AARCH64_HVC U(0x16)
656#define EC_AARCH64_SMC U(0x17)
657#define EC_AARCH64_SYS U(0x18)
658#define EC_IABORT_LOWER_EL U(0x20)
659#define EC_IABORT_CUR_EL U(0x21)
660#define EC_PC_ALIGN U(0x22)
661#define EC_DABORT_LOWER_EL U(0x24)
662#define EC_DABORT_CUR_EL U(0x25)
663#define EC_SP_ALIGN U(0x26)
664#define EC_AARCH32_FP U(0x28)
665#define EC_AARCH64_FP U(0x2c)
666#define EC_SERROR U(0x2f)
667
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000668/*
669 * External Abort bit in Instruction and Data Aborts synchronous exception
670 * syndromes.
671 */
672#define ESR_ISS_EABORT_EA_BIT U(9)
673
674#define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
675
676/* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
677#define RMR_RESET_REQUEST_SHIFT U(0x1)
678#define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200679
680/*******************************************************************************
681 * Definitions of register offsets, fields and macros for CPU system
682 * instructions.
683 ******************************************************************************/
684
685#define TLBI_ADDR_SHIFT U(12)
686#define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF)
687#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
688
689/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000690 * Definitions of register offsets and fields in the CNTCTLBase Frame of the
691 * system level implementation of the Generic Timer.
692 ******************************************************************************/
693#define CNTCTLBASE_CNTFRQ U(0x0)
694#define CNTNSAR U(0x4)
695#define CNTNSAR_NS_SHIFT(x) (x)
696
697#define CNTACR_BASE(x) (U(0x40) + ((x) << 2))
698#define CNTACR_RPCT_SHIFT U(0x0)
699#define CNTACR_RVCT_SHIFT U(0x1)
700#define CNTACR_RFRQ_SHIFT U(0x2)
701#define CNTACR_RVOFF_SHIFT U(0x3)
702#define CNTACR_RWVT_SHIFT U(0x4)
703#define CNTACR_RWPT_SHIFT U(0x5)
704
705/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200706 * Definitions of register offsets and fields in the CNTBaseN Frame of the
707 * system level implementation of the Generic Timer.
708 ******************************************************************************/
709/* Physical Count register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000710#define CNTPCT_LO U(0x0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200711/* Counter Frequency register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000712#define CNTBASEN_CNTFRQ U(0x10)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200713/* Physical Timer CompareValue register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000714#define CNTP_CVAL_LO U(0x20)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200715/* Physical Timer Control register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000716#define CNTP_CTL U(0x2c)
717
718/* PMCR_EL0 definitions */
719#define PMCR_EL0_RESET_VAL U(0x0)
720#define PMCR_EL0_N_SHIFT U(11)
721#define PMCR_EL0_N_MASK U(0x1f)
722#define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
723#define PMCR_EL0_LC_BIT (U(1) << 6)
724#define PMCR_EL0_DP_BIT (U(1) << 5)
725#define PMCR_EL0_X_BIT (U(1) << 4)
726#define PMCR_EL0_D_BIT (U(1) << 3)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100727#define PMCR_EL0_E_BIT (U(1) << 0)
728
729/* PMCNTENSET_EL0 definitions */
730#define PMCNTENSET_EL0_C_BIT (U(1) << 31)
731#define PMCNTENSET_EL0_P_BIT(x) (U(1) << x)
732
733/* PMEVTYPER<n>_EL0 definitions */
734#define PMEVTYPER_EL0_P_BIT (U(1) << 31)
735#define PMEVTYPER_EL0_NSK_BIT (U(1) << 29)
736#define PMEVTYPER_EL0_NSH_BIT (U(1) << 27)
737#define PMEVTYPER_EL0_M_BIT (U(1) << 26)
738#define PMEVTYPER_EL0_MT_BIT (U(1) << 25)
739#define PMEVTYPER_EL0_SH_BIT (U(1) << 24)
740#define PMEVTYPER_EL0_EVTCOUNT_BITS U(0x000003FF)
741
742/* PMCCFILTR_EL0 definitions */
743#define PMCCFILTR_EL0_P_BIT (U(1) << 31)
744#define PMCCFILTR_EL0_NSK_BIT (U(1) << 29)
745#define PMCCFILTR_EL0_NSH_BIT (U(1) << 27)
746#define PMCCFILTR_EL0_M_BIT (U(1) << 26)
747#define PMCCFILTR_EL0_MT_BIT (U(1) << 25)
748#define PMCCFILTR_EL0_SH_BIT (U(1) << 24)
749
750/* PMU event counter ID definitions */
751#define PMU_EV_PC_WRITE_RETIRED U(0x000C)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000752
753/*******************************************************************************
754 * Definitions for system register interface to SVE
755 ******************************************************************************/
756#define ZCR_EL3 S3_6_C1_C2_0
757#define ZCR_EL2 S3_4_C1_C2_0
758
759/* ZCR_EL3 definitions */
760#define ZCR_EL3_LEN_MASK U(0xf)
761
762/* ZCR_EL2 definitions */
763#define ZCR_EL2_LEN_MASK U(0xf)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200764
765/*******************************************************************************
766 * Definitions of MAIR encodings for device and normal memory
767 ******************************************************************************/
768/*
769 * MAIR encodings for device memory attributes.
770 */
771#define MAIR_DEV_nGnRnE ULL(0x0)
772#define MAIR_DEV_nGnRE ULL(0x4)
773#define MAIR_DEV_nGRE ULL(0x8)
774#define MAIR_DEV_GRE ULL(0xc)
775
776/*
777 * MAIR encodings for normal memory attributes.
778 *
779 * Cache Policy
780 * WT: Write Through
781 * WB: Write Back
782 * NC: Non-Cacheable
783 *
784 * Transient Hint
785 * NTR: Non-Transient
786 * TR: Transient
787 *
788 * Allocation Policy
789 * RA: Read Allocate
790 * WA: Write Allocate
791 * RWA: Read and Write Allocate
792 * NA: No Allocation
793 */
794#define MAIR_NORM_WT_TR_WA ULL(0x1)
795#define MAIR_NORM_WT_TR_RA ULL(0x2)
796#define MAIR_NORM_WT_TR_RWA ULL(0x3)
797#define MAIR_NORM_NC ULL(0x4)
798#define MAIR_NORM_WB_TR_WA ULL(0x5)
799#define MAIR_NORM_WB_TR_RA ULL(0x6)
800#define MAIR_NORM_WB_TR_RWA ULL(0x7)
801#define MAIR_NORM_WT_NTR_NA ULL(0x8)
802#define MAIR_NORM_WT_NTR_WA ULL(0x9)
803#define MAIR_NORM_WT_NTR_RA ULL(0xa)
804#define MAIR_NORM_WT_NTR_RWA ULL(0xb)
805#define MAIR_NORM_WB_NTR_NA ULL(0xc)
806#define MAIR_NORM_WB_NTR_WA ULL(0xd)
807#define MAIR_NORM_WB_NTR_RA ULL(0xe)
808#define MAIR_NORM_WB_NTR_RWA ULL(0xf)
809
810#define MAIR_NORM_OUTER_SHIFT U(4)
811
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000812#define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \
813 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200814
815/* PAR_EL1 fields */
816#define PAR_F_SHIFT U(0)
817#define PAR_F_MASK ULL(0x1)
818#define PAR_ADDR_SHIFT U(12)
819#define PAR_ADDR_MASK (BIT(40) - ULL(1)) /* 40-bits-wide page address */
820
821/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000822 * Definitions for system register interface to SPE
823 ******************************************************************************/
824#define PMBLIMITR_EL1 S3_0_C9_C10_0
825
826/*******************************************************************************
827 * Definitions for system register interface to MPAM
828 ******************************************************************************/
829#define MPAMIDR_EL1 S3_0_C10_C4_4
830#define MPAM2_EL2 S3_4_C10_C5_0
831#define MPAMHCR_EL2 S3_4_C10_C4_0
832#define MPAM3_EL3 S3_6_C10_C5_0
833
834/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200835 * Definitions for system register interface to AMU for ARMv8.4 onwards
836 ******************************************************************************/
837#define AMCR_EL0 S3_3_C13_C2_0
838#define AMCFGR_EL0 S3_3_C13_C2_1
839#define AMCGCR_EL0 S3_3_C13_C2_2
840#define AMUSERENR_EL0 S3_3_C13_C2_3
841#define AMCNTENCLR0_EL0 S3_3_C13_C2_4
842#define AMCNTENSET0_EL0 S3_3_C13_C2_5
843#define AMCNTENCLR1_EL0 S3_3_C13_C3_0
844#define AMCNTENSET1_EL0 S3_3_C13_C3_1
845
846/* Activity Monitor Group 0 Event Counter Registers */
847#define AMEVCNTR00_EL0 S3_3_C13_C4_0
848#define AMEVCNTR01_EL0 S3_3_C13_C4_1
849#define AMEVCNTR02_EL0 S3_3_C13_C4_2
850#define AMEVCNTR03_EL0 S3_3_C13_C4_3
851
852/* Activity Monitor Group 0 Event Type Registers */
853#define AMEVTYPER00_EL0 S3_3_C13_C6_0
854#define AMEVTYPER01_EL0 S3_3_C13_C6_1
855#define AMEVTYPER02_EL0 S3_3_C13_C6_2
856#define AMEVTYPER03_EL0 S3_3_C13_C6_3
857
858/* Activity Monitor Group 1 Event Counter Registers */
859#define AMEVCNTR10_EL0 S3_3_C13_C12_0
860#define AMEVCNTR11_EL0 S3_3_C13_C12_1
861#define AMEVCNTR12_EL0 S3_3_C13_C12_2
862#define AMEVCNTR13_EL0 S3_3_C13_C12_3
863#define AMEVCNTR14_EL0 S3_3_C13_C12_4
864#define AMEVCNTR15_EL0 S3_3_C13_C12_5
865#define AMEVCNTR16_EL0 S3_3_C13_C12_6
866#define AMEVCNTR17_EL0 S3_3_C13_C12_7
867#define AMEVCNTR18_EL0 S3_3_C13_C13_0
868#define AMEVCNTR19_EL0 S3_3_C13_C13_1
869#define AMEVCNTR1A_EL0 S3_3_C13_C13_2
870#define AMEVCNTR1B_EL0 S3_3_C13_C13_3
871#define AMEVCNTR1C_EL0 S3_3_C13_C13_4
872#define AMEVCNTR1D_EL0 S3_3_C13_C13_5
873#define AMEVCNTR1E_EL0 S3_3_C13_C13_6
874#define AMEVCNTR1F_EL0 S3_3_C13_C13_7
875
876/* Activity Monitor Group 1 Event Type Registers */
877#define AMEVTYPER10_EL0 S3_3_C13_C14_0
878#define AMEVTYPER11_EL0 S3_3_C13_C14_1
879#define AMEVTYPER12_EL0 S3_3_C13_C14_2
880#define AMEVTYPER13_EL0 S3_3_C13_C14_3
881#define AMEVTYPER14_EL0 S3_3_C13_C14_4
882#define AMEVTYPER15_EL0 S3_3_C13_C14_5
883#define AMEVTYPER16_EL0 S3_3_C13_C14_6
884#define AMEVTYPER17_EL0 S3_3_C13_C14_7
885#define AMEVTYPER18_EL0 S3_3_C13_C15_0
886#define AMEVTYPER19_EL0 S3_3_C13_C15_1
887#define AMEVTYPER1A_EL0 S3_3_C13_C15_2
888#define AMEVTYPER1B_EL0 S3_3_C13_C15_3
889#define AMEVTYPER1C_EL0 S3_3_C13_C15_4
890#define AMEVTYPER1D_EL0 S3_3_C13_C15_5
891#define AMEVTYPER1E_EL0 S3_3_C13_C15_6
892#define AMEVTYPER1F_EL0 S3_3_C13_C15_7
893
johpow01b7d752a2020-10-08 17:29:11 -0500894/* AMCFGR_EL0 definitions */
895#define AMCFGR_EL0_NCG_SHIFT U(28)
896#define AMCFGR_EL0_NCG_MASK U(0xf)
897
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200898/* AMCGCR_EL0 definitions */
johpow01b7d752a2020-10-08 17:29:11 -0500899#define AMCGCR_EL0_CG1NC_SHIFT U(8)
900#define AMCGCR_EL0_CG1NC_LENGTH U(8)
901#define AMCGCR_EL0_CG1NC_MASK U(0xff)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200902
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000903/* MPAM register definitions */
904#define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100905#define MPAMHCR_EL2_TRAP_MPAMIDR_EL1 (ULL(1) << 31)
906
907#define MPAM2_EL2_TRAPMPAM0EL1 (ULL(1) << 49)
908#define MPAM2_EL2_TRAPMPAM1EL1 (ULL(1) << 48)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000909
910#define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17)
911
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200912/*******************************************************************************
johpow01b7d752a2020-10-08 17:29:11 -0500913 * Definitions for system register interface to AMU for ARMv8.6 enhancements
914 ******************************************************************************/
915
916/* Definition for register defining which virtual offsets are implemented. */
917#define AMCG1IDR_EL0 S3_3_C13_C2_6
918#define AMCG1IDR_CTR_MASK ULL(0xffff)
919#define AMCG1IDR_CTR_SHIFT U(0)
920#define AMCG1IDR_VOFF_MASK ULL(0xffff)
921#define AMCG1IDR_VOFF_SHIFT U(16)
922
923/* New bit added to AMCR_EL0 */
924#define AMCR_CG1RZ_BIT (ULL(0x1) << 17)
925
926/* Definitions for virtual offset registers for architected event counters. */
927/* AMEVCNTR01_EL0 intentionally left undefined, as it does not exist. */
928#define AMEVCNTVOFF00_EL2 S3_4_C13_C8_0
929#define AMEVCNTVOFF02_EL2 S3_4_C13_C8_2
930#define AMEVCNTVOFF03_EL2 S3_4_C13_C8_3
931
932/* Definitions for virtual offset registers for auxiliary event counters. */
933#define AMEVCNTVOFF10_EL2 S3_4_C13_C10_0
934#define AMEVCNTVOFF11_EL2 S3_4_C13_C10_1
935#define AMEVCNTVOFF12_EL2 S3_4_C13_C10_2
936#define AMEVCNTVOFF13_EL2 S3_4_C13_C10_3
937#define AMEVCNTVOFF14_EL2 S3_4_C13_C10_4
938#define AMEVCNTVOFF15_EL2 S3_4_C13_C10_5
939#define AMEVCNTVOFF16_EL2 S3_4_C13_C10_6
940#define AMEVCNTVOFF17_EL2 S3_4_C13_C10_7
941#define AMEVCNTVOFF18_EL2 S3_4_C13_C11_0
942#define AMEVCNTVOFF19_EL2 S3_4_C13_C11_1
943#define AMEVCNTVOFF1A_EL2 S3_4_C13_C11_2
944#define AMEVCNTVOFF1B_EL2 S3_4_C13_C11_3
945#define AMEVCNTVOFF1C_EL2 S3_4_C13_C11_4
946#define AMEVCNTVOFF1D_EL2 S3_4_C13_C11_5
947#define AMEVCNTVOFF1E_EL2 S3_4_C13_C11_6
948#define AMEVCNTVOFF1F_EL2 S3_4_C13_C11_7
949
950/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200951 * RAS system registers
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000952 ******************************************************************************/
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200953#define DISR_EL1 S3_0_C12_C1_1
954#define DISR_A_BIT U(31)
955
956#define ERRIDR_EL1 S3_0_C5_C3_0
957#define ERRIDR_MASK U(0xffff)
958
959#define ERRSELR_EL1 S3_0_C5_C3_1
960
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000961/* System register access to Standard Error Record registers */
962#define ERXFR_EL1 S3_0_C5_C4_0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200963#define ERXCTLR_EL1 S3_0_C5_C4_1
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000964#define ERXSTATUS_EL1 S3_0_C5_C4_2
965#define ERXADDR_EL1 S3_0_C5_C4_3
966#define ERXPFGF_EL1 S3_0_C5_C4_4
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200967#define ERXPFGCTL_EL1 S3_0_C5_C4_5
968#define ERXPFGCDN_EL1 S3_0_C5_C4_6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000969#define ERXMISC0_EL1 S3_0_C5_C5_0
970#define ERXMISC1_EL1 S3_0_C5_C5_1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200971
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000972#define ERXCTLR_ED_BIT (U(1) << 0)
973#define ERXCTLR_UE_BIT (U(1) << 4)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200974
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000975#define ERXPFGCTL_UC_BIT (U(1) << 1)
976#define ERXPFGCTL_UEU_BIT (U(1) << 2)
977#define ERXPFGCTL_CDEN_BIT (U(1) << 31)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200978
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100979/*******************************************************************************
Daniel Boulby39e4df22021-02-02 19:27:41 +0000980 * Armv8.1 Registers - Privileged Access Never Registers
981 ******************************************************************************/
982#define PAN S3_0_C4_C2_3
983#define PAN_BIT BIT(22)
984
985/*******************************************************************************
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100986 * Armv8.3 Pointer Authentication Registers
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000987 ******************************************************************************/
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000988#define APIAKeyLo_EL1 S3_0_C2_C1_0
989#define APIAKeyHi_EL1 S3_0_C2_C1_1
990#define APIBKeyLo_EL1 S3_0_C2_C1_2
991#define APIBKeyHi_EL1 S3_0_C2_C1_3
992#define APDAKeyLo_EL1 S3_0_C2_C2_0
993#define APDAKeyHi_EL1 S3_0_C2_C2_1
994#define APDBKeyLo_EL1 S3_0_C2_C2_2
995#define APDBKeyHi_EL1 S3_0_C2_C2_3
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100996#define APGAKeyLo_EL1 S3_0_C2_C3_0
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000997#define APGAKeyHi_EL1 S3_0_C2_C3_1
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100998
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000999/*******************************************************************************
1000 * Armv8.4 Data Independent Timing Registers
1001 ******************************************************************************/
1002#define DIT S3_3_C4_C2_5
1003#define DIT_BIT BIT(24)
1004
Antonio Nino Diazcc023992019-04-04 11:18:32 +01001005/*******************************************************************************
1006 * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field
1007 ******************************************************************************/
1008#define SSBS S3_3_C4_C2_6
1009
Sandrine Bailleux277fb762019-10-08 12:10:45 +02001010/*******************************************************************************
1011 * Armv8.5 - Memory Tagging Extension Registers
1012 ******************************************************************************/
1013#define TFSRE0_EL1 S3_0_C5_C6_1
1014#define TFSR_EL1 S3_0_C5_C6_0
1015#define RGSR_EL1 S3_0_C1_C0_5
1016#define GCR_EL1 S3_0_C1_C0_6
1017
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -05001018/*******************************************************************************
1019 * Armv8.6 - Fine Grained Virtualization Traps Registers
1020 ******************************************************************************/
1021#define HFGRTR_EL2 S3_4_C1_C1_4
1022#define HFGWTR_EL2 S3_4_C1_C1_5
1023#define HFGITR_EL2 S3_4_C1_C1_6
1024#define HDFGRTR_EL2 S3_4_C3_C1_4
1025#define HDFGWTR_EL2 S3_4_C3_C1_5
1026
Jimmy Brisson945095a2020-04-16 10:54:59 -05001027/*******************************************************************************
1028 * Armv8.6 - Enhanced Counter Virtualization Registers
1029 ******************************************************************************/
1030#define CNTPOFF_EL2 S3_4_C14_C0_6
1031
Manish V Badarkhe87c03d12021-07-06 22:57:11 +01001032/*******************************************************************************
1033 * Armv9.0 - Trace Buffer Extension System Registers
1034 ******************************************************************************/
1035#define TRBLIMITR_EL1 S3_0_C9_C11_0
1036#define TRBPTR_EL1 S3_0_C9_C11_1
1037#define TRBBASER_EL1 S3_0_C9_C11_2
1038#define TRBSR_EL1 S3_0_C9_C11_3
1039#define TRBMAR_EL1 S3_0_C9_C11_4
1040#define TRBTRG_EL1 S3_0_C9_C11_6
1041#define TRBIDR_EL1 S3_0_C9_C11_7
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -05001042
Manish V Badarkhe2c518e52021-07-08 16:36:57 +01001043/*******************************************************************************
1044 * Armv8.4 - Trace Filter System Registers
1045 ******************************************************************************/
1046#define TRFCR_EL1 S3_0_C1_C2_1
1047#define TRFCR_EL2 S3_4_C1_C2_1
1048
Manish V Badarkhe6d0e1b62021-07-09 13:58:28 +01001049/*******************************************************************************
1050 * Trace System Registers
1051 ******************************************************************************/
1052#define TRCAUXCTLR S2_1_C0_C6_0
1053#define TRCRSR S2_1_C0_C10_0
1054#define TRCCCCTLR S2_1_C0_C14_0
1055#define TRCBBCTLR S2_1_C0_C15_0
1056#define TRCEXTINSELR0 S2_1_C0_C8_4
1057#define TRCEXTINSELR1 S2_1_C0_C9_4
1058#define TRCEXTINSELR2 S2_1_C0_C10_4
1059#define TRCEXTINSELR3 S2_1_C0_C11_4
1060#define TRCCLAIMSET S2_1_c7_c8_6
1061#define TRCCLAIMCLR S2_1_c7_c9_6
1062#define TRCDEVARCH S2_1_c7_c15_6
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001063
1064#endif /* ARCH_H */