blob: 463676a9652588cd3e7f388ef42832db57e0b539 [file] [log] [blame]
Kevin Peng3f67b2e2021-10-18 17:47:27 +08001/*
Kevin Penga40d29f2022-01-19 14:44:34 +08002 * Copyright (c) 2021-2022, Arm Limited. All rights reserved.
Chris Brand8b58ebd2022-10-18 17:02:25 -07003 * Copyright (c) 2022 Cypress Semiconductor Corporation (an Infineon
4 * company) or an affiliate of Cypress Semiconductor Corporation. All rights
5 * reserved.
Kevin Peng3f67b2e2021-10-18 17:47:27 +08006 *
7 * SPDX-License-Identifier: BSD-3-Clause
8 *
9 */
10
11#include "interrupt.h"
12
13#include "bitops.h"
Kevin Pengca59ec02021-12-09 14:35:50 +080014#include "current.h"
Kevin Pengb42ed862022-08-08 14:44:02 +080015#include "svc_num.h"
Kevin Peng3f67b2e2021-10-18 17:47:27 +080016#include "tfm_arch.h"
17#include "tfm_hal_interrupt.h"
18#include "tfm_hal_isolation.h"
19#include "thread.h"
20#include "utilities.h"
21
22#include "load/spm_load_api.h"
23
Sherry Zhangd6dbe512022-03-23 16:42:32 +080024#if TFM_LVL != 1
25extern void tfm_flih_func_return(psa_flih_result_t result);
26
Kevin Peng3f67b2e2021-10-18 17:47:27 +080027__attribute__((naked))
28static psa_flih_result_t tfm_flih_deprivileged_handling(void *p_pt,
29 uintptr_t fn_flih,
Kevin Pengca59ec02021-12-09 14:35:50 +080030 void *curr_component)
Kevin Peng3f67b2e2021-10-18 17:47:27 +080031{
Sherry Zhang9714d962022-03-02 10:52:46 +080032 __ASM volatile("SVC "M2S(TFM_SVC_PREPARE_DEPRIV_FLIH)" \n"
33 "BX LR \n"
34 );
Kevin Peng3f67b2e2021-10-18 17:47:27 +080035}
36
Kevin Pengf7a20d82021-12-13 14:38:37 +080037uint32_t tfm_flih_prepare_depriv_flih(struct partition_t *p_owner_sp,
38 uintptr_t flih_func)
Kevin Peng3f67b2e2021-10-18 17:47:27 +080039{
40 struct partition_t *p_curr_sp;
Kevin Pengca59ec02021-12-09 14:35:50 +080041 uintptr_t sp_base, sp_limit, curr_stack, ctx_stack;
Kevin Peng3f67b2e2021-10-18 17:47:27 +080042 struct context_ctrl_t flih_ctx_ctrl;
Xinyu Zhang6ad07032022-08-10 14:45:56 +080043 fih_int fih_rc = FIH_FAILURE;
Kevin Peng3f67b2e2021-10-18 17:47:27 +080044
45 /* Come too early before runtime setup, should not happen. */
46 if (!CURRENT_THREAD) {
47 tfm_core_panic();
48 }
49
Kevin Pengca59ec02021-12-09 14:35:50 +080050 p_curr_sp = GET_CURRENT_COMPONENT();
51 sp_base = LOAD_ALLOCED_STACK_ADDR(p_owner_sp->p_ldinf)
52 + p_owner_sp->p_ldinf->stack_size;
53 sp_limit = LOAD_ALLOCED_STACK_ADDR(p_owner_sp->p_ldinf);
Kevin Peng3f67b2e2021-10-18 17:47:27 +080054
Kevin Pengca59ec02021-12-09 14:35:50 +080055 curr_stack = (uintptr_t)__get_PSP();
56 if (curr_stack < sp_base && curr_stack > sp_limit) {
57 /* The IRQ Partition's stack is being used */
58 ctx_stack = curr_stack;
Kevin Peng3f67b2e2021-10-18 17:47:27 +080059 } else {
Kevin Pengca59ec02021-12-09 14:35:50 +080060 ctx_stack =
61 ((struct context_ctrl_t *)p_owner_sp->thrd.p_context_ctrl)->sp;
Kevin Peng3f67b2e2021-10-18 17:47:27 +080062 }
63
Ken Liu967ffa92022-05-25 15:13:34 +080064 if (p_owner_sp->boundary != p_curr_sp->boundary) {
Xinyu Zhang6ad07032022-08-10 14:45:56 +080065 FIH_CALL(tfm_hal_activate_boundary, fih_rc,
66 p_owner_sp->p_ldinf, p_owner_sp->boundary);
Kevin Pengca59ec02021-12-09 14:35:50 +080067 }
68
69 /*
70 * The CURRENT_COMPONENT has been stored on MSP by the SVC call, safe to
71 * update it.
72 */
73 SET_CURRENT_COMPONENT(p_owner_sp);
74
Ken Liubf4681f2022-02-11 11:15:03 +080075 flih_ctx_ctrl.sp_limit = sp_limit;
76 flih_ctx_ctrl.sp = ctx_stack;
77
Kevin Peng3f67b2e2021-10-18 17:47:27 +080078 tfm_arch_init_context(&flih_ctx_ctrl,
Kevin Pengf7a20d82021-12-13 14:38:37 +080079 flih_func, NULL,
Ken Liubf4681f2022-02-11 11:15:03 +080080 (uintptr_t)tfm_flih_func_return);
Kevin Peng3f67b2e2021-10-18 17:47:27 +080081
82 (void)tfm_arch_refresh_hardware_context(&flih_ctx_ctrl);
83
84 return flih_ctx_ctrl.exc_ret;
85}
86
87/* Go back to ISR from FLIH functions */
Kevin Pengf7a20d82021-12-13 14:38:37 +080088uint32_t tfm_flih_return_to_isr(psa_flih_result_t result,
89 struct context_flih_ret_t *p_ctx_flih_ret)
Kevin Peng3f67b2e2021-10-18 17:47:27 +080090{
91 struct partition_t *p_prev_sp, *p_owner_sp;
Xinyu Zhang6ad07032022-08-10 14:45:56 +080092 fih_int fih_rc = FIH_FAILURE;
Kevin Peng3f67b2e2021-10-18 17:47:27 +080093
Kevin Pengca59ec02021-12-09 14:35:50 +080094 p_prev_sp = (struct partition_t *)(p_ctx_flih_ret->state_ctx.r2);
95 p_owner_sp = GET_CURRENT_COMPONENT();
Kevin Peng3f67b2e2021-10-18 17:47:27 +080096
Ken Liu967ffa92022-05-25 15:13:34 +080097 if (p_owner_sp->boundary != p_prev_sp->boundary) {
Xinyu Zhang6ad07032022-08-10 14:45:56 +080098 FIH_CALL(tfm_hal_activate_boundary, fih_rc,
99 p_prev_sp->p_ldinf, p_prev_sp->boundary);
Kevin Peng3f67b2e2021-10-18 17:47:27 +0800100 }
101
Kevin Pengca59ec02021-12-09 14:35:50 +0800102 /* Restore current component */
103 SET_CURRENT_COMPONENT(p_prev_sp);
Kevin Peng3f67b2e2021-10-18 17:47:27 +0800104
Kevin Pengca59ec02021-12-09 14:35:50 +0800105 tfm_arch_set_psplim(p_ctx_flih_ret->psplim);
Kevin Peng3f67b2e2021-10-18 17:47:27 +0800106 __set_PSP(p_ctx_flih_ret->psp);
107
108 /* Set FLIH result to the ISR */
109 p_ctx_flih_ret->state_ctx.r0 = (uint32_t)result;
110
Kevin Pengca59ec02021-12-09 14:35:50 +0800111 return EXC_RETURN_HANDLER_S_MSP;
Kevin Peng3f67b2e2021-10-18 17:47:27 +0800112}
Sherry Zhangd6dbe512022-03-23 16:42:32 +0800113#endif
114
115struct irq_load_info_t *get_irq_info_for_signal(
116 const struct partition_load_info_t *p_ldinf,
117 psa_signal_t signal)
118{
119 size_t i;
120 struct irq_load_info_t *irq_info;
121
122 if (!IS_ONLY_ONE_BIT_IN_UINT32(signal)) {
123 return NULL;
124 }
125
Chris Brand8b58ebd2022-10-18 17:02:25 -0700126 irq_info = LOAD_INFO_IRQ(p_ldinf);
Sherry Zhangd6dbe512022-03-23 16:42:32 +0800127 for (i = 0; i < p_ldinf->nirqs; i++) {
128 if (irq_info[i].signal == signal) {
129 return &irq_info[i];
130 }
131 }
132
133 return NULL;
134}
Kevin Peng3f67b2e2021-10-18 17:47:27 +0800135
136void spm_handle_interrupt(void *p_pt, struct irq_load_info_t *p_ildi)
137{
138 psa_flih_result_t flih_result;
139 struct partition_t *p_part;
140
141 if (!p_pt || !p_ildi) {
142 tfm_core_panic();
143 }
144
145 p_part = (struct partition_t *)p_pt;
146
147 if (p_ildi->pid != p_part->p_ldinf->pid) {
148 tfm_core_panic();
149 }
150
151 if (p_ildi->flih_func == NULL) {
152 /* SLIH Model Handling */
153 tfm_hal_irq_disable(p_ildi->source);
154 flih_result = PSA_FLIH_SIGNAL;
155 } else {
156 /* FLIH Model Handling */
Sherry Zhangd6dbe512022-03-23 16:42:32 +0800157#if TFM_LVL == 1
158 flih_result = p_ildi->flih_func();
159#else
Kevin Penga40d29f2022-01-19 14:44:34 +0800160 if (GET_PARTITION_PRIVILEGED_MODE(p_part->p_ldinf) ==
Kevin Peng3f67b2e2021-10-18 17:47:27 +0800161 TFM_PARTITION_PRIVILEGED_MODE) {
162 flih_result = p_ildi->flih_func();
163 } else {
164 flih_result = tfm_flih_deprivileged_handling(
165 p_part,
166 (uintptr_t)p_ildi->flih_func,
Kevin Pengca59ec02021-12-09 14:35:50 +0800167 GET_CURRENT_COMPONENT());
Kevin Peng3f67b2e2021-10-18 17:47:27 +0800168 }
Sherry Zhangd6dbe512022-03-23 16:42:32 +0800169#endif
Kevin Peng3f67b2e2021-10-18 17:47:27 +0800170 }
171
172 if (flih_result == PSA_FLIH_SIGNAL) {
173 spm_assert_signal(p_pt, p_ildi->signal);
Sherry Zhang049733e2022-04-20 21:37:51 +0800174 /* In SFN backend, there is only one thread, no thread switch. */
175#if CONFIG_TFM_SPM_BACKEND_SFN != 1
Kevin Peng8a579692021-12-15 13:44:42 +0800176 if (THRD_EXPECTING_SCHEDULE()) {
177 tfm_arch_trigger_pendsv();
178 }
Sherry Zhang049733e2022-04-20 21:37:51 +0800179#endif
Kevin Peng3f67b2e2021-10-18 17:47:27 +0800180 }
181}