blob: d80a97f65fbbbfc808933e4f91329994c6e68948 [file] [log] [blame]
Paul Beesley43f35ef2019-05-29 13:59:40 +01001Build Options
2=============
3
4The TF-A build system supports the following build options. Unless mentioned
5otherwise, these options are expected to be specified at the build command
6line and are not to be modified in any component makefiles. Note that the
7build system doesn't track dependency for build options. Therefore, if any of
8the build options are changed from a previous build, a clean build must be
9performed.
10
11.. _build_options_common:
12
13Common build options
14--------------------
15
16- ``AARCH32_INSTRUCTION_SET``: Choose the AArch32 instruction set that the
17 compiler should use. Valid values are T32 and A32. It defaults to T32 due to
18 code having a smaller resulting size.
19
20- ``AARCH32_SP`` : Choose the AArch32 Secure Payload component to be built as
21 as the BL32 image when ``ARCH=aarch32``. The value should be the path to the
22 directory containing the SP source, relative to the ``bl32/``; the directory
23 is expected to contain a makefile called ``<aarch32_sp-value>.mk``.
24
johpow01873d4242020-10-02 13:41:11 -050025- ``AMU_RESTRICT_COUNTERS``: Register reads to the group 1 counters will return
26 zero at all but the highest implemented exception level. Reads from the
27 memory mapped view are unaffected by this control.
28
Paul Beesley43f35ef2019-05-29 13:59:40 +010029- ``ARCH`` : Choose the target build architecture for TF-A. It can take either
30 ``aarch64`` or ``aarch32`` as values. By default, it is defined to
31 ``aarch64``.
32
Alexei Fedorovf1821792020-12-07 16:38:53 +000033- ``ARM_ARCH_FEATURE``: Optional Arm Architecture build option which specifies
34 one or more feature modifiers. This option has the form ``[no]feature+...``
35 and defaults to ``none``. It translates into compiler option
36 ``-march=armvX[.Y]-a+[no]feature+...``. See compiler's documentation for the
37 list of supported feature modifiers.
38
Paul Beesley43f35ef2019-05-29 13:59:40 +010039- ``ARM_ARCH_MAJOR``: The major version of Arm Architecture to target when
40 compiling TF-A. Its value must be numeric, and defaults to 8 . See also,
41 *Armv8 Architecture Extensions* and *Armv7 Architecture Extensions* in
42 :ref:`Firmware Design`.
43
44- ``ARM_ARCH_MINOR``: The minor version of Arm Architecture to target when
45 compiling TF-A. Its value must be a numeric, and defaults to 0. See also,
46 *Armv8 Architecture Extensions* in :ref:`Firmware Design`.
47
48- ``BL2``: This is an optional build option which specifies the path to BL2
49 image for the ``fip`` target. In this case, the BL2 in the TF-A will not be
50 built.
51
52- ``BL2U``: This is an optional build option which specifies the path to
53 BL2U image. In this case, the BL2U in TF-A will not be built.
54
55- ``BL2_AT_EL3``: This is an optional build option that enables the use of
56 BL2 at EL3 execution level.
57
Balint Dobszay46789a72021-03-26 16:23:18 +010058- ``BL2_ENABLE_SP_LOAD``: Boolean option to enable loading SP packages from the
59 FIP. Automatically enabled if ``SP_LAYOUT_FILE`` is provided.
60
Paul Beesley43f35ef2019-05-29 13:59:40 +010061- ``BL2_IN_XIP_MEM``: In some use-cases BL2 will be stored in eXecute In Place
62 (XIP) memory, like BL1. In these use-cases, it is necessary to initialize
63 the RW sections in RAM, while leaving the RO sections in place. This option
64 enable this use-case. For now, this option is only supported when BL2_AT_EL3
65 is set to '1'.
66
67- ``BL31``: This is an optional build option which specifies the path to
68 BL31 image for the ``fip`` target. In this case, the BL31 in TF-A will not
69 be built.
70
71- ``BL31_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
72 file that contains the BL31 private key in PEM format. If ``SAVE_KEYS=1``,
73 this file name will be used to save the key.
74
75- ``BL32``: This is an optional build option which specifies the path to
76 BL32 image for the ``fip`` target. In this case, the BL32 in TF-A will not
77 be built.
78
79- ``BL32_EXTRA1``: This is an optional build option which specifies the path to
80 Trusted OS Extra1 image for the ``fip`` target.
81
82- ``BL32_EXTRA2``: This is an optional build option which specifies the path to
83 Trusted OS Extra2 image for the ``fip`` target.
84
85- ``BL32_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
86 file that contains the BL32 private key in PEM format. If ``SAVE_KEYS=1``,
87 this file name will be used to save the key.
88
89- ``BL33``: Path to BL33 image in the host file system. This is mandatory for
90 ``fip`` target in case TF-A BL2 is used.
91
92- ``BL33_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
93 file that contains the BL33 private key in PEM format. If ``SAVE_KEYS=1``,
94 this file name will be used to save the key.
95
96- ``BRANCH_PROTECTION``: Numeric value to enable ARMv8.3 Pointer Authentication
97 and ARMv8.5 Branch Target Identification support for TF-A BL images themselves.
98 If enabled, it is needed to use a compiler that supports the option
99 ``-mbranch-protection``. Selects the branch protection features to use:
100- 0: Default value turns off all types of branch protection
101- 1: Enables all types of branch protection features
102- 2: Return address signing to its standard level
103- 3: Extend the signing to include leaf functions
Alexei Fedorov3768fec2020-06-19 14:33:49 +0100104- 4: Turn on branch target identification mechanism
Paul Beesley43f35ef2019-05-29 13:59:40 +0100105
106 The table below summarizes ``BRANCH_PROTECTION`` values, GCC compilation options
107 and resulting PAuth/BTI features.
108
109 +-------+--------------+-------+-----+
110 | Value | GCC option | PAuth | BTI |
111 +=======+==============+=======+=====+
112 | 0 | none | N | N |
113 +-------+--------------+-------+-----+
114 | 1 | standard | Y | Y |
115 +-------+--------------+-------+-----+
116 | 2 | pac-ret | Y | N |
117 +-------+--------------+-------+-----+
118 | 3 | pac-ret+leaf | Y | N |
119 +-------+--------------+-------+-----+
Alexei Fedorov3768fec2020-06-19 14:33:49 +0100120 | 4 | bti | N | Y |
121 +-------+--------------+-------+-----+
Paul Beesley43f35ef2019-05-29 13:59:40 +0100122
Manish Pandey700e7682021-10-21 21:53:49 +0100123 This option defaults to 0.
Paul Beesley43f35ef2019-05-29 13:59:40 +0100124 Note that Pointer Authentication is enabled for Non-secure world
125 irrespective of the value of this option if the CPU supports it.
126
127- ``BUILD_MESSAGE_TIMESTAMP``: String used to identify the time and date of the
128 compilation of each build. It must be set to a C string (including quotes
129 where applicable). Defaults to a string that contains the time and date of
130 the compilation.
131
132- ``BUILD_STRING``: Input string for VERSION_STRING, which allows the TF-A
133 build to be uniquely identified. Defaults to the current git commit id.
134
Grant Likely29214e92020-07-30 08:50:10 +0100135- ``BUILD_BASE``: Output directory for the build. Defaults to ``./build``
136
Paul Beesley43f35ef2019-05-29 13:59:40 +0100137- ``CFLAGS``: Extra user options appended on the compiler's command line in
138 addition to the options set by the build system.
139
140- ``COLD_BOOT_SINGLE_CPU``: This option indicates whether the platform may
141 release several CPUs out of reset. It can take either 0 (several CPUs may be
142 brought up) or 1 (only one CPU will ever be brought up during cold reset).
143 Default is 0. If the platform always brings up a single CPU, there is no
144 need to distinguish between primary and secondary CPUs and the boot path can
145 be optimised. The ``plat_is_my_cpu_primary()`` and
146 ``plat_secondary_cold_boot_setup()`` platform porting interfaces do not need
147 to be implemented in this case.
148
Sandrine Bailleux3bff9102020-01-15 10:23:25 +0100149- ``COT``: When Trusted Boot is enabled, selects the desired chain of trust.
150 Defaults to ``tbbr``.
151
Paul Beesley43f35ef2019-05-29 13:59:40 +0100152- ``CRASH_REPORTING``: A non-zero value enables a console dump of processor
153 register state when an unexpected exception occurs during execution of
154 BL31. This option defaults to the value of ``DEBUG`` - i.e. by default
155 this is only enabled for a debug build of the firmware.
156
157- ``CREATE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
158 certificate generation tool to create new keys in case no valid keys are
159 present or specified. Allowed options are '0' or '1'. Default is '1'.
160
161- ``CTX_INCLUDE_AARCH32_REGS`` : Boolean option that, when set to 1, will cause
162 the AArch32 system registers to be included when saving and restoring the
163 CPU context. The option must be set to 0 for AArch64-only platforms (that
164 is on hardware that does not implement AArch32, or at least not at EL1 and
165 higher ELs). Default value is 1.
166
Olivier Deprez4c65b4d2020-03-26 16:09:21 +0100167- ``CTX_INCLUDE_EL2_REGS`` : This boolean option provides context save/restore
168 operations when entering/exiting an EL2 execution context. This is of primary
169 interest when Armv8.4-SecEL2 extension is implemented. Default is 0 (disabled).
170 This option must be equal to 1 (enabled) when ``SPD=spmd`` and
171 ``SPMD_SPM_AT_SEL2`` is set.
172
Paul Beesley43f35ef2019-05-29 13:59:40 +0100173- ``CTX_INCLUDE_FPREGS``: Boolean option that, when set to 1, will cause the FP
174 registers to be included when saving and restoring the CPU context. Default
175 is 0.
176
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000177- ``CTX_INCLUDE_MTE_REGS``: Numeric value to include Memory Tagging Extension
178 registers in cpu context. This must be enabled, if the platform wants to use
179 this feature in the Secure world and MTE is enabled at ELX. This flag can
180 take values 0 to 2, to align with the ``FEATURE_DETECTION`` mechanism.
181 Default value is 0.
Arunachalam Ganapathy062f8aa2020-05-28 11:57:09 +0100182
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000183- ``CTX_INCLUDE_NEVE_REGS``: Numeric value, when set will cause the Armv8.4-NV
184 registers to be saved/restored when entering/exiting an EL2 execution
185 context. This flag can take values 0 to 2, to align with the
186 ``FEATURE_DETECTION`` mechanism. Default value is 0.
187
188- ``CTX_INCLUDE_PAUTH_REGS``: Numeric value to enable the Pointer
189 Authentication for Secure world. This will cause the ARMv8.3-PAuth registers
190 to be included when saving and restoring the CPU context as part of world
191 switch. This flag can take values 0 to 2, to align with ``FEATURE_DETECTION``
192 mechanism. Default value is 0.
193
Paul Beesley43f35ef2019-05-29 13:59:40 +0100194 Note that Pointer Authentication is enabled for Non-secure world irrespective
195 of the value of this flag if the CPU supports it.
196
197- ``DEBUG``: Chooses between a debug and release build. It can take either 0
198 (release) or 1 (debug) as values. 0 is the default.
199
Sumit Garg7cda17b2019-11-15 10:43:00 +0530200- ``DECRYPTION_SUPPORT``: This build flag enables the user to select the
201 authenticated decryption algorithm to be used to decrypt firmware/s during
202 boot. It accepts 2 values: ``aes_gcm`` and ``none``. The default value of
203 this flag is ``none`` to disable firmware decryption which is an optional
Manish Pandey700e7682021-10-21 21:53:49 +0100204 feature as per TBBR.
Sumit Garg7cda17b2019-11-15 10:43:00 +0530205
Paul Beesley43f35ef2019-05-29 13:59:40 +0100206- ``DISABLE_BIN_GENERATION``: Boolean option to disable the generation
207 of the binary image. If set to 1, then only the ELF image is built.
208 0 is the default.
209
Javier Almansa Sobrino0063dd12020-11-23 18:38:15 +0000210- ``DISABLE_MTPMU``: Boolean option to disable FEAT_MTPMU if implemented
211 (Armv8.6 onwards). Its default value is 0 to keep consistency with platforms
212 that do not implement FEAT_MTPMU. For more information on FEAT_MTPMU,
213 check the latest Arm ARM.
214
Paul Beesley43f35ef2019-05-29 13:59:40 +0100215- ``DYN_DISABLE_AUTH``: Provides the capability to dynamically disable Trusted
216 Board Boot authentication at runtime. This option is meant to be enabled only
217 for development platforms. ``TRUSTED_BOARD_BOOT`` flag must be set if this
218 flag has to be enabled. 0 is the default.
219
220- ``E``: Boolean option to make warnings into errors. Default is 1.
221
222- ``EL3_PAYLOAD_BASE``: This option enables booting an EL3 payload instead of
223 the normal boot flow. It must specify the entry point address of the EL3
224 payload. Please refer to the "Booting an EL3 payload" section for more
225 details.
226
227- ``ENABLE_AMU``: Boolean option to enable Activity Monitor Unit extensions.
228 This is an optional architectural feature available on v8.4 onwards. Some
229 v8.2 implementations also implement an AMU and this option can be used to
230 enable this feature on those systems as well. Default is 0.
231
Chris Kay1fd685a2021-05-25 10:42:56 +0100232- ``ENABLE_AMU_AUXILIARY_COUNTERS``: Enables support for AMU auxiliary counters
233 (also known as group 1 counters). These are implementation-defined counters,
234 and as such require additional platform configuration. Default is 0.
235
Chris Kay742ca232021-08-19 11:21:52 +0100236- ``ENABLE_AMU_FCONF``: Enables configuration of the AMU through FCONF, which
237 allows platforms with auxiliary counters to describe them via the
238 ``HW_CONFIG`` device tree blob. Default is 0.
239
Paul Beesley43f35ef2019-05-29 13:59:40 +0100240- ``ENABLE_ASSERTIONS``: This option controls whether or not calls to ``assert()``
241 are compiled out. For debug builds, this option defaults to 1, and calls to
242 ``assert()`` are left in place. For release builds, this option defaults to 0
243 and calls to ``assert()`` function are compiled out. This option can be set
244 independently of ``DEBUG``. It can also be used to hide any auxiliary code
245 that is only required for the assertion and does not fit in the assertion
246 itself.
247
Alexei Fedorov68c76082020-02-06 17:11:03 +0000248- ``ENABLE_BACKTRACE``: This option controls whether to enable backtrace
Paul Beesley43f35ef2019-05-29 13:59:40 +0100249 dumps or not. It is supported in both AArch64 and AArch32. However, in
250 AArch32 the format of the frame records are not defined in the AAPCS and they
251 are defined by the implementation. This implementation of backtrace only
252 supports the format used by GCC when T32 interworking is disabled. For this
253 reason enabling this option in AArch32 will force the compiler to only
254 generate A32 code. This option is enabled by default only in AArch64 debug
255 builds, but this behaviour can be overridden in each platform's Makefile or
256 in the build command line.
257
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000258- ``ENABLE_FEAT_AMUv1``: Numeric value to enable access to the HAFGRTR_EL2
Jayanth Dodderi Chidanand64017762021-12-05 19:21:14 +0000259 (Hypervisor Activity Monitors Fine-Grained Read Trap Register) during EL2
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000260 to EL3 context save/restore operations. This flag can take the values 0 to 2,
261 to align with the ``FEATURE_DETECTION`` mechanism. It is an optional feature
262 available on v8.4 and onwards and must be set to either 1 or 2 alongside
263 ``ENABLE_FEAT_FGT``, to access the HAFGRTR_EL2 register.
264 Default value is ``0``.
Jayanth Dodderi Chidanand64017762021-12-05 19:21:14 +0000265
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000266- ``ENABLE_FEAT_AMUv1p1``: Numeric value to enable the ``FEAT_AMUv1p1``
267 extension. ``FEAT_AMUv1p1`` is an optional feature available on Arm v8.6
268 onwards. This flag can take the values 0 to 2, to align with the
269 ``FEATURE_DETECTION`` mechanism. Default value is ``0``.
270
271- ``ENABLE_FEAT_CSV2_2``: Numeric value to enable the ``FEAT_CSV2_2``
272 extension. It allows access to the SCXTNUM_EL2 (Software Context Number)
273 register during EL2 context save/restore operations. ``FEAT_CSV2_2`` is an
274 optional feature available on Arm v8.0 onwards. This flag can take values
275 0 to 2, to align with the ``FEATURE_DETECTION`` mechanism.
276 Default value is ``0``.
277
278- ``ENABLE_FEAT_DIT``: Numeric value to enable ``FEAT_DIT`` (Data Independent
279 Timing) extension. It allows setting the ``DIT`` bit of PSTATE in EL3.
280 ``FEAT_DIT`` is a mandatory architectural feature and is enabled from v8.4
281 and upwards. This flag can take the values 0 to 2, to align with the
282 ``FEATURE_DETECTION`` mechanism. Default value is ``0``.
283
284- ``ENABLE_FEAT_ECV``: Numeric value to enable support for the Enhanced Counter
Jayanth Dodderi Chidanand64017762021-12-05 19:21:14 +0000285 Virtualization feature, allowing for access to the CNTPOFF_EL2 (Counter-timer
286 Physical Offset register) during EL2 to EL3 context save/restore operations.
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000287 Its a mandatory architectural feature and is enabled from v8.6 and upwards.
288 This flag can take the values 0 to 2, to align with the ``FEATURE_DETECTION``
289 mechanism. Default value is ``0``.
Jayanth Dodderi Chidanand64017762021-12-05 19:21:14 +0000290
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000291- ``ENABLE_FEAT_FGT``: Numeric value to enable support for FGT (Fine Grain Traps)
Jayanth Dodderi Chidanand64017762021-12-05 19:21:14 +0000292 feature allowing for access to the HDFGRTR_EL2 (Hypervisor Debug Fine-Grained
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000293 Read Trap Register) during EL2 to EL3 context save/restore operations.
294 Its a mandatory architectural feature and is enabled from v8.6 and upwards.
295 This flag can take the values 0 to 2, to align with the ``FEATURE_DETECTION``
296 mechanism. Default value is ``0``.
Jayanth Dodderi Chidanand64017762021-12-05 19:21:14 +0000297
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000298- ``ENABLE_FEAT_HCX``: Numeric value to set the bit SCR_EL3.HXEn in EL3 to
299 allow access to HCRX_EL2 (extended hypervisor control register) from EL2 as
300 well as adding HCRX_EL2 to the EL2 context save/restore operations. Its a
301 mandatory architectural feature and is enabled from v8.7 and upwards. This
302 flag can take the values 0 to 2, to align with the ``FEATURE_DETECTION``
303 mechanism. Default value is ``0``.
304
305- ``ENABLE_FEAT_PAN``: Numeric value to enable the ``FEAT_PAN`` (Privileged
306 Access Never) extension. ``FEAT_PAN`` adds a bit to PSTATE, generating a
307 permission fault for any privileged data access from EL1/EL2 to virtual
308 memory address, accessible at EL0, provided (HCR_EL2.E2H=1). It is a
309 mandatory architectural feature and is enabled from v8.1 and upwards. This
310 flag can take values 0 to 2, to align with the ``FEATURE_DETECTION``
311 mechanism. Default value is ``0``.
312
313- ``ENABLE_FEAT_RNG``: Numeric value to enable the ``FEAT_RNG`` extension.
314 ``FEAT_RNG`` is an optional feature available on Arm v8.5 onwards. This
315 flag can take the values 0 to 2, to align with the ``FEATURE_DETECTION``
Juan Pablo Condeff86e0b2022-07-12 16:40:29 -0400316 mechanism. Default value is ``0``.
317
318- ``ENABLE_FEAT_RNG_TRAP``: Numeric value to enable the ``FEAT_RNG_TRAP``
319 extension. This feature is only supported in AArch64 state. This flag can
320 take values 0 to 2, to align with the ``FEATURE_DETECTION`` mechanism.
321 Default value is ``0``. ``FEAT_RNG_TRAP`` is an optional feature from
322 Armv8.5 onwards.
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000323
324- ``ENABLE_FEAT_SB``: Numeric value to enable the ``FEAT_SB`` (Speculation
325 Barrier) extension allowing access to ``sb`` instruction. ``FEAT_SB`` is an
326 optional feature and defaults to ``0`` for pre-Armv8.5 CPUs but are mandatory
327 for Armv8.5 or later CPUs. This flag can take values 0 to 2, to align with
328 ``FEATURE_DETECTION`` mechanism. It is enabled from v8.5 and upwards and if
329 needed could be overidden from platforms explicitly. Default value is ``0``.
330
331- ``ENABLE_FEAT_SEL2``: Numeric value to enable the ``FEAT_SEL2`` (Secure EL2)
332 extension. ``FEAT_SEL2`` is a mandatory feature available on Arm v8.4.
333 This flag can take values 0 to 2, to align with the ``FEATURE_DETECTION``
334 mechanism. Default is ``0``.
335
Jayanth Dodderi Chidanand781d07a2022-03-28 15:28:55 +0100336- ``ENABLE_FEAT_TWED``: Numeric value to enable the ``FEAT_TWED`` (Delayed
337 trapping of WFE Instruction) extension. ``FEAT_TWED`` is a optional feature
338 available on Arm v8.6. This flag can take values 0 to 2, to align with the
339 ``FEATURE_DETECTION`` mechanism. Default is ``0``.
340
341 When ``ENABLE_FEAT_TWED`` is set to ``1``, WFE instruction trapping gets
342 delayed by the amount of value in ``TWED_DELAY``.
343
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000344- ``ENABLE_FEAT_VHE``: Numeric value to enable the ``FEAT_VHE`` (Virtualization
345 Host Extensions) extension. It allows access to CONTEXTIDR_EL2 register
346 during EL2 context save/restore operations.``FEAT_VHE`` is a mandatory
347 architectural feature and is enabled from v8.1 and upwards. It can take
348 values 0 to 2, to align with the ``FEATURE_DETECTION`` mechanism.
349 Default value is ``0``.
johpow01cb4ec472021-08-04 19:38:18 -0500350
Sandrine Bailleux535fa662019-12-17 09:38:08 +0100351- ``ENABLE_LTO``: Boolean option to enable Link Time Optimization (LTO)
zelalem-awekeedbce9a2019-11-12 16:20:17 -0600352 support in GCC for TF-A. This option is currently only supported for
353 AArch64. Default is 0.
354
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000355- ``ENABLE_MPAM_FOR_LOWER_ELS``: Numeric value to enable lower ELs to use MPAM
Paul Beesley43f35ef2019-05-29 13:59:40 +0100356 feature. MPAM is an optional Armv8.4 extension that enables various memory
357 system components and resources to define partitions; software running at
358 various ELs can assign themselves to desired partition to control their
359 performance aspects.
360
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000361 This flag can take values 0 to 2, to align with the ``FEATURE_DETECTION``
362 mechanism. When this option is set to ``1`` or ``2``, EL3 allows lower ELs to
363 access their own MPAM registers without trapping into EL3. This option
364 doesn't make use of partitioning in EL3, however. Platform initialisation
365 code should configure and use partitions in EL3 as required. This option
366 defaults to ``0``.
Paul Beesley43f35ef2019-05-29 13:59:40 +0100367
Chris Kay68120782021-05-05 13:38:30 +0100368- ``ENABLE_MPMM``: Boolean option to enable support for the Maximum Power
369 Mitigation Mechanism supported by certain Arm cores, which allows the SoC
370 firmware to detect and limit high activity events to assist in SoC processor
371 power domain dynamic power budgeting and limit the triggering of whole-rail
372 (i.e. clock chopping) responses to overcurrent conditions. Defaults to ``0``.
373
374- ``ENABLE_MPMM_FCONF``: Enables configuration of MPMM through FCONF, which
375 allows platforms with cores supporting MPMM to describe them via the
376 ``HW_CONFIG`` device tree blob. Default is 0.
377
Paul Beesley43f35ef2019-05-29 13:59:40 +0100378- ``ENABLE_PIE``: Boolean option to enable Position Independent Executable(PIE)
379 support within generic code in TF-A. This option is currently only supported
Yann Gautier4324a142020-10-05 11:02:54 +0200380 in BL2_AT_EL3, BL31, and BL32 (TSP) for AARCH64 binaries, and in BL32
381 (SP_min) for AARCH32. Default is 0.
Paul Beesley43f35ef2019-05-29 13:59:40 +0100382
383- ``ENABLE_PMF``: Boolean option to enable support for optional Performance
384 Measurement Framework(PMF). Default is 0.
385
386- ``ENABLE_PSCI_STAT``: Boolean option to enable support for optional PSCI
387 functions ``PSCI_STAT_RESIDENCY`` and ``PSCI_STAT_COUNT``. Default is 0.
388 In the absence of an alternate stat collection backend, ``ENABLE_PMF`` must
389 be enabled. If ``ENABLE_PMF`` is set, the residency statistics are tracked in
390 software.
391
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000392- ``ENABLE_RME``: Numeric value to enable support for the ARMv9 Realm
393 Management Extension. This flag can take the values 0 to 2, to align with
394 the ``FEATURE_DETECTION`` mechanism. Default value is 0. This is currently
395 an experimental feature.
Zelalem Aweke5b18de02021-07-11 18:33:20 -0500396
Paul Beesley43f35ef2019-05-29 13:59:40 +0100397- ``ENABLE_RUNTIME_INSTRUMENTATION``: Boolean option to enable runtime
398 instrumentation which injects timestamp collection points into TF-A to
399 allow runtime performance to be measured. Currently, only PSCI is
400 instrumented. Enabling this option enables the ``ENABLE_PMF`` build option
401 as well. Default is 0.
402
johpow01dc78e622021-07-08 14:14:00 -0500403- ``ENABLE_SME_FOR_NS``: Boolean option to enable Scalable Matrix Extension
404 (SME), SVE, and FPU/SIMD for the non-secure world only. These features share
405 registers so are enabled together. Using this option without
406 ENABLE_SME_FOR_SWD=1 will cause SME, SVE, and FPU/SIMD instructions in secure
407 world to trap to EL3. SME is an optional architectural feature for AArch64
408 and TF-A support is experimental. At this time, this build option cannot be
Manish Pandey4333f952021-11-15 15:29:08 +0000409 used on systems that have SPD=spmd/SPM_MM or ENABLE_RME, and attempting to
410 build with these options will fail. Default is 0.
johpow01dc78e622021-07-08 14:14:00 -0500411
412- ``ENABLE_SME_FOR_SWD``: Boolean option to enable the Scalable Matrix
413 Extension for secure world use along with SVE and FPU/SIMD, ENABLE_SME_FOR_NS
414 must also be set to use this. If enabling this, the secure world MUST
415 handle context switching for SME, SVE, and FPU/SIMD registers to ensure that
416 no data is leaked to non-secure world. This is experimental. Default is 0.
417
Paul Beesley43f35ef2019-05-29 13:59:40 +0100418- ``ENABLE_SPE_FOR_LOWER_ELS`` : Boolean option to enable Statistical Profiling
419 extensions. This is an optional architectural feature for AArch64.
420 The default is 1 but is automatically disabled when the target architecture
421 is AArch32.
422
Paul Beesley43f35ef2019-05-29 13:59:40 +0100423- ``ENABLE_SVE_FOR_NS``: Boolean option to enable Scalable Vector Extension
424 (SVE) for the Non-secure world only. SVE is an optional architectural feature
425 for AArch64. Note that when SVE is enabled for the Non-secure world, access
Max Shvetsov0c5e7d12021-03-22 11:59:37 +0000426 to SIMD and floating-point functionality from the Secure world is disabled by
427 default and controlled with ENABLE_SVE_FOR_SWD.
Paul Beesley43f35ef2019-05-29 13:59:40 +0100428 This is to avoid corruption of the Non-secure world data in the Z-registers
429 which are aliased by the SIMD and FP registers. The build option is not
430 compatible with the ``CTX_INCLUDE_FPREGS`` build option, and will raise an
431 assert on platforms where SVE is implemented and ``ENABLE_SVE_FOR_NS`` set to
johpow01dc78e622021-07-08 14:14:00 -0500432 1. The default is 1 but is automatically disabled when ENABLE_SME_FOR_NS=1
Manish Pandey4333f952021-11-15 15:29:08 +0000433 since SME encompasses SVE. At this time, this build option cannot be used on
434 systems that have SPM_MM enabled.
Paul Beesley43f35ef2019-05-29 13:59:40 +0100435
Max Shvetsov0c5e7d12021-03-22 11:59:37 +0000436- ``ENABLE_SVE_FOR_SWD``: Boolean option to enable SVE for the Secure world.
437 SVE is an optional architectural feature for AArch64. Note that this option
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000438 requires ENABLE_SVE_FOR_NS to be enabled. The default is 0 and it
439 is automatically disabled when the target architecture is AArch32.
Max Shvetsov0c5e7d12021-03-22 11:59:37 +0000440
Paul Beesley43f35ef2019-05-29 13:59:40 +0100441- ``ENABLE_STACK_PROTECTOR``: String option to enable the stack protection
442 checks in GCC. Allowed values are "all", "strong", "default" and "none". The
443 default value is set to "none". "strong" is the recommended stack protection
444 level if this feature is desired. "none" disables the stack protection. For
445 all values other than "none", the ``plat_get_stack_protector_canary()``
446 platform hook needs to be implemented. The value is passed as the last
447 component of the option ``-fstack-protector-$ENABLE_STACK_PROTECTOR``.
448
Sumit Gargf97062a2019-11-15 18:47:53 +0530449- ``ENCRYPT_BL31``: Binary flag to enable encryption of BL31 firmware. This
Manish Pandey700e7682021-10-21 21:53:49 +0100450 flag depends on ``DECRYPTION_SUPPORT`` build flag.
Sumit Gargf97062a2019-11-15 18:47:53 +0530451
452- ``ENCRYPT_BL32``: Binary flag to enable encryption of Secure BL32 payload.
Manish Pandey700e7682021-10-21 21:53:49 +0100453 This flag depends on ``DECRYPTION_SUPPORT`` build flag.
Sumit Gargf97062a2019-11-15 18:47:53 +0530454
455- ``ENC_KEY``: A 32-byte (256-bit) symmetric key in hex string format. It could
456 either be SSK or BSSK depending on ``FW_ENC_STATUS`` flag. This value depends
Manish Pandey700e7682021-10-21 21:53:49 +0100457 on ``DECRYPTION_SUPPORT`` build flag.
Sumit Gargf97062a2019-11-15 18:47:53 +0530458
459- ``ENC_NONCE``: A 12-byte (96-bit) encryption nonce or Initialization Vector
460 (IV) in hex string format. This value depends on ``DECRYPTION_SUPPORT``
Manish Pandey700e7682021-10-21 21:53:49 +0100461 build flag.
Sumit Gargf97062a2019-11-15 18:47:53 +0530462
Paul Beesley43f35ef2019-05-29 13:59:40 +0100463- ``ERROR_DEPRECATED``: This option decides whether to treat the usage of
464 deprecated platform APIs, helper functions or drivers within Trusted
465 Firmware as error. It can take the value 1 (flag the use of deprecated
466 APIs as error) or 0. The default is 0.
467
468- ``EL3_EXCEPTION_HANDLING``: When set to ``1``, enable handling of exceptions
469 targeted at EL3. When set ``0`` (default), no exceptions are expected or
Raghu Krishnamurthy7c2fe622022-07-25 14:44:33 -0700470 handled at EL3, and a panic will result. The exception to this rule is when
471 ``SPMD_SPM_AT_SEL2`` is set to ``1``, in which case, only exceptions
472 occuring during normal world execution, are trapped to EL3. Any exception
473 trapped during secure world execution are trapped to the SPMC. This is
474 supported only for AArch64 builds.
Paul Beesley43f35ef2019-05-29 13:59:40 +0100475
Javier Almansa Sobrino6ac269d2020-09-18 16:47:07 +0100476- ``EVENT_LOG_LEVEL``: Chooses the log level to use for Measured Boot when
477 ``MEASURED_BOOT`` is enabled. For a list of valid values, see ``LOG_LEVEL``.
478 Default value is 40 (LOG_LEVEL_INFO).
479
Paul Beesley43f35ef2019-05-29 13:59:40 +0100480- ``FAULT_INJECTION_SUPPORT``: ARMv8.4 extensions introduced support for fault
481 injection from lower ELs, and this build option enables lower ELs to use
482 Error Records accessed via System Registers to inject faults. This is
483 applicable only to AArch64 builds.
484
485 This feature is intended for testing purposes only, and is advisable to keep
486 disabled for production images.
487
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000488- ``FEATURE_DETECTION``: Boolean option to enable the architectural features
489 detection mechanism. It detects whether the Architectural features enabled
490 through feature specific build flags are supported by the PE or not by
491 validating them either at boot phase or at runtime based on the value
492 possessed by the feature flag (0 to 2) and report error messages at an early
Boyan Karatotevedc46682023-06-09 13:22:16 +0100493 stage. This flag will also enable errata ordering checking for ``DEBUG``
494 builds.
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000495
496 This prevents and benefits us from EL3 runtime exceptions during context save
497 and restore routines guarded by these build flags. Henceforth validating them
498 before their usage provides more control on the actions taken under them.
499
500 The mechanism permits the build flags to take values 0, 1 or 2 and
501 evaluates them accordingly.
502
503 Lets consider ``ENABLE_FEAT_HCX``, build flag for ``FEAT_HCX`` as an example:
504
505 ::
506
507 ENABLE_FEAT_HCX = 0: Feature disabled statically at compile time.
508 ENABLE_FEAT_HCX = 1: Feature Enabled and the flag is validated at boottime.
509 ENABLE_FEAT_HCX = 2: Feature Enabled and the flag is validated at runtime.
510
511 In the above example, if the feature build flag, ``ENABLE_FEAT_HCX`` set to
512 0, feature is disabled statically during compilation. If it is defined as 1,
513 feature is validated, wherein FEAT_HCX is detected at boot time. In case not
514 implemented by the PE, a hard panic is generated. Finally, if the flag is set
515 to 2, feature is validated at runtime.
516
517 Note that the entire implementation is divided into two phases, wherein as
518 as part of phase-1 we are supporting the values 0,1. Value 2 is currently not
519 supported and is planned to be handled explicilty in phase-2 implementation.
520
521 FEATURE_DETECTION macro is disabled by default, and is currently an
522 experimental procedure. Platforms can explicitly make use of this by
523 mechanism, by enabling it to validate whether they have set their build flags
524 properly at an early phase.
525
Paul Beesley43f35ef2019-05-29 13:59:40 +0100526- ``FIP_NAME``: This is an optional build option which specifies the FIP
527 filename for the ``fip`` target. Default is ``fip.bin``.
528
529- ``FWU_FIP_NAME``: This is an optional build option which specifies the FWU
530 FIP filename for the ``fwu_fip`` target. Default is ``fwu_fip.bin``.
531
Sumit Gargf97062a2019-11-15 18:47:53 +0530532- ``FW_ENC_STATUS``: Top level firmware's encryption numeric flag, values:
533
534 ::
535
536 0: Encryption is done with Secret Symmetric Key (SSK) which is common
537 for a class of devices.
538 1: Encryption is done with Binding Secret Symmetric Key (BSSK) which is
539 unique per device.
540
Manish Pandey700e7682021-10-21 21:53:49 +0100541 This flag depends on ``DECRYPTION_SUPPORT`` build flag.
Sumit Gargf97062a2019-11-15 18:47:53 +0530542
Paul Beesley43f35ef2019-05-29 13:59:40 +0100543- ``GENERATE_COT``: Boolean flag used to build and execute the ``cert_create``
544 tool to create certificates as per the Chain of Trust described in
545 :ref:`Trusted Board Boot`. The build system then calls ``fiptool`` to
546 include the certificates in the FIP and FWU_FIP. Default value is '0'.
547
548 Specify both ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=1`` to include support
549 for the Trusted Board Boot feature in the BL1 and BL2 images, to generate
550 the corresponding certificates, and to include those certificates in the
551 FIP and FWU_FIP.
552
553 Note that if ``TRUSTED_BOARD_BOOT=0`` and ``GENERATE_COT=1``, the BL1 and BL2
554 images will not include support for Trusted Board Boot. The FIP will still
555 include the corresponding certificates. This FIP can be used to verify the
556 Chain of Trust on the host machine through other mechanisms.
557
558 Note that if ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=0``, the BL1 and BL2
559 images will include support for Trusted Board Boot, but the FIP and FWU_FIP
560 will not include the corresponding certificates, causing a boot failure.
561
562- ``GICV2_G0_FOR_EL3``: Unlike GICv3, the GICv2 architecture doesn't have
563 inherent support for specific EL3 type interrupts. Setting this build option
564 to ``1`` assumes GICv2 *Group 0* interrupts are expected to target EL3, both
Madhukar Pappireddy6844c342020-07-29 09:37:25 -0500565 by :ref:`platform abstraction layer<platform Interrupt Controller API>` and
566 :ref:`Interrupt Management Framework<Interrupt Management Framework>`.
Paul Beesley43f35ef2019-05-29 13:59:40 +0100567 This allows GICv2 platforms to enable features requiring EL3 interrupt type.
568 This also means that all GICv2 Group 0 interrupts are delivered to EL3, and
569 the Secure Payload interrupts needs to be synchronously handed over to Secure
570 EL1 for handling. The default value of this option is ``0``, which means the
571 Group 0 interrupts are assumed to be handled by Secure EL1.
572
Manish Pandey46cc41d2022-10-10 11:43:08 +0100573- ``HANDLE_EA_EL3_FIRST_NS``: When set to ``1``, External Aborts and SError
574 Interrupts, resulting from errors in NS world, will be always trapped in
575 EL3 i.e. in BL31 at runtime. When set to ``0`` (default), these exceptions
576 will be trapped in the current exception level (or in EL1 if the current
577 exception level is EL0).
Paul Beesley43f35ef2019-05-29 13:59:40 +0100578
579- ``HW_ASSISTED_COHERENCY``: On most Arm systems to-date, platform-specific
580 software operations are required for CPUs to enter and exit coherency.
581 However, newer systems exist where CPUs' entry to and exit from coherency
582 is managed in hardware. Such systems require software to only initiate these
583 operations, and the rest is managed in hardware, minimizing active software
584 management. In such systems, this boolean option enables TF-A to carry out
585 build and run-time optimizations during boot and power management operations.
586 This option defaults to 0 and if it is enabled, then it implies
587 ``WARMBOOT_ENABLE_DCACHE_EARLY`` is also enabled.
588
589 If this flag is disabled while the platform which TF-A is compiled for
590 includes cores that manage coherency in hardware, then a compilation error is
591 generated. This is based on the fact that a system cannot have, at the same
592 time, cores that manage coherency in hardware and cores that don't. In other
593 words, a platform cannot have, at the same time, cores that require
594 ``HW_ASSISTED_COHERENCY=1`` and cores that require
595 ``HW_ASSISTED_COHERENCY=0``.
596
597 Note that, when ``HW_ASSISTED_COHERENCY`` is enabled, version 2 of
598 translation library (xlat tables v2) must be used; version 1 of translation
599 library is not supported.
600
Louis Mayencourtb890b362020-02-13 08:21:34 +0000601- ``INVERTED_MEMMAP``: memmap tool print by default lower addresses at the
David Horstmann47147012021-01-21 12:29:59 +0000602 bottom, higher addresses at the top. This build flag can be set to '1' to
Louis Mayencourtb890b362020-02-13 08:21:34 +0000603 invert this behavior. Lower addresses will be printed at the top and higher
604 addresses at the bottom.
605
Paul Beesley43f35ef2019-05-29 13:59:40 +0100606- ``JUNO_AARCH32_EL3_RUNTIME``: This build flag enables you to execute EL3
607 runtime software in AArch32 mode, which is required to run AArch32 on Juno.
608 By default this flag is set to '0'. Enabling this flag builds BL1 and BL2 in
609 AArch64 and facilitates the loading of ``SP_MIN`` and BL33 as AArch32 executable
610 images.
611
612- ``KEY_ALG``: This build flag enables the user to select the algorithm to be
613 used for generating the PKCS keys and subsequent signing of the certificate.
Lionel Debievee78ba692022-11-14 11:03:42 +0100614 It accepts 5 values: ``rsa``, ``rsa_1_5``, ``ecdsa``, ``ecdsa-brainpool-regular``
615 and ``ecdsa-brainpool-twisted``. The option ``rsa_1_5`` is the legacy PKCS#1
616 RSA 1.5 algorithm which is not TBBR compliant and is retained only for
617 compatibility. The default value of this flag is ``rsa`` which is the TBBR
618 compliant PKCS#1 RSA 2.1 scheme.
Paul Beesley43f35ef2019-05-29 13:59:40 +0100619
Gilad Ben-Yossefb8622922019-09-15 13:29:29 +0300620- ``KEY_SIZE``: This build flag enables the user to select the key size for
621 the algorithm specified by ``KEY_ALG``. The valid values for ``KEY_SIZE``
622 depend on the chosen algorithm and the cryptographic module.
623
Lionel Debievee78ba692022-11-14 11:03:42 +0100624 +---------------------------+------------------------------------+
625 | KEY_ALG | Possible key sizes |
626 +===========================+====================================+
Sandrine Bailleux0327d4a2023-10-26 15:14:42 +0200627 | rsa | 1024 , 2048 (default), 3072, 4096 |
Lionel Debievee78ba692022-11-14 11:03:42 +0100628 +---------------------------+------------------------------------+
629 | ecdsa | unavailable |
630 +---------------------------+------------------------------------+
631 | ecdsa-brainpool-regular | unavailable |
632 +---------------------------+------------------------------------+
633 | ecdsa-brainpool-twisted | unavailable |
634 +---------------------------+------------------------------------+
635
Paul Beesley43f35ef2019-05-29 13:59:40 +0100636- ``HASH_ALG``: This build flag enables the user to select the secure hash
637 algorithm. It accepts 3 values: ``sha256``, ``sha384`` and ``sha512``.
638 The default value of this flag is ``sha256``.
639
640- ``LDFLAGS``: Extra user options appended to the linkers' command line in
641 addition to the one set by the build system.
642
643- ``LOG_LEVEL``: Chooses the log level, which controls the amount of console log
644 output compiled into the build. This should be one of the following:
645
646 ::
647
648 0 (LOG_LEVEL_NONE)
649 10 (LOG_LEVEL_ERROR)
650 20 (LOG_LEVEL_NOTICE)
651 30 (LOG_LEVEL_WARNING)
652 40 (LOG_LEVEL_INFO)
653 50 (LOG_LEVEL_VERBOSE)
654
655 All log output up to and including the selected log level is compiled into
656 the build. The default value is 40 in debug builds and 20 in release builds.
657
Alexei Fedorov8c105292020-01-23 14:27:38 +0000658- ``MEASURED_BOOT``: Boolean flag to include support for the Measured Boot
Manish V Badarkhe0aa0b3a2021-12-16 10:41:47 +0000659 feature. This flag can be enabled with ``TRUSTED_BOARD_BOOT`` in order to
660 provide trust that the code taking the measurements and recording them has
661 not been tampered with.
Sandrine Bailleuxcc255b92021-06-10 11:18:04 +0200662
Manish Pandey700e7682021-10-21 21:53:49 +0100663 This option defaults to 0.
Alexei Fedorov8c105292020-01-23 14:27:38 +0000664
Manish V Badarkhe859eabd2022-02-14 18:31:16 +0000665- ``DRTM_SUPPORT``: Boolean flag to enable support for Dynamic Root of Trust
666 for Measurement (DRTM). This feature has trust dependency on BL31 for taking
667 the measurements and recording them as per `PSA DRTM specification`_. For
668 platforms which use BL2 to load/authenticate BL31 ``TRUSTED_BOARD_BOOT`` can
669 be used and for the platforms which use ``RESET_TO_BL31`` platform owners
670 should have mechanism to authenticate BL31.
671
672 This option defaults to 0.
673
Yann Gautier7ecb8ad2023-12-04 09:59:23 +0100674- ``HARDEN_SLS``: used to pass -mharden-sls=all from the TF-A build
675 options to the compiler currently supporting only of the options.
676 GCC documentation:
677 https://gcc.gnu.org/onlinedocs/gcc/AArch64-Options.html#index-mharden-sls
678
679 An example usage:
680
681 .. code:: make
682
683 HARDEN_SLS := 1
684
685 This option defaults to 0.
686
Paul Beesley43f35ef2019-05-29 13:59:40 +0100687- ``NON_TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
688 specifies the file that contains the Non-Trusted World private key in PEM
689 format. If ``SAVE_KEYS=1``, this file name will be used to save the key.
690
691- ``NS_BL2U``: Path to NS_BL2U image in the host file system. This image is
692 optional. It is only needed if the platform makefile specifies that it
693 is required in order to build the ``fwu_fip`` target.
694
695- ``NS_TIMER_SWITCH``: Enable save and restore for non-secure timer register
696 contents upon world switch. It can take either 0 (don't save and restore) or
697 1 (do save and restore). 0 is the default. An SPD may set this to 1 if it
698 wants the timer registers to be saved and restored.
699
700- ``OVERRIDE_LIBC``: This option allows platforms to override the default libc
701 for the BL image. It can be either 0 (include) or 1 (remove). The default
702 value is 0.
703
704- ``PL011_GENERIC_UART``: Boolean option to indicate the PL011 driver that
705 the underlying hardware is not a full PL011 UART but a minimally compliant
706 generic UART, which is a subset of the PL011. The driver will not access
707 any register that is not part of the SBSA generic UART specification.
708 Default value is 0 (a full PL011 compliant UART is present).
709
710- ``PLAT``: Choose a platform to build TF-A for. The chosen platform name
711 must be subdirectory of any depth under ``plat/``, and must contain a
712 platform makefile named ``platform.mk``. For example, to build TF-A for the
713 Arm Juno board, select PLAT=juno.
714
715- ``PRELOADED_BL33_BASE``: This option enables booting a preloaded BL33 image
716 instead of the normal boot flow. When defined, it must specify the entry
717 point address for the preloaded BL33 image. This option is incompatible with
718 ``EL3_PAYLOAD_BASE``. If both are defined, ``EL3_PAYLOAD_BASE`` has priority
719 over ``PRELOADED_BL33_BASE``.
720
721- ``PROGRAMMABLE_RESET_ADDRESS``: This option indicates whether the reset
722 vector address can be programmed or is fixed on the platform. It can take
723 either 0 (fixed) or 1 (programmable). Default is 0. If the platform has a
724 programmable reset address, it is expected that a CPU will start executing
725 code directly at the right address, both on a cold and warm reset. In this
726 case, there is no need to identify the entrypoint on boot and the boot path
727 can be optimised. The ``plat_get_my_entrypoint()`` platform porting interface
728 does not need to be implemented in this case.
729
730- ``PSCI_EXTENDED_STATE_ID``: As per PSCI1.0 Specification, there are 2 formats
731 possible for the PSCI power-state parameter: original and extended State-ID
732 formats. This flag if set to 1, configures the generic PSCI layer to use the
733 extended format. The default value of this flag is 0, which means by default
734 the original power-state format is used by the PSCI implementation. This flag
735 should be specified by the platform makefile and it governs the return value
736 of PSCI_FEATURES API for CPU_SUSPEND smc function id. When this option is
737 enabled on Arm platforms, the option ``ARM_RECOM_STATE_ID_ENC`` needs to be
738 set to 1 as well.
739
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000740- ``RAS_EXTENSION``: Numeric value to enable Armv8.2 RAS features. RAS features
Paul Beesley43f35ef2019-05-29 13:59:40 +0100741 are an optional extension for pre-Armv8.2 CPUs, but are mandatory for Armv8.2
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000742 or later CPUs. This flag can take the values 0 to 2, to align with the
743 ``FEATURE_DETECTION`` mechanism.
Paul Beesley43f35ef2019-05-29 13:59:40 +0100744
Manish Pandey46cc41d2022-10-10 11:43:08 +0100745 When ``RAS_EXTENSION`` is set to ``1``, ``HANDLE_EA_EL3_FIRST_NS`` must also be
Paul Beesley43f35ef2019-05-29 13:59:40 +0100746 set to ``1``.
747
748 This option is disabled by default.
749
750- ``RESET_TO_BL31``: Enable BL31 entrypoint as the CPU reset vector instead
751 of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
752 entrypoint) or 1 (CPU reset to BL31 entrypoint).
753 The default value is 0.
754
Jorge Ramirez-Ortizac4ac382022-04-15 11:51:03 +0200755- ``RESET_TO_BL31_WITH_PARAMS``: If ``RESET_TO_BL31`` has been enabled, setting
756 this additional option guarantees that the input registers are not cleared
757 therefore allowing parameters to be passed to the BL31 entrypoint.
758 The default value is 0.
759
Paul Beesley43f35ef2019-05-29 13:59:40 +0100760- ``RESET_TO_SP_MIN``: SP_MIN is the minimal AArch32 Secure Payload provided
761 in TF-A. This flag configures SP_MIN entrypoint as the CPU reset vector
762 instead of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
763 entrypoint) or 1 (CPU reset to SP_MIN entrypoint). The default value is 0.
764
765- ``ROT_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
Max Shvetsova6ffdde2019-12-06 11:50:12 +0000766 file that contains the ROT private key in PEM format and enforces public key
767 hash generation. If ``SAVE_KEYS=1``, this
Paul Beesley43f35ef2019-05-29 13:59:40 +0100768 file name will be used to save the key.
769
770- ``SAVE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
771 certificate generation tool to save the keys used to establish the Chain of
772 Trust. Allowed options are '0' or '1'. Default is '0' (do not save).
773
774- ``SCP_BL2``: Path to SCP_BL2 image in the host file system. This image is optional.
775 If a SCP_BL2 image is present then this option must be passed for the ``fip``
776 target.
777
778- ``SCP_BL2_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
779 file that contains the SCP_BL2 private key in PEM format. If ``SAVE_KEYS=1``,
780 this file name will be used to save the key.
781
782- ``SCP_BL2U``: Path to SCP_BL2U image in the host file system. This image is
783 optional. It is only needed if the platform makefile specifies that it
784 is required in order to build the ``fwu_fip`` target.
785
786- ``SDEI_SUPPORT``: Setting this to ``1`` enables support for Software
787 Delegated Exception Interface to BL31 image. This defaults to ``0``.
788
789 When set to ``1``, the build option ``EL3_EXCEPTION_HANDLING`` must also be
790 set to ``1``.
791
792- ``SEPARATE_CODE_AND_RODATA``: Whether code and read-only data should be
793 isolated on separate memory pages. This is a trade-off between security and
794 memory usage. See "Isolating code and read-only data on separate memory
Olivier Deprez4c65b4d2020-03-26 16:09:21 +0100795 pages" section in :ref:`Firmware Design`. This flag is disabled by default
796 and affects all BL images.
Paul Beesley43f35ef2019-05-29 13:59:40 +0100797
Samuel Hollandf8578e62018-10-17 21:40:18 -0500798- ``SEPARATE_NOBITS_REGION``: Setting this option to ``1`` allows the NOBITS
799 sections of BL31 (.bss, stacks, page tables, and coherent memory) to be
800 allocated in RAM discontiguous from the loaded firmware image. When set, the
David Horstmann47147012021-01-21 12:29:59 +0000801 platform is expected to provide definitions for ``BL31_NOBITS_BASE`` and
Samuel Hollandf8578e62018-10-17 21:40:18 -0500802 ``BL31_NOBITS_LIMIT``. When the option is ``0`` (the default), NOBITS
803 sections are placed in RAM immediately following the loaded firmware image.
804
Jiafei Pan96a8ed12022-02-24 10:47:33 +0800805- ``SEPARATE_BL2_NOLOAD_REGION``: Setting this option to ``1`` allows the
806 NOLOAD sections of BL2 (.bss, stacks, page tables) to be allocated in RAM
807 discontiguous from loaded firmware images. When set, the platform need to
808 provide definitions of ``BL2_NOLOAD_START`` and ``BL2_NOLOAD_LIMIT``. This
809 flag is disabled by default and NOLOAD sections are placed in RAM immediately
810 following the loaded firmware image.
811
Jeremy Linton2d31cb02021-01-26 22:42:03 -0600812- ``SMC_PCI_SUPPORT``: This option allows platforms to handle PCI configuration
813 access requests via a standard SMCCC defined in `DEN0115`_. When combined with
814 UEFI+ACPI this can provide a certain amount of OS forward compatibility
815 with newer platforms that aren't ECAM compliant.
816
Paul Beesley43f35ef2019-05-29 13:59:40 +0100817- ``SPD``: Choose a Secure Payload Dispatcher component to be built into TF-A.
818 This build option is only valid if ``ARCH=aarch64``. The value should be
819 the path to the directory containing the SPD source, relative to
820 ``services/spd/``; the directory is expected to contain a makefile called
Olivier Deprez4c65b4d2020-03-26 16:09:21 +0100821 ``<spd-value>.mk``. The SPM Dispatcher standard service is located in
822 services/std_svc/spmd and enabled by ``SPD=spmd``. The SPM Dispatcher
823 cannot be enabled when the ``SPM_MM`` option is enabled.
Paul Beesley43f35ef2019-05-29 13:59:40 +0100824
825- ``SPIN_ON_BL1_EXIT``: This option introduces an infinite loop in BL1. It can
826 take either 0 (no loop) or 1 (add a loop). 0 is the default. This loop stops
827 execution in BL1 just before handing over to BL31. At this point, all
828 firmware images have been loaded in memory, and the MMU and caches are
829 turned off. Refer to the "Debugging options" section for more details.
830
Marc Bonnici1d63ae42021-12-01 18:00:40 +0000831- ``SPMC_AT_EL3`` : This boolean option is used jointly with the SPM
832 Dispatcher option (``SPD=spmd``). When enabled (1) it indicates the SPMC
833 component runs at the EL3 exception level. The default value is ``0`` (
834 disabled). This configuration supports pre-Armv8.4 platforms (aka not
835 implementing the ``FEAT_SEL2`` extension). This is an experimental feature.
836
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +0000837- ``SPMD_SPM_AT_SEL2`` : This boolean option is used jointly with the SPM
Olivier Deprez4c65b4d2020-03-26 16:09:21 +0100838 Dispatcher option (``SPD=spmd``). When enabled (1) it indicates the SPMC
Marc Bonnici1d63ae42021-12-01 18:00:40 +0000839 component runs at the S-EL2 exception level provided by the ``FEAT_SEL2``
Olivier Deprez4c65b4d2020-03-26 16:09:21 +0100840 extension. This is the default when enabling the SPM Dispatcher. When
841 disabled (0) it indicates the SPMC component runs at the S-EL1 execution
Marc Bonnici1d63ae42021-12-01 18:00:40 +0000842 state or at EL3 if ``SPMC_AT_EL3`` is enabled. The latter configurations
843 support pre-Armv8.4 platforms (aka not implementing the ``FEAT_SEL2``
844 extension).
Olivier Deprez4c65b4d2020-03-26 16:09:21 +0100845
Paul Beesley3f3c3412019-09-16 11:29:03 +0000846- ``SPM_MM`` : Boolean option to enable the Management Mode (MM)-based Secure
Olivier Deprez4c65b4d2020-03-26 16:09:21 +0100847 Partition Manager (SPM) implementation. The default value is ``0``
848 (disabled). This option cannot be enabled (``1``) when SPM Dispatcher is
849 enabled (``SPD=spmd``).
Paul Beesley3f3c3412019-09-16 11:29:03 +0000850
Manish Pandeyce2b1ec2020-01-14 11:52:05 +0000851- ``SP_LAYOUT_FILE``: Platform provided path to JSON file containing the
Olivier Deprez4c65b4d2020-03-26 16:09:21 +0100852 description of secure partitions. The build system will parse this file and
853 package all secure partition blobs into the FIP. This file is not
854 necessarily part of TF-A tree. Only available when ``SPD=spmd``.
Manish Pandeyce2b1ec2020-01-14 11:52:05 +0000855
Paul Beesley43f35ef2019-05-29 13:59:40 +0100856- ``SP_MIN_WITH_SECURE_FIQ``: Boolean flag to indicate the SP_MIN handles
857 secure interrupts (caught through the FIQ line). Platforms can enable
858 this directive if they need to handle such interruption. When enabled,
859 the FIQ are handled in monitor mode and non secure world is not allowed
860 to mask these events. Platforms that enable FIQ handling in SP_MIN shall
861 implement the api ``sp_min_plat_fiq_handler()``. The default value is 0.
862
Mark Brownbebcf272022-04-20 18:14:32 +0100863- ``SVE_VECTOR_LEN``: SVE vector length to configure in ZCR_EL3.
864 Platforms can configure this if they need to lower the hardware
865 limit, for example due to asymmetric configuration or limitations of
866 software run at lower ELs. The default is the architectural maximum
867 of 2048 which should be suitable for most configurations, the
868 hardware will limit the effective VL to the maximum physically supported
869 VL.
870
Jayanth Dodderi Chidanand0b22e592022-10-11 17:16:07 +0100871- ``TRNG_SUPPORT``: Setting this to ``1`` enables support for True
872 Random Number Generator Interface to BL31 image. This defaults to ``0``.
873
Paul Beesley43f35ef2019-05-29 13:59:40 +0100874- ``TRUSTED_BOARD_BOOT``: Boolean flag to include support for the Trusted Board
875 Boot feature. When set to '1', BL1 and BL2 images include support to load
876 and verify the certificates and images in a FIP, and BL1 includes support
877 for the Firmware Update. The default value is '0'. Generation and inclusion
878 of certificates in the FIP and FWU_FIP depends upon the value of the
879 ``GENERATE_COT`` option.
880
881 .. warning::
882 This option depends on ``CREATE_KEYS`` to be enabled. If the keys
883 already exist in disk, they will be overwritten without further notice.
884
885- ``TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
886 specifies the file that contains the Trusted World private key in PEM
887 format. If ``SAVE_KEYS=1``, this file name will be used to save the key.
888
889- ``TSP_INIT_ASYNC``: Choose BL32 initialization method as asynchronous or
890 synchronous, (see "Initializing a BL32 Image" section in
891 :ref:`Firmware Design`). It can take the value 0 (BL32 is initialized using
892 synchronous method) or 1 (BL32 is initialized using asynchronous method).
893 Default is 0.
894
895- ``TSP_NS_INTR_ASYNC_PREEMPT``: A non zero value enables the interrupt
896 routing model which routes non-secure interrupts asynchronously from TSP
897 to EL3 causing immediate preemption of TSP. The EL3 is responsible
898 for saving and restoring the TSP context in this routing model. The
899 default routing model (when the value is 0) is to route non-secure
900 interrupts to TSP allowing it to save its context and hand over
901 synchronously to EL3 via an SMC.
902
903 .. note::
904 When ``EL3_EXCEPTION_HANDLING`` is ``1``, ``TSP_NS_INTR_ASYNC_PREEMPT``
905 must also be set to ``1``.
906
Jayanth Dodderi Chidanand781d07a2022-03-28 15:28:55 +0100907- ``TWED_DELAY``: Numeric value to be set in order to delay the trapping of
908 WFE instruction. ``ENABLE_FEAT_TWED`` build option must be enabled to set
909 this delay. It can take values in the range (0-15). Default value is ``0``
910 and based on this value, 2^(TWED_DELAY + 8) cycles will be delayed.
911 Platforms need to explicitly update this value based on their requirements.
912
Paul Beesley43f35ef2019-05-29 13:59:40 +0100913- ``USE_ARM_LINK``: This flag determines whether to enable support for ARM
914 linker. When the ``LINKER`` build variable points to the armlink linker,
915 this flag is enabled automatically. To enable support for armlink, platforms
916 will have to provide a scatter file for the BL image. Currently, Tegra
917 platforms use the armlink support to compile BL3-1 images.
918
919- ``USE_COHERENT_MEM``: This flag determines whether to include the coherent
920 memory region in the BL memory map or not (see "Use of Coherent memory in
921 TF-A" section in :ref:`Firmware Design`). It can take the value 1
922 (Coherent memory region is included) or 0 (Coherent memory region is
923 excluded). Default is 1.
924
Ambroise Vincent992f0912019-07-12 13:47:03 +0100925- ``USE_DEBUGFS``: When set to 1 this option activates an EXPERIMENTAL feature
926 exposing a virtual filesystem interface through BL31 as a SiP SMC function.
927 Default is 0.
928
Louis Mayencourta6de8242020-02-28 16:57:30 +0000929- ``ARM_IO_IN_DTB``: This flag determines whether to use IO based on the
930 firmware configuration framework. This will move the io_policies into a
Louis Mayencourt0a6e7e32019-10-24 15:18:46 +0100931 configuration device tree, instead of static structure in the code base.
932
Manish V Badarkhe84ef9cd2020-06-29 10:32:53 +0100933- ``COT_DESC_IN_DTB``: This flag determines whether to create COT descriptors
934 at runtime using fconf. If this flag is enabled, COT descriptors are
935 statically captured in tb_fw_config file in the form of device tree nodes
936 and properties. Currently, COT descriptors used by BL2 are moved to the
937 device tree and COT descriptors used by BL1 are retained in the code
Manish Pandey700e7682021-10-21 21:53:49 +0100938 base statically.
Manish V Badarkhe84ef9cd2020-06-29 10:32:53 +0100939
Balint Dobszaycbf9e842019-12-18 15:28:00 +0100940- ``SDEI_IN_FCONF``: This flag determines whether to configure SDEI setup in
941 runtime using firmware configuration framework. The platform specific SDEI
942 shared and private events configuration is retrieved from device tree rather
Manish Pandey700e7682021-10-21 21:53:49 +0100943 than static C structures at compile time. This is only supported if
944 SDEI_SUPPORT build flag is enabled.
Louis Mayencourt0a6e7e32019-10-24 15:18:46 +0100945
Madhukar Pappireddy452d5e52020-06-02 09:26:30 -0500946- ``SEC_INT_DESC_IN_FCONF``: This flag determines whether to configure Group 0
947 and Group1 secure interrupts using the firmware configuration framework. The
948 platform specific secure interrupt property descriptor is retrieved from
949 device tree in runtime rather than depending on static C structure at compile
Manish Pandey700e7682021-10-21 21:53:49 +0100950 time.
Madhukar Pappireddy452d5e52020-06-02 09:26:30 -0500951
Paul Beesley43f35ef2019-05-29 13:59:40 +0100952- ``USE_ROMLIB``: This flag determines whether library at ROM will be used.
953 This feature creates a library of functions to be placed in ROM and thus
954 reduces SRAM usage. Refer to :ref:`Library at ROM` for further details. Default
955 is 0.
956
957- ``V``: Verbose build. If assigned anything other than 0, the build commands
958 are printed. Default is 0.
959
960- ``VERSION_STRING``: String used in the log output for each TF-A image.
961 Defaults to a string formed by concatenating the version number, build type
962 and build string.
963
964- ``W``: Warning level. Some compiler warning options of interest have been
965 regrouped and put in the root Makefile. This flag can take the values 0 to 3,
966 each level enabling more warning options. Default is 0.
967
968- ``WARMBOOT_ENABLE_DCACHE_EARLY`` : Boolean option to enable D-cache early on
969 the CPU after warm boot. This is applicable for platforms which do not
970 require interconnect programming to enable cache coherency (eg: single
971 cluster platforms). If this option is enabled, then warm boot path
972 enables D-caches immediately after enabling MMU. This option defaults to 0.
973
Manish V Badarkhe7ff088d2020-03-22 05:06:38 +0000974- ``SUPPORT_STACK_MEMTAG``: This flag determines whether to enable memory
975 tagging for stack or not. It accepts 2 values: ``yes`` and ``no``. The
976 default value of this flag is ``no``. Note this option must be enabled only
977 for ARM architecture greater than Armv8.5-A.
978
Manish V Badarkhee008a292020-07-31 08:38:49 +0100979- ``ERRATA_SPECULATIVE_AT``: This flag determines whether to enable ``AT``
980 speculative errata workaround or not. It accepts 2 values: ``1`` and ``0``.
981 The default value of this flag is ``0``.
982
983 ``AT`` speculative errata workaround disables stage1 page table walk for
984 lower ELs (EL1 and EL0) in EL3 so that ``AT`` speculative fetch at any point
985 produces either the correct result or failure without TLB allocation.
Manish V Badarkhe45aecff2020-04-28 04:53:32 +0100986
987 This boolean option enables errata for all below CPUs.
988
Manish V Badarkhee008a292020-07-31 08:38:49 +0100989 +---------+--------------+-------------------------+
990 | Errata | CPU | Workaround Define |
991 +=========+==============+=========================+
992 | 1165522 | Cortex-A76 | ``ERRATA_A76_1165522`` |
993 +---------+--------------+-------------------------+
994 | 1319367 | Cortex-A72 | ``ERRATA_A72_1319367`` |
995 +---------+--------------+-------------------------+
996 | 1319537 | Cortex-A57 | ``ERRATA_A57_1319537`` |
997 +---------+--------------+-------------------------+
998 | 1530923 | Cortex-A55 | ``ERRATA_A55_1530923`` |
999 +---------+--------------+-------------------------+
1000 | 1530924 | Cortex-A53 | ``ERRATA_A53_1530924`` |
1001 +---------+--------------+-------------------------+
1002
1003 .. note::
1004 This option is enabled by build only if platform sets any of above defines
1005 mentioned in ’Workaround Define' column in the table.
1006 If this option is enabled for the EL3 software then EL2 software also must
1007 implement this workaround due to the behaviour of the errata mentioned
1008 in new SDEN document which will get published soon.
Manish V Badarkhe45aecff2020-04-28 04:53:32 +01001009
Manish Pandey00e8f792022-09-27 14:30:34 +01001010- ``RAS_TRAP_NS_ERR_REC_ACCESS``: This flag enables/disables the SCR_EL3.TERR
Varun Wadekarfbc44bd2020-06-12 10:11:28 -07001011 bit, to trap access to the RAS ERR and RAS ERX registers from lower ELs.
1012 This flag is disabled by default.
1013
Juan Pablo Conde8caf10a2022-06-28 16:56:32 -04001014- ``OPENSSL_DIR``: This option is used to provide the path to a directory on the
1015 host machine where a custom installation of OpenSSL is located, which is used
1016 to build the certificate generation, firmware encryption and FIP tools. If
1017 this option is not set, the default OS installation will be used.
Manish V Badarkhe582e4e72020-07-29 10:58:44 +01001018
Madhukar Pappireddyfddfb3b2020-08-12 13:18:19 -05001019- ``USE_SP804_TIMER``: Use the SP804 timer instead of the Generic Timer for
1020 functions that wait for an arbitrary time length (udelay and mdelay). The
1021 default value is 0.
1022
Jayanth Dodderi Chidanand1298f2f2022-05-09 12:33:03 +01001023- ``ENABLE_BRBE_FOR_NS``: Numeric value to enable access to the branch record
1024 buffer registers from NS ELs when FEAT_BRBE is implemented. BRBE is an
1025 optional architectural feature for AArch64. This flag can take the values
1026 0 to 2, to align with the ``FEATURE_DETECTION`` mechanism. The default is 0
1027 and it is automatically disabled when the target architecture is AArch32.
johpow01744ad972022-01-28 17:06:20 -06001028
Jayanth Dodderi Chidanand47c681b2022-05-19 14:08:28 +01001029- ``ENABLE_TRBE_FOR_NS``: Numeric value to enable access of trace buffer
Manish V Badarkhe813524e2021-07-02 09:10:56 +01001030 control registers from NS ELs, NS-EL2 or NS-EL1(when NS-EL2 is implemented
1031 but unused) when FEAT_TRBE is implemented. TRBE is an optional architectural
Jayanth Dodderi Chidanand47c681b2022-05-19 14:08:28 +01001032 feature for AArch64. This flag can take the values 0 to 2, to align with the
1033 ``FEATURE_DETECTION`` mechanism. The default is 0 and it is automatically
1034 disabled when the target architecture is AArch32.
Manish V Badarkhe813524e2021-07-02 09:10:56 +01001035
Manish V Badarkhed4582d32021-06-29 11:44:20 +01001036- ``ENABLE_SYS_REG_TRACE_FOR_NS``: Boolean option to enable trace system
1037 registers access from NS ELs, NS-EL2 or NS-EL1 (when NS-EL2 is implemented
1038 but unused). This feature is available if trace unit such as ETMv4.x, and
1039 ETE(extending ETM feature) is implemented. This flag is disabled by default.
1040
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +00001041- ``ENABLE_TRF_FOR_NS``: Numeric value to enable trace filter control registers
Manish V Badarkhe8fcd3d92021-07-08 09:33:18 +01001042 access from NS ELs, NS-EL2 or NS-EL1 (when NS-EL2 is implemented but unused),
Jayanth Dodderi Chidanandd9e984c2022-02-28 23:41:41 +00001043 if FEAT_TRF is implemented. This flag can take the values 0 to 2, to align
1044 with the ``FEATURE_DETECTION`` mechanism. This flag is disabled by default.
Manish V Badarkhe8fcd3d92021-07-08 09:33:18 +01001045
Tamas Ban0ce20722022-01-18 16:20:47 +01001046- ``PLAT_RSS_NOT_SUPPORTED``: Boolean option to enable the usage of the PSA
1047 APIs on platforms that doesn't support RSS (providing Arm CCA HES
1048 functionalities). When enabled (``1``), a mocked version of the APIs are used.
1049 The default value is 0.
1050
Okash Khawaja04c73032022-11-04 12:38:01 +00001051- ``CONDITIONAL_CMO``: Boolean option to enable call to platform-defined routine
1052 ``plat_can_cmo`` which will return zero if cache management operations should
1053 be skipped and non-zero otherwise. By default, this option is disabled which
1054 means platform hook won't be checked and CMOs will always be performed when
1055 related functions are called.
1056
Sona Mathew66dab5c2023-03-15 09:40:36 -05001057- ``ERRATA_ABI_SUPPORT``: Boolean option to enable support for Errata management
1058 firmware interface for the BL31 image. By default its disabled (``0``).
1059
1060- ``ERRATA_NON_ARM_INTERCONNECT``: Boolean option to enable support for the
1061 errata mitigation for platforms with a non-arm interconnect using the errata
1062 ABI. By default its disabled (``0``).
1063
Alexei Fedorova6ea06f2020-03-23 18:45:17 +00001064GICv3 driver options
1065--------------------
1066
1067GICv3 driver files are included using directive:
1068
1069``include drivers/arm/gic/v3/gicv3.mk``
1070
1071The driver can be configured with the following options set in the platform
1072makefile:
1073
Andre Przywarab4ad3652020-03-25 15:50:38 +00001074- ``GICV3_SUPPORT_GIC600``: Add support for the GIC-600 variants of GICv3.
1075 Enabling this option will add runtime detection support for the
1076 GIC-600, so is safe to select even for a GIC500 implementation.
1077 This option defaults to 0.
Alexei Fedorova6ea06f2020-03-23 18:45:17 +00001078
Varun Wadekar2c248ad2021-05-04 16:14:09 -07001079- ``GICV3_SUPPORT_GIC600AE_FMU``: Add support for the Fault Management Unit
1080 for GIC-600 AE. Enabling this option will introduce support to initialize
1081 the FMU. Platforms should call the init function during boot to enable the
1082 FMU and its safety mechanisms. This option defaults to 0.
1083
Alexei Fedorova6ea06f2020-03-23 18:45:17 +00001084- ``GICV3_IMPL_GIC600_MULTICHIP``: Selects GIC-600 variant with multichip
1085 functionality. This option defaults to 0
1086
1087- ``GICV3_OVERRIDE_DISTIF_PWR_OPS``: Allows override of default implementation
1088 of ``arm_gicv3_distif_pre_save`` and ``arm_gicv3_distif_post_restore``
1089 functions. This is required for FVP platform which need to simulate GIC save
1090 and restore during SYSTEM_SUSPEND without powering down GIC. Default is 0.
1091
Alexei Fedorov5875f262020-04-06 19:00:35 +01001092- ``GIC_ENABLE_V4_EXTN`` : Enables GICv4 related changes in GICv3 driver.
1093 This option defaults to 0.
1094
Alexei Fedorov8f3ad762020-04-06 16:27:54 +01001095- ``GIC_EXT_INTID``: When set to ``1``, GICv3 driver will support extended
1096 PPI (1056-1119) and SPI (4096-5119) range. This option defaults to 0.
1097
Paul Beesley43f35ef2019-05-29 13:59:40 +01001098Debugging options
1099-----------------
1100
1101To compile a debug version and make the build more verbose use
1102
1103.. code:: shell
1104
1105 make PLAT=<platform> DEBUG=1 V=1 all
1106
Daniel Boulby4466cf82022-05-03 16:46:16 +01001107AArch64 GCC 11 uses DWARF version 5 debugging symbols by default. Some tools
1108(for example Arm-DS) might not support this and may need an older version of
1109DWARF symbols to be emitted by GCC. This can be achieved by using the
1110``-gdwarf-<version>`` flag, with the version being set to 2, 3, 4 or 5. Setting
1111the version to 4 is recommended for Arm-DS.
Paul Beesley43f35ef2019-05-29 13:59:40 +01001112
1113When debugging logic problems it might also be useful to disable all compiler
1114optimizations by using ``-O0``.
1115
1116.. warning::
1117 Using ``-O0`` could cause output images to be larger and base addresses
1118 might need to be recalculated (see the **Memory layout on Arm development
1119 platforms** section in the :ref:`Firmware Design`).
1120
1121Extra debug options can be passed to the build system by setting ``CFLAGS`` or
1122``LDFLAGS``:
1123
1124.. code:: shell
1125
1126 CFLAGS='-O0 -gdwarf-2' \
1127 make PLAT=<platform> DEBUG=1 V=1 all
1128
1129Note that using ``-Wl,`` style compilation driver options in ``CFLAGS`` will be
1130ignored as the linker is called directly.
1131
1132It is also possible to introduce an infinite loop to help in debugging the
1133post-BL2 phase of TF-A. This can be done by rebuilding BL1 with the
1134``SPIN_ON_BL1_EXIT=1`` build flag. Refer to the :ref:`build_options_common`
1135section. In this case, the developer may take control of the target using a
Daniel Boulby4466cf82022-05-03 16:46:16 +01001136debugger when indicated by the console output. When using Arm-DS, the following
Paul Beesley43f35ef2019-05-29 13:59:40 +01001137commands can be used:
1138
1139::
1140
1141 # Stop target execution
1142 interrupt
1143
1144 #
1145 # Prepare your debugging environment, e.g. set breakpoints
1146 #
1147
1148 # Jump over the debug loop
1149 set var $AARCH64::$Core::$PC = $AARCH64::$Core::$PC + 4
1150
1151 # Resume execution
1152 continue
1153
Manish V Badarkhe34f702d2021-03-16 11:14:19 +00001154Firmware update options
1155-----------------------
1156
1157- ``NR_OF_FW_BANKS``: Define the number of firmware banks. This flag is used
1158 in defining the firmware update metadata structure. This flag is by default
1159 set to '2'.
1160
1161- ``NR_OF_IMAGES_IN_FW_BANK``: Define the number of firmware images in each
1162 firmware bank. Each firmware bank must have the same number of images as per
1163 the `PSA FW update specification`_.
1164 This flag is used in defining the firmware update metadata structure. This
1165 flag is by default set to '1'.
1166
Manish V Badarkhe0f20e502021-06-20 21:14:46 +01001167- ``PSA_FWU_SUPPORT``: Enable the firmware update mechanism as per the
1168 `PSA FW update specification`_. The default value is 0, and this is an
1169 experimental feature.
1170 PSA firmware update implementation has some limitations, such as BL2 is
1171 not part of the protocol-updatable images, if BL2 needs to be updated, then
1172 it should be done through another platform-defined mechanism, and it assumes
1173 that the platform's hardware supports CRC32 instructions.
1174
Paul Beesley43f35ef2019-05-29 13:59:40 +01001175--------------
1176
Jiafei Pan96a8ed12022-02-24 10:47:33 +08001177*Copyright (c) 2019-2022, Arm Limited. All rights reserved.*
Jeremy Linton2d31cb02021-01-26 22:42:03 -06001178
1179.. _DEN0115: https://developer.arm.com/docs/den0115/latest
Manish V Badarkhe34f702d2021-03-16 11:14:19 +00001180.. _PSA FW update specification: https://developer.arm.com/documentation/den0118/a/
Manish V Badarkhe859eabd2022-02-14 18:31:16 +00001181.. _PSA DRTM specification: https://developer.arm.com/documentation/den0113/a