blob: 9c33e1dcc2b782ada8034eace12088486ed4c34c [file] [log] [blame]
Yann Gautier4353bb22018-07-16 10:54:09 +02001/*
Nicolas Le Bayon06e55dc2021-05-18 10:01:30 +02002 * Copyright (c) 2015-2022, ARM Limited and Contributors. All rights reserved.
Yann Gautier4353bb22018-07-16 10:54:09 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#ifndef STM32MP1_DEF_H
8#define STM32MP1_DEF_H
9
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000010#include <common/tbbr/tbbr_img_def.h>
Yann Gautiere0a8ce52019-02-14 11:13:50 +010011#include <drivers/st/stm32mp1_rcc.h>
12#include <dt-bindings/clock/stm32mp1-clks.h>
13#include <dt-bindings/reset/stm32mp1-resets.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000014#include <lib/utils_def.h>
15#include <lib/xlat_tables/xlat_tables_defs.h>
Yann Gautier4353bb22018-07-16 10:54:09 +020016
Julius Wernerd5dfdeb2019-07-09 13:49:11 -070017#ifndef __ASSEMBLER__
Yann Gautier73680c22019-06-04 18:06:34 +020018#include <drivers/st/bsec.h>
Yann Gautiere0a8ce52019-02-14 11:13:50 +010019#include <drivers/st/stm32mp1_clk.h>
20
Yann Gautier6e6ab282019-01-07 11:17:24 +010021#include <boot_api.h>
Lionel Debieve4bdb1a72019-09-03 12:22:23 +020022#include <stm32mp_auth.h>
Yann Gautierc9d75b32019-02-14 11:13:25 +010023#include <stm32mp_common.h>
24#include <stm32mp_dt.h>
Yann Gautierdec286d2019-06-04 18:02:37 +020025#include <stm32mp1_dbgmcu.h>
Yann Gautier6e6ab282019-01-07 11:17:24 +010026#include <stm32mp1_private.h>
Etienne Carriereeafe0eb2019-12-02 10:08:48 +010027#include <stm32mp1_shared_resources.h>
Yann Gautier6e6ab282019-01-07 11:17:24 +010028#endif
29
Yann Gautier1d204ee2021-05-19 18:48:16 +020030#if !STM32MP_USE_STM32IMAGE
31#include "stm32mp1_fip_def.h"
32#else /* STM32MP_USE_STM32IMAGE */
33#include "stm32mp1_stm32image_def.h"
34#endif /* STM32MP_USE_STM32IMAGE */
35
Yann Gautier4353bb22018-07-16 10:54:09 +020036/*******************************************************************************
Yann Gautierdec286d2019-06-04 18:02:37 +020037 * CHIP ID
38 ******************************************************************************/
Yann Gautier92661e02021-05-10 16:05:18 +020039#define STM32MP1_CHIP_ID U(0x500)
40
Yann Gautierdec286d2019-06-04 18:02:37 +020041#define STM32MP157C_PART_NB U(0x05000000)
42#define STM32MP157A_PART_NB U(0x05000001)
43#define STM32MP153C_PART_NB U(0x05000024)
44#define STM32MP153A_PART_NB U(0x05000025)
45#define STM32MP151C_PART_NB U(0x0500002E)
46#define STM32MP151A_PART_NB U(0x0500002F)
Lionel Debieve8ccf4952019-05-17 16:01:18 +020047#define STM32MP157F_PART_NB U(0x05000080)
48#define STM32MP157D_PART_NB U(0x05000081)
49#define STM32MP153F_PART_NB U(0x050000A4)
50#define STM32MP153D_PART_NB U(0x050000A5)
51#define STM32MP151F_PART_NB U(0x050000AE)
52#define STM32MP151D_PART_NB U(0x050000AF)
Yann Gautierdec286d2019-06-04 18:02:37 +020053
54#define STM32MP1_REV_B U(0x2000)
Yann Gautieref0b8a62021-08-25 14:40:12 +020055#if STM32MP13
56#define STM32MP1_REV_Z U(0x1001)
57#endif
58#if STM32MP15
Lionel Debieveffb3f272019-06-25 10:40:37 +020059#define STM32MP1_REV_Z U(0x2001)
Yann Gautieref0b8a62021-08-25 14:40:12 +020060#endif
Yann Gautierdec286d2019-06-04 18:02:37 +020061
62/*******************************************************************************
63 * PACKAGE ID
64 ******************************************************************************/
65#define PKG_AA_LFBGA448 U(4)
66#define PKG_AB_LFBGA354 U(3)
67#define PKG_AC_TFBGA361 U(2)
68#define PKG_AD_TFBGA257 U(1)
69
70/*******************************************************************************
Yann Gautier4353bb22018-07-16 10:54:09 +020071 * STM32MP1 memory map related constants
72 ******************************************************************************/
Lionel Debieve4bdb1a72019-09-03 12:22:23 +020073#define STM32MP_ROM_BASE U(0x00000000)
74#define STM32MP_ROM_SIZE U(0x00020000)
Yann Gautier1697ad82021-09-15 15:12:57 +020075#define STM32MP_ROM_SIZE_2MB_ALIGNED U(0x00200000)
Yann Gautier4353bb22018-07-16 10:54:09 +020076
Yann Gautier48ede662020-02-03 17:48:07 +010077#if STM32MP13
78#define STM32MP_SYSRAM_BASE U(0x2FFE0000)
79#define STM32MP_SYSRAM_SIZE U(0x00020000)
80#define SRAM1_BASE U(0x30000000)
81#define SRAM1_SIZE U(0x00004000)
82#define SRAM2_BASE U(0x30004000)
83#define SRAM2_SIZE U(0x00002000)
84#define SRAM3_BASE U(0x30006000)
85#define SRAM3_SIZE U(0x00002000)
86#endif /* STM32MP13 */
87#if STM32MP15
Yann Gautier3f9c9782019-02-14 11:13:39 +010088#define STM32MP_SYSRAM_BASE U(0x2FFC0000)
89#define STM32MP_SYSRAM_SIZE U(0x00040000)
Yann Gautier48ede662020-02-03 17:48:07 +010090#endif /* STM32MP15 */
Yann Gautier4353bb22018-07-16 10:54:09 +020091
Etienne Carriere07541432019-12-08 08:17:56 +010092#define STM32MP_NS_SYSRAM_SIZE PAGE_SIZE
93#define STM32MP_NS_SYSRAM_BASE (STM32MP_SYSRAM_BASE + \
94 STM32MP_SYSRAM_SIZE - \
95 STM32MP_NS_SYSRAM_SIZE)
96
Etienne Carrierefdaaaeb2020-07-16 17:36:18 +020097#define STM32MP_SCMI_NS_SHM_BASE STM32MP_NS_SYSRAM_BASE
98#define STM32MP_SCMI_NS_SHM_SIZE STM32MP_NS_SYSRAM_SIZE
99
Etienne Carriere07541432019-12-08 08:17:56 +0100100#define STM32MP_SEC_SYSRAM_BASE STM32MP_SYSRAM_BASE
101#define STM32MP_SEC_SYSRAM_SIZE (STM32MP_SYSRAM_SIZE - \
102 STM32MP_NS_SYSRAM_SIZE)
103
Yann Gautier4353bb22018-07-16 10:54:09 +0200104/* DDR configuration */
Yann Gautier3f9c9782019-02-14 11:13:39 +0100105#define STM32MP_DDR_BASE U(0xC0000000)
106#define STM32MP_DDR_MAX_SIZE U(0x40000000) /* Max 1GB */
Yann Gautier4353bb22018-07-16 10:54:09 +0200107
108/* DDR power initializations */
Julius Wernerd5dfdeb2019-07-09 13:49:11 -0700109#ifndef __ASSEMBLER__
Yann Gautier4353bb22018-07-16 10:54:09 +0200110enum ddr_type {
111 STM32MP_DDR3,
112 STM32MP_LPDDR2,
Yann Gautier4b549b22019-04-16 16:20:58 +0200113 STM32MP_LPDDR3
Yann Gautier4353bb22018-07-16 10:54:09 +0200114};
115#endif
116
117/* Section used inside TF binaries */
Nicolas Le Bayone98f5942019-09-27 11:05:31 +0200118#define STM32MP_PARAM_LOAD_SIZE U(0x00002400) /* 9 KB for param */
Yann Gautier4353bb22018-07-16 10:54:09 +0200119/* 256 Octets reserved for header */
Yann Gautier3f9c9782019-02-14 11:13:39 +0100120#define STM32MP_HEADER_SIZE U(0x00000100)
Yann Gautier8be574b2020-09-17 11:30:18 +0200121/* round_up(STM32MP_PARAM_LOAD_SIZE + STM32MP_HEADER_SIZE, PAGE_SIZE) */
122#define STM32MP_HEADER_RESERVED_SIZE U(0x3000)
Yann Gautier4353bb22018-07-16 10:54:09 +0200123
Etienne Carriere07541432019-12-08 08:17:56 +0100124#define STM32MP_BINARY_BASE (STM32MP_SEC_SYSRAM_BASE + \
Yann Gautier3f9c9782019-02-14 11:13:39 +0100125 STM32MP_PARAM_LOAD_SIZE + \
126 STM32MP_HEADER_SIZE)
Yann Gautier4353bb22018-07-16 10:54:09 +0200127
Etienne Carriere07541432019-12-08 08:17:56 +0100128#define STM32MP_BINARY_SIZE (STM32MP_SEC_SYSRAM_SIZE - \
Yann Gautier3f9c9782019-02-14 11:13:39 +0100129 (STM32MP_PARAM_LOAD_SIZE + \
130 STM32MP_HEADER_SIZE))
Yann Gautier4353bb22018-07-16 10:54:09 +0200131
Yann Gautierac1b24d2020-01-16 18:50:51 +0100132/* BL2 and BL32/sp_min require finer granularity tables */
133#if defined(IMAGE_BL2)
134#define MAX_XLAT_TABLES U(2) /* 8 KB for mapping */
135#endif
136
137#if defined(IMAGE_BL32)
138#define MAX_XLAT_TABLES U(4) /* 16 KB for mapping */
139#endif
Yann Gautier4353bb22018-07-16 10:54:09 +0200140
141/*
142 * MAX_MMAP_REGIONS is usually:
143 * BL stm32mp1_mmap size + mmap regions in *_plat_arch_setup
144 */
Yann Gautier964dfee2018-07-16 19:36:06 +0200145#if defined(IMAGE_BL2)
Yann Gautierac1b24d2020-01-16 18:50:51 +0100146 #if STM32MP_USB_PROGRAMMER
147 #define MAX_MMAP_REGIONS 8
148 #else
149 #define MAX_MMAP_REGIONS 7
150 #endif
Yann Gautier964dfee2018-07-16 19:36:06 +0200151#endif
Yann Gautier4353bb22018-07-16 10:54:09 +0200152
Yann Gautier3f9c9782019-02-14 11:13:39 +0100153#define STM32MP_BL33_BASE (STM32MP_DDR_BASE + U(0x100000))
Yann Gautier1d204ee2021-05-19 18:48:16 +0200154#define STM32MP_BL33_MAX_SIZE U(0x400000)
Yann Gautier4353bb22018-07-16 10:54:09 +0200155
Lionel Debieve12e21df2019-11-04 12:28:15 +0100156/* Define maximum page size for NAND devices */
157#define PLATFORM_MTD_MAX_PAGE_SIZE U(0x1000)
158
159/*******************************************************************************
Yann Gautier4353bb22018-07-16 10:54:09 +0200160 * STM32MP1 device/io map related constants (used for MMU)
161 ******************************************************************************/
162#define STM32MP1_DEVICE1_BASE U(0x40000000)
163#define STM32MP1_DEVICE1_SIZE U(0x40000000)
164
165#define STM32MP1_DEVICE2_BASE U(0x80000000)
166#define STM32MP1_DEVICE2_SIZE U(0x40000000)
167
168/*******************************************************************************
169 * STM32MP1 RCC
170 ******************************************************************************/
171#define RCC_BASE U(0x50000000)
172
173/*******************************************************************************
174 * STM32MP1 PWR
175 ******************************************************************************/
176#define PWR_BASE U(0x50001000)
177
178/*******************************************************************************
Yann Gautier1fc21302019-01-17 19:17:47 +0100179 * STM32MP1 GPIO
180 ******************************************************************************/
181#define GPIOA_BASE U(0x50002000)
182#define GPIOB_BASE U(0x50003000)
183#define GPIOC_BASE U(0x50004000)
184#define GPIOD_BASE U(0x50005000)
185#define GPIOE_BASE U(0x50006000)
186#define GPIOF_BASE U(0x50007000)
187#define GPIOG_BASE U(0x50008000)
188#define GPIOH_BASE U(0x50009000)
189#define GPIOI_BASE U(0x5000A000)
Yann Gautier111a3842020-02-12 09:36:23 +0100190#if STM32MP15
Yann Gautier1fc21302019-01-17 19:17:47 +0100191#define GPIOJ_BASE U(0x5000B000)
192#define GPIOK_BASE U(0x5000C000)
193#define GPIOZ_BASE U(0x54004000)
Yann Gautier111a3842020-02-12 09:36:23 +0100194#endif
Yann Gautier1fc21302019-01-17 19:17:47 +0100195#define GPIO_BANK_OFFSET U(0x1000)
196
197/* Bank IDs used in GPIO driver API */
198#define GPIO_BANK_A U(0)
199#define GPIO_BANK_B U(1)
200#define GPIO_BANK_C U(2)
201#define GPIO_BANK_D U(3)
202#define GPIO_BANK_E U(4)
203#define GPIO_BANK_F U(5)
204#define GPIO_BANK_G U(6)
205#define GPIO_BANK_H U(7)
206#define GPIO_BANK_I U(8)
Yann Gautier111a3842020-02-12 09:36:23 +0100207#if STM32MP15
Yann Gautier1fc21302019-01-17 19:17:47 +0100208#define GPIO_BANK_J U(9)
209#define GPIO_BANK_K U(10)
210#define GPIO_BANK_Z U(25)
211
212#define STM32MP_GPIOZ_PIN_MAX_COUNT 8
Yann Gautier111a3842020-02-12 09:36:23 +0100213#endif
Yann Gautier1fc21302019-01-17 19:17:47 +0100214
215/*******************************************************************************
Yann Gautier4353bb22018-07-16 10:54:09 +0200216 * STM32MP1 UART
217 ******************************************************************************/
218#define USART1_BASE U(0x5C000000)
219#define USART2_BASE U(0x4000E000)
220#define USART3_BASE U(0x4000F000)
221#define UART4_BASE U(0x40010000)
222#define UART5_BASE U(0x40011000)
223#define USART6_BASE U(0x44003000)
224#define UART7_BASE U(0x40018000)
225#define UART8_BASE U(0x40019000)
Yann Gautier1fc21302019-01-17 19:17:47 +0100226
227/* For UART crash console */
Yann Gautier3f9c9782019-02-14 11:13:39 +0100228#define STM32MP_DEBUG_USART_BASE UART4_BASE
Yann Gautier1fc21302019-01-17 19:17:47 +0100229/* UART4 on HSI@64MHz, TX on GPIOG11 Alternate 6 */
Yann Gautier3f9c9782019-02-14 11:13:39 +0100230#define STM32MP_DEBUG_USART_CLK_FRQ 64000000
Yann Gautier1fc21302019-01-17 19:17:47 +0100231#define DEBUG_UART_TX_GPIO_BANK_ADDRESS GPIOG_BASE
232#define DEBUG_UART_TX_GPIO_BANK_CLK_REG RCC_MP_AHB4ENSETR
233#define DEBUG_UART_TX_GPIO_BANK_CLK_EN RCC_MP_AHB4ENSETR_GPIOGEN
234#define DEBUG_UART_TX_GPIO_PORT 11
235#define DEBUG_UART_TX_GPIO_ALTERNATE 6
236#define DEBUG_UART_TX_CLKSRC_REG RCC_UART24CKSELR
237#define DEBUG_UART_TX_CLKSRC RCC_UART24CKSELR_HSI
238#define DEBUG_UART_TX_EN_REG RCC_MP_APB1ENSETR
239#define DEBUG_UART_TX_EN RCC_MP_APB1ENSETR_UART4EN
Yann Gautierb38e2ed2020-09-14 17:21:59 +0200240#define DEBUG_UART_RST_REG RCC_APB1RSTSETR
241#define DEBUG_UART_RST_BIT RCC_APB1RSTSETR_UART4RST
Yann Gautier4353bb22018-07-16 10:54:09 +0200242
243/*******************************************************************************
Etienne Carriere7b3a46f2020-04-10 11:32:54 +0200244 * STM32MP1 ETZPC
245 ******************************************************************************/
246#define STM32MP1_ETZPC_BASE U(0x5C007000)
247
248/* ETZPC TZMA IDs */
249#define STM32MP1_ETZPC_TZMA_ROM U(0)
250#define STM32MP1_ETZPC_TZMA_SYSRAM U(1)
251
252#define STM32MP1_ETZPC_TZMA_ALL_SECURE GENMASK_32(9, 0)
253
254/* ETZPC DECPROT IDs */
255#define STM32MP1_ETZPC_STGENC_ID 0
256#define STM32MP1_ETZPC_BKPSRAM_ID 1
257#define STM32MP1_ETZPC_IWDG1_ID 2
258#define STM32MP1_ETZPC_USART1_ID 3
259#define STM32MP1_ETZPC_SPI6_ID 4
260#define STM32MP1_ETZPC_I2C4_ID 5
261#define STM32MP1_ETZPC_RNG1_ID 7
262#define STM32MP1_ETZPC_HASH1_ID 8
263#define STM32MP1_ETZPC_CRYP1_ID 9
264#define STM32MP1_ETZPC_DDRCTRL_ID 10
265#define STM32MP1_ETZPC_DDRPHYC_ID 11
266#define STM32MP1_ETZPC_I2C6_ID 12
267#define STM32MP1_ETZPC_SEC_ID_LIMIT 13
268
269#define STM32MP1_ETZPC_TIM2_ID 16
270#define STM32MP1_ETZPC_TIM3_ID 17
271#define STM32MP1_ETZPC_TIM4_ID 18
272#define STM32MP1_ETZPC_TIM5_ID 19
273#define STM32MP1_ETZPC_TIM6_ID 20
274#define STM32MP1_ETZPC_TIM7_ID 21
275#define STM32MP1_ETZPC_TIM12_ID 22
276#define STM32MP1_ETZPC_TIM13_ID 23
277#define STM32MP1_ETZPC_TIM14_ID 24
278#define STM32MP1_ETZPC_LPTIM1_ID 25
279#define STM32MP1_ETZPC_WWDG1_ID 26
280#define STM32MP1_ETZPC_SPI2_ID 27
281#define STM32MP1_ETZPC_SPI3_ID 28
282#define STM32MP1_ETZPC_SPDIFRX_ID 29
283#define STM32MP1_ETZPC_USART2_ID 30
284#define STM32MP1_ETZPC_USART3_ID 31
285#define STM32MP1_ETZPC_UART4_ID 32
286#define STM32MP1_ETZPC_UART5_ID 33
287#define STM32MP1_ETZPC_I2C1_ID 34
288#define STM32MP1_ETZPC_I2C2_ID 35
289#define STM32MP1_ETZPC_I2C3_ID 36
290#define STM32MP1_ETZPC_I2C5_ID 37
291#define STM32MP1_ETZPC_CEC_ID 38
292#define STM32MP1_ETZPC_DAC_ID 39
293#define STM32MP1_ETZPC_UART7_ID 40
294#define STM32MP1_ETZPC_UART8_ID 41
295#define STM32MP1_ETZPC_MDIOS_ID 44
296#define STM32MP1_ETZPC_TIM1_ID 48
297#define STM32MP1_ETZPC_TIM8_ID 49
298#define STM32MP1_ETZPC_USART6_ID 51
299#define STM32MP1_ETZPC_SPI1_ID 52
300#define STM32MP1_ETZPC_SPI4_ID 53
301#define STM32MP1_ETZPC_TIM15_ID 54
302#define STM32MP1_ETZPC_TIM16_ID 55
303#define STM32MP1_ETZPC_TIM17_ID 56
304#define STM32MP1_ETZPC_SPI5_ID 57
305#define STM32MP1_ETZPC_SAI1_ID 58
306#define STM32MP1_ETZPC_SAI2_ID 59
307#define STM32MP1_ETZPC_SAI3_ID 60
308#define STM32MP1_ETZPC_DFSDM_ID 61
309#define STM32MP1_ETZPC_TT_FDCAN_ID 62
310#define STM32MP1_ETZPC_LPTIM2_ID 64
311#define STM32MP1_ETZPC_LPTIM3_ID 65
312#define STM32MP1_ETZPC_LPTIM4_ID 66
313#define STM32MP1_ETZPC_LPTIM5_ID 67
314#define STM32MP1_ETZPC_SAI4_ID 68
315#define STM32MP1_ETZPC_VREFBUF_ID 69
316#define STM32MP1_ETZPC_DCMI_ID 70
317#define STM32MP1_ETZPC_CRC2_ID 71
318#define STM32MP1_ETZPC_ADC_ID 72
319#define STM32MP1_ETZPC_HASH2_ID 73
320#define STM32MP1_ETZPC_RNG2_ID 74
321#define STM32MP1_ETZPC_CRYP2_ID 75
322#define STM32MP1_ETZPC_SRAM1_ID 80
323#define STM32MP1_ETZPC_SRAM2_ID 81
324#define STM32MP1_ETZPC_SRAM3_ID 82
325#define STM32MP1_ETZPC_SRAM4_ID 83
326#define STM32MP1_ETZPC_RETRAM_ID 84
327#define STM32MP1_ETZPC_OTG_ID 85
328#define STM32MP1_ETZPC_SDMMC3_ID 86
329#define STM32MP1_ETZPC_DLYBSD3_ID 87
330#define STM32MP1_ETZPC_DMA1_ID 88
331#define STM32MP1_ETZPC_DMA2_ID 89
332#define STM32MP1_ETZPC_DMAMUX_ID 90
333#define STM32MP1_ETZPC_FMC_ID 91
334#define STM32MP1_ETZPC_QSPI_ID 92
335#define STM32MP1_ETZPC_DLYBQ_ID 93
336#define STM32MP1_ETZPC_ETH_ID 94
337#define STM32MP1_ETZPC_RSV_ID 95
338
339#define STM32MP_ETZPC_MAX_ID 96
340
341/*******************************************************************************
Yann Gautier4353bb22018-07-16 10:54:09 +0200342 * STM32MP1 TZC (TZ400)
343 ******************************************************************************/
344#define STM32MP1_TZC_BASE U(0x5C006000)
345
Yann Gautier1e80c492020-09-17 12:25:05 +0200346#define STM32MP1_FILTER_BIT_ALL (TZC_400_REGION_ATTR_FILTER_BIT(0) | \
347 TZC_400_REGION_ATTR_FILTER_BIT(1))
Yann Gautier4353bb22018-07-16 10:54:09 +0200348
349/*******************************************************************************
350 * STM32MP1 SDMMC
351 ******************************************************************************/
Yann Gautier3f9c9782019-02-14 11:13:39 +0100352#define STM32MP_SDMMC1_BASE U(0x58005000)
353#define STM32MP_SDMMC2_BASE U(0x58007000)
354#define STM32MP_SDMMC3_BASE U(0x48004000)
Yann Gautier4353bb22018-07-16 10:54:09 +0200355
Yann Gautier29a50722019-05-09 13:25:52 +0200356#define STM32MP_MMC_INIT_FREQ U(400000) /*400 KHz*/
357#define STM32MP_SD_NORMAL_SPEED_MAX_FREQ U(25000000) /*25 MHz*/
358#define STM32MP_SD_HIGH_SPEED_MAX_FREQ U(50000000) /*50 MHz*/
359#define STM32MP_EMMC_NORMAL_SPEED_MAX_FREQ U(26000000) /*26 MHz*/
360#define STM32MP_EMMC_HIGH_SPEED_MAX_FREQ U(52000000) /*52 MHz*/
Yann Gautier4353bb22018-07-16 10:54:09 +0200361
362/*******************************************************************************
Yann Gautier88ef0422019-01-17 14:52:47 +0100363 * STM32MP1 BSEC / OTP
364 ******************************************************************************/
365#define STM32MP1_OTP_MAX_ID 0x5FU
366#define STM32MP1_UPPER_OTP_START 0x20U
367
368#define OTP_MAX_SIZE (STM32MP1_OTP_MAX_ID + 1U)
369
Lionel Debieveae3ce8b2019-11-04 14:31:38 +0100370/* OTP labels */
371#define CFG0_OTP "cfg0_otp"
372#define PART_NUMBER_OTP "part_number_otp"
373#define PACKAGE_OTP "package_otp"
374#define HW2_OTP "hw2_otp"
375#define NAND_OTP "nand_otp"
Yann Gautierf5a36882019-04-17 15:12:58 +0200376#define MONOTONIC_OTP "monotonic_otp"
Lionel Debieveae3ce8b2019-11-04 14:31:38 +0100377#define UID_OTP "uid_otp"
378#define BOARD_ID_OTP "board_id"
Yann Gautier88ef0422019-01-17 14:52:47 +0100379
380/* OTP mask */
Lionel Debieveae3ce8b2019-11-04 14:31:38 +0100381/* CFG0 */
382#define CFG0_CLOSED_DEVICE BIT(6)
Yann Gautier88ef0422019-01-17 14:52:47 +0100383
Yann Gautierdec286d2019-06-04 18:02:37 +0200384/* PART NUMBER */
385#define PART_NUMBER_OTP_PART_MASK GENMASK_32(7, 0)
386#define PART_NUMBER_OTP_PART_SHIFT 0
387
388/* PACKAGE */
389#define PACKAGE_OTP_PKG_MASK GENMASK_32(29, 27)
390#define PACKAGE_OTP_PKG_SHIFT 27
391
Yann Gautier73680c22019-06-04 18:06:34 +0200392/* IWDG OTP */
393#define HW2_OTP_IWDG_HW_POS U(3)
394#define HW2_OTP_IWDG_FZ_STOP_POS U(5)
395#define HW2_OTP_IWDG_FZ_STANDBY_POS U(7)
396
Yann Gautierf33b2432019-05-20 19:17:08 +0200397/* HW2 OTP */
398#define HW2_OTP_PRODUCT_BELOW_2V5 BIT(13)
399
Lionel Debieve12e21df2019-11-04 12:28:15 +0100400/* NAND OTP */
401/* NAND parameter storage flag */
402#define NAND_PARAM_STORED_IN_OTP BIT(31)
403
404/* NAND page size in bytes */
405#define NAND_PAGE_SIZE_MASK GENMASK_32(30, 29)
406#define NAND_PAGE_SIZE_SHIFT 29
407#define NAND_PAGE_SIZE_2K U(0)
408#define NAND_PAGE_SIZE_4K U(1)
409#define NAND_PAGE_SIZE_8K U(2)
410
411/* NAND block size in pages */
412#define NAND_BLOCK_SIZE_MASK GENMASK_32(28, 27)
413#define NAND_BLOCK_SIZE_SHIFT 27
414#define NAND_BLOCK_SIZE_64_PAGES U(0)
415#define NAND_BLOCK_SIZE_128_PAGES U(1)
416#define NAND_BLOCK_SIZE_256_PAGES U(2)
417
418/* NAND number of block (in unit of 256 blocs) */
419#define NAND_BLOCK_NB_MASK GENMASK_32(26, 19)
420#define NAND_BLOCK_NB_SHIFT 19
421#define NAND_BLOCK_NB_UNIT U(256)
422
423/* NAND bus width in bits */
424#define NAND_WIDTH_MASK BIT(18)
425#define NAND_WIDTH_SHIFT 18
426
427/* NAND number of ECC bits per 512 bytes */
428#define NAND_ECC_BIT_NB_MASK GENMASK_32(17, 15)
429#define NAND_ECC_BIT_NB_SHIFT 15
430#define NAND_ECC_BIT_NB_UNSET U(0)
431#define NAND_ECC_BIT_NB_1_BITS U(1)
432#define NAND_ECC_BIT_NB_4_BITS U(2)
433#define NAND_ECC_BIT_NB_8_BITS U(3)
434#define NAND_ECC_ON_DIE U(4)
435
Lionel Debieve57044222019-09-24 18:30:12 +0200436/* NAND number of planes */
437#define NAND_PLANE_BIT_NB_MASK BIT(14)
438
Yann Gautierf5a36882019-04-17 15:12:58 +0200439/* MONOTONIC OTP */
440#define MAX_MONOTONIC_VALUE 32
441
Patrick Delaunay942f6be2021-06-30 17:06:19 +0200442/* UID OTP */
443#define UID_WORD_NB U(3)
444
Yann Gautier88ef0422019-01-17 14:52:47 +0100445/*******************************************************************************
Yann Gautiere58a53f2018-07-20 11:36:05 +0200446 * STM32MP1 TAMP
447 ******************************************************************************/
448#define TAMP_BASE U(0x5C00A000)
449#define TAMP_BKP_REGISTER_BASE (TAMP_BASE + U(0x100))
450
Julius Wernerd5dfdeb2019-07-09 13:49:11 -0700451#if !(defined(__LINKER__) || defined(__ASSEMBLER__))
Nicolas Toromanoffc8701882022-02-09 12:26:31 +0100452static inline uintptr_t tamp_bkpr(uint32_t idx)
Yann Gautiere58a53f2018-07-20 11:36:05 +0200453{
454 return TAMP_BKP_REGISTER_BASE + (idx << 2);
455}
456#endif
457
458/*******************************************************************************
Patrick Delaunay942f6be2021-06-30 17:06:19 +0200459 * STM32MP1 USB
460 ******************************************************************************/
461#define USB_OTG_BASE U(0x49000000)
462
463/*******************************************************************************
Yann Gautier4353bb22018-07-16 10:54:09 +0200464 * STM32MP1 DDRCTRL
465 ******************************************************************************/
466#define DDRCTRL_BASE U(0x5A003000)
467
468/*******************************************************************************
469 * STM32MP1 DDRPHYC
470 ******************************************************************************/
471#define DDRPHYC_BASE U(0x5A004000)
472
473/*******************************************************************************
Yann Gautier73680c22019-06-04 18:06:34 +0200474 * STM32MP1 IWDG
475 ******************************************************************************/
476#define IWDG_MAX_INSTANCE U(2)
477#define IWDG1_INST U(0)
478#define IWDG2_INST U(1)
479
480#define IWDG1_BASE U(0x5C003000)
481#define IWDG2_BASE U(0x5A002000)
482
483/*******************************************************************************
Etienne Carriere0651b5b2020-05-13 10:16:21 +0200484 * Miscellaneous STM32MP1 peripherals base address
Yann Gautier4353bb22018-07-16 10:54:09 +0200485 ******************************************************************************/
Yann Gautierade9ce02020-05-05 17:58:40 +0200486#define BSEC_BASE U(0x5C005000)
Etienne Carriere0651b5b2020-05-13 10:16:21 +0200487#define CRYP1_BASE U(0x54001000)
Yann Gautier73680c22019-06-04 18:06:34 +0200488#define DBGMCU_BASE U(0x50081000)
Etienne Carriere0651b5b2020-05-13 10:16:21 +0200489#define HASH1_BASE U(0x54002000)
490#define I2C4_BASE U(0x5C002000)
491#define I2C6_BASE U(0x5c009000)
492#define RNG1_BASE U(0x54003000)
493#define RTC_BASE U(0x5c004000)
494#define SPI6_BASE U(0x5c001000)
Yann Gautierade9ce02020-05-05 17:58:40 +0200495#define STGEN_BASE U(0x5c008000)
496#define SYSCFG_BASE U(0x50020000)
Yann Gautier73680c22019-06-04 18:06:34 +0200497
498/*******************************************************************************
Yann Gautierbba9fde2021-12-15 13:16:15 +0100499 * REGULATORS
500 ******************************************************************************/
501/* 3 PWR + 1 VREFBUF + 14 PMIC regulators + 1 FIXED */
502#define PLAT_NB_RDEVS U(19)
Pascal Paillet967a8e62021-01-29 14:48:49 +0100503/* 1 FIXED */
504#define PLAT_NB_FIXED_REGS U(1)
Yann Gautierbba9fde2021-12-15 13:16:15 +0100505
506/*******************************************************************************
Yann Gautier447b2b12019-02-14 11:15:20 +0100507 * Device Tree defines
508 ******************************************************************************/
Yann Gautier10e7a9e2019-05-13 18:34:48 +0200509#define DT_BSEC_COMPAT "st,stm32mp15-bsec"
Nicolas Le Bayon06e55dc2021-05-18 10:01:30 +0200510#define DT_DDR_COMPAT "st,stm32mp1-ddr"
Yann Gautier73680c22019-06-04 18:06:34 +0200511#define DT_IWDG_COMPAT "st,stm32mp1-iwdg"
Nicolas Le Bayondfbdbd02019-09-10 10:26:50 +0200512#define DT_NVMEM_LAYOUT_COMPAT "st,stm32-nvmem-layout"
Yann Gautier277d6af2020-09-18 15:04:14 +0200513#define DT_PWR_COMPAT "st,stm32mp1,pwr-reg"
Yann Gautier447b2b12019-02-14 11:15:20 +0100514#define DT_RCC_CLK_COMPAT "st,stm32mp1-rcc"
Lionel Debieve812daf92020-12-15 10:35:59 +0100515#define DT_RCC_SEC_CLK_COMPAT "st,stm32mp1-rcc-secure"
Yann Gautier447b2b12019-02-14 11:15:20 +0100516
Yann Gautier4353bb22018-07-16 10:54:09 +0200517#endif /* STM32MP1_DEF_H */