blob: 26843e4078d8acc265645053b1f4bf3aaf2caa3f [file] [log] [blame]
Ryan Harkin25cff832014-01-13 12:37:03 +00001#
Arvind Ram Prakash42d4d3b2022-11-22 14:41:00 -06002# Copyright (c) 2013-2023, Arm Limited and Contributors. All rights reserved.
Ryan Harkin25cff832014-01-13 12:37:03 +00003#
dp-arm82cb2c12017-05-03 09:38:09 +01004# SPDX-License-Identifier: BSD-3-Clause
Ryan Harkin25cff832014-01-13 12:37:03 +00005#
6
Chris Kay1fa05da2021-09-28 15:52:14 +01007include common/fdt_wrappers.mk
8
Soby Mathewa8af6a42016-04-07 17:40:04 +01009# Use the GICv3 driver on the FVP by default
10FVP_USE_GIC_DRIVER := FVP_GICV3
Jeenu Viswambharan11ad8f22016-11-15 13:53:57 +000011
Jeenu Viswambharan11ad8f22016-11-15 13:53:57 +000012# Default cluster count for FVP
13FVP_CLUSTER_COUNT := 2
14
Jeenu Viswambharanfe7210c2018-01-31 14:52:08 +000015# Default number of CPUs per cluster on FVP
16FVP_MAX_CPUS_PER_CLUSTER := 4
17
Jeenu Viswambharan11ad8f22016-11-15 13:53:57 +000018# Default number of threads per CPU on FVP
19FVP_MAX_PE_PER_CPU := 1
20
Manish V Badarkhef98630f2021-01-24 03:26:50 +000021# Disable redistributor frame of inactive/fused CPU cores by marking it as read
22# only; enable redistributor frames of all CPU cores by default.
23FVP_GICR_REGION_PROTECTION := 0
24
Soby Mathewce6d9642018-02-08 11:39:38 +000025FVP_DT_PREFIX := fvp-base-gicv3-psci
26
Boyan Karatotev138221c2023-03-30 14:56:45 +010027# This is a very trickly TEMPORARY fix. Enabling ALL features exceeds BL31's
28# progbits limit. We need a way to build all useful configurations while waiting
29# on the fvp to increase its SRAM size. The problem is twofild:
30# 1. the cleanup that introduced these enables cleaned up tf-a a little too
31# well and things that previously (incorrectly) were enabled, no longer are.
32# A bunch of CI configs build subtly incorrectly and this combo makes it
33# necessary to forcefully and unconditionally enable them here.
34# 2. the progbits limit is exceeded only when the tsp is involved. However,
35# there are tsp CI configs that run on very high architecture revisions so
36# disabling everything isn't an option.
37# The fix is to enable everything, as before. When the tsp is included, though,
38# we need to slim the size down. In that case, disable all optional features,
39# that will not be present in CI when the tsp is.
Boyan Karatotev7762e5d2023-04-04 14:48:04 +010040# Similarly, DRTM support is only tested on v8.0 models. Disable everything just
41# for it.
Boyan Karatotev138221c2023-03-30 14:56:45 +010042# TODO: make all of this unconditional (or only base the condition on
43# ARM_ARCH_* when the makefile supports it).
Boyan Karatotev7762e5d2023-04-04 14:48:04 +010044ifneq (${DRTM_SUPPORT}, 1)
Boyan Karatotev138221c2023-03-30 14:56:45 +010045ifneq (${SPD}, tspd)
46 ENABLE_FEAT_AMU := 2
47 ENABLE_FEAT_AMUv1p1 := 2
48 ENABLE_FEAT_HCX := 2
49 ENABLE_MPAM_FOR_LOWER_ELS := 2
50 ENABLE_FEAT_RNG := 2
51 ENABLE_FEAT_TWED := 2
Mark Brown688ab572023-03-14 21:33:04 +000052 ENABLE_FEAT_GCS := 2
Boyan Karatotev138221c2023-03-30 14:56:45 +010053ifeq (${ARCH},aarch64)
54ifeq (${SPM_MM}, 0)
55ifeq (${ENABLE_RME}, 0)
56ifeq (${CTX_INCLUDE_FPREGS}, 0)
57 ENABLE_SME_FOR_NS := 2
Jayanth Dodderi Chidanand03d3c0d2022-11-08 10:31:07 +000058 ENABLE_SME2_FOR_NS := 2
Boyan Karatotev138221c2023-03-30 14:56:45 +010059endif
60endif
61endif
62endif
63endif
64
65# enable unconditionally for all builds
66ifeq (${ARCH}, aarch64)
67ifeq (${ENABLE_RME},0)
68 ENABLE_BRBE_FOR_NS := 2
69endif
70endif
71ENABLE_TRBE_FOR_NS := 2
72ENABLE_SYS_REG_TRACE_FOR_NS := 2
73ENABLE_FEAT_CSV2_2 := 2
Andre Przywara88727fc2023-01-26 16:47:52 +000074ENABLE_FEAT_DIT := 2
Boyan Karatotev138221c2023-03-30 14:56:45 +010075ENABLE_FEAT_PAN := 2
76ENABLE_FEAT_VHE := 2
77CTX_INCLUDE_NEVE_REGS := 2
78ENABLE_FEAT_SEL2 := 2
79ENABLE_TRF_FOR_NS := 2
80ENABLE_FEAT_ECV := 2
81ENABLE_FEAT_FGT := 2
82ENABLE_FEAT_TCR2 := 2
Mark Brown062b6c62023-03-14 20:48:43 +000083ENABLE_FEAT_S2PIE := 2
84ENABLE_FEAT_S1PIE := 2
85ENABLE_FEAT_S2POE := 2
86ENABLE_FEAT_S1POE := 2
Boyan Karatotev7762e5d2023-04-04 14:48:04 +010087endif
Boyan Karatotev138221c2023-03-30 14:56:45 +010088
Achin Gupta27573c52015-11-03 14:18:34 +000089# The FVP platform depends on this macro to build with correct GIC driver.
90$(eval $(call add_define,FVP_USE_GIC_DRIVER))
91
Jeenu Viswambharan11ad8f22016-11-15 13:53:57 +000092# Pass FVP_CLUSTER_COUNT to the build system.
Soby Mathew01080472016-02-01 14:04:34 +000093$(eval $(call add_define,FVP_CLUSTER_COUNT))
Soby Mathew71237872016-03-24 10:12:42 +000094
Jeenu Viswambharanfe7210c2018-01-31 14:52:08 +000095# Pass FVP_MAX_CPUS_PER_CLUSTER to the build system.
96$(eval $(call add_define,FVP_MAX_CPUS_PER_CLUSTER))
97
Jeenu Viswambharan11ad8f22016-11-15 13:53:57 +000098# Pass FVP_MAX_PE_PER_CPU to the build system.
99$(eval $(call add_define,FVP_MAX_PE_PER_CPU))
100
Manish V Badarkhef98630f2021-01-24 03:26:50 +0000101# Pass FVP_GICR_REGION_PROTECTION to the build system.
102$(eval $(call add_define,FVP_GICR_REGION_PROTECTION))
103
Soby Mathew71237872016-03-24 10:12:42 +0000104# Sanity check the cluster count and if FVP_CLUSTER_COUNT <= 2,
105# choose the CCI driver , else the CCN driver
106ifeq ($(FVP_CLUSTER_COUNT), 0)
107$(error "Incorrect cluster count specified for FVP port")
108else ifeq ($(FVP_CLUSTER_COUNT),$(filter $(FVP_CLUSTER_COUNT),1 2))
109FVP_INTERCONNECT_DRIVER := FVP_CCI
110else
111FVP_INTERCONNECT_DRIVER := FVP_CCN
Soby Mathew01080472016-02-01 14:04:34 +0000112endif
113
Soby Mathew71237872016-03-24 10:12:42 +0000114$(eval $(call add_define,FVP_INTERCONNECT_DRIVER))
115
Alexei Fedorova6ea06f2020-03-23 18:45:17 +0000116# Choose the GIC sources depending upon the how the FVP will be invoked
Andre Przywarab4ad3652020-03-25 15:50:38 +0000117ifeq (${FVP_USE_GIC_DRIVER}, FVP_GICV3)
Alexei Fedorove6e10ec2020-04-07 11:48:00 +0100118
Andre Przywarab4ad3652020-03-25 15:50:38 +0000119# The GIC model (GIC-600 or GIC-500) will be detected at runtime
120GICV3_SUPPORT_GIC600 := 1
Alexei Fedorova6ea06f2020-03-23 18:45:17 +0000121GICV3_OVERRIDE_DISTIF_PWR_OPS := 1
122
123# Include GICv3 driver files
124include drivers/arm/gic/v3/gicv3.mk
125
126FVP_GIC_SOURCES := ${GICV3_SOURCES} \
Achin Gupta27573c52015-11-03 14:18:34 +0000127 plat/common/plat_gicv3.c \
128 plat/arm/common/arm_gicv3.c
Jeenu Viswambharane1c59ab2016-12-06 16:15:22 +0000129
Arvind Ram Prakash42d4d3b2022-11-22 14:41:00 -0600130 ifeq ($(filter 1,${RESET_TO_BL2} \
131 ${RESET_TO_BL31} ${RESET_TO_SP_MIN}),)
laurenw-arm8370c8c2020-05-12 10:58:11 -0500132 FVP_GIC_SOURCES += plat/arm/board/fvp/fvp_gicv3.c
133 endif
134
Achin Gupta27573c52015-11-03 14:18:34 +0000135else ifeq (${FVP_USE_GIC_DRIVER}, FVP_GICV2)
Alexei Fedorove6e10ec2020-04-07 11:48:00 +0100136
137# No GICv4 extension
138GIC_ENABLE_V4_EXTN := 0
139$(eval $(call add_define,GIC_ENABLE_V4_EXTN))
140
Alexei Fedorov1322dc92020-07-14 10:47:25 +0100141# Include GICv2 driver files
142include drivers/arm/gic/v2/gicv2.mk
Alexei Fedorove6e10ec2020-04-07 11:48:00 +0100143
Alexei Fedorov1322dc92020-07-14 10:47:25 +0100144FVP_GIC_SOURCES := ${GICV2_SOURCES} \
Achin Gupta27573c52015-11-03 14:18:34 +0000145 plat/common/plat_gicv2.c \
146 plat/arm/common/arm_gicv2.c
Soby Mathewce6d9642018-02-08 11:39:38 +0000147
148FVP_DT_PREFIX := fvp-base-gicv2-psci
Achin Gupta27573c52015-11-03 14:18:34 +0000149else
150$(error "Incorrect GIC driver chosen on FVP port")
151endif
152
Soby Mathew71237872016-03-24 10:12:42 +0000153ifeq (${FVP_INTERCONNECT_DRIVER}, FVP_CCI)
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100154FVP_INTERCONNECT_SOURCES := drivers/arm/cci/cci.c
Soby Mathew71237872016-03-24 10:12:42 +0000155else ifeq (${FVP_INTERCONNECT_DRIVER}, FVP_CCN)
156FVP_INTERCONNECT_SOURCES := drivers/arm/ccn/ccn.c \
157 plat/arm/common/arm_ccn.c
158else
159$(error "Incorrect CCN driver chosen on FVP port")
160endif
Vikram Kanigiri6355f232016-02-15 11:54:14 +0000161
Soby Mathew57f78202016-02-26 14:23:19 +0000162FVP_SECURITY_SOURCES := drivers/arm/tzc/tzc400.c \
Vikram Kanigiria9cc84d2016-02-10 14:50:53 +0000163 plat/arm/board/fvp/fvp_security.c \
164 plat/arm/common/arm_tzc400.c
165
Vikram Kanigiri6355f232016-02-15 11:54:14 +0000166
Manish V Badarkhe72db4582023-03-24 08:22:33 +0000167PLAT_INCLUDES := -Iplat/arm/board/fvp/include \
168 -Iinclude/lib/psa
Sandrine Bailleux53514b22014-05-20 17:28:25 +0100169
Ryan Harkin25cff832014-01-13 12:37:03 +0000170
Soby Mathew3e4b8fd2016-04-08 16:42:58 +0100171PLAT_BL_COMMON_SOURCES := plat/arm/board/fvp/fvp_common.c
Ryan Harkin25cff832014-01-13 12:37:03 +0000172
Soby Mathew877cf3f2016-07-11 14:13:56 +0100173FVP_CPU_LIBS := lib/cpus/${ARCH}/aem_generic.S
174
175ifeq (${ARCH}, aarch64)
John Tsichritzis076b5f02019-03-19 17:20:52 +0000176
John Tsichritzis629d04f2019-06-03 13:54:30 +0100177# select a different set of CPU files, depending on whether we compile for
178# hardware assisted coherency cores or not
John Tsichritzis076b5f02019-03-19 17:20:52 +0000179ifeq (${HW_ASSISTED_COHERENCY}, 0)
John Tsichritziscd3c5b42019-08-13 10:11:41 +0100180# Cores used without DSU
John Tsichritzis076b5f02019-03-19 17:20:52 +0000181 FVP_CPU_LIBS += lib/cpus/aarch64/cortex_a35.S \
Soby Mathew9b476842014-08-14 11:33:56 +0100182 lib/cpus/aarch64/cortex_a53.S \
183 lib/cpus/aarch64/cortex_a57.S \
Yatharth Kochar2460ac12016-02-09 12:00:03 +0000184 lib/cpus/aarch64/cortex_a72.S \
John Tsichritzis076b5f02019-03-19 17:20:52 +0000185 lib/cpus/aarch64/cortex_a73.S
186else
John Tsichritziscd3c5b42019-08-13 10:11:41 +0100187# Cores used with DSU only
John Tsichritzis629d04f2019-06-03 13:54:30 +0100188 ifeq (${CTX_INCLUDE_AARCH32_REGS}, 0)
John Tsichritziscd3c5b42019-08-13 10:11:41 +0100189 # AArch64-only cores
John Tsichritzis629d04f2019-06-03 13:54:30 +0100190 FVP_CPU_LIBS += lib/cpus/aarch64/cortex_a76.S \
191 lib/cpus/aarch64/cortex_a76ae.S \
Balint Dobszayf363deb2019-07-03 13:02:56 +0200192 lib/cpus/aarch64/cortex_a77.S \
Jimmy Brisson83c15842020-06-01 16:49:34 -0500193 lib/cpus/aarch64/cortex_a78.S \
Javier Almansa Sobrino25bbbd22020-10-23 13:22:07 +0100194 lib/cpus/aarch64/neoverse_n_common.S \
John Tsichritzis629d04f2019-06-03 13:54:30 +0100195 lib/cpus/aarch64/neoverse_n1.S \
Javier Almansa Sobrino25bbbd22020-10-23 13:22:07 +0100196 lib/cpus/aarch64/neoverse_n2.S \
John Tsichritzis629d04f2019-06-03 13:54:30 +0100197 lib/cpus/aarch64/neoverse_e1.S \
Jimmy Brisson467937b2020-09-30 15:28:03 -0500198 lib/cpus/aarch64/neoverse_v1.S \
Joel Goddardbd063a72022-09-21 21:52:28 +0530199 lib/cpus/aarch64/neoverse_v2.S \
Jimmy Brisson5effe0b2020-09-30 15:34:51 -0500200 lib/cpus/aarch64/cortex_a78_ae.S \
johpow01c6ac4df2021-05-18 15:23:31 -0500201 lib/cpus/aarch64/cortex_a510.S \
Rupinderjit Singhc58b9a82022-08-23 11:55:27 +0100202 lib/cpus/aarch64/cortex_a710.S \
203 lib/cpus/aarch64/cortex_a715.S \
204 lib/cpus/aarch64/cortex_x3.S \
Imre Kis78f02ae2019-07-22 14:36:30 +0200205 lib/cpus/aarch64/cortex_a65.S \
Bipin Ravi0a144dd2021-03-16 15:20:58 -0500206 lib/cpus/aarch64/cortex_a65ae.S \
johpow017bd8dfb2021-08-19 16:12:50 -0500207 lib/cpus/aarch64/cortex_a78c.S \
johpow01fb9e5f72021-08-19 16:51:26 -0500208 lib/cpus/aarch64/cortex_hayes.S \
johpow011db6cd62021-12-01 17:40:39 -0600209 lib/cpus/aarch64/cortex_hunter.S \
Harrison Mutai8c87bec2022-10-03 12:48:35 +0100210 lib/cpus/aarch64/cortex_hunter_elp_arm.S \
Jayanth Dodderi Chidanand14714752021-12-07 17:20:10 +0000211 lib/cpus/aarch64/cortex_x2.S \
Govindraj Raja516a52f2023-03-10 10:38:54 +0000212 lib/cpus/aarch64/neoverse_poseidon.S \
Govindraj Raja65783432023-03-13 12:09:12 +0000213 lib/cpus/aarch64/cortex_chaberton.S \
214 lib/cpus/aarch64/cortex_blackhawk.S
John Tsichritzis629d04f2019-06-03 13:54:30 +0100215 endif
John Tsichritziscd3c5b42019-08-13 10:11:41 +0100216 # AArch64/AArch32 cores
217 FVP_CPU_LIBS += lib/cpus/aarch64/cortex_a55.S \
218 lib/cpus/aarch64/cortex_a75.S
John Tsichritzis076b5f02019-03-19 17:20:52 +0000219endif
John Tsichritzisa4546e82018-10-08 17:09:43 +0100220
Yatharth Kochar03a30422016-07-12 15:47:03 +0100221else
Boyan Karatotevd5efb1e2023-01-27 10:58:42 +0000222FVP_CPU_LIBS += lib/cpus/aarch32/cortex_a32.S \
223 lib/cpus/aarch32/cortex_a57.S
Soby Mathew877cf3f2016-07-11 14:13:56 +0100224endif
Sandrine Bailleuxb13ed5e2016-01-13 09:04:26 +0000225
Alexei Fedorov1461ad92019-05-09 12:14:40 +0100226BL1_SOURCES += drivers/arm/smmu/smmu_v3.c \
227 drivers/arm/sp805/sp805.c \
Alexei Fedorov1b597c22019-08-16 14:15:59 +0100228 drivers/delay_timer/delay_timer.c \
Aditya Angadib0c97da2019-04-16 11:29:14 +0530229 drivers/io/io_semihosting.c \
Dan Handley60eea552015-03-19 19:17:53 +0000230 lib/semihosting/semihosting.c \
Yatharth Kochar83fc4a92016-07-04 11:03:49 +0100231 lib/semihosting/${ARCH}/semihosting_call.S \
232 plat/arm/board/fvp/${ARCH}/fvp_helpers.S \
Dan Handley3fc41242015-04-27 19:17:18 +0100233 plat/arm/board/fvp/fvp_bl1_setup.c \
Ambroise Vincent37b70032019-07-04 14:58:45 +0100234 plat/arm/board/fvp/fvp_err.c \
Vikram Kanigiri6355f232016-02-15 11:54:14 +0000235 plat/arm/board/fvp/fvp_io_storage.c \
236 ${FVP_CPU_LIBS} \
237 ${FVP_INTERCONNECT_SOURCES}
238
Madhukar Pappireddyfddfb3b2020-08-12 13:18:19 -0500239ifeq (${USE_SP804_TIMER},1)
Alexei Fedorov1b597c22019-08-16 14:15:59 +0100240BL1_SOURCES += drivers/arm/sp804/sp804_delay_timer.c
241else
242BL1_SOURCES += drivers/delay_timer/generic_delay_timer.c
243endif
244
Dan Handley60eea552015-03-19 19:17:53 +0000245
Ambroise Vincent37b70032019-07-04 14:58:45 +0100246BL2_SOURCES += drivers/arm/sp805/sp805.c \
247 drivers/io/io_semihosting.c \
Roberto Vargas9d57a142018-08-06 13:35:31 +0100248 lib/utils/mem_region.c \
Dan Handley60eea552015-03-19 19:17:53 +0000249 lib/semihosting/semihosting.c \
Yatharth Kochar6fe8aa22016-07-04 11:26:14 +0100250 lib/semihosting/${ARCH}/semihosting_call.S \
Dan Handley3fc41242015-04-27 19:17:18 +0100251 plat/arm/board/fvp/fvp_bl2_setup.c \
Ambroise Vincent37b70032019-07-04 14:58:45 +0100252 plat/arm/board/fvp/fvp_err.c \
Dan Handley3fc41242015-04-27 19:17:18 +0100253 plat/arm/board/fvp/fvp_io_storage.c \
Roberto Vargas9d57a142018-08-06 13:35:31 +0100254 plat/arm/common/arm_nor_psci_mem_protect.c \
Vikram Kanigiria9cc84d2016-02-10 14:50:53 +0000255 ${FVP_SECURITY_SOURCES}
Dan Handley60eea552015-03-19 19:17:53 +0000256
Roberto Vargas9d57a142018-08-06 13:35:31 +0100257
Manish V Badarkhe14d095c2020-08-23 09:58:44 +0100258ifeq (${COT_DESC_IN_DTB},1)
259BL2_SOURCES += plat/arm/common/fconf/fconf_nv_cntr_getter.c
260endif
Roberto Vargas9d57a142018-08-06 13:35:31 +0100261
Zelalem Aweke9d870b72021-07-11 18:39:39 -0500262ifeq (${ENABLE_RME},1)
263BL2_SOURCES += plat/arm/board/fvp/aarch64/fvp_helpers.S
Manish V Badarkhed679cde2023-03-12 21:34:44 +0000264
Soby Mathewa0435102022-03-22 16:21:19 +0000265BL31_SOURCES += plat/arm/board/fvp/fvp_plat_attest_token.c \
266 plat/arm/board/fvp/fvp_realm_attest_key.c
Manish V Badarkhed679cde2023-03-12 21:34:44 +0000267
268# FVP platform does not support RSS, but it can leverage RSS APIs to
269# provide hardcoded token/key on request.
270BL31_SOURCES += lib/psa/delegated_attestation.c
271
Zelalem Aweke9d870b72021-07-11 18:39:39 -0500272endif
273
Andre Przywara1ae75522022-11-21 17:07:25 +0000274ifeq (${ENABLE_FEAT_RNG_TRAP},1)
275BL31_SOURCES += plat/arm/board/fvp/fvp_sync_traps.c
276endif
277
Arvind Ram Prakash42d4d3b2022-11-22 14:41:00 -0600278ifeq (${RESET_TO_BL2},1)
Roberto Vargas81528db2017-11-17 13:22:18 +0000279BL2_SOURCES += plat/arm/board/fvp/${ARCH}/fvp_helpers.S \
280 plat/arm/board/fvp/fvp_bl2_el3_setup.c \
281 ${FVP_CPU_LIBS} \
282 ${FVP_INTERCONNECT_SOURCES}
283endif
284
Madhukar Pappireddyfddfb3b2020-08-12 13:18:19 -0500285ifeq (${USE_SP804_TIMER},1)
Antonio Nino Diaz32cd95f2016-05-17 09:48:10 +0100286BL2_SOURCES += drivers/arm/sp804/sp804_delay_timer.c
Antonio Nino Diaz32cd95f2016-05-17 09:48:10 +0100287endif
288
Yatharth Kochardcda29f2015-10-14 15:28:11 +0100289BL2U_SOURCES += plat/arm/board/fvp/fvp_bl2u_setup.c \
Vikram Kanigiria9cc84d2016-02-10 14:50:53 +0000290 ${FVP_SECURITY_SOURCES}
Yatharth Kochardcda29f2015-10-14 15:28:11 +0100291
Madhukar Pappireddyfddfb3b2020-08-12 13:18:19 -0500292ifeq (${USE_SP804_TIMER},1)
Alexei Fedorov1b597c22019-08-16 14:15:59 +0100293BL2U_SOURCES += drivers/arm/sp804/sp804_delay_timer.c
294endif
295
Antonio Nino Diaz560293b2019-01-23 21:50:09 +0000296BL31_SOURCES += drivers/arm/fvp/fvp_pwrc.c \
297 drivers/arm/smmu/smmu_v3.c \
Alexei Fedorov1b597c22019-08-16 14:15:59 +0100298 drivers/delay_timer/delay_timer.c \
Antonio Nino Diazaa7877c2018-10-10 11:14:44 +0100299 drivers/cfi/v2m/v2m_flash.c \
Roberto Vargas9d57a142018-08-06 13:35:31 +0100300 lib/utils/mem_region.c \
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100301 plat/arm/board/fvp/fvp_bl31_setup.c \
Madhukar Pappireddy12d13432020-04-16 17:54:25 -0500302 plat/arm/board/fvp/fvp_console.c \
Dan Handley3fc41242015-04-27 19:17:18 +0100303 plat/arm/board/fvp/fvp_pm.c \
Dan Handley3fc41242015-04-27 19:17:18 +0100304 plat/arm/board/fvp/fvp_topology.c \
305 plat/arm/board/fvp/aarch64/fvp_helpers.S \
Roberto Vargas9d57a142018-08-06 13:35:31 +0100306 plat/arm/common/arm_nor_psci_mem_protect.c \
Vikram Kanigiri6355f232016-02-15 11:54:14 +0000307 ${FVP_CPU_LIBS} \
Vikram Kanigiria9cc84d2016-02-10 14:50:53 +0000308 ${FVP_GIC_SOURCES} \
Vikram Kanigiri6355f232016-02-15 11:54:14 +0000309 ${FVP_INTERCONNECT_SOURCES} \
Vikram Kanigiria9cc84d2016-02-10 14:50:53 +0000310 ${FVP_SECURITY_SOURCES}
Juan Castillo6eadf762015-01-07 10:39:25 +0000311
Madhukar Pappireddy26d1e0c2020-01-27 13:37:51 -0600312# Support for fconf in BL31
313# Added separately from the above list for better readability
Arvind Ram Prakash42d4d3b2022-11-22 14:41:00 -0600314ifeq ($(filter 1,${RESET_TO_BL2} ${RESET_TO_BL31}),)
Chris Kay1fa05da2021-09-28 15:52:14 +0100315BL31_SOURCES += lib/fconf/fconf.c \
Manish V Badarkhe7fb9bcd2020-05-30 17:40:44 +0100316 lib/fconf/fconf_dyn_cfg_getter.c \
Madhukar Pappireddy26d1e0c2020-01-27 13:37:51 -0600317 plat/arm/board/fvp/fconf/fconf_hw_config_getter.c
Madhukar Pappireddy452d5e52020-06-02 09:26:30 -0500318
Chris Kay1fa05da2021-09-28 15:52:14 +0100319BL31_SOURCES += ${FDT_WRAPPERS_SOURCES}
320
Madhukar Pappireddy452d5e52020-06-02 09:26:30 -0500321ifeq (${SEC_INT_DESC_IN_FCONF},1)
322BL31_SOURCES += plat/arm/common/fconf/fconf_sec_intr_config.c
323endif
324
Madhukar Pappireddy493545b2020-03-13 13:00:17 -0500325endif
Madhukar Pappireddy26d1e0c2020-01-27 13:37:51 -0600326
Madhukar Pappireddyfddfb3b2020-08-12 13:18:19 -0500327ifeq (${USE_SP804_TIMER},1)
Alexei Fedorov1b597c22019-08-16 14:15:59 +0100328BL31_SOURCES += drivers/arm/sp804/sp804_delay_timer.c
329else
330BL31_SOURCES += drivers/delay_timer/generic_delay_timer.c
331endif
332
Soby Mathew09cc7a62018-02-27 11:17:14 +0000333# Add the FDT_SOURCES and options for Dynamic Config (only for Unix env)
334ifdef UNIX_MK
Soby Mathewce6d9642018-02-08 11:39:38 +0000335FVP_HW_CONFIG_DTS := fdts/${FVP_DT_PREFIX}.dts
Soby Mathew1d71ba12018-04-04 09:40:32 +0100336FDT_SOURCES += $(addprefix plat/arm/board/fvp/fdts/, \
Louis Mayencourt25ac8792019-12-17 13:17:25 +0000337 ${PLAT}_fw_config.dts \
Manish V Badarkhe3cb84a52020-05-31 08:53:40 +0100338 ${PLAT}_tb_fw_config.dts \
Soby Mathew1d71ba12018-04-04 09:40:32 +0100339 ${PLAT}_soc_fw_config.dts \
340 ${PLAT}_nt_fw_config.dts \
341 )
342
Manish V Badarkhe3cb84a52020-05-31 08:53:40 +0100343FVP_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_fw_config.dtb
344FVP_TB_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_tb_fw_config.dtb
Soby Mathew1d71ba12018-04-04 09:40:32 +0100345FVP_SOC_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_soc_fw_config.dtb
346FVP_NT_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_nt_fw_config.dtb
347
348ifeq (${SPD},tspd)
349FDT_SOURCES += plat/arm/board/fvp/fdts/${PLAT}_tsp_fw_config.dts
350FVP_TOS_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_tsp_fw_config.dtb
351
352# Add the TOS_FW_CONFIG to FIP and specify the same to certtool
Anders Dellien3ab336a2020-08-23 19:32:48 +0100353$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TOS_FW_CONFIG},--tos-fw-config,${FVP_TOS_FW_CONFIG}))
Soby Mathew1d71ba12018-04-04 09:40:32 +0100354endif
Soby Mathewce6d9642018-02-08 11:39:38 +0000355
Achin Gupta0cb64d02019-10-11 14:54:48 +0100356ifeq (${SPD},spmd)
Olivier Deprezdb1ef412020-04-01 21:28:26 +0200357
358ifeq ($(ARM_SPMC_MANIFEST_DTS),)
359ARM_SPMC_MANIFEST_DTS := plat/arm/board/fvp/fdts/${PLAT}_spmc_manifest.dts
360endif
361
362FDT_SOURCES += ${ARM_SPMC_MANIFEST_DTS}
363FVP_TOS_FW_CONFIG := ${BUILD_PLAT}/fdts/$(notdir $(basename ${ARM_SPMC_MANIFEST_DTS})).dtb
Achin Gupta0cb64d02019-10-11 14:54:48 +0100364
365# Add the TOS_FW_CONFIG to FIP and specify the same to certtool
Anders Dellien3ab336a2020-08-23 19:32:48 +0100366$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TOS_FW_CONFIG},--tos-fw-config,${FVP_TOS_FW_CONFIG}))
Achin Gupta0cb64d02019-10-11 14:54:48 +0100367endif
368
Manish V Badarkhe3cb84a52020-05-31 08:53:40 +0100369# Add the FW_CONFIG to FIP and specify the same to certtool
Anders Dellien3ab336a2020-08-23 19:32:48 +0100370$(eval $(call TOOL_ADD_PAYLOAD,${FVP_FW_CONFIG},--fw-config,${FVP_FW_CONFIG}))
Soby Mathewce6d9642018-02-08 11:39:38 +0000371# Add the TB_FW_CONFIG to FIP and specify the same to certtool
Anders Dellien3ab336a2020-08-23 19:32:48 +0100372$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TB_FW_CONFIG},--tb-fw-config,${FVP_TB_FW_CONFIG}))
Soby Mathew1d71ba12018-04-04 09:40:32 +0100373# Add the SOC_FW_CONFIG to FIP and specify the same to certtool
Anders Dellien3ab336a2020-08-23 19:32:48 +0100374$(eval $(call TOOL_ADD_PAYLOAD,${FVP_SOC_FW_CONFIG},--soc-fw-config,${FVP_SOC_FW_CONFIG}))
Soby Mathew1d71ba12018-04-04 09:40:32 +0100375# Add the NT_FW_CONFIG to FIP and specify the same to certtool
Anders Dellien3ab336a2020-08-23 19:32:48 +0100376$(eval $(call TOOL_ADD_PAYLOAD,${FVP_NT_FW_CONFIG},--nt-fw-config,${FVP_NT_FW_CONFIG}))
Soby Mathewce6d9642018-02-08 11:39:38 +0000377
378FDT_SOURCES += ${FVP_HW_CONFIG_DTS}
379$(eval FVP_HW_CONFIG := ${BUILD_PLAT}/$(patsubst %.dts,%.dtb,$(FVP_HW_CONFIG_DTS)))
380
381# Add the HW_CONFIG to FIP and specify the same to certtool
Anders Dellien3ab336a2020-08-23 19:32:48 +0100382$(eval $(call TOOL_ADD_PAYLOAD,${FVP_HW_CONFIG},--hw-config,${FVP_HW_CONFIG}))
Soby Mathew09cc7a62018-02-27 11:17:14 +0000383endif
Soby Mathewce6d9642018-02-08 11:39:38 +0000384
Dimitris Papastamosee7cda32018-05-31 14:10:06 +0100385# Enable dynamic mitigation support by default
386DYNAMIC_WORKAROUND_CVE_2018_3639 := 1
387
Andre Przywarad23acc92023-03-21 13:53:19 +0000388ifneq (${ENABLE_FEAT_AMU},0)
John Tsichritzis076b5f02019-03-19 17:20:52 +0000389BL31_SOURCES += lib/cpus/aarch64/cpuamu.c \
Dimitris Papastamosa2e702a2018-02-14 10:00:06 +0000390 lib/cpus/aarch64/cpuamu_helpers.S
John Tsichritzis076b5f02019-03-19 17:20:52 +0000391
392ifeq (${HW_ASSISTED_COHERENCY}, 1)
393BL31_SOURCES += lib/cpus/aarch64/cortex_a75_pubsub.c \
394 lib/cpus/aarch64/neoverse_n1_pubsub.c
395endif
Dimitris Papastamos53bfb942017-12-11 11:45:35 +0000396endif
397
Jeenu Viswambharana7055c52018-06-08 08:44:36 +0100398ifeq (${RAS_EXTENSION},1)
399BL31_SOURCES += plat/arm/board/fvp/aarch64/fvp_ras.c
400endif
401
Douglas Raillard51faada2017-02-24 18:14:15 +0000402ifneq (${ENABLE_STACK_PROTECTOR},0)
403PLAT_BL_COMMON_SOURCES += plat/arm/board/fvp/fvp_stack_protector.c
404endif
405
dp-arma4409002017-02-15 11:07:55 +0000406ifeq (${ARCH},aarch32)
407 NEED_BL32 := yes
408endif
409
Antonio Nino Diaz3661d8e2019-01-23 16:23:07 +0000410# Enable the dynamic translation tables library.
Arvind Ram Prakash42d4d3b2022-11-22 14:41:00 -0600411ifeq ($(filter 1,${RESET_TO_BL2} ${ARM_XLAT_TABLES_LIB_V1}),)
Manish V Badarkhe39f0b862022-03-15 16:05:58 +0000412 ifeq (${ARCH},aarch32)
Masahiro Yamada1dc17562020-04-01 14:28:24 +0900413 BL32_CPPFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC
Manish V Badarkhe39f0b862022-03-15 16:05:58 +0000414 else # AArch64
Masahiro Yamada1dc17562020-04-01 14:28:24 +0900415 BL31_CPPFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC
Antonio Nino Diaz819dcd72019-02-12 13:32:03 +0000416 endif
Antonio Nino Diaz3661d8e2019-01-23 16:23:07 +0000417endif
418
Petre-Ionut Tudor60e8f3c2019-11-07 15:18:03 +0000419ifeq (${ALLOW_RO_XLAT_TABLES}, 1)
420 ifeq (${ARCH},aarch32)
Masahiro Yamada1dc17562020-04-01 14:28:24 +0900421 BL32_CPPFLAGS += -DPLAT_RO_XLAT_TABLES
Petre-Ionut Tudor60e8f3c2019-11-07 15:18:03 +0000422 else # AArch64
Masahiro Yamada1dc17562020-04-01 14:28:24 +0900423 BL31_CPPFLAGS += -DPLAT_RO_XLAT_TABLES
Petre-Ionut Tudor60e8f3c2019-11-07 15:18:03 +0000424 ifeq (${SPD},tspd)
Masahiro Yamada1dc17562020-04-01 14:28:24 +0900425 BL32_CPPFLAGS += -DPLAT_RO_XLAT_TABLES
Petre-Ionut Tudor60e8f3c2019-11-07 15:18:03 +0000426 endif
427 endif
428endif
429
Ambroise Vincent992f0912019-07-12 13:47:03 +0100430ifeq (${USE_DEBUGFS},1)
Masahiro Yamada1dc17562020-04-01 14:28:24 +0900431 BL31_CPPFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC
Ambroise Vincent992f0912019-07-12 13:47:03 +0100432endif
433
Soby Mathewa22dffc2017-10-05 12:27:33 +0100434# Add support for platform supplied linker script for BL31 build
435$(eval $(call add_define,PLAT_EXTRA_LD_SCRIPT))
436
Arvind Ram Prakash42d4d3b2022-11-22 14:41:00 -0600437ifneq (${RESET_TO_BL2}, 0)
Roberto Vargas76d26732018-01-16 10:35:23 +0000438 override BL1_SOURCES =
439endif
440
Manish V Badarkhed679cde2023-03-12 21:34:44 +0000441# RSS is not supported on FVP right now. Thus, we use the mocked version
442# of the provided PSA APIs. They return with success and hard-coded token/key.
443PLAT_RSS_NOT_SUPPORTED := 1
444
Tamas Banc44e50b2022-02-11 09:49:36 +0100445# Include Measured Boot makefile before any Crypto library makefile.
446# Crypto library makefile may need default definitions of Measured Boot build
447# flags present in Measured Boot makefile.
448ifeq (${MEASURED_BOOT},1)
449 RSS_MEASURED_BOOT_MK := drivers/measured_boot/rss/rss_measured_boot.mk
450 $(info Including ${RSS_MEASURED_BOOT_MK})
451 include ${RSS_MEASURED_BOOT_MK}
452
laurenw-arm78da42a2022-05-31 16:39:09 -0500453 ifneq (${MBOOT_RSS_HASH_ALG}, sha256)
454 $(eval $(call add_define,TF_MBEDTLS_MBOOT_USE_SHA512))
455 endif
456
Tamas Banc44e50b2022-02-11 09:49:36 +0100457 BL1_SOURCES += ${MEASURED_BOOT_SOURCES}
458 BL2_SOURCES += ${MEASURED_BOOT_SOURCES}
459endif
460
Juan Castillo95cfd4a2015-04-14 12:49:03 +0100461include plat/arm/board/common/board_common.mk
Dan Handley60eea552015-03-19 19:17:53 +0000462include plat/arm/common/arm_common.mk
Soby Mathew6e79f9f2018-03-26 15:16:46 +0100463
Alexei Fedorov4a135bc2020-07-13 14:59:02 +0100464ifeq (${MEASURED_BOOT},1)
Manish V Badarkhe48ba0342021-09-14 23:12:42 +0100465BL1_SOURCES += plat/arm/board/fvp/fvp_common_measured_boot.c \
Tamas Banc44e50b2022-02-11 09:49:36 +0100466 plat/arm/board/fvp/fvp_bl1_measured_boot.c \
467 lib/psa/measured_boot.c
468
Manish V Badarkhe48ba0342021-09-14 23:12:42 +0100469BL2_SOURCES += plat/arm/board/fvp/fvp_common_measured_boot.c \
Tamas Banc44e50b2022-02-11 09:49:36 +0100470 plat/arm/board/fvp/fvp_bl2_measured_boot.c \
471 lib/psa/measured_boot.c
472
Sandrine Bailleux29e6fc52022-08-31 14:05:38 +0200473# Even though RSS is not supported on FVP (see above), we support overriding
474# PLAT_RSS_NOT_SUPPORTED from the command line, just for the purpose of building
475# the code to detect any build regressions. The resulting firmware will not be
476# functional.
477ifneq (${PLAT_RSS_NOT_SUPPORTED},1)
478 $(warning "RSS is not supported on FVP. The firmware will not be functional.")
479 include drivers/arm/rss/rss_comms.mk
480 BL1_SOURCES += ${RSS_COMMS_SOURCES}
481 BL2_SOURCES += ${RSS_COMMS_SOURCES}
Manish V Badarkhed679cde2023-03-12 21:34:44 +0000482 BL31_SOURCES += ${RSS_COMMS_SOURCES}
Sandrine Bailleux29e6fc52022-08-31 14:05:38 +0200483
Tamas Ban70247dd2022-10-05 11:56:04 +0200484 BL1_CFLAGS += -DPLAT_RSS_COMMS_PAYLOAD_MAX_SIZE=0
485 BL2_CFLAGS += -DPLAT_RSS_COMMS_PAYLOAD_MAX_SIZE=0
Sandrine Bailleux0271edd2022-10-12 14:46:56 +0200486 BL31_CFLAGS += -DPLAT_RSS_COMMS_PAYLOAD_MAX_SIZE=0
Sandrine Bailleux29e6fc52022-08-31 14:05:38 +0200487endif
488
Alexei Fedorov4a135bc2020-07-13 14:59:02 +0100489endif
490
Lucian Paul-Trifud72c4862022-06-22 18:45:30 +0100491ifeq (${DRTM_SUPPORT}, 1)
Manish V Badarkhe586f60c2022-07-12 21:48:04 +0100492BL31_SOURCES += plat/arm/board/fvp/fvp_drtm_addr.c \
493 plat/arm/board/fvp/fvp_drtm_dma_prot.c \
494 plat/arm/board/fvp/fvp_drtm_err.c \
johpow012a1cdee2022-03-11 17:50:58 -0600495 plat/arm/board/fvp/fvp_drtm_measurement.c \
496 plat/arm/board/fvp/fvp_drtm_stub.c \
Manish V Badarkhe586f60c2022-07-12 21:48:04 +0100497 plat/arm/common/arm_dyn_cfg.c \
498 plat/arm/board/fvp/fvp_err.c
Lucian Paul-Trifud72c4862022-06-22 18:45:30 +0100499endif
500
Manish V Badarkhe88c51c32022-01-08 23:08:02 +0000501ifeq (${TRUSTED_BOARD_BOOT}, 1)
502BL1_SOURCES += plat/arm/board/fvp/fvp_trusted_boot.c
503BL2_SOURCES += plat/arm/board/fvp/fvp_trusted_boot.c
504
Soby Mathew6e79f9f2018-03-26 15:16:46 +0100505# FVP being a development platform, enable capability to disable Authentication
Antonio Nino Diaz60e19f52018-09-25 11:37:23 +0100506# dynamically if TRUSTED_BOARD_BOOT is set.
Max Shvetsova6ffdde2019-12-06 11:50:12 +0000507DYN_DISABLE_AUTH := 1
Soby Mathew6e79f9f2018-03-26 15:16:46 +0100508endif
Manish V Badarkhecd3f0ae2021-08-24 14:42:35 +0100509
Marc Bonnici6a0788b2021-12-16 18:31:02 +0000510ifeq (${SPMC_AT_EL3}, 1)
511PLAT_BL_COMMON_SOURCES += plat/arm/board/fvp/fvp_el3_spmc.c
512endif
Wing Lie75cc242023-01-26 18:33:43 -0800513
514PSCI_OS_INIT_MODE := 1