blob: b7a03f37670e121aea788e1b8842e87944eef453 [file] [log] [blame]
Manish V Badarkhee62748e2022-02-23 11:26:53 +00001/*
Manish V Badarkhe28e8f9d2025-02-06 17:02:16 +00002 * Copyright (c) 2022-2025 Arm Limited. All rights reserved.
Manish V Badarkhee62748e2022-02-23 11:26:53 +00003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 *
6 * DRTM service
7 *
8 * Authors:
9 * Lucian Paul-Trifu <lucian.paultrifu@gmail.com>
10 * Brian Nezvadovitz <brinez@microsoft.com> 2021-02-01
11 */
12
13#include <stdint.h>
14
Manish V Badarkhed54792b2022-02-24 20:22:39 +000015#include <arch.h>
16#include <arch_helpers.h>
johpow012a1cdee2022-03-11 17:50:58 -060017#include <common/bl_common.h>
Manish V Badarkhee62748e2022-02-23 11:26:53 +000018#include <common/debug.h>
19#include <common/runtime_svc.h>
Manish V Badarkhed54792b2022-02-24 20:22:39 +000020#include <drivers/auth/crypto_mod.h>
Manish V Badarkhee62748e2022-02-23 11:26:53 +000021#include "drtm_main.h"
Manish V Badarkhe2090e552022-06-21 18:11:53 +010022#include "drtm_measurements.h"
Manish V Badarkhe1436e372022-06-21 09:41:32 +010023#include "drtm_remediation.h"
Manish Pandeyd1747e12022-06-23 10:43:31 +010024#include <lib/el3_runtime/context_mgmt.h>
Manish Pandeybd6cc0b2022-06-20 17:42:41 +010025#include <lib/psci/psci_lib.h>
johpow012a1cdee2022-03-11 17:50:58 -060026#include <lib/xlat_tables/xlat_tables_v2.h>
27#include <plat/common/platform.h>
Manish V Badarkhee62748e2022-02-23 11:26:53 +000028#include <services/drtm_svc.h>
Manish Pandeyb1392f42022-06-23 13:11:48 +010029#include <services/sdei.h>
johpow012a1cdee2022-03-11 17:50:58 -060030#include <platform_def.h>
Manish V Badarkhee62748e2022-02-23 11:26:53 +000031
johpow012a1cdee2022-03-11 17:50:58 -060032/* Structure to store DRTM features specific to the platform. */
33static drtm_features_t plat_drtm_features;
34
35/* DRTM-formatted memory map. */
36static drtm_memory_region_descriptor_table_t *plat_drtm_mem_map;
Manish V Badarkhe8666bcf2025-03-06 15:45:18 +000037static const plat_drtm_dma_prot_features_t *plat_dma_prot_feat;
38static const plat_drtm_tpm_features_t *plat_tpm_feat;
Manish V Badarkhed54792b2022-02-24 20:22:39 +000039
Manish V Badarkhed42119c2022-06-22 13:11:14 +010040/* DLME header */
41struct_dlme_data_header dlme_data_hdr_init;
42
43/* Minimum data memory requirement */
44uint64_t dlme_data_min_size;
45
Manish V Badarkhee62748e2022-02-23 11:26:53 +000046int drtm_setup(void)
47{
Manish V Badarkhed54792b2022-02-24 20:22:39 +000048 bool rc;
49
Manish V Badarkhee62748e2022-02-23 11:26:53 +000050 INFO("DRTM service setup\n");
51
johpow012a1cdee2022-03-11 17:50:58 -060052 /* Read boot PE ID from MPIDR */
53 plat_drtm_features.boot_pe_id = read_mpidr_el1() & MPIDR_AFFINITY_MASK;
Manish V Badarkhed54792b2022-02-24 20:22:39 +000054
55 rc = drtm_dma_prot_init();
56 if (rc) {
57 return INTERNAL_ERROR;
58 }
59
60 /*
61 * initialise the platform supported crypto module that will
62 * be used by the DRTM-service to calculate hash of DRTM-
63 * implementation specific components
64 */
65 crypto_mod_init();
66
johpow012a1cdee2022-03-11 17:50:58 -060067 /* Build DRTM-compatible address map. */
68 plat_drtm_mem_map = drtm_build_address_map();
69 if (plat_drtm_mem_map == NULL) {
70 return INTERNAL_ERROR;
71 }
72
73 /* Get DRTM features from platform hooks. */
74 plat_tpm_feat = plat_drtm_get_tpm_features();
75 if (plat_tpm_feat == NULL) {
76 return INTERNAL_ERROR;
77 }
78
79 plat_dma_prot_feat = plat_drtm_get_dma_prot_features();
80 if (plat_dma_prot_feat == NULL) {
81 return INTERNAL_ERROR;
82 }
83
84 /*
85 * Add up minimum DLME data memory.
86 *
87 * For systems with complete DMA protection there is only one entry in
88 * the protected regions table.
89 */
90 if (plat_dma_prot_feat->dma_protection_support ==
91 ARM_DRTM_DMA_PROT_FEATURES_DMA_SUPPORT_COMPLETE) {
92 dlme_data_min_size =
93 sizeof(drtm_memory_region_descriptor_table_t) +
94 sizeof(drtm_mem_region_t);
Manish V Badarkhed42119c2022-06-22 13:11:14 +010095 dlme_data_hdr_init.dlme_prot_regions_size = dlme_data_min_size;
johpow012a1cdee2022-03-11 17:50:58 -060096 } else {
97 /*
98 * TODO set protected regions table size based on platform DMA
99 * protection configuration
100 */
101 panic();
102 }
103
Manish V Badarkhed42119c2022-06-22 13:11:14 +0100104 dlme_data_hdr_init.dlme_addr_map_size = drtm_get_address_map_size();
105 dlme_data_hdr_init.dlme_tcb_hashes_table_size =
106 plat_drtm_get_tcb_hash_table_size();
Manish V Badarkhea65fa572025-02-22 20:33:17 +0000107 dlme_data_hdr_init.dlme_acpi_tables_region_size =
108 plat_drtm_get_acpi_tables_region_size();
Manish V Badarkhed42119c2022-06-22 13:11:14 +0100109 dlme_data_hdr_init.dlme_impdef_region_size =
110 plat_drtm_get_imp_def_dlme_region_size();
111
Manish V Badarkhea65fa572025-02-22 20:33:17 +0000112 dlme_data_min_size += sizeof(struct_dlme_data_header) +
113 dlme_data_hdr_init.dlme_addr_map_size +
Manish V Badarkhe63d20202024-12-11 17:49:29 +0000114 ARM_DRTM_MIN_EVENT_LOG_SIZE +
Manish V Badarkhed42119c2022-06-22 13:11:14 +0100115 dlme_data_hdr_init.dlme_tcb_hashes_table_size +
Manish V Badarkhea65fa572025-02-22 20:33:17 +0000116 dlme_data_hdr_init.dlme_acpi_tables_region_size +
Manish V Badarkhed42119c2022-06-22 13:11:14 +0100117 dlme_data_hdr_init.dlme_impdef_region_size;
johpow012a1cdee2022-03-11 17:50:58 -0600118
johpow012a1cdee2022-03-11 17:50:58 -0600119 /* Fill out platform DRTM features structure */
120 /* Only support default PCR schema (0x1) in this implementation. */
121 ARM_DRTM_TPM_FEATURES_SET_PCR_SCHEMA(plat_drtm_features.tpm_features,
122 ARM_DRTM_TPM_FEATURES_PCR_SCHEMA_DEFAULT);
123 ARM_DRTM_TPM_FEATURES_SET_TPM_HASH(plat_drtm_features.tpm_features,
124 plat_tpm_feat->tpm_based_hash_support);
125 ARM_DRTM_TPM_FEATURES_SET_FW_HASH(plat_drtm_features.tpm_features,
126 plat_tpm_feat->firmware_hash_algorithm);
127 ARM_DRTM_MIN_MEM_REQ_SET_MIN_DLME_DATA_SIZE(plat_drtm_features.minimum_memory_requirement,
Manish V Badarkhe28e8f9d2025-02-06 17:02:16 +0000128 page_align(dlme_data_min_size, UP)/PAGE_SIZE);
johpow012a1cdee2022-03-11 17:50:58 -0600129 ARM_DRTM_MIN_MEM_REQ_SET_DCE_SIZE(plat_drtm_features.minimum_memory_requirement,
130 plat_drtm_get_min_size_normal_world_dce());
131 ARM_DRTM_DMA_PROT_FEATURES_SET_MAX_REGIONS(plat_drtm_features.dma_prot_features,
132 plat_dma_prot_feat->max_num_mem_prot_regions);
133 ARM_DRTM_DMA_PROT_FEATURES_SET_DMA_SUPPORT(plat_drtm_features.dma_prot_features,
134 plat_dma_prot_feat->dma_protection_support);
135 ARM_DRTM_TCB_HASH_FEATURES_SET_MAX_NUM_HASHES(plat_drtm_features.tcb_hash_features,
136 plat_drtm_get_tcb_hash_features());
Manish V Badarkhe94127ae2025-02-25 18:24:47 +0000137 ARM_DRTM_DLME_IMG_AUTH_SUPPORT(plat_drtm_features.dlme_image_auth_features,
138 plat_drtm_get_dlme_img_auth_features());
johpow012a1cdee2022-03-11 17:50:58 -0600139
Manish V Badarkhee62748e2022-02-23 11:26:53 +0000140 return 0;
141}
142
Manish Pandey2c265972022-07-19 14:35:00 +0100143static inline void invalidate_icache_all(void)
144{
145 __asm__ volatile("ic ialluis");
146 dsb();
147 isb();
148}
149
Manish V Badarkhee9467af2022-06-16 13:46:43 +0100150static inline uint64_t drtm_features_tpm(void *ctx)
151{
152 SMC_RET2(ctx, 1ULL, /* TPM feature is supported */
153 plat_drtm_features.tpm_features);
154}
155
156static inline uint64_t drtm_features_mem_req(void *ctx)
157{
158 SMC_RET2(ctx, 1ULL, /* memory req Feature is supported */
159 plat_drtm_features.minimum_memory_requirement);
160}
161
162static inline uint64_t drtm_features_boot_pe_id(void *ctx)
163{
164 SMC_RET2(ctx, 1ULL, /* Boot PE feature is supported */
165 plat_drtm_features.boot_pe_id);
166}
167
168static inline uint64_t drtm_features_dma_prot(void *ctx)
169{
170 SMC_RET2(ctx, 1ULL, /* DMA protection feature is supported */
171 plat_drtm_features.dma_prot_features);
172}
173
174static inline uint64_t drtm_features_tcb_hashes(void *ctx)
175{
176 SMC_RET2(ctx, 1ULL, /* TCB hash feature is supported */
177 plat_drtm_features.tcb_hash_features);
178}
179
Manish V Badarkhe94127ae2025-02-25 18:24:47 +0000180static inline uint64_t drtm_features_dlme_img_auth_features(void *ctx)
181{
182 SMC_RET2(ctx, 1ULL, /* DLME Image auth is supported */
183 plat_drtm_features.dlme_image_auth_features);
184}
185
Manish Pandeybd6cc0b2022-06-20 17:42:41 +0100186static enum drtm_retc drtm_dl_check_caller_el(void *ctx)
187{
188 uint64_t spsr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SPSR_EL3);
189 uint64_t dl_caller_el;
190 uint64_t dl_caller_aarch;
191
192 dl_caller_el = spsr_el3 >> MODE_EL_SHIFT & MODE_EL_MASK;
193 dl_caller_aarch = spsr_el3 >> MODE_RW_SHIFT & MODE_RW_MASK;
194
195 /* Caller's security state is checked from drtm_smc_handle function */
196
197 /* Caller can be NS-EL2/EL1 */
198 if (dl_caller_el == MODE_EL3) {
199 ERROR("DRTM: invalid launch from EL3\n");
200 return DENIED;
201 }
202
203 if (dl_caller_aarch != MODE_RW_64) {
204 ERROR("DRTM: invalid launch from non-AArch64 execution state\n");
205 return DENIED;
206 }
207
208 return SUCCESS;
209}
210
211static enum drtm_retc drtm_dl_check_cores(void)
212{
213 bool running_on_single_core;
214 uint64_t this_pe_aff_value = read_mpidr_el1() & MPIDR_AFFINITY_MASK;
215
216 if (this_pe_aff_value != plat_drtm_features.boot_pe_id) {
217 ERROR("DRTM: invalid launch on a non-boot PE\n");
218 return DENIED;
219 }
220
Boyan Karatotev3b802102024-11-06 16:26:15 +0000221 running_on_single_core = psci_is_last_on_cpu_safe(plat_my_core_pos());
Manish Pandeybd6cc0b2022-06-20 17:42:41 +0100222 if (!running_on_single_core) {
223 ERROR("DRTM: invalid launch due to non-boot PE not being turned off\n");
Stuart Yoderbc9064a2024-01-10 14:03:03 -0600224 return SECONDARY_PE_NOT_OFF;
Manish Pandeybd6cc0b2022-06-20 17:42:41 +0100225 }
226
227 return SUCCESS;
228}
229
Manish V Badarkhed42119c2022-06-22 13:11:14 +0100230static enum drtm_retc drtm_dl_prepare_dlme_data(const struct_drtm_dl_args *args)
Manish Pandey40e1fad2022-06-21 15:36:45 +0100231{
Manish V Badarkhed42119c2022-06-22 13:11:14 +0100232 int rc;
233 uint64_t dlme_data_paddr;
234 size_t dlme_data_max_size;
235 uintptr_t dlme_data_mapping;
236 struct_dlme_data_header *dlme_data_hdr;
237 uint8_t *dlme_data_cursor;
238 size_t dlme_data_mapping_bytes;
239 size_t serialised_bytes_actual;
Manish Pandey40e1fad2022-06-21 15:36:45 +0100240
Manish V Badarkhed42119c2022-06-22 13:11:14 +0100241 dlme_data_paddr = args->dlme_paddr + args->dlme_data_off;
242 dlme_data_max_size = args->dlme_size - args->dlme_data_off;
243
244 /*
245 * The capacity of the given DLME data region is checked when
246 * the other dynamic launch arguments are.
247 */
248 if (dlme_data_max_size < dlme_data_min_size) {
249 ERROR("%s: assertion failed:"
Manish V Badarkhe28e8f9d2025-02-06 17:02:16 +0000250 " dlme_data_max_size (%ld) < dlme_data_min_size (%ld)\n",
Manish V Badarkhed42119c2022-06-22 13:11:14 +0100251 __func__, dlme_data_max_size, dlme_data_min_size);
252 panic();
253 }
254
255 /* Map the DLME data region as NS memory. */
256 dlme_data_mapping_bytes = ALIGNED_UP(dlme_data_max_size, DRTM_PAGE_SIZE);
257 rc = mmap_add_dynamic_region_alloc_va(dlme_data_paddr,
258 &dlme_data_mapping,
259 dlme_data_mapping_bytes,
260 MT_RW_DATA | MT_NS |
261 MT_SHAREABILITY_ISH);
262 if (rc != 0) {
263 WARN("DRTM: %s: mmap_add_dynamic_region() failed rc=%d\n",
264 __func__, rc);
265 return INTERNAL_ERROR;
266 }
267 dlme_data_hdr = (struct_dlme_data_header *)dlme_data_mapping;
268 dlme_data_cursor = (uint8_t *)dlme_data_hdr + sizeof(*dlme_data_hdr);
269
270 memcpy(dlme_data_hdr, (const void *)&dlme_data_hdr_init,
271 sizeof(*dlme_data_hdr));
272
273 /* Set the header version and size. */
274 dlme_data_hdr->version = 1;
275 dlme_data_hdr->this_hdr_size = sizeof(*dlme_data_hdr);
276
277 /* Prepare DLME protected regions. */
278 drtm_dma_prot_serialise_table(dlme_data_cursor,
279 &serialised_bytes_actual);
280 assert(serialised_bytes_actual ==
281 dlme_data_hdr->dlme_prot_regions_size);
282 dlme_data_cursor += serialised_bytes_actual;
283
284 /* Prepare DLME address map. */
285 if (plat_drtm_mem_map != NULL) {
286 memcpy(dlme_data_cursor, plat_drtm_mem_map,
287 dlme_data_hdr->dlme_addr_map_size);
288 } else {
289 WARN("DRTM: DLME address map is not in the cache\n");
290 }
291 dlme_data_cursor += dlme_data_hdr->dlme_addr_map_size;
292
293 /* Prepare DRTM event log for DLME. */
294 drtm_serialise_event_log(dlme_data_cursor, &serialised_bytes_actual);
Manish V Badarkhe63d20202024-12-11 17:49:29 +0000295 assert(serialised_bytes_actual <= ARM_DRTM_MIN_EVENT_LOG_SIZE);
Manish V Badarkhe97532382025-03-14 17:06:17 +0000296 dlme_data_hdr->dlme_tpm_log_size = serialised_bytes_actual;
297 dlme_data_cursor += serialised_bytes_actual;
Manish V Badarkhed42119c2022-06-22 13:11:14 +0100298
299 /*
300 * TODO: Prepare the TCB hashes for DLME, currently its size
301 * 0
302 */
303 dlme_data_cursor += dlme_data_hdr->dlme_tcb_hashes_table_size;
304
305 /* Implementation-specific region size is unused. */
306 dlme_data_cursor += dlme_data_hdr->dlme_impdef_region_size;
307
308 /*
309 * Prepare DLME data size, includes all data region referenced above
310 * alongwith the DLME data header
311 */
312 dlme_data_hdr->dlme_data_size = dlme_data_cursor - (uint8_t *)dlme_data_hdr;
313
314 /* Unmap the DLME data region. */
315 rc = mmap_remove_dynamic_region(dlme_data_mapping, dlme_data_mapping_bytes);
316 if (rc != 0) {
317 ERROR("%s(): mmap_remove_dynamic_region() failed"
318 " unexpectedly rc=%d\n", __func__, rc);
319 panic();
320 }
Manish Pandey40e1fad2022-06-21 15:36:45 +0100321
322 return SUCCESS;
323}
324
Manish V Badarkhe8666bcf2025-03-06 15:45:18 +0000325/* Function to check if the value is valid for each bit field */
326static int drtm_dl_check_features_sanity(uint32_t val)
327{
328 /**
329 * Ensure that if DLME Authorities Schema (Bits [2:1]) is set, then
330 * DLME image authentication (Bit[6]) must also be set
331 */
Boyan Karatotevf9635782025-02-05 10:48:20 +0000332 if ((EXTRACT(DRTM_LAUNCH_FEAT_PCR_USAGE_SCHEMA, val) == DLME_AUTH_SCHEMA) &&
333 (EXTRACT(DRTM_LAUNCH_FEAT_DLME_IMG_AUTH, val) != DLME_IMG_AUTH)) {
Manish V Badarkhe8666bcf2025-03-06 15:45:18 +0000334 return INVALID_PARAMETERS;
335 }
336
337 /**
338 * Check if Bits [5:3] (Memory protection type) matches with platform's
339 * memory protection type
340 */
Boyan Karatotevf9635782025-02-05 10:48:20 +0000341 if (EXTRACT(DRTM_LAUNCH_FEAT_MEM_PROTECTION_TYPE, val) !=
Manish V Badarkhe8666bcf2025-03-06 15:45:18 +0000342 __builtin_ctz(plat_dma_prot_feat->dma_protection_support)) {
343 return INVALID_PARAMETERS;
344 }
345
346 /**
347 * Check if Bits [0] (Type of hashing) matches with platform's
348 * supported hash type.
349 */
Boyan Karatotevf9635782025-02-05 10:48:20 +0000350 if (EXTRACT(DRTM_LAUNCH_FEAT_HASHING_TYPE, val) !=
Manish V Badarkhe8666bcf2025-03-06 15:45:18 +0000351 plat_tpm_feat->tpm_based_hash_support) {
352 return INVALID_PARAMETERS;
353 }
354
355 return 0;
356}
357
Manish Pandey40e1fad2022-06-21 15:36:45 +0100358/*
359 * Note: accesses to the dynamic launch args, and to the DLME data are
360 * little-endian as required, thanks to TF-A BL31 init requirements.
361 */
362static enum drtm_retc drtm_dl_check_args(uint64_t x1,
363 struct_drtm_dl_args *a_out)
364{
365 uint64_t dlme_start, dlme_end;
366 uint64_t dlme_img_start, dlme_img_ep, dlme_img_end;
367 uint64_t dlme_data_start, dlme_data_end;
Manish Pandey67471e72022-07-21 13:07:07 +0100368 uintptr_t va_mapping;
369 size_t va_mapping_size;
Manish Pandey40e1fad2022-06-21 15:36:45 +0100370 struct_drtm_dl_args *a;
371 struct_drtm_dl_args args_buf;
Manish Pandey40e1fad2022-06-21 15:36:45 +0100372 int rc;
373
374 if (x1 % DRTM_PAGE_SIZE != 0) {
375 ERROR("DRTM: parameters structure is not "
376 DRTM_PAGE_SIZE_STR "-aligned\n");
377 return INVALID_PARAMETERS;
378 }
379
Manish Pandey67471e72022-07-21 13:07:07 +0100380 va_mapping_size = ALIGNED_UP(sizeof(struct_drtm_dl_args), DRTM_PAGE_SIZE);
Manish V Badarkhe764aa952022-07-13 09:47:03 +0100381
382 /* check DRTM parameters are within NS address region */
Manish Pandey67471e72022-07-21 13:07:07 +0100383 rc = plat_drtm_validate_ns_region(x1, va_mapping_size);
Manish V Badarkhe764aa952022-07-13 09:47:03 +0100384 if (rc != 0) {
385 ERROR("DRTM: parameters lies within secure memory\n");
386 return INVALID_PARAMETERS;
387 }
388
Manish Pandey67471e72022-07-21 13:07:07 +0100389 rc = mmap_add_dynamic_region_alloc_va(x1, &va_mapping, va_mapping_size,
Manish Pandey40e1fad2022-06-21 15:36:45 +0100390 MT_MEMORY | MT_NS | MT_RO |
391 MT_SHAREABILITY_ISH);
392 if (rc != 0) {
393 WARN("DRTM: %s: mmap_add_dynamic_region() failed rc=%d\n",
394 __func__, rc);
395 return INTERNAL_ERROR;
396 }
Manish Pandey67471e72022-07-21 13:07:07 +0100397 a = (struct_drtm_dl_args *)va_mapping;
398
399 /* Sanitize cache of data passed in args by the DCE Preamble. */
400 flush_dcache_range(va_mapping, va_mapping_size);
401
Manish Pandey40e1fad2022-06-21 15:36:45 +0100402 args_buf = *a;
403
Manish Pandey67471e72022-07-21 13:07:07 +0100404 rc = mmap_remove_dynamic_region(va_mapping, va_mapping_size);
Manish V Badarkhe8666bcf2025-03-06 15:45:18 +0000405 if (rc != 0) {
Manish Pandey40e1fad2022-06-21 15:36:45 +0100406 ERROR("%s(): mmap_remove_dynamic_region() failed unexpectedly"
407 " rc=%d\n", __func__, rc);
408 panic();
409 }
410 a = &args_buf;
411
Manish V Badarkhec503ded2022-09-21 10:04:16 +0100412 if (!((a->version >= ARM_DRTM_PARAMS_MIN_VERSION) &&
413 (a->version <= ARM_DRTM_PARAMS_MAX_VERSION))) {
414 ERROR("DRTM: parameters structure version %u is unsupported\n",
415 a->version);
Manish Pandey40e1fad2022-06-21 15:36:45 +0100416 return NOT_SUPPORTED;
417 }
418
Manish V Badarkhe8666bcf2025-03-06 15:45:18 +0000419 rc = drtm_dl_check_features_sanity(a->features);
420 if (rc != 0) {
421 ERROR("%s(): drtm_dl_check_features_sanity() failed.\n"
422 " rc=%d\n", __func__, rc);
423 return rc;
424 }
425
Manish Pandey40e1fad2022-06-21 15:36:45 +0100426 if (!(a->dlme_img_off < a->dlme_size &&
427 a->dlme_data_off < a->dlme_size)) {
428 ERROR("DRTM: argument offset is outside of the DLME region\n");
429 return INVALID_PARAMETERS;
430 }
431 dlme_start = a->dlme_paddr;
432 dlme_end = a->dlme_paddr + a->dlme_size;
433 dlme_img_start = a->dlme_paddr + a->dlme_img_off;
434 dlme_img_ep = dlme_img_start + a->dlme_img_ep_off;
435 dlme_img_end = dlme_img_start + a->dlme_img_size;
436 dlme_data_start = a->dlme_paddr + a->dlme_data_off;
437 dlme_data_end = dlme_end;
438
Manish Pandey40e1fad2022-06-21 15:36:45 +0100439 /* Check the DLME regions arguments. */
440 if ((dlme_start % DRTM_PAGE_SIZE) != 0) {
441 ERROR("DRTM: argument DLME region is not "
442 DRTM_PAGE_SIZE_STR "-aligned\n");
443 return INVALID_PARAMETERS;
444 }
445
446 if (!(dlme_start < dlme_end &&
447 dlme_start <= dlme_img_start && dlme_img_start < dlme_img_end &&
448 dlme_start <= dlme_data_start && dlme_data_start < dlme_data_end)) {
449 ERROR("DRTM: argument DLME region is discontiguous\n");
450 return INVALID_PARAMETERS;
451 }
452
453 if (dlme_img_start < dlme_data_end && dlme_data_start < dlme_img_end) {
454 ERROR("DRTM: argument DLME regions overlap\n");
455 return INVALID_PARAMETERS;
456 }
457
458 /* Check the DLME image region arguments. */
459 if ((dlme_img_start % DRTM_PAGE_SIZE) != 0) {
460 ERROR("DRTM: argument DLME image region is not "
461 DRTM_PAGE_SIZE_STR "-aligned\n");
462 return INVALID_PARAMETERS;
463 }
464
465 if (!(dlme_img_start <= dlme_img_ep && dlme_img_ep < dlme_img_end)) {
466 ERROR("DRTM: DLME entry point is outside of the DLME image region\n");
467 return INVALID_PARAMETERS;
468 }
469
470 if ((dlme_img_ep % 4) != 0) {
471 ERROR("DRTM: DLME image entry point is not 4-byte-aligned\n");
472 return INVALID_PARAMETERS;
473 }
474
475 /* Check the DLME data region arguments. */
476 if ((dlme_data_start % DRTM_PAGE_SIZE) != 0) {
477 ERROR("DRTM: argument DLME data region is not "
478 DRTM_PAGE_SIZE_STR "-aligned\n");
479 return INVALID_PARAMETERS;
480 }
481
Manish V Badarkhed42119c2022-06-22 13:11:14 +0100482 if (dlme_data_end - dlme_data_start < dlme_data_min_size) {
Manish Pandey40e1fad2022-06-21 15:36:45 +0100483 ERROR("DRTM: argument DLME data region is short of %lu bytes\n",
Manish V Badarkhed42119c2022-06-22 13:11:14 +0100484 dlme_data_min_size - (size_t)(dlme_data_end - dlme_data_start));
Manish Pandey40e1fad2022-06-21 15:36:45 +0100485 return INVALID_PARAMETERS;
486 }
487
Manish V Badarkhe764aa952022-07-13 09:47:03 +0100488 /* check DLME region (paddr + size) is within a NS address region */
489 rc = plat_drtm_validate_ns_region(dlme_start, (size_t)a->dlme_size);
490 if (rc != 0) {
491 ERROR("DRTM: DLME region lies within secure memory\n");
492 return INVALID_PARAMETERS;
493 }
494
Manish Pandey40e1fad2022-06-21 15:36:45 +0100495 /* Check the Normal World DCE region arguments. */
496 if (a->dce_nwd_paddr != 0) {
497 uint32_t dce_nwd_start = a->dce_nwd_paddr;
498 uint32_t dce_nwd_end = dce_nwd_start + a->dce_nwd_size;
499
500 if (!(dce_nwd_start < dce_nwd_end)) {
501 ERROR("DRTM: argument Normal World DCE region is dicontiguous\n");
502 return INVALID_PARAMETERS;
503 }
504
505 if (dce_nwd_start < dlme_end && dlme_start < dce_nwd_end) {
506 ERROR("DRTM: argument Normal World DCE regions overlap\n");
507 return INVALID_PARAMETERS;
508 }
509 }
510
Manish Pandey67471e72022-07-21 13:07:07 +0100511 /*
512 * Map and sanitize the cache of data range passed by DCE Preamble. This
513 * is required to avoid / defend against racing with cache evictions
514 */
515 va_mapping_size = ALIGNED_UP((dlme_end - dlme_start), DRTM_PAGE_SIZE);
Manish V Badarkhe23378ae2024-08-30 10:13:43 +0100516 rc = mmap_add_dynamic_region_alloc_va(dlme_start, &va_mapping, va_mapping_size,
Manish Pandey67471e72022-07-21 13:07:07 +0100517 MT_MEMORY | MT_NS | MT_RO |
518 MT_SHAREABILITY_ISH);
519 if (rc != 0) {
520 ERROR("DRTM: %s: mmap_add_dynamic_region_alloc_va() failed rc=%d\n",
521 __func__, rc);
522 return INTERNAL_ERROR;
523 }
524 flush_dcache_range(va_mapping, va_mapping_size);
525
526 rc = mmap_remove_dynamic_region(va_mapping, va_mapping_size);
527 if (rc) {
528 ERROR("%s(): mmap_remove_dynamic_region() failed unexpectedly"
529 " rc=%d\n", __func__, rc);
530 panic();
531 }
532
Manish Pandey40e1fad2022-06-21 15:36:45 +0100533 *a_out = *a;
534 return SUCCESS;
535}
536
Manish Pandeyd1747e12022-06-23 10:43:31 +0100537static void drtm_dl_reset_dlme_el_state(enum drtm_dlme_el dlme_el)
538{
539 uint64_t sctlr;
540
541 /*
542 * TODO: Set PE state according to the PSCI's specification of the initial
543 * state after CPU_ON, or to reset values if unspecified, where they exist,
544 * or define sensible values otherwise.
545 */
546
547 switch (dlme_el) {
548 case DLME_AT_EL1:
549 sctlr = read_sctlr_el1();
550 break;
551
552 case DLME_AT_EL2:
553 sctlr = read_sctlr_el2();
554 break;
555
556 default: /* Not reached */
557 ERROR("%s(): dlme_el has the unexpected value %d\n",
558 __func__, dlme_el);
559 panic();
560 }
561
562 sctlr &= ~(/* Disable DLME's EL MMU, since the existing page-tables are untrusted. */
563 SCTLR_M_BIT
564 | SCTLR_EE_BIT /* Little-endian data accesses. */
Manish V Badarkhe23378ae2024-08-30 10:13:43 +0100565 | SCTLR_C_BIT /* disable data caching */
566 | SCTLR_I_BIT /* disable instruction caching */
Manish Pandeyd1747e12022-06-23 10:43:31 +0100567 );
568
Manish Pandeyd1747e12022-06-23 10:43:31 +0100569 switch (dlme_el) {
570 case DLME_AT_EL1:
571 write_sctlr_el1(sctlr);
572 break;
573
574 case DLME_AT_EL2:
575 write_sctlr_el2(sctlr);
576 break;
577 }
578}
579
580static void drtm_dl_reset_dlme_context(enum drtm_dlme_el dlme_el)
581{
582 void *ns_ctx = cm_get_context(NON_SECURE);
583 gp_regs_t *gpregs = get_gpregs_ctx(ns_ctx);
584 uint64_t spsr_el3 = read_ctx_reg(get_el3state_ctx(ns_ctx), CTX_SPSR_EL3);
585
586 /* Reset all gpregs, including SP_EL0. */
587 memset(gpregs, 0, sizeof(*gpregs));
588
589 /* Reset SP_ELx. */
590 switch (dlme_el) {
591 case DLME_AT_EL1:
592 write_sp_el1(0);
593 break;
594
595 case DLME_AT_EL2:
596 write_sp_el2(0);
597 break;
598 }
599
600 /*
601 * DLME's async exceptions are masked to avoid a NWd attacker's timed
602 * interference with any state we established trust in or measured.
603 */
604 spsr_el3 |= SPSR_DAIF_MASK << SPSR_DAIF_SHIFT;
605
606 write_ctx_reg(get_el3state_ctx(ns_ctx), CTX_SPSR_EL3, spsr_el3);
607}
608
609static void drtm_dl_prepare_eret_to_dlme(const struct_drtm_dl_args *args, enum drtm_dlme_el dlme_el)
610{
611 void *ctx = cm_get_context(NON_SECURE);
612 uint64_t dlme_ep = DL_ARGS_GET_DLME_ENTRY_POINT(args);
613 uint64_t spsr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SPSR_EL3);
614
615 /* Next ERET is to the DLME's EL. */
616 spsr_el3 &= ~(MODE_EL_MASK << MODE_EL_SHIFT);
617 switch (dlme_el) {
618 case DLME_AT_EL1:
619 spsr_el3 |= MODE_EL1 << MODE_EL_SHIFT;
620 break;
621
622 case DLME_AT_EL2:
623 spsr_el3 |= MODE_EL2 << MODE_EL_SHIFT;
624 break;
625 }
626
627 /* Next ERET is to the DLME entry point. */
628 cm_set_elr_spsr_el3(NON_SECURE, dlme_ep, spsr_el3);
629}
630
Manish Pandeybd6cc0b2022-06-20 17:42:41 +0100631static uint64_t drtm_dynamic_launch(uint64_t x1, void *handle)
632{
633 enum drtm_retc ret = SUCCESS;
Manish V Badarkhe2b13a982022-06-21 18:08:50 +0100634 enum drtm_retc dma_prot_ret;
Manish Pandey40e1fad2022-06-21 15:36:45 +0100635 struct_drtm_dl_args args;
Manish Pandeyd1747e12022-06-23 10:43:31 +0100636 /* DLME should be highest NS exception level */
637 enum drtm_dlme_el dlme_el = (el_implemented(2) != EL_IMPL_NONE) ? MODE_EL2 : MODE_EL1;
Manish Pandeybd6cc0b2022-06-20 17:42:41 +0100638
639 /* Ensure that only boot PE is powered on */
640 ret = drtm_dl_check_cores();
641 if (ret != SUCCESS) {
642 SMC_RET1(handle, ret);
643 }
644
645 /*
646 * Ensure that execution state is AArch64 and the caller
647 * is highest non-secure exception level
648 */
649 ret = drtm_dl_check_caller_el(handle);
650 if (ret != SUCCESS) {
651 SMC_RET1(handle, ret);
652 }
653
Manish Pandey40e1fad2022-06-21 15:36:45 +0100654 ret = drtm_dl_check_args(x1, &args);
655 if (ret != SUCCESS) {
656 SMC_RET1(handle, ret);
657 }
658
Manish Pandeyb1392f42022-06-23 13:11:48 +0100659 /* Ensure that there are no SDEI event registered */
660#if SDEI_SUPPORT
661 if (sdei_get_registered_event_count() != 0) {
662 SMC_RET1(handle, DENIED);
663 }
664#endif /* SDEI_SUPPORT */
665
Manish V Badarkhe2b13a982022-06-21 18:08:50 +0100666 /*
667 * Engage the DMA protections. The launch cannot proceed without the DMA
668 * protections due to potential TOC/TOU vulnerabilities w.r.t. the DLME
669 * region (and to the NWd DCE region).
670 */
671 ret = drtm_dma_prot_engage(&args.dma_prot_args,
672 DL_ARGS_GET_DMA_PROT_TYPE(&args));
673 if (ret != SUCCESS) {
674 SMC_RET1(handle, ret);
675 }
676
Manish V Badarkhe2090e552022-06-21 18:11:53 +0100677 /*
678 * The DMA protection is now engaged. Note that any failure mode that
679 * returns an error to the DRTM-launch caller must now disengage DMA
680 * protections before returning to the caller.
681 */
682
683 ret = drtm_take_measurements(&args);
684 if (ret != SUCCESS) {
685 goto err_undo_dma_prot;
686 }
687
Manish V Badarkhed42119c2022-06-22 13:11:14 +0100688 ret = drtm_dl_prepare_dlme_data(&args);
689 if (ret != SUCCESS) {
690 goto err_undo_dma_prot;
691 }
692
Manish Pandeyd1747e12022-06-23 10:43:31 +0100693 /*
694 * Note that, at the time of writing, the DRTM spec allows a successful
695 * launch from NS-EL1 to return to a DLME in NS-EL2. The practical risk
696 * of a privilege escalation, e.g. due to a compromised hypervisor, is
697 * considered small enough not to warrant the specification of additional
698 * DRTM conduits that would be necessary to maintain OSs' abstraction from
699 * the presence of EL2 were the dynamic launch only be allowed from the
700 * highest NS EL.
701 */
702
703 dlme_el = (el_implemented(2) != EL_IMPL_NONE) ? MODE_EL2 : MODE_EL1;
704
705 drtm_dl_reset_dlme_el_state(dlme_el);
706 drtm_dl_reset_dlme_context(dlme_el);
707
Manish V Badarkhe23378ae2024-08-30 10:13:43 +0100708 /*
709 * Setting the Generic Timer frequency is required before launching
710 * DLME and is already done for running CPU during PSCI setup.
711 */
Manish Pandeyd1747e12022-06-23 10:43:31 +0100712 drtm_dl_prepare_eret_to_dlme(&args, dlme_el);
713
714 /*
Stuart Yoderb94d5902024-01-10 14:22:03 -0600715 * As per DRTM 1.0 spec table #30 invalidate the instruction cache
Manish Pandey2c265972022-07-19 14:35:00 +0100716 * before jumping to the DLME. This is required to defend against
717 * potentially-malicious cache contents.
Manish Pandeyd1747e12022-06-23 10:43:31 +0100718 */
Manish Pandey2c265972022-07-19 14:35:00 +0100719 invalidate_icache_all();
Manish Pandeyd1747e12022-06-23 10:43:31 +0100720
721 /* Return the DLME region's address in x0, and the DLME data offset in x1.*/
722 SMC_RET2(handle, args.dlme_paddr, args.dlme_data_off);
Manish V Badarkhe2090e552022-06-21 18:11:53 +0100723
724err_undo_dma_prot:
725 dma_prot_ret = drtm_dma_prot_disengage();
726 if (dma_prot_ret != SUCCESS) {
727 ERROR("%s(): drtm_dma_prot_disengage() failed unexpectedly"
728 " rc=%d\n", __func__, ret);
729 panic();
730 }
731
Manish Pandeybd6cc0b2022-06-20 17:42:41 +0100732 SMC_RET1(handle, ret);
733}
734
Manish V Badarkhee62748e2022-02-23 11:26:53 +0000735uint64_t drtm_smc_handler(uint32_t smc_fid,
736 uint64_t x1,
737 uint64_t x2,
738 uint64_t x3,
739 uint64_t x4,
740 void *cookie,
741 void *handle,
742 uint64_t flags)
743{
744 /* Check that the SMC call is from the Normal World. */
745 if (!is_caller_non_secure(flags)) {
746 SMC_RET1(handle, NOT_SUPPORTED);
747 }
748
749 switch (smc_fid) {
750 case ARM_DRTM_SVC_VERSION:
751 INFO("DRTM service handler: version\n");
752 /* Return the version of current implementation */
753 SMC_RET1(handle, ARM_DRTM_VERSION);
754 break; /* not reached */
755
756 case ARM_DRTM_SVC_FEATURES:
757 if (((x1 >> ARM_DRTM_FUNC_SHIFT) & ARM_DRTM_FUNC_MASK) ==
758 ARM_DRTM_FUNC_ID) {
759 /* Dispatch function-based queries. */
760 switch (x1 & FUNCID_MASK) {
761 case ARM_DRTM_SVC_VERSION:
762 SMC_RET1(handle, SUCCESS);
763 break; /* not reached */
764
765 case ARM_DRTM_SVC_FEATURES:
766 SMC_RET1(handle, SUCCESS);
767 break; /* not reached */
768
769 case ARM_DRTM_SVC_UNPROTECT_MEM:
770 SMC_RET1(handle, SUCCESS);
771 break; /* not reached */
772
773 case ARM_DRTM_SVC_DYNAMIC_LAUNCH:
774 SMC_RET1(handle, SUCCESS);
775 break; /* not reached */
776
777 case ARM_DRTM_SVC_CLOSE_LOCALITY:
778 WARN("ARM_DRTM_SVC_CLOSE_LOCALITY feature %s",
779 "is not supported\n");
780 SMC_RET1(handle, NOT_SUPPORTED);
781 break; /* not reached */
782
783 case ARM_DRTM_SVC_GET_ERROR:
784 SMC_RET1(handle, SUCCESS);
785 break; /* not reached */
786
787 case ARM_DRTM_SVC_SET_ERROR:
788 SMC_RET1(handle, SUCCESS);
789 break; /* not reached */
790
791 case ARM_DRTM_SVC_SET_TCB_HASH:
792 WARN("ARM_DRTM_SVC_TCB_HASH feature %s",
793 "is not supported\n");
794 SMC_RET1(handle, NOT_SUPPORTED);
795 break; /* not reached */
796
797 case ARM_DRTM_SVC_LOCK_TCB_HASH:
798 WARN("ARM_DRTM_SVC_LOCK_TCB_HASH feature %s",
799 "is not supported\n");
800 SMC_RET1(handle, NOT_SUPPORTED);
801 break; /* not reached */
802
803 default:
804 ERROR("Unknown DRTM service function\n");
805 SMC_RET1(handle, NOT_SUPPORTED);
806 break; /* not reached */
807 }
Manish V Badarkhee9467af2022-06-16 13:46:43 +0100808 } else {
809 /* Dispatch feature-based queries. */
810 switch (x1 & ARM_DRTM_FEAT_ID_MASK) {
811 case ARM_DRTM_FEATURES_TPM:
812 INFO("++ DRTM service handler: TPM features\n");
813 return drtm_features_tpm(handle);
814 break; /* not reached */
815
816 case ARM_DRTM_FEATURES_MEM_REQ:
817 INFO("++ DRTM service handler: Min. mem."
818 " requirement features\n");
819 return drtm_features_mem_req(handle);
820 break; /* not reached */
821
822 case ARM_DRTM_FEATURES_DMA_PROT:
823 INFO("++ DRTM service handler: "
824 "DMA protection features\n");
825 return drtm_features_dma_prot(handle);
826 break; /* not reached */
827
828 case ARM_DRTM_FEATURES_BOOT_PE_ID:
829 INFO("++ DRTM service handler: "
830 "Boot PE ID features\n");
831 return drtm_features_boot_pe_id(handle);
832 break; /* not reached */
833
834 case ARM_DRTM_FEATURES_TCB_HASHES:
835 INFO("++ DRTM service handler: "
836 "TCB-hashes features\n");
837 return drtm_features_tcb_hashes(handle);
838 break; /* not reached */
839
Manish V Badarkhe94127ae2025-02-25 18:24:47 +0000840 case ARM_DRTM_FEATURES_DLME_IMG_AUTH:
841 INFO("++ DRTM service handler: "
842 "DLME Image authentication features\n");
843 return drtm_features_dlme_img_auth_features(handle);
844 break; /* not reached */
845
Manish V Badarkhee9467af2022-06-16 13:46:43 +0100846 default:
847 ERROR("Unknown ARM DRTM service feature\n");
848 SMC_RET1(handle, NOT_SUPPORTED);
849 break; /* not reached */
850 }
Manish V Badarkhee62748e2022-02-23 11:26:53 +0000851 }
852
853 case ARM_DRTM_SVC_UNPROTECT_MEM:
854 INFO("DRTM service handler: unprotect mem\n");
Manish V Badarkhe2b13a982022-06-21 18:08:50 +0100855 return drtm_unprotect_mem(handle);
Manish V Badarkhee62748e2022-02-23 11:26:53 +0000856 break; /* not reached */
857
858 case ARM_DRTM_SVC_DYNAMIC_LAUNCH:
859 INFO("DRTM service handler: dynamic launch\n");
Manish Pandeybd6cc0b2022-06-20 17:42:41 +0100860 return drtm_dynamic_launch(x1, handle);
Manish V Badarkhee62748e2022-02-23 11:26:53 +0000861 break; /* not reached */
862
863 case ARM_DRTM_SVC_CLOSE_LOCALITY:
864 WARN("DRTM service handler: close locality %s\n",
865 "is not supported");
866 SMC_RET1(handle, NOT_SUPPORTED);
867 break; /* not reached */
868
869 case ARM_DRTM_SVC_GET_ERROR:
870 INFO("DRTM service handler: get error\n");
Manish V Badarkhe5e1fa572024-07-29 09:15:37 +0100871 return drtm_get_error(handle);
Manish V Badarkhee62748e2022-02-23 11:26:53 +0000872 break; /* not reached */
873
874 case ARM_DRTM_SVC_SET_ERROR:
875 INFO("DRTM service handler: set error\n");
Manish V Badarkhe5e1fa572024-07-29 09:15:37 +0100876 return drtm_set_error(x1, handle);
Manish V Badarkhee62748e2022-02-23 11:26:53 +0000877 break; /* not reached */
878
879 case ARM_DRTM_SVC_SET_TCB_HASH:
880 WARN("DRTM service handler: set TCB hash %s\n",
881 "is not supported");
882 SMC_RET1(handle, NOT_SUPPORTED);
883 break; /* not reached */
884
885 case ARM_DRTM_SVC_LOCK_TCB_HASH:
886 WARN("DRTM service handler: lock TCB hash %s\n",
887 "is not supported");
888 SMC_RET1(handle, NOT_SUPPORTED);
889 break; /* not reached */
890
891 default:
892 ERROR("Unknown DRTM service function: 0x%x\n", smc_fid);
893 SMC_RET1(handle, SMC_UNK);
894 break; /* not reached */
895 }
896
897 /* not reached */
898 SMC_RET1(handle, SMC_UNK);
899}