blob: 22eceb621acbd4efbf62f62fa41da9d291fe9f52 [file] [log] [blame]
Antonio Nino Diazede939f2016-12-14 14:31:32 +00001#
Michal Simek619bc132023-04-14 08:43:51 +02002# Copyright (c) 2013-2021, Arm Limited and Contributors. All rights reserved.
Jeremie Corbier358aa6b2021-09-07 11:49:58 +02003# Portions copyright (c) 2021-2022, ProvenRun S.A.S. All rights reserved.
Akshay Belsarec52a1422023-02-27 12:04:26 +05304# Copyright (c) 2018-2022, Xilinx, Inc. All rights reserved.
Prasad Kummari19d87562024-03-19 18:42:23 -12005# Copyright (c) 2022-2024, Advanced Micro Devices, Inc. All rights reserved.
Soren Brinkmannc8284402016-03-06 20:16:27 -08006#
dp-arm82cb2c12017-05-03 09:38:09 +01007# SPDX-License-Identifier: BSD-3-Clause
Soren Brinkmannc8284402016-03-06 20:16:27 -08008
Soren Brinkmanncd689a42017-04-06 11:44:27 -07009override ERRATA_A53_855873 := 1
Michal Simekd8133d72023-02-09 13:21:10 +010010ERRATA_A53_1530924 := 1
Masahiro Yamada34071d62016-12-19 17:41:47 +090011override PROGRAMMABLE_RESET_ADDRESS := 1
Soren Brinkmannc8284402016-03-06 20:16:27 -080012PSCI_EXTENDED_STATE_ID := 1
13A53_DISABLE_NON_TEMPORAL_HINT := 0
Soren Brinkmann47395a22016-07-08 14:45:14 -070014SEPARATE_CODE_AND_RODATA := 1
Siva Durga Prasad Paladugu29657d02018-04-30 20:12:12 +053015ZYNQMP_WDT_RESTART := 0
Venkatesh Yadav Abbarapud7758352021-02-19 01:40:14 -070016IPI_CRC_CHECK := 0
Masahiro Yamada34071d62016-12-19 17:41:47 +090017override RESET_TO_BL31 := 1
Siva Durga Prasad Paladugu256d1332018-09-24 22:51:49 -070018override WARMBOOT_ENABLE_DCACHE_EARLY := 1
Prasad Kummari19d87562024-03-19 18:42:23 -120019ENABLE_LTO := 1
Soren Brinkmannc8284402016-03-06 20:16:27 -080020
Jan Kiszka41432682020-07-14 22:36:59 +020021EL3_EXCEPTION_HANDLING := $(SDEI_SUPPORT)
22
Jeremie Corbier358aa6b2021-09-07 11:49:58 +020023# pncd SPD requires secure SGI to be handled at EL1
Shen Jiaminf5b2fa92024-07-24 18:58:55 +080024ifeq (${SPD}, $(filter ${SPD},pncd tspd opteed))
Jeremie Corbier358aa6b2021-09-07 11:49:58 +020025ifeq (${ZYNQMP_WDT_RESTART},1)
26$(error "Error: ZYNQMP_WDT_RESTART and SPD=pncd are incompatible")
27endif
28override GICV2_G0_FOR_EL3 := 0
29else
30override GICV2_G0_FOR_EL3 := 1
31endif
32
David Cunado3872fc22017-10-31 23:19:21 +000033# Do not enable SVE
34ENABLE_SVE_FOR_NS := 0
35
Dimitris Papastamos383c8082018-01-24 16:41:14 +000036WORKAROUND_CVE_2017_5715 := 0
37
Soren Brinkmann01555332016-04-14 10:27:00 -070038ifdef ZYNQMP_ATF_MEM_BASE
39 $(eval $(call add_define,ZYNQMP_ATF_MEM_BASE))
40
41 ifndef ZYNQMP_ATF_MEM_SIZE
42 $(error "ZYNQMP_ATF_BASE defined without ZYNQMP_ATF_SIZE")
43 endif
44 $(eval $(call add_define,ZYNQMP_ATF_MEM_SIZE))
45
46 ifdef ZYNQMP_ATF_MEM_PROGBITS_SIZE
47 $(eval $(call add_define,ZYNQMP_ATF_MEM_PROGBITS_SIZE))
48 endif
Amit Nagal2243ba32023-10-31 10:15:22 +053049
50 # enable assert() when TF-A runs from DDR memory.
51 ENABLE_ASSERTIONS := 1
52
Soren Brinkmannc8284402016-03-06 20:16:27 -080053endif
54
Soren Brinkmann01555332016-04-14 10:27:00 -070055ifdef ZYNQMP_BL32_MEM_BASE
56 $(eval $(call add_define,ZYNQMP_BL32_MEM_BASE))
Soren Brinkmannc8284402016-03-06 20:16:27 -080057
Soren Brinkmann01555332016-04-14 10:27:00 -070058 ifndef ZYNQMP_BL32_MEM_SIZE
59 $(error "ZYNQMP_BL32_BASE defined without ZYNQMP_BL32_SIZE")
60 endif
61 $(eval $(call add_define,ZYNQMP_BL32_MEM_SIZE))
62endif
Soren Brinkmannc8284402016-03-06 20:16:27 -080063
Soren Brinkmann7de544a2016-06-10 09:57:14 -070064
Siva Durga Prasad Paladugu29657d02018-04-30 20:12:12 +053065ifdef ZYNQMP_WDT_RESTART
Michal Simekbb1768c2022-03-09 08:53:20 +010066 $(eval $(call add_define,ZYNQMP_WDT_RESTART))
Siva Durga Prasad Paladugu29657d02018-04-30 20:12:12 +053067endif
68
Venkatesh Yadav Abbarapufe550ed2019-04-04 14:23:32 +053069ifdef ZYNQMP_IPI_CRC_CHECK
Michal Simekbb1768c2022-03-09 08:53:20 +010070 $(warning "ZYNQMP_IPI_CRC_CHECK macro is deprecated...instead please use IPI_CRC_CHECK.")
Venkatesh Yadav Abbarapud7758352021-02-19 01:40:14 -070071endif
72
73ifdef IPI_CRC_CHECK
74 $(eval $(call add_define,IPI_CRC_CHECK))
Venkatesh Yadav Abbarapufe550ed2019-04-04 14:23:32 +053075endif
76
Vesa Jääskeläinend0b72862022-04-29 08:47:24 +030077ifdef ZYNQMP_SECURE_EFUSES
78 $(eval $(call add_define,ZYNQMP_SECURE_EFUSES))
79endif
80
Akshay Belsarec52a1422023-02-27 12:04:26 +053081ifdef XILINX_OF_BOARD_DTB_ADDR
82$(eval $(call add_define,XILINX_OF_BOARD_DTB_ADDR))
83endif
84
Venkatesh Yadav Abbarapufe550ed2019-04-04 14:23:32 +053085PLAT_INCLUDES := -Iinclude/plat/arm/common/ \
86 -Iinclude/plat/arm/common/aarch64/ \
Jolly Shah703a5aa2019-01-08 11:25:28 -080087 -Iplat/xilinx/common/include/ \
Wendy Liang26f15342019-01-21 13:45:48 +053088 -Iplat/xilinx/common/ipi_mailbox_service/ \
Soren Brinkmannc8284402016-03-06 20:16:27 -080089 -Iplat/xilinx/zynqmp/include/ \
Wendy Liange8ffe792017-09-06 09:39:55 -070090 -Iplat/xilinx/zynqmp/pm_service/ \
Soren Brinkmannc8284402016-03-06 20:16:27 -080091
Michal Simek0a8143d2021-05-27 09:42:37 +020092include lib/libfdt/libfdt.mk
Venkatesh Yadav Abbarapu84f2e342020-12-03 20:27:18 -070093# Include GICv2 driver files
94include drivers/arm/gic/v2/gicv2.mk
Prasad Kummarifdda9802024-03-19 18:42:24 -120095include lib/xlat_tables_v2/xlat_tables.mk
Venkatesh Yadav Abbarapu84f2e342020-12-03 20:27:18 -070096
Prasad Kummarifdda9802024-03-19 18:42:24 -120097PLAT_BL_COMMON_SOURCES := drivers/arm/dcc/dcc_console.c \
Soren Brinkmanne1cb4da2016-06-22 09:02:56 -070098 drivers/delay_timer/delay_timer.c \
99 drivers/delay_timer/generic_delay_timer.c \
Venkatesh Yadav Abbarapu84f2e342020-12-03 20:27:18 -0700100 ${GICV2_SOURCES} \
Soby Mathewb1271092016-08-08 12:33:06 +0100101 drivers/cadence/uart/aarch64/cdns_console.S \
Soren Brinkmannc8284402016-03-06 20:16:27 -0800102 plat/arm/common/arm_cci.c \
Soby Mathewbc149bf2016-07-07 08:45:56 +0100103 plat/arm/common/arm_common.c \
Soren Brinkmannc8284402016-03-06 20:16:27 -0800104 plat/arm/common/arm_gicv2.c \
105 plat/common/plat_gicv2.c \
Jolly Shah63436bd2019-01-08 11:31:49 -0800106 plat/xilinx/common/ipi.c \
Venkatesh Yadav Abbarapu830774b2021-01-23 22:16:47 -0700107 plat/xilinx/zynqmp/zynqmp_ipi.c \
108 plat/common/aarch64/crash_console_helpers.S \
Soren Brinkmannc8284402016-03-06 20:16:27 -0800109 plat/xilinx/zynqmp/aarch64/zynqmp_helpers.S \
Prasad Kummarifdda9802024-03-19 18:42:24 -1200110 plat/xilinx/zynqmp/aarch64/zynqmp_common.c \
111 ${XLAT_TABLES_LIB_SRCS}
Soren Brinkmannc8284402016-03-06 20:16:27 -0800112
Venkatesh Yadav Abbarapuc00baee2020-11-27 04:45:01 -0700113ZYNQMP_CONSOLE ?= cadence
114ifeq (${ZYNQMP_CONSOLE}, $(filter ${ZYNQMP_CONSOLE},cadence cadence0 cadence1 dcc))
115else
116 $(error "Please define ZYNQMP_CONSOLE")
117endif
118$(eval $(call add_define_val,ZYNQMP_CONSOLE,ZYNQMP_CONSOLE_ID_${ZYNQMP_CONSOLE}))
119
Amit Nagal3af2ee92023-03-23 14:16:01 +0530120# Build PM code as a Library
121include plat/xilinx/zynqmp/libpm.mk
122
Soren Brinkmannc8284402016-03-06 20:16:27 -0800123BL31_SOURCES += drivers/arm/cci/cci.c \
124 lib/cpus/aarch64/aem_generic.S \
125 lib/cpus/aarch64/cortex_a53.S \
Soby Mathewbb2162f2016-05-03 12:31:18 +0100126 plat/common/plat_psci_common.c \
Michal Simek0a8143d2021-05-27 09:42:37 +0200127 common/fdt_fixup.c \
Prasad Kummari39234622023-09-19 22:15:05 +0530128 common/fdt_wrappers.c \
Michal Simek0a8143d2021-05-27 09:42:37 +0200129 ${LIBFDT_SRCS} \
Wendy Liang26f15342019-01-21 13:45:48 +0530130 plat/xilinx/common/ipi_mailbox_service/ipi_mailbox_svc.c \
Venkatesh Yadav Abbarapu4d9f8252020-01-07 03:25:16 -0700131 plat/xilinx/common/plat_startup.c \
Prasad Kummari39234622023-09-19 22:15:05 +0530132 plat/xilinx/common/plat_console.c \
Amit Nagal10f8a392023-09-27 15:13:42 +0530133 plat/xilinx/common/plat_fdt.c \
Soren Brinkmannc8284402016-03-06 20:16:27 -0800134 plat/xilinx/zynqmp/bl31_zynqmp_setup.c \
135 plat/xilinx/zynqmp/plat_psci.c \
136 plat/xilinx/zynqmp/plat_zynqmp.c \
Soren Brinkmannc8284402016-03-06 20:16:27 -0800137 plat/xilinx/zynqmp/plat_topology.c \
Amit Nagal3af2ee92023-03-23 14:16:01 +0530138 plat/xilinx/zynqmp/sip_svc_setup.c
Wendy Liang26f15342019-01-21 13:45:48 +0530139
Jan Kiszka41432682020-07-14 22:36:59 +0200140ifeq (${SDEI_SUPPORT},1)
141BL31_SOURCES += plat/xilinx/zynqmp/zynqmp_ehf.c \
142 plat/xilinx/zynqmp/zynqmp_sdei.c
143endif
144
Venkatesh Yadav Abbarapue9930d42020-07-13 21:18:01 -0600145BL31_CPPFLAGS += -fno-jump-tables
Venkatesh Yadav Abbarapu67abd472021-12-06 21:28:34 -0700146TF_CFLAGS_aarch64 += -mbranch-protection=none
Venkatesh Yadav Abbarapue9930d42020-07-13 21:18:01 -0600147
Amit Nagal496d7082023-02-15 18:43:55 +0530148ifdef CUSTOM_PKG_PATH
149include $(CUSTOM_PKG_PATH)/custom_pkg.mk
150else
151BL31_SOURCES += plat/xilinx/zynqmp/custom_sip_svc.c
152endif
153
Wendy Liang26f15342019-01-21 13:45:48 +0530154ifneq (${RESET_TO_BL31},1)
155 $(error "Using BL31 as the reset vector is only one option supported on ZynqMP. Please set RESET_TO_BL31 to 1.")
156endif