blob: baa3bd428e3249e0496cb811727c49c34fd1d3c1 [file] [log] [blame]
Soby Mathewb48349e2015-06-29 16:30:12 +01001/*
Boyan Karatotev44ee7712024-09-30 13:15:25 +01002 * Copyright (c) 2013-2025, Arm Limited and Contributors. All rights reserved.
Soby Mathewb48349e2015-06-29 16:30:12 +01003 *
dp-arm82cb2c12017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Soby Mathewb48349e2015-06-29 16:30:12 +01005 */
6
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +00007#include <assert.h>
8#include <stddef.h>
9
Soby Mathewb48349e2015-06-29 16:30:12 +010010#include <arch.h>
11#include <arch_helpers.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000012#include <common/bl_common.h>
13#include <common/debug.h>
Soby Mathewb48349e2015-06-29 16:30:12 +010014#include <context.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000015#include <lib/el3_runtime/context_mgmt.h>
16#include <lib/el3_runtime/cpu_data.h>
17#include <lib/el3_runtime/pubsub_events.h>
18#include <lib/pmf/pmf.h>
19#include <lib/runtime_instr.h>
20#include <plat/common/platform.h>
21
Soby Mathewb48349e2015-06-29 16:30:12 +010022#include "psci_private.h"
23
Soby Mathewb48349e2015-06-29 16:30:12 +010024/*******************************************************************************
Soby Mathew8ee24982015-04-07 12:16:56 +010025 * This function does generic and platform specific operations after a wake-up
26 * from standby/retention states at multiple power levels.
Soby Mathewb48349e2015-06-29 16:30:12 +010027 ******************************************************************************/
Boyan Karatotev2b5e00d2024-12-19 16:07:29 +000028static void psci_cpu_suspend_to_standby_finish(unsigned int end_pwrlvl,
Boyan Karatotev44ee7712024-09-30 13:15:25 +010029 psci_power_state_t *state_info)
Soby Mathewb48349e2015-06-29 16:30:12 +010030{
Achin Gupta61eae522016-06-28 16:46:15 +010031 /*
Soby Mathew8ee24982015-04-07 12:16:56 +010032 * Plat. management: Allow the platform to do operations
33 * on waking up from retention.
34 */
Boyan Karatotev44ee7712024-09-30 13:15:25 +010035 psci_plat_pm_ops->pwr_domain_suspend_finish(state_info);
Soby Mathew8ee24982015-04-07 12:16:56 +010036
Boyan Karatotev0c836552024-09-30 11:31:55 +010037 /* This loses its meaning when not suspending, reset so it's correct for OFF */
38 psci_set_suspend_pwrlvl(PLAT_MAX_PWR_LVL);
Soby Mathewb48349e2015-06-29 16:30:12 +010039}
40
41/*******************************************************************************
Soby Mathew8ee24982015-04-07 12:16:56 +010042 * This function does generic and platform specific suspend to power down
43 * operations.
Soby Mathewb48349e2015-06-29 16:30:12 +010044 ******************************************************************************/
Soby Mathew9d070b92015-07-29 17:05:03 +010045static void psci_suspend_to_pwrdown_start(unsigned int end_pwrlvl,
Boyan Karatotev2b5e00d2024-12-19 16:07:29 +000046 unsigned int max_off_lvl,
Antonio Nino Diaz621d64f2018-07-16 23:19:25 +010047 const entry_point_info_t *ep,
48 const psci_power_state_t *state_info)
Soby Mathewb48349e2015-06-29 16:30:12 +010049{
Dimitris Papastamos75932522017-11-28 15:16:00 +000050 PUBLISH_EVENT(psci_suspend_pwrdown_start);
51
Wing Li606b7432022-09-14 13:18:17 -070052#if PSCI_OS_INIT_MODE
53#ifdef PLAT_MAX_CPU_SUSPEND_PWR_LVL
54 end_pwrlvl = PLAT_MAX_CPU_SUSPEND_PWR_LVL;
55#else
56 end_pwrlvl = PLAT_MAX_PWR_LVL;
57#endif
58#endif
59
Soby Mathew8ee24982015-04-07 12:16:56 +010060 /* Save PSCI target power level for the suspend finisher handler */
61 psci_set_suspend_pwrlvl(end_pwrlvl);
Soby Mathewb48349e2015-06-29 16:30:12 +010062
Soby Mathew8ee24982015-04-07 12:16:56 +010063 /*
Jeenu Viswambharana10d3632017-01-06 14:58:11 +000064 * Flush the target power level as it might be accessed on power up with
Soby Mathew8ee24982015-04-07 12:16:56 +010065 * Data cache disabled.
66 */
Jeenu Viswambharana10d3632017-01-06 14:58:11 +000067 psci_flush_cpu_data(psci_svc_cpu_data.target_pwrlvl);
Soby Mathewb48349e2015-06-29 16:30:12 +010068
Soby Mathew8ee24982015-04-07 12:16:56 +010069 /*
70 * Call the cpu suspend handler registered by the Secure Payload
71 * Dispatcher to let it do any book-keeping. If the handler encounters an
72 * error, it's expected to assert within
73 */
Antonio Nino Diaz621d64f2018-07-16 23:19:25 +010074 if ((psci_spd_pm != NULL) && (psci_spd_pm->svc_suspend != NULL))
Achin Guptaf1054c92015-09-07 20:43:27 +010075 psci_spd_pm->svc_suspend(max_off_lvl);
Soby Mathewb48349e2015-06-29 16:30:12 +010076
Varun Wadekar1862d622017-07-10 16:02:05 -070077#if !HW_ASSISTED_COHERENCY
78 /*
79 * Plat. management: Allow the platform to perform any early
80 * actions required to power down the CPU. This might be useful for
81 * HW_ASSISTED_COHERENCY = 0 platforms that can safely perform these
82 * actions with data caches enabled.
83 */
Antonio Nino Diaz621d64f2018-07-16 23:19:25 +010084 if (psci_plat_pm_ops->pwr_domain_suspend_pwrdown_early != NULL)
Varun Wadekar1862d622017-07-10 16:02:05 -070085 psci_plat_pm_ops->pwr_domain_suspend_pwrdown_early(state_info);
86#endif
87
Soby Mathew8ee24982015-04-07 12:16:56 +010088 /*
89 * Store the re-entry information for the non-secure world.
90 */
91 cm_init_my_context(ep);
Soby Mathewb48349e2015-06-29 16:30:12 +010092
Soby Mathew8ee24982015-04-07 12:16:56 +010093 /*
Jeenu Viswambharanb0408e82017-01-05 11:01:02 +000094 * Arch. management. Initiate power down sequence.
Soby Mathew8ee24982015-04-07 12:16:56 +010095 */
Boyan Karatotev2b5e00d2024-12-19 16:07:29 +000096 psci_pwrdown_cpu_start(max_off_lvl);
Soby Mathewb48349e2015-06-29 16:30:12 +010097}
98
99/*******************************************************************************
Soby Mathewb48349e2015-06-29 16:30:12 +0100100 * Top level handler which is called when a cpu wants to suspend its execution.
Soby Mathew4067dc32015-05-05 16:33:16 +0100101 * It is assumed that along with suspending the cpu power domain, power domains
Soby Mathew8ee24982015-04-07 12:16:56 +0100102 * at higher levels until the target power level will be suspended as well. It
103 * coordinates with the platform to negotiate the target state for each of
104 * the power domain level till the target power domain level. It then performs
105 * generic, architectural, platform setup and state management required to
106 * suspend that power domain level and power domain levels below it.
107 * e.g. For a cpu that's to be suspended, it could mean programming the
108 * power controller whereas for a cluster that's to be suspended, it will call
109 * the platform specific code which will disable coherency at the interconnect
110 * level if the cpu is the last in the cluster and also the program the power
111 * controller.
Soby Mathewb48349e2015-06-29 16:30:12 +0100112 *
113 * All the required parameter checks are performed at the beginning and after
Soby Mathew6590ce22015-06-30 11:00:24 +0100114 * the state transition has been done, no further error is expected and it is
115 * not possible to undo any of the actions taken beyond that point.
Soby Mathewb48349e2015-06-29 16:30:12 +0100116 ******************************************************************************/
Boyan Karatotev3b802102024-11-06 16:26:15 +0000117int psci_cpu_suspend_start(unsigned int idx,
118 const entry_point_info_t *ep,
Wing Li606b7432022-09-14 13:18:17 -0700119 unsigned int end_pwrlvl,
120 psci_power_state_t *state_info,
121 unsigned int is_power_down_state)
Soby Mathewb48349e2015-06-29 16:30:12 +0100122{
Wing Li606b7432022-09-14 13:18:17 -0700123 int rc = PSCI_E_SUCCESS;
Andrew F. Davis74d27d02019-06-04 10:46:54 -0400124 unsigned int parent_nodes[PLAT_MAX_PWR_LVL] = {0};
Boyan Karatotev2b5e00d2024-12-19 16:07:29 +0000125 unsigned int max_off_lvl = 0;
126#if FEAT_PABANDON
127 cpu_context_t *ctx = cm_get_context(NON_SECURE);
128 cpu_context_t old_ctx;
129#endif
Soby Mathewb48349e2015-06-29 16:30:12 +0100130
131 /*
132 * This function must only be called on platforms where the
133 * CPU_SUSPEND platform hooks have been implemented.
134 */
Antonio Nino Diaz621d64f2018-07-16 23:19:25 +0100135 assert((psci_plat_pm_ops->pwr_domain_suspend != NULL) &&
136 (psci_plat_pm_ops->pwr_domain_suspend_finish != NULL));
Soby Mathewb48349e2015-06-29 16:30:12 +0100137
Andrew F. Davis74d27d02019-06-04 10:46:54 -0400138 /* Get the parent nodes */
139 psci_get_parent_pwr_domain_nodes(idx, end_pwrlvl, parent_nodes);
140
Soby Mathewb48349e2015-06-29 16:30:12 +0100141 /*
Soby Mathew4067dc32015-05-05 16:33:16 +0100142 * This function acquires the lock corresponding to each power
Soby Mathewb48349e2015-06-29 16:30:12 +0100143 * level so that by the time all locks are taken, the system topology
144 * is snapshot and state management can be done safely.
145 */
Andrew F. Davis74d27d02019-06-04 10:46:54 -0400146 psci_acquire_pwr_domain_locks(end_pwrlvl, parent_nodes);
Soby Mathewb48349e2015-06-29 16:30:12 +0100147
148 /*
149 * We check if there are any pending interrupts after the delay
150 * introduced by lock contention to increase the chances of early
151 * detection that a wake-up interrupt has fired.
152 */
Antonio Nino Diaz621d64f2018-07-16 23:19:25 +0100153 if (read_isr_el1() != 0U) {
Soby Mathewb48349e2015-06-29 16:30:12 +0100154 goto exit;
155 }
156
Wing Li606b7432022-09-14 13:18:17 -0700157#if PSCI_OS_INIT_MODE
158 if (psci_suspend_mode == OS_INIT) {
159 /*
160 * This function validates the requested state info for
161 * OS-initiated mode.
162 */
Boyan Karatotev3b802102024-11-06 16:26:15 +0000163 rc = psci_validate_state_coordination(idx, end_pwrlvl, state_info);
Wing Li606b7432022-09-14 13:18:17 -0700164 if (rc != PSCI_E_SUCCESS) {
Wing Li606b7432022-09-14 13:18:17 -0700165 goto exit;
166 }
167 } else {
168#endif
169 /*
170 * This function is passed the requested state info and
171 * it returns the negotiated state info for each power level upto
172 * the end level specified.
173 */
Boyan Karatotev3b802102024-11-06 16:26:15 +0000174 psci_do_state_coordination(idx, end_pwrlvl, state_info);
Wing Li606b7432022-09-14 13:18:17 -0700175#if PSCI_OS_INIT_MODE
176 }
177#endif
Soby Mathewb48349e2015-06-29 16:30:12 +0100178
Wing Lid3488612023-05-04 08:31:19 -0700179#if PSCI_OS_INIT_MODE
180 if (psci_plat_pm_ops->pwr_domain_validate_suspend != NULL) {
181 rc = psci_plat_pm_ops->pwr_domain_validate_suspend(state_info);
182 if (rc != PSCI_E_SUCCESS) {
Wing Lid3488612023-05-04 08:31:19 -0700183 goto exit;
184 }
185 }
186#endif
187
188 /* Update the target state in the power domain nodes */
Boyan Karatotev3b802102024-11-06 16:26:15 +0000189 psci_set_target_local_pwr_states(idx, end_pwrlvl, state_info);
Wing Lid3488612023-05-04 08:31:19 -0700190
Yatharth Kochar170fb932016-05-09 18:26:35 +0100191#if ENABLE_PSCI_STAT
192 /* Update the last cpu for each level till end_pwrlvl */
Boyan Karatotev3b802102024-11-06 16:26:15 +0000193 psci_stats_update_pwr_down(idx, end_pwrlvl, state_info);
Yatharth Kochar170fb932016-05-09 18:26:35 +0100194#endif
195
Boyan Karatotev2b5e00d2024-12-19 16:07:29 +0000196 if (is_power_down_state != 0U) {
197 /*
198 * WHen CTX_INCLUDE_EL2_REGS is usnet, we're probably runnig
199 * with some SPD that assumes the core is going off so it
200 * doesn't bother saving NS's context. Do that here until we
201 * figure out a way to make this coherent.
202 */
203#if FEAT_PABANDON
204#if !CTX_INCLUDE_EL2_REGS
205 cm_el1_sysregs_context_save(NON_SECURE);
206#endif
207 /*
208 * when the core wakes it expects its context to already be in
209 * place so we must overwrite it before powerdown. But if
210 * powerdown never happens we want the old context. Save it in
211 * case we wake up. EL2/El1 will not be touched by PSCI so don't
212 * copy */
213 memcpy(&ctx->gpregs_ctx, &old_ctx.gpregs_ctx, sizeof(gp_regs_t));
214 memcpy(&ctx->el3state_ctx, &old_ctx.el3state_ctx, sizeof(el3_state_t));
215#if DYNAMIC_WORKAROUND_CVE_2018_3639
216 memcpy(&ctx->cve_2018_3639_ctx, &old_ctx.cve_2018_3639_ctx, sizeof(cve_2018_3639_t));
217#endif
218#if ERRATA_SPECULATIVE_AT
219 memcpy(&ctx->errata_speculative_at_ctx, &old_ctx.errata_speculative_at_ctx, sizeof(errata_speculative_at_t));
220#endif
221#if CTX_INCLUDE_PAUTH_REGS
222 memcpy(&ctx->pauth_ctx, &old_ctx.pauth_ctx, sizeof(pauth_t));
223#endif
224#endif
225 max_off_lvl = psci_find_max_off_lvl(state_info);
226 psci_suspend_to_pwrdown_start(end_pwrlvl, max_off_lvl, ep, state_info);
227 }
Soby Mathewb48349e2015-06-29 16:30:12 +0100228
Soby Mathew6590ce22015-06-30 11:00:24 +0100229 /*
230 * Plat. management: Allow the platform to perform the
231 * necessary actions to turn off this cpu e.g. set the
232 * platform defined mailbox with the psci entrypoint,
233 * program the power controller etc.
234 */
Wing Li606b7432022-09-14 13:18:17 -0700235
Sandrine Bailleuxeb975f52015-06-11 10:46:48 +0100236 psci_plat_pm_ops->pwr_domain_suspend(state_info);
Soby Mathewb48349e2015-06-29 16:30:12 +0100237
Yatharth Kochar170fb932016-05-09 18:26:35 +0100238#if ENABLE_PSCI_STAT
dp-arm04c1db12017-01-31 13:01:04 +0000239 plat_psci_stat_accounting_start(state_info);
Yatharth Kochar170fb932016-05-09 18:26:35 +0100240#endif
241
Soby Mathewb48349e2015-06-29 16:30:12 +0100242 /*
Soby Mathew4067dc32015-05-05 16:33:16 +0100243 * Release the locks corresponding to each power level in the
Soby Mathewb48349e2015-06-29 16:30:12 +0100244 * reverse order to which they were acquired.
245 */
Andrew F. Davis74d27d02019-06-04 10:46:54 -0400246 psci_release_pwr_domain_locks(end_pwrlvl, parent_nodes);
247
dp-arm872be882016-09-19 11:18:44 +0100248#if ENABLE_RUNTIME_INSTRUMENTATION
Boyan Karatotev2b5e00d2024-12-19 16:07:29 +0000249 /*
250 * Update the timestamp with cache off. We assume this
251 * timestamp can only be read from the current CPU and the
252 * timestamp cache line will be flushed before return to
253 * normal world on wakeup.
254 */
dp-arm872be882016-09-19 11:18:44 +0100255 PMF_CAPTURE_TIMESTAMP(rt_instr_svc,
256 RT_INSTR_ENTER_HW_LOW_PWR,
257 PMF_NO_CACHE_MAINT);
258#endif
259
Boyan Karatotev2b5e00d2024-12-19 16:07:29 +0000260 if (is_power_down_state != 0U) {
261 if (psci_plat_pm_ops->pwr_domain_pwr_down_wfi != NULL) {
262 /* This function may not return */
263 psci_plat_pm_ops->pwr_domain_pwr_down_wfi(state_info);
264 }
265
266 psci_pwrdown_cpu_end_wakeup(max_off_lvl);
267 } else {
268 /*
269 * We will reach here if only retention/standby states have been
270 * requested at multiple power levels. This means that the cpu
271 * context will be preserved.
272 */
273 wfi();
274 }
Soby Mathew8ee24982015-04-07 12:16:56 +0100275
dp-arm872be882016-09-19 11:18:44 +0100276#if ENABLE_RUNTIME_INSTRUMENTATION
277 PMF_CAPTURE_TIMESTAMP(rt_instr_svc,
278 RT_INSTR_EXIT_HW_LOW_PWR,
279 PMF_NO_CACHE_MAINT);
280#endif
281
Boyan Karatotev44ee7712024-09-30 13:15:25 +0100282 psci_acquire_pwr_domain_locks(end_pwrlvl, parent_nodes);
283 /*
284 * Find out which retention states this CPU has exited from until the
285 * 'end_pwrlvl'. The exit retention state could be deeper than the entry
286 * state as a result of state coordination amongst other CPUs post wfi.
287 */
Boyan Karatotev3b802102024-11-06 16:26:15 +0000288 psci_get_target_local_pwr_states(idx, end_pwrlvl, state_info);
Boyan Karatotev44ee7712024-09-30 13:15:25 +0100289
290#if ENABLE_PSCI_STAT
291 plat_psci_stat_accounting_stop(state_info);
Boyan Karatotev3b802102024-11-06 16:26:15 +0000292 psci_stats_update_pwr_up(idx, end_pwrlvl, state_info);
Boyan Karatotev44ee7712024-09-30 13:15:25 +0100293#endif
294
Soby Mathew8ee24982015-04-07 12:16:56 +0100295 /*
Boyan Karatotev2b5e00d2024-12-19 16:07:29 +0000296 * Waking up means we've retained all context. Call the finishers to put
297 * the system back to a usable state.
Soby Mathew8ee24982015-04-07 12:16:56 +0100298 */
Boyan Karatotev2b5e00d2024-12-19 16:07:29 +0000299 if (is_power_down_state != 0U) {
300#if FEAT_PABANDON
301 psci_cpu_suspend_to_powerdown_finish(idx, max_off_lvl, state_info);
302
303 /* we overwrote context ourselves, put it back */
304 memcpy(&ctx->gpregs_ctx, &old_ctx.gpregs_ctx, sizeof(gp_regs_t));
305 memcpy(&ctx->el3state_ctx, &old_ctx.el3state_ctx, sizeof(el3_state_t));
306#if DYNAMIC_WORKAROUND_CVE_2018_3639
307 memcpy(&ctx->cve_2018_3639_ctx, &old_ctx.cve_2018_3639_ctx, sizeof(cve_2018_3639_t));
308#endif
309#if ERRATA_SPECULATIVE_AT
310 memcpy(&ctx->errata_speculative_at_ctx, &old_ctx.errata_speculative_at_ctx, sizeof(errata_speculative_at_t));
311#endif
312#if CTX_INCLUDE_PAUTH_REGS
313 memcpy(&ctx->pauth_ctx, &old_ctx.pauth_ctx, sizeof(pauth_t));
314#endif
315#if !CTX_INCLUDE_EL2_REGS
316 cm_el1_sysregs_context_restore(NON_SECURE);
317#endif
318#endif
319 } else {
320 psci_cpu_suspend_to_standby_finish(end_pwrlvl, state_info);
321 }
Boyan Karatotev44ee7712024-09-30 13:15:25 +0100322
323 /*
324 * Set the requested and target state of this CPU and all the higher
325 * power domain levels for this CPU to run.
326 */
Boyan Karatotev3b802102024-11-06 16:26:15 +0000327 psci_set_pwr_domains_to_run(idx, end_pwrlvl);
Boyan Karatotev44ee7712024-09-30 13:15:25 +0100328
Boyan Karatotevdc0bf482024-10-08 15:52:04 +0100329exit:
Boyan Karatotev44ee7712024-09-30 13:15:25 +0100330 psci_release_pwr_domain_locks(end_pwrlvl, parent_nodes);
Wing Li606b7432022-09-14 13:18:17 -0700331
332 return rc;
Soby Mathewb48349e2015-06-29 16:30:12 +0100333}
334
335/*******************************************************************************
Soby Mathew4067dc32015-05-05 16:33:16 +0100336 * The following functions finish an earlier suspend request. They
Soby Mathew8ee24982015-04-07 12:16:56 +0100337 * are called by the common finisher routine in psci_common.c. The `state_info`
338 * is the psci_power_state from which this CPU has woken up from.
Soby Mathewb48349e2015-06-29 16:30:12 +0100339 ******************************************************************************/
Boyan Karatotev2b5e00d2024-12-19 16:07:29 +0000340void psci_cpu_suspend_to_powerdown_finish(unsigned int cpu_idx, unsigned int max_off_lvl, const psci_power_state_t *state_info)
Soby Mathewb48349e2015-06-29 16:30:12 +0100341{
Antonio Nino Diazd4486392016-05-18 16:53:31 +0100342 unsigned int counter_freq;
Soby Mathewb48349e2015-06-29 16:30:12 +0100343
Soby Mathewb48349e2015-06-29 16:30:12 +0100344 /* Ensure we have been woken up from a suspended state */
Antonio Nino Diaz621d64f2018-07-16 23:19:25 +0100345 assert((psci_get_aff_info_state() == AFF_STATE_ON) &&
346 (is_local_state_off(
347 state_info->pwr_domain_state[PSCI_CPU_PWR_LVL]) != 0));
Soby Mathewb48349e2015-06-29 16:30:12 +0100348
349 /*
350 * Plat. management: Perform the platform specific actions
351 * before we change the state of the cpu e.g. enabling the
352 * gic or zeroing the mailbox register. If anything goes
353 * wrong then assert as there is no way to recover from this
354 * situation.
355 */
Soby Mathew8ee24982015-04-07 12:16:56 +0100356 psci_plat_pm_ops->pwr_domain_suspend_finish(state_info);
Soby Mathewb48349e2015-06-29 16:30:12 +0100357
Soby Mathewbcc3c492017-04-10 22:35:42 +0100358#if !(HW_ASSISTED_COHERENCY || WARMBOOT_ENABLE_DCACHE_EARLY)
Jeenu Viswambharanb0408e82017-01-05 11:01:02 +0000359 /* Arch. management: Enable the data cache, stack memory maintenance. */
Soby Mathewb48349e2015-06-29 16:30:12 +0100360 psci_do_pwrup_cache_maintenance();
Jeenu Viswambharanb0408e82017-01-05 11:01:02 +0000361#endif
Soby Mathewb48349e2015-06-29 16:30:12 +0100362
363 /* Re-init the cntfrq_el0 register */
Antonio Nino Diazd4486392016-05-18 16:53:31 +0100364 counter_freq = plat_get_syscnt_freq2();
Soby Mathewb48349e2015-06-29 16:30:12 +0100365 write_cntfrq_el0(counter_freq);
366
Alexei Fedoroved108b52019-09-13 14:11:59 +0100367#if ENABLE_PAUTH
368 /* Store APIAKey_EL1 key */
369 set_cpu_data(apiakey[0], read_apiakeylo_el1());
370 set_cpu_data(apiakey[1], read_apiakeyhi_el1());
371#endif /* ENABLE_PAUTH */
372
Soby Mathewb48349e2015-06-29 16:30:12 +0100373 /*
374 * Call the cpu suspend finish handler registered by the Secure Payload
375 * Dispatcher to let it do any bookeeping. If the handler encounters an
376 * error, it's expected to assert within
377 */
Antonio Nino Diaz621d64f2018-07-16 23:19:25 +0100378 if ((psci_spd_pm != NULL) && (psci_spd_pm->svc_suspend_finish != NULL)) {
Achin Guptaf1054c92015-09-07 20:43:27 +0100379 psci_spd_pm->svc_suspend_finish(max_off_lvl);
Soby Mathewb48349e2015-06-29 16:30:12 +0100380 }
381
Boyan Karatotev0c836552024-09-30 11:31:55 +0100382 /* This loses its meaning when not suspending, reset so it's correct for OFF */
383 psci_set_suspend_pwrlvl(PLAT_MAX_PWR_LVL);
Soby Mathewb48349e2015-06-29 16:30:12 +0100384
Dimitris Papastamos75932522017-11-28 15:16:00 +0000385 PUBLISH_EVENT(psci_suspend_pwrdown_finish);
Soby Mathewb48349e2015-06-29 16:30:12 +0100386}