blob: 9130751df4ac52fb5859c7ad8e75f5e0b7b30b92 [file] [log] [blame]
Chandni Cherukuri699223a2018-11-28 11:31:51 +05301/*
Rohit Mathew89d85772024-02-10 22:12:12 +00002 * Copyright (c) 2018-2024, Arm Limited and Contributors. All rights reserved.
Chandni Cherukuri699223a2018-11-28 11:31:51 +05303 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Vijayenthiran Subramaniam2d4b7192019-10-28 14:49:48 +05307#include <common/debug.h>
8#include <drivers/arm/gic600_multichip.h>
9#include <plat/arm/common/plat_arm.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000010#include <plat/common/platform.h>
Rohit Mathewc669f652024-02-03 17:22:54 +000011
12#include <nrd_plat.h>
13#include <nrd_soc_platform_def.h>
Chandni Cherukuri699223a2018-11-28 11:31:51 +053014
Vijayenthiran Subramaniam2d4b7192019-10-28 14:49:48 +053015#if defined(IMAGE_BL31)
16static const mmap_region_t rdn1edge_dynamic_mmap[] = {
17 ARM_MAP_SHARED_RAM_REMOTE_CHIP(1),
18 CSS_SGI_MAP_DEVICE_REMOTE_CHIP(1),
19 SOC_CSS_MAP_DEVICE_REMOTE_CHIP(1)
20};
21
22static struct gic600_multichip_data rdn1e1_multichip_data __init = {
23 .rt_owner_base = PLAT_ARM_GICD_BASE,
24 .rt_owner = 0,
25 .chip_count = CSS_SGI_CHIP_COUNT,
26 .chip_addrs = {
27 PLAT_ARM_GICD_BASE >> 16,
28 (PLAT_ARM_GICD_BASE + CSS_SGI_REMOTE_CHIP_MEM_OFFSET(1)) >> 16
29 },
30 .spi_ids = {
Rohit Mathew89d85772024-02-10 22:12:12 +000031 {PLAT_ARM_GICD_BASE, RDN1E1_CHIP0_SPI_START,
32 RDN1E1_CHIP0_SPI_END},
Varun Wadekara02a45d2023-03-08 16:47:38 +000033 {0, 0, 0}
Vijayenthiran Subramaniam2d4b7192019-10-28 14:49:48 +053034 }
35};
36
37static uintptr_t rdn1e1_multichip_gicr_frames[] = {
38 PLAT_ARM_GICR_BASE, /* Chip 0's GICR Base */
39 PLAT_ARM_GICR_BASE +
40 CSS_SGI_REMOTE_CHIP_MEM_OFFSET(1), /* Chip 1's GICR BASE */
41 UL(0) /* Zero Termination */
42};
43#endif /* IMAGE_BL31 */
44
Chandni Cherukuri699223a2018-11-28 11:31:51 +053045unsigned int plat_arm_sgi_get_platform_id(void)
46{
47 return mmio_read_32(SID_REG_BASE + SID_SYSTEM_ID_OFFSET)
48 & SID_SYSTEM_ID_PART_NUM_MASK;
49}
50
51unsigned int plat_arm_sgi_get_config_id(void)
52{
53 return mmio_read_32(SID_REG_BASE + SID_SYSTEM_CFG_OFFSET);
54}
Vijayenthiran Subramaniamc7d4a212019-09-23 19:32:32 +053055
Vijayenthiran Subramaniam6daeec72019-10-22 15:46:14 +053056unsigned int plat_arm_sgi_get_multi_chip_mode(void)
57{
58 return (mmio_read_32(SID_REG_BASE + SID_NODE_ID_OFFSET) &
59 SID_MULTI_CHIP_MODE_MASK) >> SID_MULTI_CHIP_MODE_SHIFT;
60}
61
Vijayenthiran Subramaniam2d4b7192019-10-28 14:49:48 +053062/*
63 * IMAGE_BL31 macro is added to build bl31_platform_setup function only for BL31
64 * because PLAT_XLAT_TABLES_DYNAMIC macro is set to build only for BL31 and not
65 * for other stages.
66 */
67#if defined(IMAGE_BL31)
Vijayenthiran Subramaniamc7d4a212019-09-23 19:32:32 +053068void bl31_platform_setup(void)
69{
Tony K Nadackal3a3e0e52022-12-07 20:30:33 +000070 unsigned int i;
71 int ret;
Vijayenthiran Subramaniam2d4b7192019-10-28 14:49:48 +053072
73 if (plat_arm_sgi_get_multi_chip_mode() == 0 && CSS_SGI_CHIP_COUNT > 1) {
74 ERROR("Chip Count is set to %d but multi-chip mode not enabled\n",
75 CSS_SGI_CHIP_COUNT);
76 panic();
77 } else if (plat_arm_sgi_get_multi_chip_mode() == 1 &&
78 CSS_SGI_CHIP_COUNT > 1) {
79 INFO("Enabling support for multi-chip in RD-N1-Edge\n");
80
81 for (i = 0; i < ARRAY_SIZE(rdn1edge_dynamic_mmap); i++) {
82 ret = mmap_add_dynamic_region(
83 rdn1edge_dynamic_mmap[i].base_pa,
84 rdn1edge_dynamic_mmap[i].base_va,
85 rdn1edge_dynamic_mmap[i].size,
86 rdn1edge_dynamic_mmap[i].attr
87 );
88 if (ret != 0) {
89 ERROR("Failed to add dynamic mmap entry\n");
90 panic();
91 }
92 }
93
94 plat_arm_override_gicr_frames(rdn1e1_multichip_gicr_frames);
95 gic600_multichip_init(&rdn1e1_multichip_data);
96 }
97
Vijayenthiran Subramaniamc7d4a212019-09-23 19:32:32 +053098 sgi_bl31_common_platform_setup();
99}
Vijayenthiran Subramaniam2d4b7192019-10-28 14:49:48 +0530100#endif /* IMAGE_BL31 */