blob: ede3a21f1682bfd7a1e05e2e6428081cccd38af2 [file] [log] [blame]
Soren Brinkmannc8284402016-03-06 20:16:27 -08001/*
Salman Nabi48932c32024-02-19 16:50:05 +00002 * Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved.
Prasad Kummarifdda9802024-03-19 18:42:24 -12003 * Copyright (c) 2023-2024, Advanced Micro Devices, Inc. All rights reserved.
Soren Brinkmannc8284402016-03-06 20:16:27 -08004 *
dp-arm82cb2c12017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Soren Brinkmannc8284402016-03-06 20:16:27 -08006 */
7
8#include <assert.h>
Soren Brinkmannc8284402016-03-06 20:16:27 -08009#include <errno.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000010
11#include <bl31/bl31.h>
12#include <common/bl_common.h>
13#include <common/debug.h>
Michal Simek0a8143d2021-05-27 09:42:37 +020014#include <common/fdt_fixup.h>
15#include <common/fdt_wrappers.h>
Prasad Kummari01a326a2023-06-22 10:50:02 +053016#include <lib/mmio.h>
Prasad Kummarifdda9802024-03-19 18:42:24 -120017#include <lib/xlat_tables/xlat_tables_v2.h>
Michal Simek0a8143d2021-05-27 09:42:37 +020018#include <libfdt.h>
Prasad Kummari01a326a2023-06-22 10:50:02 +053019#include <plat/arm/common/plat_arm.h>
20#include <plat/common/platform.h>
Prasad Kummari39234622023-09-19 22:15:05 +053021#include <plat_console.h>
Prasad Kummari01a326a2023-06-22 10:50:02 +053022
23#include <custom_svc.h>
Amit Nagal10f8a392023-09-27 15:13:42 +053024#include <plat_fdt.h>
Prasad Kummari01a326a2023-06-22 10:50:02 +053025#include <plat_private.h>
26#include <plat_startup.h>
27#include <zynqmp_def.h>
28
Michal Simek0a8143d2021-05-27 09:42:37 +020029
Soren Brinkmannc8284402016-03-06 20:16:27 -080030static entry_point_info_t bl32_image_ep_info;
31static entry_point_info_t bl33_image_ep_info;
32
33/*
34 * Return a pointer to the 'entry_point_info' structure of the next image for
35 * the security state specified. BL33 corresponds to the non-secure image type
36 * while BL32 corresponds to the secure image type. A NULL pointer is returned
37 * if the image does not exist.
38 */
Venkatesh Yadav Abbarapu944e7ea2022-05-16 17:44:33 +053039struct entry_point_info *bl31_plat_get_next_image_ep_info(uint32_t type)
Soren Brinkmannc8284402016-03-06 20:16:27 -080040{
Venkatesh Yadav Abbarapu944e7ea2022-05-16 17:44:33 +053041 entry_point_info_t *next_image_info;
Soren Brinkmannc8284402016-03-06 20:16:27 -080042
Venkatesh Yadav Abbarapu944e7ea2022-05-16 17:44:33 +053043 assert(sec_state_is_valid(type));
Venkatesh Yadav Abbarapue43258f2021-01-10 20:40:16 -070044 if (type == NON_SECURE) {
Venkatesh Yadav Abbarapu944e7ea2022-05-16 17:44:33 +053045 next_image_info = &bl33_image_ep_info;
46 } else {
47 next_image_info = &bl32_image_ep_info;
Venkatesh Yadav Abbarapue43258f2021-01-10 20:40:16 -070048 }
Soren Brinkmannc8284402016-03-06 20:16:27 -080049
Venkatesh Yadav Abbarapu944e7ea2022-05-16 17:44:33 +053050 return next_image_info;
Soren Brinkmannc8284402016-03-06 20:16:27 -080051}
52
53/*
Alistair Francis756e7f22017-11-30 16:21:21 -080054 * Set the build time defaults. We want to do this when doing a JTAG boot
55 * or if we can't find any other config data.
56 */
57static inline void bl31_set_default_config(void)
58{
59 bl32_image_ep_info.pc = BL32_BASE;
60 bl32_image_ep_info.spsr = arm_get_spsr_for_bl32_entry();
61 bl33_image_ep_info.pc = plat_get_ns_image_entrypoint();
62 bl33_image_ep_info.spsr = SPSR_64(MODE_EL2, MODE_SP_ELX,
63 DISABLE_ALL_EXCEPTIONS);
64}
65
66/*
Soren Brinkmannc8284402016-03-06 20:16:27 -080067 * Perform any BL31 specific platform actions. Here is an opportunity to copy
John Tsichritzisa6238322018-09-14 10:34:57 +010068 * parameters passed by the calling EL (S-EL1 in BL2 & EL3 in BL1) before they
Soren Brinkmannc8284402016-03-06 20:16:27 -080069 * are lost (potentially). This needs to be done before the MMU is initialized
70 * so that the memory layout can be used while creating page tables.
71 */
Antonio Nino Diaz8cff97d2018-09-24 17:16:52 +010072void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
73 u_register_t arg2, u_register_t arg3)
Soren Brinkmannc8284402016-03-06 20:16:27 -080074{
Maheedhar Bollapalli1c43e362024-04-18 15:11:36 +053075 (void)arg0;
76 (void)arg1;
77 (void)arg2;
78 (void)arg3;
Prasad Kummaric8be2242023-04-26 11:02:07 +053079 uint64_t tfa_handoff_addr;
Soren Brinkmannc8284402016-03-06 20:16:27 -080080
Prasad Kummari39234622023-09-19 22:15:05 +053081 setup_console();
82
Soren Brinkmannc8284402016-03-06 20:16:27 -080083 /* Initialize the platform config for future decision making */
84 zynqmp_config_setup();
85
Soren Brinkmannc8284402016-03-06 20:16:27 -080086 /*
87 * Do initial security configuration to allow DRAM/device access. On
88 * Base ZYNQMP only DRAM security is programmable (via TrustZone), but
89 * other platforms might have more programmable security devices
90 * present.
91 */
92
Michal Simekb96f77c2015-06-15 14:22:50 +020093 /* Populate common information for BL32 and BL33 */
Soren Brinkmannc8284402016-03-06 20:16:27 -080094 SET_PARAM_HEAD(&bl32_image_ep_info, PARAM_EP, VERSION_1, 0);
95 SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
Soren Brinkmannc8284402016-03-06 20:16:27 -080096 SET_PARAM_HEAD(&bl33_image_ep_info, PARAM_EP, VERSION_1, 0);
Soren Brinkmannc8284402016-03-06 20:16:27 -080097 SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
98
Prasad Kummaric8be2242023-04-26 11:02:07 +053099 tfa_handoff_addr = mmio_read_32(PMU_GLOBAL_GEN_STORAGE6);
Venkatesh Yadav Abbarapu4d9f8252020-01-07 03:25:16 -0700100
Michal Simekb96f77c2015-06-15 14:22:50 +0200101 if (zynqmp_get_bootmode() == ZYNQMP_BOOTMODE_JTAG) {
Alistair Francis756e7f22017-11-30 16:21:21 -0800102 bl31_set_default_config();
Michal Simekb96f77c2015-06-15 14:22:50 +0200103 } else {
Prasad Kummarib9d26cd2023-06-08 21:36:38 +0530104 /* use parameters from XBL */
105 enum xbl_handoff ret = xbl_handover(&bl32_image_ep_info,
Venkatesh Yadav Abbarapu4d9f8252020-01-07 03:25:16 -0700106 &bl33_image_ep_info,
Prasad Kummaric8be2242023-04-26 11:02:07 +0530107 tfa_handoff_addr);
Prasad Kummarib9d26cd2023-06-08 21:36:38 +0530108 if (ret != XBL_HANDOFF_SUCCESS) {
Siva Durga Prasad Paladugub1160482018-05-17 15:17:46 +0530109 panic();
Venkatesh Yadav Abbarapue43258f2021-01-10 20:40:16 -0700110 }
Michal Simekb96f77c2015-06-15 14:22:50 +0200111 }
Venkatesh Yadav Abbarapudd1fe712022-05-04 14:27:56 +0530112 if (bl32_image_ep_info.pc != 0) {
Akshay Belsaree69faff2023-03-27 10:41:54 +0530113 NOTICE("BL31: Secure code at 0x%lx\n", bl32_image_ep_info.pc);
Venkatesh Yadav Abbarapu490d81d2020-01-10 03:01:35 -0700114 }
Venkatesh Yadav Abbarapudd1fe712022-05-04 14:27:56 +0530115 if (bl33_image_ep_info.pc != 0) {
Akshay Belsaree69faff2023-03-27 10:41:54 +0530116 NOTICE("BL31: Non secure code at 0x%lx\n", bl33_image_ep_info.pc);
Venkatesh Yadav Abbarapu490d81d2020-01-10 03:01:35 -0700117 }
Amit Nagal70134002023-02-23 21:37:23 +0530118
119 custom_early_setup();
120
Soren Brinkmannc8284402016-03-06 20:16:27 -0800121}
122
Siva Durga Prasad Paladugu29657d02018-04-30 20:12:12 +0530123#if ZYNQMP_WDT_RESTART
Prasad Kummarie8d61f72023-05-11 14:58:13 +0530124static zynmp_intr_info_type_el3_t type_el3_interrupt_table[MAX_INTR_EL3];
Siva Durga Prasad Paladugu29657d02018-04-30 20:12:12 +0530125
126int request_intr_type_el3(uint32_t id, interrupt_type_handler_t handler)
127{
Prasad Kummarie8d61f72023-05-11 14:58:13 +0530128 static uint32_t index;
129 uint32_t i;
130
Siva Durga Prasad Paladugu29657d02018-04-30 20:12:12 +0530131 /* Validate 'handler' and 'id' parameters */
Prasad Kummarie8d61f72023-05-11 14:58:13 +0530132 if (!handler || index >= MAX_INTR_EL3) {
Siva Durga Prasad Paladugu29657d02018-04-30 20:12:12 +0530133 return -EINVAL;
Venkatesh Yadav Abbarapue43258f2021-01-10 20:40:16 -0700134 }
Siva Durga Prasad Paladugu29657d02018-04-30 20:12:12 +0530135
136 /* Check if a handler has already been registered */
Prasad Kummarie8d61f72023-05-11 14:58:13 +0530137 for (i = 0; i < index; i++) {
138 if (id == type_el3_interrupt_table[i].id) {
139 return -EALREADY;
140 }
Venkatesh Yadav Abbarapue43258f2021-01-10 20:40:16 -0700141 }
Siva Durga Prasad Paladugu29657d02018-04-30 20:12:12 +0530142
Prasad Kummarie8d61f72023-05-11 14:58:13 +0530143 type_el3_interrupt_table[index].id = id;
144 type_el3_interrupt_table[index].handler = handler;
145
146 index++;
Siva Durga Prasad Paladugu29657d02018-04-30 20:12:12 +0530147
148 return 0;
149}
150
151static uint64_t rdo_el3_interrupt_handler(uint32_t id, uint32_t flags,
152 void *handle, void *cookie)
153{
154 uint32_t intr_id;
Prasad Kummarie8d61f72023-05-11 14:58:13 +0530155 uint32_t i;
156 interrupt_type_handler_t handler = NULL;
Siva Durga Prasad Paladugu29657d02018-04-30 20:12:12 +0530157
158 intr_id = plat_ic_get_pending_interrupt_id();
Prasad Kummarie8d61f72023-05-11 14:58:13 +0530159
160 for (i = 0; i < MAX_INTR_EL3; i++) {
161 if (intr_id == type_el3_interrupt_table[i].id) {
162 handler = type_el3_interrupt_table[i].handler;
163 }
164 }
165
Venkatesh Yadav Abbarapue43258f2021-01-10 20:40:16 -0700166 if (handler != NULL) {
Prasad Kummarie8d61f72023-05-11 14:58:13 +0530167 return handler(intr_id, flags, handle, cookie);
Venkatesh Yadav Abbarapue43258f2021-01-10 20:40:16 -0700168 }
Siva Durga Prasad Paladugu29657d02018-04-30 20:12:12 +0530169
170 return 0;
171}
172#endif
173
Soren Brinkmannc8284402016-03-06 20:16:27 -0800174void bl31_platform_setup(void)
175{
Michal Simek26ef5c22023-02-13 14:35:21 +0100176 prepare_dtb();
Michal Simek0a8143d2021-05-27 09:42:37 +0200177
Soren Brinkmannc8284402016-03-06 20:16:27 -0800178 /* Initialize the gic cpu and distributor interfaces */
179 plat_arm_gic_driver_init();
180 plat_arm_gic_init();
181}
182
183void bl31_plat_runtime_setup(void)
184{
Siva Durga Prasad Paladugu29657d02018-04-30 20:12:12 +0530185#if ZYNQMP_WDT_RESTART
186 uint64_t flags = 0;
187 uint64_t rc;
188
189 set_interrupt_rm_flag(flags, NON_SECURE);
190 rc = register_interrupt_type_handler(INTR_TYPE_EL3,
191 rdo_el3_interrupt_handler, flags);
Venkatesh Yadav Abbarapue43258f2021-01-10 20:40:16 -0700192 if (rc) {
Siva Durga Prasad Paladugu29657d02018-04-30 20:12:12 +0530193 panic();
Venkatesh Yadav Abbarapue43258f2021-01-10 20:40:16 -0700194 }
Siva Durga Prasad Paladugu29657d02018-04-30 20:12:12 +0530195#endif
Akshay Belsare88a89382023-04-06 11:09:20 +0530196
197 custom_runtime_setup();
Soren Brinkmannc8284402016-03-06 20:16:27 -0800198}
199
200/*
Sandrine Bailleuxb5fa6562016-05-18 16:11:47 +0100201 * Perform the very early platform specific architectural setup here.
Soren Brinkmannc8284402016-03-06 20:16:27 -0800202 */
203void bl31_plat_arch_setup(void)
204{
205 plat_arm_interconnect_init();
206 plat_arm_interconnect_enter_coherency();
207
Daniel Boulbyd323af92018-07-06 16:54:44 +0100208 const mmap_region_t bl_regions[] = {
Akshay Belsarec52a1422023-02-27 12:04:26 +0530209#if (defined(XILINX_OF_BOARD_DTB_ADDR) && !IS_TFA_IN_OCM(BL31_BASE))
Michal Simek0a8143d2021-05-27 09:42:37 +0200210 MAP_REGION_FLAT(XILINX_OF_BOARD_DTB_ADDR, XILINX_OF_BOARD_DTB_MAX_SIZE,
211 MT_MEMORY | MT_RW | MT_NS),
212#endif
Daniel Boulbyd323af92018-07-06 16:54:44 +0100213 MAP_REGION_FLAT(BL31_BASE, BL31_END - BL31_BASE,
214 MT_MEMORY | MT_RW | MT_SECURE),
215 MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE,
216 MT_CODE | MT_SECURE),
217 MAP_REGION_FLAT(BL_RO_DATA_BASE, BL_RO_DATA_END - BL_RO_DATA_BASE,
218 MT_RO_DATA | MT_SECURE),
219 MAP_REGION_FLAT(BL_COHERENT_RAM_BASE,
220 BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE,
221 MT_DEVICE | MT_RW | MT_SECURE),
222 {0}
223 };
224
Amit Nagal70134002023-02-23 21:37:23 +0530225 custom_mmap_add();
226
Prasad Kummari51564352023-10-26 16:32:26 +0530227 setup_page_tables(bl_regions, plat_get_mmap());
Prasad Kummarifdda9802024-03-19 18:42:24 -1200228 enable_mmu(0);
Soren Brinkmannc8284402016-03-06 20:16:27 -0800229}