blob: ca98422853ea99aab0912e7cdb75422f305adeb9 [file] [log] [blame]
Dan Handleyb4315302015-03-19 18:58:55 +00001/*
Manish V Badarkheef1daa42021-02-22 17:30:17 +00002 * Copyright (c) 2015-2021, ARM Limited and Contributors. All rights reserved.
Dan Handleyb4315302015-03-19 18:58:55 +00003 *
dp-arm82cb2c12017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handleyb4315302015-03-19 18:58:55 +00005 */
6
Yatharth Kochara8aa7fe2016-09-13 17:07:57 +01007#include <assert.h>
Dan Handleyb4315302015-03-19 18:58:55 +00008#include <string.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +00009
10#include <platform_def.h>
11
Zelalem Awekedeb4b3a2021-07-13 17:19:54 -050012#include <arch_features.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000013#include <arch_helpers.h>
14#include <common/bl_common.h>
15#include <common/debug.h>
16#include <common/desc_image_load.h>
17#include <drivers/generic_delay_timer.h>
Manish V Badarkheef1daa42021-02-22 17:30:17 +000018#include <drivers/partition/partition.h>
Louis Mayencourt9814bfc2019-10-17 15:14:25 +010019#include <lib/fconf/fconf.h>
Manish V Badarkhe82869672020-06-11 22:32:11 +010020#include <lib/fconf/fconf_dyn_cfg_getter.h>
johpow01f19dc622021-06-16 17:57:28 -050021#include <lib/gpt_rme/gpt_rme.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000022#ifdef SPD_opteed
23#include <lib/optee_utils.h>
24#endif
25#include <lib/utils.h>
Zelalem Awekedeb4b3a2021-07-13 17:19:54 -050026#include <plat/arm/common/arm_pas_def.h>
Antonio Nino Diazbd9344f2019-01-25 14:30:04 +000027#include <plat/arm/common/plat_arm.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000028#include <plat/common/platform.h>
29
Dan Handleyb4315302015-03-19 18:58:55 +000030/* Data structure which holds the extents of the trusted SRAM for BL2 */
31static meminfo_t bl2_tzram_layout __aligned(CACHE_WRITEBACK_GRANULE);
32
Manish V Badarkhea07c1012020-07-16 05:45:25 +010033/* Base address of fw_config received from BL1 */
Jimmy Brissond74c6b82020-08-05 14:05:53 -050034static uintptr_t config_base;
Manish V Badarkhea07c1012020-07-16 05:45:25 +010035
Soby Mathewcaf4eca2018-02-20 12:50:47 +000036/*
Manish V Badarkhe04e06972020-05-31 10:17:59 +010037 * Check that BL2_BASE is above ARM_FW_CONFIG_LIMIT. This reserved page is
Soby Mathewc099cd32018-06-01 16:53:38 +010038 * for `meminfo_t` data structure and fw_configs passed from BL1.
Soby Mathewcaf4eca2018-02-20 12:50:47 +000039 */
Manish V Badarkhe04e06972020-05-31 10:17:59 +010040CASSERT(BL2_BASE >= ARM_FW_CONFIG_LIMIT, assert_bl2_base_overflows);
Soby Mathewcaf4eca2018-02-20 12:50:47 +000041
Yatharth Kochara8aa7fe2016-09-13 17:07:57 +010042/* Weak definitions may be overridden in specific ARM standard platform */
Soby Mathew0c306cc2018-01-10 15:59:31 +000043#pragma weak bl2_early_platform_setup2
Yatharth Kochara8aa7fe2016-09-13 17:07:57 +010044#pragma weak bl2_platform_setup
45#pragma weak bl2_plat_arch_setup
46#pragma weak bl2_plat_sec_mem_layout
47
Zelalem Aweke4bb72c42021-07-12 22:33:55 -050048#if ENABLE_RME
49#define MAP_BL2_TOTAL MAP_REGION_FLAT( \
50 bl2_tzram_layout.total_base, \
51 bl2_tzram_layout.total_size, \
52 MT_MEMORY | MT_RW | MT_ROOT)
53#else
Daniel Boulbyd323af92018-07-06 16:54:44 +010054#define MAP_BL2_TOTAL MAP_REGION_FLAT( \
55 bl2_tzram_layout.total_base, \
56 bl2_tzram_layout.total_size, \
57 MT_MEMORY | MT_RW | MT_SECURE)
Zelalem Aweke4bb72c42021-07-12 22:33:55 -050058#endif /* ENABLE_RME */
Dimitris Papastamos4a581b02018-06-08 13:17:26 +010059
Daniel Boulby490eeb02018-06-27 16:45:48 +010060#pragma weak arm_bl2_plat_handle_post_image_load
Dimitris Papastamos4a581b02018-06-08 13:17:26 +010061
Dan Handleyb4315302015-03-19 18:58:55 +000062/*******************************************************************************
63 * BL1 has passed the extents of the trusted SRAM that should be visible to BL2
64 * in x0. This memory layout is sitting at the base of the free trusted SRAM.
65 * Copy it to a safe location before its reclaimed by later BL2 functionality.
66 ******************************************************************************/
Manish V Badarkhe04e06972020-05-31 10:17:59 +010067void arm_bl2_early_platform_setup(uintptr_t fw_config,
Sandrine Bailleux6c77e742018-07-11 12:44:22 +020068 struct meminfo *mem_layout)
Dan Handleyb4315302015-03-19 18:58:55 +000069{
70 /* Initialize the console to provide early debug support */
Antonio Nino Diaz88a05232018-06-19 09:29:36 +010071 arm_console_boot_init();
Dan Handleyb4315302015-03-19 18:58:55 +000072
73 /* Setup the BL2 memory layout */
74 bl2_tzram_layout = *mem_layout;
75
Jimmy Brissond74c6b82020-08-05 14:05:53 -050076 config_base = fw_config;
Louis Mayencourt9814bfc2019-10-17 15:14:25 +010077
Dan Handleyb4315302015-03-19 18:58:55 +000078 /* Initialise the IO layer and register platform IO devices */
79 plat_arm_io_setup();
Manish V Badarkheef1daa42021-02-22 17:30:17 +000080
81 /* Load partition table */
82#if ARM_GPT_SUPPORT
83 partition_init(GPT_IMAGE_ID);
84#endif /* ARM_GPT_SUPPORT */
85
Dan Handleyb4315302015-03-19 18:58:55 +000086}
87
Soby Mathew0c306cc2018-01-10 15:59:31 +000088void bl2_early_platform_setup2(u_register_t arg0, u_register_t arg1, u_register_t arg2, u_register_t arg3)
Dan Handleyb4315302015-03-19 18:58:55 +000089{
Soby Mathewcab0b5b2018-01-15 14:45:33 +000090 arm_bl2_early_platform_setup((uintptr_t)arg0, (meminfo_t *)arg1);
91
Soby Mathew18e279e2017-06-12 12:37:10 +010092 generic_delay_timer_init();
Dan Handleyb4315302015-03-19 18:58:55 +000093}
94
95/*
Soby Mathew6e79f9f2018-03-26 15:16:46 +010096 * Perform BL2 preload setup. Currently we initialise the dynamic
97 * configuration here.
Dan Handleyb4315302015-03-19 18:58:55 +000098 */
Soby Mathew6e79f9f2018-03-26 15:16:46 +010099void bl2_plat_preload_setup(void)
Dan Handleyb4315302015-03-19 18:58:55 +0000100{
Soby Mathewcab0b5b2018-01-15 14:45:33 +0000101 arm_bl2_dyn_cfg_init();
Manish V Badarkheef1daa42021-02-22 17:30:17 +0000102
Manish V Badarkhe2f1177b2021-06-25 23:43:33 +0100103#if ARM_GPT_SUPPORT && !PSA_FWU_SUPPORT
104 /* Always use the FIP from bank 0 */
105 arm_set_fip_addr(0U);
106#endif /* ARM_GPT_SUPPORT && !PSA_FWU_SUPPORT */
Soby Mathew6e79f9f2018-03-26 15:16:46 +0100107}
Soby Mathewcab0b5b2018-01-15 14:45:33 +0000108
Soby Mathew6e79f9f2018-03-26 15:16:46 +0100109/*
110 * Perform ARM standard platform setup.
111 */
112void arm_bl2_platform_setup(void)
113{
Zelalem Awekedeb4b3a2021-07-13 17:19:54 -0500114#if !ENABLE_RME
Dan Handleyb4315302015-03-19 18:58:55 +0000115 /* Initialize the secure environment */
116 plat_arm_security_setup();
Zelalem Awekedeb4b3a2021-07-13 17:19:54 -0500117#endif
Roberto Vargasf1454032017-08-03 09:16:43 +0100118
119#if defined(PLAT_ARM_MEM_PROT_ADDR)
Roberto Vargas638b0342018-01-05 16:00:05 +0000120 arm_nor_psci_do_static_mem_protect();
Roberto Vargasf1454032017-08-03 09:16:43 +0100121#endif
Dan Handleyb4315302015-03-19 18:58:55 +0000122}
123
124void bl2_platform_setup(void)
125{
126 arm_bl2_platform_setup();
127}
128
Zelalem Awekedeb4b3a2021-07-13 17:19:54 -0500129#if ENABLE_RME
johpow01f19dc622021-06-16 17:57:28 -0500130
Zelalem Awekedeb4b3a2021-07-13 17:19:54 -0500131static void arm_bl2_plat_gpt_setup(void)
132{
133 /*
134 * The GPT library might modify the gpt regions structure to optimize
135 * the layout, so the array cannot be constant.
136 */
137 pas_region_t pas_regions[] = {
Zelalem Awekedeb4b3a2021-07-13 17:19:54 -0500138 ARM_PAS_KERNEL,
johpow01f19dc622021-06-16 17:57:28 -0500139 ARM_PAS_SECURE,
Zelalem Awekedeb4b3a2021-07-13 17:19:54 -0500140 ARM_PAS_REALM,
141 ARM_PAS_EL3_DRAM,
AlexeiFedorov346cfe22022-11-29 13:32:41 +0000142 ARM_PAS_GPTS,
143 ARM_PAS_KERNEL_1
Zelalem Awekedeb4b3a2021-07-13 17:19:54 -0500144 };
145
johpow01f19dc622021-06-16 17:57:28 -0500146 /* Initialize entire protected space to GPT_GPI_ANY. */
AlexeiFedorov346cfe22022-11-29 13:32:41 +0000147 if (gpt_init_l0_tables(GPCCR_PPS_64GB, ARM_L0_GPT_ADDR_BASE,
johpow01f19dc622021-06-16 17:57:28 -0500148 ARM_L0_GPT_SIZE) < 0) {
149 ERROR("gpt_init_l0_tables() failed!\n");
Zelalem Awekedeb4b3a2021-07-13 17:19:54 -0500150 panic();
151 }
152
johpow01f19dc622021-06-16 17:57:28 -0500153 /* Carve out defined PAS ranges. */
154 if (gpt_init_pas_l1_tables(GPCCR_PGS_4K,
155 ARM_L1_GPT_ADDR_BASE,
156 ARM_L1_GPT_SIZE,
157 pas_regions,
158 (unsigned int)(sizeof(pas_regions) /
159 sizeof(pas_region_t))) < 0) {
160 ERROR("gpt_init_pas_l1_tables() failed!\n");
161 panic();
162 }
163
164 INFO("Enabling Granule Protection Checks\n");
165 if (gpt_enable() < 0) {
166 ERROR("gpt_enable() failed!\n");
167 panic();
168 }
Zelalem Awekedeb4b3a2021-07-13 17:19:54 -0500169}
johpow01f19dc622021-06-16 17:57:28 -0500170
Zelalem Awekedeb4b3a2021-07-13 17:19:54 -0500171#endif /* ENABLE_RME */
172
Dan Handleyb4315302015-03-19 18:58:55 +0000173/*******************************************************************************
Zelalem Awekedeb4b3a2021-07-13 17:19:54 -0500174 * Perform the very early platform specific architectural setup here.
175 * When RME is enabled the secure environment is initialised before
176 * initialising and enabling Granule Protection.
177 * This function initialises the MMU in a quick and dirty way.
Dan Handleyb4315302015-03-19 18:58:55 +0000178 ******************************************************************************/
179void arm_bl2_plat_arch_setup(void)
180{
Soby Mathew943bb7f2018-09-18 11:42:42 +0100181#if USE_COHERENT_MEM && !ARM_CRYPTOCELL_INTEG
182 /*
183 * Ensure ARM platforms don't use coherent memory in BL2 unless
184 * cryptocell integration is enabled.
185 */
Daniel Boulbyd323af92018-07-06 16:54:44 +0100186 assert((BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE) == 0U);
Dan Handleyb4315302015-03-19 18:58:55 +0000187#endif
Daniel Boulbyd323af92018-07-06 16:54:44 +0100188
189 const mmap_region_t bl_regions[] = {
190 MAP_BL2_TOTAL,
Daniel Boulby2ecaafd2018-07-16 14:09:15 +0100191 ARM_MAP_BL_RO,
Roberto Vargas1eb735d2018-05-23 09:27:06 +0100192#if USE_ROMLIB
193 ARM_MAP_ROMLIB_CODE,
194 ARM_MAP_ROMLIB_DATA,
195#endif
Soby Mathew943bb7f2018-09-18 11:42:42 +0100196#if ARM_CRYPTOCELL_INTEG
197 ARM_MAP_BL_COHERENT_RAM,
198#endif
Manish V Badarkhea07c1012020-07-16 05:45:25 +0100199 ARM_MAP_BL_CONFIG_REGION,
Zelalem Awekec8720722021-07-12 23:41:05 -0500200#if ENABLE_RME
201 ARM_MAP_L0_GPT_REGION,
202#endif
Daniel Boulbyd323af92018-07-06 16:54:44 +0100203 {0}
204 };
205
Zelalem Awekedeb4b3a2021-07-13 17:19:54 -0500206#if ENABLE_RME
207 /* Initialise the secure environment */
208 plat_arm_security_setup();
Zelalem Awekedeb4b3a2021-07-13 17:19:54 -0500209#endif
Roberto Vargas0916c382018-10-19 16:44:18 +0100210 setup_page_tables(bl_regions, plat_arm_get_mmap());
Yatharth Kochar6fe8aa22016-07-04 11:26:14 +0100211
Julius Werner402b3cf2019-07-09 14:02:43 -0700212#ifdef __aarch64__
Zelalem Awekedeb4b3a2021-07-13 17:19:54 -0500213#if ENABLE_RME
214 /* BL2 runs in EL3 when RME enabled. */
215 assert(get_armv9_2_feat_rme_support() != 0U);
216 enable_mmu_el3(0);
johpow01f19dc622021-06-16 17:57:28 -0500217
218 /* Initialise and enable granule protection after MMU. */
219 arm_bl2_plat_gpt_setup();
Zelalem Awekedeb4b3a2021-07-13 17:19:54 -0500220#else
Sandrine Bailleuxb5fa6562016-05-18 16:11:47 +0100221 enable_mmu_el1(0);
Zelalem Awekedeb4b3a2021-07-13 17:19:54 -0500222#endif
Julius Werner402b3cf2019-07-09 14:02:43 -0700223#else
224 enable_mmu_svc_mon(0);
Yatharth Kochar6fe8aa22016-07-04 11:26:14 +0100225#endif
Roberto Vargas1eb735d2018-05-23 09:27:06 +0100226
227 arm_setup_romlib();
Dan Handleyb4315302015-03-19 18:58:55 +0000228}
229
230void bl2_plat_arch_setup(void)
231{
Manish V Badarkhea07c1012020-07-16 05:45:25 +0100232 const struct dyn_cfg_dtb_info_t *tb_fw_config_info;
233
Dan Handleyb4315302015-03-19 18:58:55 +0000234 arm_bl2_plat_arch_setup();
Manish V Badarkhea07c1012020-07-16 05:45:25 +0100235
236 /* Fill the properties struct with the info from the config dtb */
Jimmy Brissond74c6b82020-08-05 14:05:53 -0500237 fconf_populate("FW_CONFIG", config_base);
Manish V Badarkhea07c1012020-07-16 05:45:25 +0100238
239 /* TB_FW_CONFIG was also loaded by BL1 */
240 tb_fw_config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, TB_FW_CONFIG_ID);
241 assert(tb_fw_config_info != NULL);
242
243 fconf_populate("TB_FW", tb_fw_config_info->config_addr);
Dan Handleyb4315302015-03-19 18:58:55 +0000244}
245
Yatharth Kochar07570d52016-11-14 12:01:04 +0000246int arm_bl2_handle_post_image_load(unsigned int image_id)
Yatharth Kochara8aa7fe2016-09-13 17:07:57 +0100247{
248 int err = 0;
249 bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id);
Summer Qin54661cd2017-04-24 16:49:28 +0100250#ifdef SPD_opteed
251 bl_mem_params_node_t *pager_mem_params = NULL;
252 bl_mem_params_node_t *paged_mem_params = NULL;
253#endif
Zelalem466bb282020-02-05 14:12:39 -0600254 assert(bl_mem_params != NULL);
Yatharth Kochara8aa7fe2016-09-13 17:07:57 +0100255
256 switch (image_id) {
Julius Werner402b3cf2019-07-09 14:02:43 -0700257#ifdef __aarch64__
Yatharth Kochara8aa7fe2016-09-13 17:07:57 +0100258 case BL32_IMAGE_ID:
Summer Qin54661cd2017-04-24 16:49:28 +0100259#ifdef SPD_opteed
260 pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID);
261 assert(pager_mem_params);
262
263 paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID);
264 assert(paged_mem_params);
265
266 err = parse_optee_header(&bl_mem_params->ep_info,
267 &pager_mem_params->image_info,
268 &paged_mem_params->image_info);
269 if (err != 0) {
270 WARN("OPTEE header parse error.\n");
271 }
272#endif
Yatharth Kochara8aa7fe2016-09-13 17:07:57 +0100273 bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl32_entry();
274 break;
Yatharth Kochar6fe8aa22016-07-04 11:26:14 +0100275#endif
Yatharth Kochara8aa7fe2016-09-13 17:07:57 +0100276
277 case BL33_IMAGE_ID:
278 /* BL33 expects to receive the primary CPU MPID (through r0) */
279 bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr();
280 bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl33_entry();
281 break;
282
283#ifdef SCP_BL2_BASE
284 case SCP_BL2_IMAGE_ID:
285 /* The subsequent handling of SCP_BL2 is platform specific */
286 err = plat_arm_bl2_handle_scp_bl2(&bl_mem_params->image_info);
287 if (err) {
288 WARN("Failure in platform-specific handling of SCP_BL2 image.\n");
289 }
290 break;
291#endif
Jonathan Wright649c48f2018-03-14 15:24:00 +0000292 default:
293 /* Do nothing in default case */
294 break;
Yatharth Kochara8aa7fe2016-09-13 17:07:57 +0100295 }
296
297 return err;
298}
299
Yatharth Kochar07570d52016-11-14 12:01:04 +0000300/*******************************************************************************
301 * This function can be used by the platforms to update/use image
302 * information for given `image_id`.
303 ******************************************************************************/
Daniel Boulby490eeb02018-06-27 16:45:48 +0100304int arm_bl2_plat_handle_post_image_load(unsigned int image_id)
Yatharth Kochar07570d52016-11-14 12:01:04 +0000305{
Balint Dobszay46789a72021-03-26 16:23:18 +0100306#if defined(SPD_spmd) && BL2_ENABLE_SP_LOAD
Manish Pandeycb3b5342020-02-25 11:38:19 +0000307 /* For Secure Partitions we don't need post processing */
308 if ((image_id >= (MAX_NUMBER_IDS - MAX_SP_IDS)) &&
309 (image_id < MAX_NUMBER_IDS)) {
310 return 0;
311 }
312#endif
Yatharth Kochar07570d52016-11-14 12:01:04 +0000313 return arm_bl2_handle_post_image_load(image_id);
314}
315
Daniel Boulby490eeb02018-06-27 16:45:48 +0100316int bl2_plat_handle_post_image_load(unsigned int image_id)
317{
318 return arm_bl2_plat_handle_post_image_load(image_id);
319}