blob: 85c0a1683c0f71770ce667c7607d49b0278207ad [file] [log] [blame]
Dan Handleyb4315302015-03-19 18:58:55 +00001/*
Rohit Mathew86e48592023-12-20 17:29:18 +00002 * Copyright (c) 2015-2024, Arm Limited and Contributors. All rights reserved.
Dan Handleyb4315302015-03-19 18:58:55 +00003 *
dp-arm82cb2c12017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handleyb4315302015-03-19 18:58:55 +00005 */
6
Yatharth Kochara8aa7fe2016-09-13 17:07:57 +01007#include <assert.h>
Dan Handleyb4315302015-03-19 18:58:55 +00008#include <string.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +00009
10#include <platform_def.h>
11
Zelalem Awekedeb4b3a2021-07-13 17:19:54 -050012#include <arch_features.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000013#include <arch_helpers.h>
14#include <common/bl_common.h>
15#include <common/debug.h>
16#include <common/desc_image_load.h>
17#include <drivers/generic_delay_timer.h>
Manish V Badarkheef1daa42021-02-22 17:30:17 +000018#include <drivers/partition/partition.h>
Louis Mayencourt9814bfc2019-10-17 15:14:25 +010019#include <lib/fconf/fconf.h>
Manish V Badarkhe82869672020-06-11 22:32:11 +010020#include <lib/fconf/fconf_dyn_cfg_getter.h>
johpow01f19dc622021-06-16 17:57:28 -050021#include <lib/gpt_rme/gpt_rme.h>
Harrison Mutaia5566f62023-12-01 15:50:00 +000022#if TRANSFER_LIST
23#include <lib/transfer_list.h>
24#endif
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000025#ifdef SPD_opteed
26#include <lib/optee_utils.h>
27#endif
28#include <lib/utils.h>
Antonio Nino Diazbd9344f2019-01-25 14:30:04 +000029#include <plat/arm/common/plat_arm.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000030#include <plat/common/platform.h>
31
Dan Handleyb4315302015-03-19 18:58:55 +000032/* Data structure which holds the extents of the trusted SRAM for BL2 */
33static meminfo_t bl2_tzram_layout __aligned(CACHE_WRITEBACK_GRANULE);
34
Manish V Badarkhea07c1012020-07-16 05:45:25 +010035/* Base address of fw_config received from BL1 */
Jimmy Brissond74c6b82020-08-05 14:05:53 -050036static uintptr_t config_base;
Manish V Badarkhea07c1012020-07-16 05:45:25 +010037
Soby Mathewcaf4eca2018-02-20 12:50:47 +000038/*
Manish V Badarkhe04e06972020-05-31 10:17:59 +010039 * Check that BL2_BASE is above ARM_FW_CONFIG_LIMIT. This reserved page is
Soby Mathewc099cd32018-06-01 16:53:38 +010040 * for `meminfo_t` data structure and fw_configs passed from BL1.
Soby Mathewcaf4eca2018-02-20 12:50:47 +000041 */
Manish V Badarkhe04e06972020-05-31 10:17:59 +010042CASSERT(BL2_BASE >= ARM_FW_CONFIG_LIMIT, assert_bl2_base_overflows);
Soby Mathewcaf4eca2018-02-20 12:50:47 +000043
Yatharth Kochara8aa7fe2016-09-13 17:07:57 +010044/* Weak definitions may be overridden in specific ARM standard platform */
Soby Mathew0c306cc2018-01-10 15:59:31 +000045#pragma weak bl2_early_platform_setup2
Yatharth Kochara8aa7fe2016-09-13 17:07:57 +010046#pragma weak bl2_platform_setup
47#pragma weak bl2_plat_arch_setup
48#pragma weak bl2_plat_sec_mem_layout
49
Zelalem Aweke4bb72c42021-07-12 22:33:55 -050050#if ENABLE_RME
51#define MAP_BL2_TOTAL MAP_REGION_FLAT( \
52 bl2_tzram_layout.total_base, \
53 bl2_tzram_layout.total_size, \
54 MT_MEMORY | MT_RW | MT_ROOT)
55#else
Daniel Boulbyd323af92018-07-06 16:54:44 +010056#define MAP_BL2_TOTAL MAP_REGION_FLAT( \
57 bl2_tzram_layout.total_base, \
58 bl2_tzram_layout.total_size, \
59 MT_MEMORY | MT_RW | MT_SECURE)
Zelalem Aweke4bb72c42021-07-12 22:33:55 -050060#endif /* ENABLE_RME */
Dimitris Papastamos4a581b02018-06-08 13:17:26 +010061
Daniel Boulby490eeb02018-06-27 16:45:48 +010062#pragma weak arm_bl2_plat_handle_post_image_load
Dimitris Papastamos4a581b02018-06-08 13:17:26 +010063
Harrison Mutaia5566f62023-12-01 15:50:00 +000064static struct transfer_list_header *secure_tl __unused;
65static struct transfer_list_header *ns_tl __unused;
66
Dan Handleyb4315302015-03-19 18:58:55 +000067/*******************************************************************************
68 * BL1 has passed the extents of the trusted SRAM that should be visible to BL2
69 * in x0. This memory layout is sitting at the base of the free trusted SRAM.
70 * Copy it to a safe location before its reclaimed by later BL2 functionality.
71 ******************************************************************************/
Manish V Badarkhe04e06972020-05-31 10:17:59 +010072void arm_bl2_early_platform_setup(uintptr_t fw_config,
Sandrine Bailleux6c77e742018-07-11 12:44:22 +020073 struct meminfo *mem_layout)
Dan Handleyb4315302015-03-19 18:58:55 +000074{
Govindraj Raja08ec77c2023-10-24 14:50:23 -050075 int __maybe_unused ret;
76
Dan Handleyb4315302015-03-19 18:58:55 +000077 /* Initialize the console to provide early debug support */
Antonio Nino Diaz88a05232018-06-19 09:29:36 +010078 arm_console_boot_init();
Dan Handleyb4315302015-03-19 18:58:55 +000079
80 /* Setup the BL2 memory layout */
81 bl2_tzram_layout = *mem_layout;
82
Jimmy Brissond74c6b82020-08-05 14:05:53 -050083 config_base = fw_config;
Louis Mayencourt9814bfc2019-10-17 15:14:25 +010084
Dan Handleyb4315302015-03-19 18:58:55 +000085 /* Initialise the IO layer and register platform IO devices */
86 plat_arm_io_setup();
Manish V Badarkheef1daa42021-02-22 17:30:17 +000087
88 /* Load partition table */
89#if ARM_GPT_SUPPORT
Govindraj Raja08ec77c2023-10-24 14:50:23 -050090 ret = gpt_partition_init();
91 if (ret != 0) {
92 ERROR("GPT partition initialisation failed!\n");
93 panic();
94 }
Manish V Badarkheef1daa42021-02-22 17:30:17 +000095
Govindraj Raja08ec77c2023-10-24 14:50:23 -050096#endif /* ARM_GPT_SUPPORT */
Dan Handleyb4315302015-03-19 18:58:55 +000097}
98
Soby Mathew0c306cc2018-01-10 15:59:31 +000099void bl2_early_platform_setup2(u_register_t arg0, u_register_t arg1, u_register_t arg2, u_register_t arg3)
Dan Handleyb4315302015-03-19 18:58:55 +0000100{
Soby Mathewcab0b5b2018-01-15 14:45:33 +0000101 arm_bl2_early_platform_setup((uintptr_t)arg0, (meminfo_t *)arg1);
102
Soby Mathew18e279e2017-06-12 12:37:10 +0100103 generic_delay_timer_init();
Dan Handleyb4315302015-03-19 18:58:55 +0000104}
105
106/*
Soby Mathew6e79f9f2018-03-26 15:16:46 +0100107 * Perform BL2 preload setup. Currently we initialise the dynamic
108 * configuration here.
Dan Handleyb4315302015-03-19 18:58:55 +0000109 */
Soby Mathew6e79f9f2018-03-26 15:16:46 +0100110void bl2_plat_preload_setup(void)
Dan Handleyb4315302015-03-19 18:58:55 +0000111{
Harrison Mutaia5566f62023-12-01 15:50:00 +0000112#if TRANSFER_LIST
113 secure_tl = transfer_list_init((void *)PLAT_ARM_EL3_FW_HANDOFF_BASE,
114 PLAT_ARM_FW_HANDOFF_SIZE);
115 if (secure_tl == NULL) {
116 ERROR("Initialisation of secure transfer list failed!\n");
117 panic();
118 }
119
120 arm_transfer_list_dyn_cfg_init(secure_tl);
121#else
Soby Mathewcab0b5b2018-01-15 14:45:33 +0000122 arm_bl2_dyn_cfg_init();
Harrison Mutaia5566f62023-12-01 15:50:00 +0000123#endif
Manish V Badarkheef1daa42021-02-22 17:30:17 +0000124
Manish V Badarkhe2f1177b2021-06-25 23:43:33 +0100125#if ARM_GPT_SUPPORT && !PSA_FWU_SUPPORT
126 /* Always use the FIP from bank 0 */
127 arm_set_fip_addr(0U);
128#endif /* ARM_GPT_SUPPORT && !PSA_FWU_SUPPORT */
Soby Mathew6e79f9f2018-03-26 15:16:46 +0100129}
Soby Mathewcab0b5b2018-01-15 14:45:33 +0000130
Soby Mathew6e79f9f2018-03-26 15:16:46 +0100131/*
132 * Perform ARM standard platform setup.
133 */
134void arm_bl2_platform_setup(void)
135{
Zelalem Awekedeb4b3a2021-07-13 17:19:54 -0500136#if !ENABLE_RME
Dan Handleyb4315302015-03-19 18:58:55 +0000137 /* Initialize the secure environment */
138 plat_arm_security_setup();
Zelalem Awekedeb4b3a2021-07-13 17:19:54 -0500139#endif
Roberto Vargasf1454032017-08-03 09:16:43 +0100140
141#if defined(PLAT_ARM_MEM_PROT_ADDR)
Roberto Vargas638b0342018-01-05 16:00:05 +0000142 arm_nor_psci_do_static_mem_protect();
Roberto Vargasf1454032017-08-03 09:16:43 +0100143#endif
Harrison Mutaia5566f62023-12-01 15:50:00 +0000144
145#if TRANSFER_LIST
146 ns_tl = transfer_list_init((void *)FW_NS_HANDOFF_BASE,
147 PLAT_ARM_FW_HANDOFF_SIZE);
148
149 if (ns_tl == NULL) {
150 ERROR("Non-secure transfer list initialisation failed!");
151 panic();
152 }
153#endif
Dan Handleyb4315302015-03-19 18:58:55 +0000154}
155
156void bl2_platform_setup(void)
157{
158 arm_bl2_platform_setup();
159}
160
161/*******************************************************************************
Zelalem Awekedeb4b3a2021-07-13 17:19:54 -0500162 * Perform the very early platform specific architectural setup here.
163 * When RME is enabled the secure environment is initialised before
164 * initialising and enabling Granule Protection.
165 * This function initialises the MMU in a quick and dirty way.
Dan Handleyb4315302015-03-19 18:58:55 +0000166 ******************************************************************************/
167void arm_bl2_plat_arch_setup(void)
168{
Sandrine Bailleuxb65dfe42023-10-26 15:14:42 +0200169#if USE_COHERENT_MEM
170 /* Ensure ARM platforms don't use coherent memory in BL2. */
Daniel Boulbyd323af92018-07-06 16:54:44 +0100171 assert((BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE) == 0U);
Dan Handleyb4315302015-03-19 18:58:55 +0000172#endif
Daniel Boulbyd323af92018-07-06 16:54:44 +0100173
174 const mmap_region_t bl_regions[] = {
175 MAP_BL2_TOTAL,
Daniel Boulby2ecaafd2018-07-16 14:09:15 +0100176 ARM_MAP_BL_RO,
Roberto Vargas1eb735d2018-05-23 09:27:06 +0100177#if USE_ROMLIB
178 ARM_MAP_ROMLIB_CODE,
179 ARM_MAP_ROMLIB_DATA,
180#endif
Manish V Badarkhea07c1012020-07-16 05:45:25 +0100181 ARM_MAP_BL_CONFIG_REGION,
Zelalem Awekec8720722021-07-12 23:41:05 -0500182#if ENABLE_RME
183 ARM_MAP_L0_GPT_REGION,
184#endif
Daniel Boulbyd323af92018-07-06 16:54:44 +0100185 {0}
186 };
187
Zelalem Awekedeb4b3a2021-07-13 17:19:54 -0500188#if ENABLE_RME
189 /* Initialise the secure environment */
190 plat_arm_security_setup();
Zelalem Awekedeb4b3a2021-07-13 17:19:54 -0500191#endif
Roberto Vargas0916c382018-10-19 16:44:18 +0100192 setup_page_tables(bl_regions, plat_arm_get_mmap());
Yatharth Kochar6fe8aa22016-07-04 11:26:14 +0100193
Julius Werner402b3cf2019-07-09 14:02:43 -0700194#ifdef __aarch64__
Zelalem Awekedeb4b3a2021-07-13 17:19:54 -0500195#if ENABLE_RME
196 /* BL2 runs in EL3 when RME enabled. */
197 assert(get_armv9_2_feat_rme_support() != 0U);
198 enable_mmu_el3(0);
johpow01f19dc622021-06-16 17:57:28 -0500199
200 /* Initialise and enable granule protection after MMU. */
Rohit Mathew341df6a2024-01-21 22:49:08 +0000201 arm_gpt_setup();
Zelalem Awekedeb4b3a2021-07-13 17:19:54 -0500202#else
Sandrine Bailleuxb5fa6562016-05-18 16:11:47 +0100203 enable_mmu_el1(0);
Zelalem Awekedeb4b3a2021-07-13 17:19:54 -0500204#endif
Julius Werner402b3cf2019-07-09 14:02:43 -0700205#else
206 enable_mmu_svc_mon(0);
Yatharth Kochar6fe8aa22016-07-04 11:26:14 +0100207#endif
Roberto Vargas1eb735d2018-05-23 09:27:06 +0100208
209 arm_setup_romlib();
Dan Handleyb4315302015-03-19 18:58:55 +0000210}
211
212void bl2_plat_arch_setup(void)
213{
Manish V Badarkhea07c1012020-07-16 05:45:25 +0100214 const struct dyn_cfg_dtb_info_t *tb_fw_config_info;
215
Dan Handleyb4315302015-03-19 18:58:55 +0000216 arm_bl2_plat_arch_setup();
Manish V Badarkhea07c1012020-07-16 05:45:25 +0100217
218 /* Fill the properties struct with the info from the config dtb */
Jimmy Brissond74c6b82020-08-05 14:05:53 -0500219 fconf_populate("FW_CONFIG", config_base);
Manish V Badarkhea07c1012020-07-16 05:45:25 +0100220
221 /* TB_FW_CONFIG was also loaded by BL1 */
222 tb_fw_config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, TB_FW_CONFIG_ID);
223 assert(tb_fw_config_info != NULL);
224
225 fconf_populate("TB_FW", tb_fw_config_info->config_addr);
Dan Handleyb4315302015-03-19 18:58:55 +0000226}
227
Yatharth Kochar07570d52016-11-14 12:01:04 +0000228int arm_bl2_handle_post_image_load(unsigned int image_id)
Yatharth Kochara8aa7fe2016-09-13 17:07:57 +0100229{
230 int err = 0;
231 bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id);
Summer Qin54661cd2017-04-24 16:49:28 +0100232#ifdef SPD_opteed
233 bl_mem_params_node_t *pager_mem_params = NULL;
234 bl_mem_params_node_t *paged_mem_params = NULL;
235#endif
Zelalem466bb282020-02-05 14:12:39 -0600236 assert(bl_mem_params != NULL);
Yatharth Kochara8aa7fe2016-09-13 17:07:57 +0100237
238 switch (image_id) {
Julius Werner402b3cf2019-07-09 14:02:43 -0700239#ifdef __aarch64__
Yatharth Kochara8aa7fe2016-09-13 17:07:57 +0100240 case BL32_IMAGE_ID:
Summer Qin54661cd2017-04-24 16:49:28 +0100241#ifdef SPD_opteed
242 pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID);
243 assert(pager_mem_params);
244
245 paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID);
246 assert(paged_mem_params);
247
248 err = parse_optee_header(&bl_mem_params->ep_info,
249 &pager_mem_params->image_info,
250 &paged_mem_params->image_info);
251 if (err != 0) {
252 WARN("OPTEE header parse error.\n");
253 }
254#endif
Yatharth Kochara8aa7fe2016-09-13 17:07:57 +0100255 bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl32_entry();
256 break;
Yatharth Kochar6fe8aa22016-07-04 11:26:14 +0100257#endif
Yatharth Kochara8aa7fe2016-09-13 17:07:57 +0100258
259 case BL33_IMAGE_ID:
260 /* BL33 expects to receive the primary CPU MPID (through r0) */
261 bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr();
262 bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl33_entry();
263 break;
264
265#ifdef SCP_BL2_BASE
266 case SCP_BL2_IMAGE_ID:
267 /* The subsequent handling of SCP_BL2 is platform specific */
268 err = plat_arm_bl2_handle_scp_bl2(&bl_mem_params->image_info);
269 if (err) {
270 WARN("Failure in platform-specific handling of SCP_BL2 image.\n");
271 }
272 break;
273#endif
Jonathan Wright649c48f2018-03-14 15:24:00 +0000274 default:
275 /* Do nothing in default case */
276 break;
Yatharth Kochara8aa7fe2016-09-13 17:07:57 +0100277 }
278
279 return err;
280}
281
Yatharth Kochar07570d52016-11-14 12:01:04 +0000282/*******************************************************************************
283 * This function can be used by the platforms to update/use image
284 * information for given `image_id`.
285 ******************************************************************************/
Daniel Boulby490eeb02018-06-27 16:45:48 +0100286int arm_bl2_plat_handle_post_image_load(unsigned int image_id)
Yatharth Kochar07570d52016-11-14 12:01:04 +0000287{
Balint Dobszay46789a72021-03-26 16:23:18 +0100288#if defined(SPD_spmd) && BL2_ENABLE_SP_LOAD
Manish Pandeycb3b5342020-02-25 11:38:19 +0000289 /* For Secure Partitions we don't need post processing */
290 if ((image_id >= (MAX_NUMBER_IDS - MAX_SP_IDS)) &&
291 (image_id < MAX_NUMBER_IDS)) {
292 return 0;
293 }
294#endif
Harrison Mutaia5566f62023-12-01 15:50:00 +0000295
296#if TRANSFER_LIST
297 if (image_id == HW_CONFIG_ID) {
298 arm_transfer_list_copy_hw_config(secure_tl, ns_tl);
299 }
300#endif /* TRANSFER_LIST */
301
Yatharth Kochar07570d52016-11-14 12:01:04 +0000302 return arm_bl2_handle_post_image_load(image_id);
303}
Harrison Mutaia5566f62023-12-01 15:50:00 +0000304
305void arm_bl2_setup_next_ep_info(bl_mem_params_node_t *next_param_node)
306{
307 assert(transfer_list_set_handoff_args(
308 secure_tl, &next_param_node->ep_info) != NULL);
309
310 arm_transfer_list_populate_ep_info(next_param_node, secure_tl, ns_tl);
311}