Dan Handley | b431530 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 1 | /* |
Rohit Mathew | 86e4859 | 2023-12-20 17:29:18 +0000 | [diff] [blame] | 2 | * Copyright (c) 2015-2024, Arm Limited and Contributors. All rights reserved. |
Dan Handley | b431530 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 3 | * |
dp-arm | 82cb2c1 | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 4 | * SPDX-License-Identifier: BSD-3-Clause |
Dan Handley | b431530 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 5 | */ |
| 6 | |
Yatharth Kochar | a8aa7fe | 2016-09-13 17:07:57 +0100 | [diff] [blame] | 7 | #include <assert.h> |
Dan Handley | b431530 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 8 | #include <string.h> |
Antonio Nino Diaz | 09d40e0 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 9 | |
| 10 | #include <platform_def.h> |
| 11 | |
Zelalem Aweke | deb4b3a | 2021-07-13 17:19:54 -0500 | [diff] [blame] | 12 | #include <arch_features.h> |
Antonio Nino Diaz | 09d40e0 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 13 | #include <arch_helpers.h> |
| 14 | #include <common/bl_common.h> |
| 15 | #include <common/debug.h> |
| 16 | #include <common/desc_image_load.h> |
| 17 | #include <drivers/generic_delay_timer.h> |
Manish V Badarkhe | ef1daa4 | 2021-02-22 17:30:17 +0000 | [diff] [blame] | 18 | #include <drivers/partition/partition.h> |
Louis Mayencourt | 9814bfc | 2019-10-17 15:14:25 +0100 | [diff] [blame] | 19 | #include <lib/fconf/fconf.h> |
Manish V Badarkhe | 8286967 | 2020-06-11 22:32:11 +0100 | [diff] [blame] | 20 | #include <lib/fconf/fconf_dyn_cfg_getter.h> |
johpow01 | f19dc62 | 2021-06-16 17:57:28 -0500 | [diff] [blame] | 21 | #include <lib/gpt_rme/gpt_rme.h> |
Harrison Mutai | a5566f6 | 2023-12-01 15:50:00 +0000 | [diff] [blame^] | 22 | #if TRANSFER_LIST |
| 23 | #include <lib/transfer_list.h> |
| 24 | #endif |
Antonio Nino Diaz | 09d40e0 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 25 | #ifdef SPD_opteed |
| 26 | #include <lib/optee_utils.h> |
| 27 | #endif |
| 28 | #include <lib/utils.h> |
Antonio Nino Diaz | bd9344f | 2019-01-25 14:30:04 +0000 | [diff] [blame] | 29 | #include <plat/arm/common/plat_arm.h> |
Antonio Nino Diaz | 09d40e0 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 30 | #include <plat/common/platform.h> |
| 31 | |
Dan Handley | b431530 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 32 | /* Data structure which holds the extents of the trusted SRAM for BL2 */ |
| 33 | static meminfo_t bl2_tzram_layout __aligned(CACHE_WRITEBACK_GRANULE); |
| 34 | |
Manish V Badarkhe | a07c101 | 2020-07-16 05:45:25 +0100 | [diff] [blame] | 35 | /* Base address of fw_config received from BL1 */ |
Jimmy Brisson | d74c6b8 | 2020-08-05 14:05:53 -0500 | [diff] [blame] | 36 | static uintptr_t config_base; |
Manish V Badarkhe | a07c101 | 2020-07-16 05:45:25 +0100 | [diff] [blame] | 37 | |
Soby Mathew | caf4eca | 2018-02-20 12:50:47 +0000 | [diff] [blame] | 38 | /* |
Manish V Badarkhe | 04e0697 | 2020-05-31 10:17:59 +0100 | [diff] [blame] | 39 | * Check that BL2_BASE is above ARM_FW_CONFIG_LIMIT. This reserved page is |
Soby Mathew | c099cd3 | 2018-06-01 16:53:38 +0100 | [diff] [blame] | 40 | * for `meminfo_t` data structure and fw_configs passed from BL1. |
Soby Mathew | caf4eca | 2018-02-20 12:50:47 +0000 | [diff] [blame] | 41 | */ |
Manish V Badarkhe | 04e0697 | 2020-05-31 10:17:59 +0100 | [diff] [blame] | 42 | CASSERT(BL2_BASE >= ARM_FW_CONFIG_LIMIT, assert_bl2_base_overflows); |
Soby Mathew | caf4eca | 2018-02-20 12:50:47 +0000 | [diff] [blame] | 43 | |
Yatharth Kochar | a8aa7fe | 2016-09-13 17:07:57 +0100 | [diff] [blame] | 44 | /* Weak definitions may be overridden in specific ARM standard platform */ |
Soby Mathew | 0c306cc | 2018-01-10 15:59:31 +0000 | [diff] [blame] | 45 | #pragma weak bl2_early_platform_setup2 |
Yatharth Kochar | a8aa7fe | 2016-09-13 17:07:57 +0100 | [diff] [blame] | 46 | #pragma weak bl2_platform_setup |
| 47 | #pragma weak bl2_plat_arch_setup |
| 48 | #pragma weak bl2_plat_sec_mem_layout |
| 49 | |
Zelalem Aweke | 4bb72c4 | 2021-07-12 22:33:55 -0500 | [diff] [blame] | 50 | #if ENABLE_RME |
| 51 | #define MAP_BL2_TOTAL MAP_REGION_FLAT( \ |
| 52 | bl2_tzram_layout.total_base, \ |
| 53 | bl2_tzram_layout.total_size, \ |
| 54 | MT_MEMORY | MT_RW | MT_ROOT) |
| 55 | #else |
Daniel Boulby | d323af9 | 2018-07-06 16:54:44 +0100 | [diff] [blame] | 56 | #define MAP_BL2_TOTAL MAP_REGION_FLAT( \ |
| 57 | bl2_tzram_layout.total_base, \ |
| 58 | bl2_tzram_layout.total_size, \ |
| 59 | MT_MEMORY | MT_RW | MT_SECURE) |
Zelalem Aweke | 4bb72c4 | 2021-07-12 22:33:55 -0500 | [diff] [blame] | 60 | #endif /* ENABLE_RME */ |
Dimitris Papastamos | 4a581b0 | 2018-06-08 13:17:26 +0100 | [diff] [blame] | 61 | |
Daniel Boulby | 490eeb0 | 2018-06-27 16:45:48 +0100 | [diff] [blame] | 62 | #pragma weak arm_bl2_plat_handle_post_image_load |
Dimitris Papastamos | 4a581b0 | 2018-06-08 13:17:26 +0100 | [diff] [blame] | 63 | |
Harrison Mutai | a5566f6 | 2023-12-01 15:50:00 +0000 | [diff] [blame^] | 64 | static struct transfer_list_header *secure_tl __unused; |
| 65 | static struct transfer_list_header *ns_tl __unused; |
| 66 | |
Dan Handley | b431530 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 67 | /******************************************************************************* |
| 68 | * BL1 has passed the extents of the trusted SRAM that should be visible to BL2 |
| 69 | * in x0. This memory layout is sitting at the base of the free trusted SRAM. |
| 70 | * Copy it to a safe location before its reclaimed by later BL2 functionality. |
| 71 | ******************************************************************************/ |
Manish V Badarkhe | 04e0697 | 2020-05-31 10:17:59 +0100 | [diff] [blame] | 72 | void arm_bl2_early_platform_setup(uintptr_t fw_config, |
Sandrine Bailleux | 6c77e74 | 2018-07-11 12:44:22 +0200 | [diff] [blame] | 73 | struct meminfo *mem_layout) |
Dan Handley | b431530 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 74 | { |
Govindraj Raja | 08ec77c | 2023-10-24 14:50:23 -0500 | [diff] [blame] | 75 | int __maybe_unused ret; |
| 76 | |
Dan Handley | b431530 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 77 | /* Initialize the console to provide early debug support */ |
Antonio Nino Diaz | 88a0523 | 2018-06-19 09:29:36 +0100 | [diff] [blame] | 78 | arm_console_boot_init(); |
Dan Handley | b431530 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 79 | |
| 80 | /* Setup the BL2 memory layout */ |
| 81 | bl2_tzram_layout = *mem_layout; |
| 82 | |
Jimmy Brisson | d74c6b8 | 2020-08-05 14:05:53 -0500 | [diff] [blame] | 83 | config_base = fw_config; |
Louis Mayencourt | 9814bfc | 2019-10-17 15:14:25 +0100 | [diff] [blame] | 84 | |
Dan Handley | b431530 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 85 | /* Initialise the IO layer and register platform IO devices */ |
| 86 | plat_arm_io_setup(); |
Manish V Badarkhe | ef1daa4 | 2021-02-22 17:30:17 +0000 | [diff] [blame] | 87 | |
| 88 | /* Load partition table */ |
| 89 | #if ARM_GPT_SUPPORT |
Govindraj Raja | 08ec77c | 2023-10-24 14:50:23 -0500 | [diff] [blame] | 90 | ret = gpt_partition_init(); |
| 91 | if (ret != 0) { |
| 92 | ERROR("GPT partition initialisation failed!\n"); |
| 93 | panic(); |
| 94 | } |
Manish V Badarkhe | ef1daa4 | 2021-02-22 17:30:17 +0000 | [diff] [blame] | 95 | |
Govindraj Raja | 08ec77c | 2023-10-24 14:50:23 -0500 | [diff] [blame] | 96 | #endif /* ARM_GPT_SUPPORT */ |
Dan Handley | b431530 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 97 | } |
| 98 | |
Soby Mathew | 0c306cc | 2018-01-10 15:59:31 +0000 | [diff] [blame] | 99 | void bl2_early_platform_setup2(u_register_t arg0, u_register_t arg1, u_register_t arg2, u_register_t arg3) |
Dan Handley | b431530 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 100 | { |
Soby Mathew | cab0b5b | 2018-01-15 14:45:33 +0000 | [diff] [blame] | 101 | arm_bl2_early_platform_setup((uintptr_t)arg0, (meminfo_t *)arg1); |
| 102 | |
Soby Mathew | 18e279e | 2017-06-12 12:37:10 +0100 | [diff] [blame] | 103 | generic_delay_timer_init(); |
Dan Handley | b431530 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 104 | } |
| 105 | |
| 106 | /* |
Soby Mathew | 6e79f9f | 2018-03-26 15:16:46 +0100 | [diff] [blame] | 107 | * Perform BL2 preload setup. Currently we initialise the dynamic |
| 108 | * configuration here. |
Dan Handley | b431530 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 109 | */ |
Soby Mathew | 6e79f9f | 2018-03-26 15:16:46 +0100 | [diff] [blame] | 110 | void bl2_plat_preload_setup(void) |
Dan Handley | b431530 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 111 | { |
Harrison Mutai | a5566f6 | 2023-12-01 15:50:00 +0000 | [diff] [blame^] | 112 | #if TRANSFER_LIST |
| 113 | secure_tl = transfer_list_init((void *)PLAT_ARM_EL3_FW_HANDOFF_BASE, |
| 114 | PLAT_ARM_FW_HANDOFF_SIZE); |
| 115 | if (secure_tl == NULL) { |
| 116 | ERROR("Initialisation of secure transfer list failed!\n"); |
| 117 | panic(); |
| 118 | } |
| 119 | |
| 120 | arm_transfer_list_dyn_cfg_init(secure_tl); |
| 121 | #else |
Soby Mathew | cab0b5b | 2018-01-15 14:45:33 +0000 | [diff] [blame] | 122 | arm_bl2_dyn_cfg_init(); |
Harrison Mutai | a5566f6 | 2023-12-01 15:50:00 +0000 | [diff] [blame^] | 123 | #endif |
Manish V Badarkhe | ef1daa4 | 2021-02-22 17:30:17 +0000 | [diff] [blame] | 124 | |
Manish V Badarkhe | 2f1177b | 2021-06-25 23:43:33 +0100 | [diff] [blame] | 125 | #if ARM_GPT_SUPPORT && !PSA_FWU_SUPPORT |
| 126 | /* Always use the FIP from bank 0 */ |
| 127 | arm_set_fip_addr(0U); |
| 128 | #endif /* ARM_GPT_SUPPORT && !PSA_FWU_SUPPORT */ |
Soby Mathew | 6e79f9f | 2018-03-26 15:16:46 +0100 | [diff] [blame] | 129 | } |
Soby Mathew | cab0b5b | 2018-01-15 14:45:33 +0000 | [diff] [blame] | 130 | |
Soby Mathew | 6e79f9f | 2018-03-26 15:16:46 +0100 | [diff] [blame] | 131 | /* |
| 132 | * Perform ARM standard platform setup. |
| 133 | */ |
| 134 | void arm_bl2_platform_setup(void) |
| 135 | { |
Zelalem Aweke | deb4b3a | 2021-07-13 17:19:54 -0500 | [diff] [blame] | 136 | #if !ENABLE_RME |
Dan Handley | b431530 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 137 | /* Initialize the secure environment */ |
| 138 | plat_arm_security_setup(); |
Zelalem Aweke | deb4b3a | 2021-07-13 17:19:54 -0500 | [diff] [blame] | 139 | #endif |
Roberto Vargas | f145403 | 2017-08-03 09:16:43 +0100 | [diff] [blame] | 140 | |
| 141 | #if defined(PLAT_ARM_MEM_PROT_ADDR) |
Roberto Vargas | 638b034 | 2018-01-05 16:00:05 +0000 | [diff] [blame] | 142 | arm_nor_psci_do_static_mem_protect(); |
Roberto Vargas | f145403 | 2017-08-03 09:16:43 +0100 | [diff] [blame] | 143 | #endif |
Harrison Mutai | a5566f6 | 2023-12-01 15:50:00 +0000 | [diff] [blame^] | 144 | |
| 145 | #if TRANSFER_LIST |
| 146 | ns_tl = transfer_list_init((void *)FW_NS_HANDOFF_BASE, |
| 147 | PLAT_ARM_FW_HANDOFF_SIZE); |
| 148 | |
| 149 | if (ns_tl == NULL) { |
| 150 | ERROR("Non-secure transfer list initialisation failed!"); |
| 151 | panic(); |
| 152 | } |
| 153 | #endif |
Dan Handley | b431530 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 154 | } |
| 155 | |
| 156 | void bl2_platform_setup(void) |
| 157 | { |
| 158 | arm_bl2_platform_setup(); |
| 159 | } |
| 160 | |
| 161 | /******************************************************************************* |
Zelalem Aweke | deb4b3a | 2021-07-13 17:19:54 -0500 | [diff] [blame] | 162 | * Perform the very early platform specific architectural setup here. |
| 163 | * When RME is enabled the secure environment is initialised before |
| 164 | * initialising and enabling Granule Protection. |
| 165 | * This function initialises the MMU in a quick and dirty way. |
Dan Handley | b431530 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 166 | ******************************************************************************/ |
| 167 | void arm_bl2_plat_arch_setup(void) |
| 168 | { |
Sandrine Bailleux | b65dfe4 | 2023-10-26 15:14:42 +0200 | [diff] [blame] | 169 | #if USE_COHERENT_MEM |
| 170 | /* Ensure ARM platforms don't use coherent memory in BL2. */ |
Daniel Boulby | d323af9 | 2018-07-06 16:54:44 +0100 | [diff] [blame] | 171 | assert((BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE) == 0U); |
Dan Handley | b431530 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 172 | #endif |
Daniel Boulby | d323af9 | 2018-07-06 16:54:44 +0100 | [diff] [blame] | 173 | |
| 174 | const mmap_region_t bl_regions[] = { |
| 175 | MAP_BL2_TOTAL, |
Daniel Boulby | 2ecaafd | 2018-07-16 14:09:15 +0100 | [diff] [blame] | 176 | ARM_MAP_BL_RO, |
Roberto Vargas | 1eb735d | 2018-05-23 09:27:06 +0100 | [diff] [blame] | 177 | #if USE_ROMLIB |
| 178 | ARM_MAP_ROMLIB_CODE, |
| 179 | ARM_MAP_ROMLIB_DATA, |
| 180 | #endif |
Manish V Badarkhe | a07c101 | 2020-07-16 05:45:25 +0100 | [diff] [blame] | 181 | ARM_MAP_BL_CONFIG_REGION, |
Zelalem Aweke | c872072 | 2021-07-12 23:41:05 -0500 | [diff] [blame] | 182 | #if ENABLE_RME |
| 183 | ARM_MAP_L0_GPT_REGION, |
| 184 | #endif |
Daniel Boulby | d323af9 | 2018-07-06 16:54:44 +0100 | [diff] [blame] | 185 | {0} |
| 186 | }; |
| 187 | |
Zelalem Aweke | deb4b3a | 2021-07-13 17:19:54 -0500 | [diff] [blame] | 188 | #if ENABLE_RME |
| 189 | /* Initialise the secure environment */ |
| 190 | plat_arm_security_setup(); |
Zelalem Aweke | deb4b3a | 2021-07-13 17:19:54 -0500 | [diff] [blame] | 191 | #endif |
Roberto Vargas | 0916c38 | 2018-10-19 16:44:18 +0100 | [diff] [blame] | 192 | setup_page_tables(bl_regions, plat_arm_get_mmap()); |
Yatharth Kochar | 6fe8aa2 | 2016-07-04 11:26:14 +0100 | [diff] [blame] | 193 | |
Julius Werner | 402b3cf | 2019-07-09 14:02:43 -0700 | [diff] [blame] | 194 | #ifdef __aarch64__ |
Zelalem Aweke | deb4b3a | 2021-07-13 17:19:54 -0500 | [diff] [blame] | 195 | #if ENABLE_RME |
| 196 | /* BL2 runs in EL3 when RME enabled. */ |
| 197 | assert(get_armv9_2_feat_rme_support() != 0U); |
| 198 | enable_mmu_el3(0); |
johpow01 | f19dc62 | 2021-06-16 17:57:28 -0500 | [diff] [blame] | 199 | |
| 200 | /* Initialise and enable granule protection after MMU. */ |
Rohit Mathew | 341df6a | 2024-01-21 22:49:08 +0000 | [diff] [blame] | 201 | arm_gpt_setup(); |
Zelalem Aweke | deb4b3a | 2021-07-13 17:19:54 -0500 | [diff] [blame] | 202 | #else |
Sandrine Bailleux | b5fa656 | 2016-05-18 16:11:47 +0100 | [diff] [blame] | 203 | enable_mmu_el1(0); |
Zelalem Aweke | deb4b3a | 2021-07-13 17:19:54 -0500 | [diff] [blame] | 204 | #endif |
Julius Werner | 402b3cf | 2019-07-09 14:02:43 -0700 | [diff] [blame] | 205 | #else |
| 206 | enable_mmu_svc_mon(0); |
Yatharth Kochar | 6fe8aa2 | 2016-07-04 11:26:14 +0100 | [diff] [blame] | 207 | #endif |
Roberto Vargas | 1eb735d | 2018-05-23 09:27:06 +0100 | [diff] [blame] | 208 | |
| 209 | arm_setup_romlib(); |
Dan Handley | b431530 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 210 | } |
| 211 | |
| 212 | void bl2_plat_arch_setup(void) |
| 213 | { |
Manish V Badarkhe | a07c101 | 2020-07-16 05:45:25 +0100 | [diff] [blame] | 214 | const struct dyn_cfg_dtb_info_t *tb_fw_config_info; |
| 215 | |
Dan Handley | b431530 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 216 | arm_bl2_plat_arch_setup(); |
Manish V Badarkhe | a07c101 | 2020-07-16 05:45:25 +0100 | [diff] [blame] | 217 | |
| 218 | /* Fill the properties struct with the info from the config dtb */ |
Jimmy Brisson | d74c6b8 | 2020-08-05 14:05:53 -0500 | [diff] [blame] | 219 | fconf_populate("FW_CONFIG", config_base); |
Manish V Badarkhe | a07c101 | 2020-07-16 05:45:25 +0100 | [diff] [blame] | 220 | |
| 221 | /* TB_FW_CONFIG was also loaded by BL1 */ |
| 222 | tb_fw_config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, TB_FW_CONFIG_ID); |
| 223 | assert(tb_fw_config_info != NULL); |
| 224 | |
| 225 | fconf_populate("TB_FW", tb_fw_config_info->config_addr); |
Dan Handley | b431530 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 226 | } |
| 227 | |
Yatharth Kochar | 07570d5 | 2016-11-14 12:01:04 +0000 | [diff] [blame] | 228 | int arm_bl2_handle_post_image_load(unsigned int image_id) |
Yatharth Kochar | a8aa7fe | 2016-09-13 17:07:57 +0100 | [diff] [blame] | 229 | { |
| 230 | int err = 0; |
| 231 | bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id); |
Summer Qin | 54661cd | 2017-04-24 16:49:28 +0100 | [diff] [blame] | 232 | #ifdef SPD_opteed |
| 233 | bl_mem_params_node_t *pager_mem_params = NULL; |
| 234 | bl_mem_params_node_t *paged_mem_params = NULL; |
| 235 | #endif |
Zelalem | 466bb28 | 2020-02-05 14:12:39 -0600 | [diff] [blame] | 236 | assert(bl_mem_params != NULL); |
Yatharth Kochar | a8aa7fe | 2016-09-13 17:07:57 +0100 | [diff] [blame] | 237 | |
| 238 | switch (image_id) { |
Julius Werner | 402b3cf | 2019-07-09 14:02:43 -0700 | [diff] [blame] | 239 | #ifdef __aarch64__ |
Yatharth Kochar | a8aa7fe | 2016-09-13 17:07:57 +0100 | [diff] [blame] | 240 | case BL32_IMAGE_ID: |
Summer Qin | 54661cd | 2017-04-24 16:49:28 +0100 | [diff] [blame] | 241 | #ifdef SPD_opteed |
| 242 | pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID); |
| 243 | assert(pager_mem_params); |
| 244 | |
| 245 | paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID); |
| 246 | assert(paged_mem_params); |
| 247 | |
| 248 | err = parse_optee_header(&bl_mem_params->ep_info, |
| 249 | &pager_mem_params->image_info, |
| 250 | &paged_mem_params->image_info); |
| 251 | if (err != 0) { |
| 252 | WARN("OPTEE header parse error.\n"); |
| 253 | } |
| 254 | #endif |
Yatharth Kochar | a8aa7fe | 2016-09-13 17:07:57 +0100 | [diff] [blame] | 255 | bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl32_entry(); |
| 256 | break; |
Yatharth Kochar | 6fe8aa2 | 2016-07-04 11:26:14 +0100 | [diff] [blame] | 257 | #endif |
Yatharth Kochar | a8aa7fe | 2016-09-13 17:07:57 +0100 | [diff] [blame] | 258 | |
| 259 | case BL33_IMAGE_ID: |
| 260 | /* BL33 expects to receive the primary CPU MPID (through r0) */ |
| 261 | bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr(); |
| 262 | bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl33_entry(); |
| 263 | break; |
| 264 | |
| 265 | #ifdef SCP_BL2_BASE |
| 266 | case SCP_BL2_IMAGE_ID: |
| 267 | /* The subsequent handling of SCP_BL2 is platform specific */ |
| 268 | err = plat_arm_bl2_handle_scp_bl2(&bl_mem_params->image_info); |
| 269 | if (err) { |
| 270 | WARN("Failure in platform-specific handling of SCP_BL2 image.\n"); |
| 271 | } |
| 272 | break; |
| 273 | #endif |
Jonathan Wright | 649c48f | 2018-03-14 15:24:00 +0000 | [diff] [blame] | 274 | default: |
| 275 | /* Do nothing in default case */ |
| 276 | break; |
Yatharth Kochar | a8aa7fe | 2016-09-13 17:07:57 +0100 | [diff] [blame] | 277 | } |
| 278 | |
| 279 | return err; |
| 280 | } |
| 281 | |
Yatharth Kochar | 07570d5 | 2016-11-14 12:01:04 +0000 | [diff] [blame] | 282 | /******************************************************************************* |
| 283 | * This function can be used by the platforms to update/use image |
| 284 | * information for given `image_id`. |
| 285 | ******************************************************************************/ |
Daniel Boulby | 490eeb0 | 2018-06-27 16:45:48 +0100 | [diff] [blame] | 286 | int arm_bl2_plat_handle_post_image_load(unsigned int image_id) |
Yatharth Kochar | 07570d5 | 2016-11-14 12:01:04 +0000 | [diff] [blame] | 287 | { |
Balint Dobszay | 46789a7 | 2021-03-26 16:23:18 +0100 | [diff] [blame] | 288 | #if defined(SPD_spmd) && BL2_ENABLE_SP_LOAD |
Manish Pandey | cb3b534 | 2020-02-25 11:38:19 +0000 | [diff] [blame] | 289 | /* For Secure Partitions we don't need post processing */ |
| 290 | if ((image_id >= (MAX_NUMBER_IDS - MAX_SP_IDS)) && |
| 291 | (image_id < MAX_NUMBER_IDS)) { |
| 292 | return 0; |
| 293 | } |
| 294 | #endif |
Harrison Mutai | a5566f6 | 2023-12-01 15:50:00 +0000 | [diff] [blame^] | 295 | |
| 296 | #if TRANSFER_LIST |
| 297 | if (image_id == HW_CONFIG_ID) { |
| 298 | arm_transfer_list_copy_hw_config(secure_tl, ns_tl); |
| 299 | } |
| 300 | #endif /* TRANSFER_LIST */ |
| 301 | |
Yatharth Kochar | 07570d5 | 2016-11-14 12:01:04 +0000 | [diff] [blame] | 302 | return arm_bl2_handle_post_image_load(image_id); |
| 303 | } |
Harrison Mutai | a5566f6 | 2023-12-01 15:50:00 +0000 | [diff] [blame^] | 304 | |
| 305 | void arm_bl2_setup_next_ep_info(bl_mem_params_node_t *next_param_node) |
| 306 | { |
| 307 | assert(transfer_list_set_handoff_args( |
| 308 | secure_tl, &next_param_node->ep_info) != NULL); |
| 309 | |
| 310 | arm_transfer_list_populate_ep_info(next_param_node, secure_tl, ns_tl); |
| 311 | } |