blob: 5a9a015000005703cb8608505646f2e6efaf44e1 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Jayanth Dodderi Chidanand777f1f62023-07-18 14:48:09 +01002 * Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-arm82cb2c12017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +00007#include <assert.h>
8#include <string.h>
9
Dan Handley97043ac2014-04-09 13:14:54 +010010#include <arch.h>
Jayanth Dodderi Chidanand777f1f62023-07-18 14:48:09 +010011#include <arch_features.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010012#include <arch_helpers.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000013#include <common/bl_common.h>
14#include <common/debug.h>
Dan Handley97043ac2014-04-09 13:14:54 +010015#include <context.h>
Sandeep Tripathy22744902020-08-17 20:22:13 +053016#include <drivers/delay_timer.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000017#include <lib/el3_runtime/context_mgmt.h>
Jayanth Dodderi Chidanand777f1f62023-07-18 14:48:09 +010018#include <lib/extensions/spe.h>
Boyan Karatotev9b1e8002024-10-10 08:11:09 +010019#include <lib/pmf/pmf.h>
20#include <lib/runtime_instr.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000021#include <lib/utils.h>
22#include <plat/common/platform.h>
23
Dan Handley35e98e52014-04-09 13:13:04 +010024#include "psci_private.h"
Achin Gupta4f6ad662013-10-25 09:08:21 +010025
Achin Gupta607084e2014-02-09 18:24:19 +000026/*
Jeenu Viswambharan7f366602014-02-20 17:11:00 +000027 * SPD power management operations, expected to be supplied by the registered
28 * SPD on successful SP initialization
Achin Gupta607084e2014-02-09 18:24:19 +000029 */
Dan Handleyfb037bf2014-04-10 15:37:22 +010030const spd_pm_ops_t *psci_spd_pm;
Achin Gupta607084e2014-02-09 18:24:19 +000031
Soby Mathew67487842015-07-13 14:10:57 +010032/*
33 * PSCI requested local power state map. This array is used to store the local
34 * power states requested by a CPU for power levels from level 1 to
35 * PLAT_MAX_PWR_LVL. It does not store the requested local power state for power
36 * level 0 (PSCI_CPU_PWR_LVL) as the requested and the target power state for a
37 * CPU are the same.
38 *
39 * During state coordination, the platform is passed an array containing the
40 * local states requested for a particular non cpu power domain by each cpu
41 * within the domain.
42 *
43 * TODO: Dense packing of the requested states will cause cache thrashing
44 * when multiple power domains write to it. If we allocate the requested
45 * states at each power level in a cache-line aligned per-domain memory,
46 * the cache thrashing can be avoided.
47 */
48static plat_local_state_t
49 psci_req_local_pwr_states[PLAT_MAX_PWR_LVL][PLATFORM_CORE_COUNT];
50
Pankaj Guptaab4df502019-10-15 15:44:45 +053051unsigned int psci_plat_core_count;
Soby Mathew67487842015-07-13 14:10:57 +010052
Achin Gupta4f6ad662013-10-25 09:08:21 +010053/*******************************************************************************
Soby Mathew67487842015-07-13 14:10:57 +010054 * Arrays that hold the platform's power domain tree information for state
55 * management of power domains.
56 * Each node in the array 'psci_non_cpu_pd_nodes' corresponds to a power domain
57 * which is an ancestor of a CPU power domain.
58 * Each node in the array 'psci_cpu_pd_nodes' corresponds to a cpu power domain
Achin Gupta4f6ad662013-10-25 09:08:21 +010059 ******************************************************************************/
Soby Mathew67487842015-07-13 14:10:57 +010060non_cpu_pd_node_t psci_non_cpu_pd_nodes[PSCI_NUM_NON_CPU_PWR_DOMAINS]
Soby Mathewab8707e2015-01-08 18:02:44 +000061#if USE_COHERENT_MEM
Chris Kayda043412023-02-14 11:30:04 +000062__section(".tzfw_coherent_mem")
Soby Mathewab8707e2015-01-08 18:02:44 +000063#endif
64;
Achin Gupta4f6ad662013-10-25 09:08:21 +010065
Jeenu Viswambharanb0408e82017-01-05 11:01:02 +000066/* Lock for PSCI state coordination */
67DEFINE_PSCI_LOCK(psci_locks[PSCI_NUM_NON_CPU_PWR_DOMAINS]);
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +010068
Soby Mathew67487842015-07-13 14:10:57 +010069cpu_pd_node_t psci_cpu_pd_nodes[PLATFORM_CORE_COUNT];
70
Achin Gupta4f6ad662013-10-25 09:08:21 +010071/*******************************************************************************
Achin Gupta4f6ad662013-10-25 09:08:21 +010072 * Pointer to functions exported by the platform to complete power mgmt. ops
73 ******************************************************************************/
Soby Mathew67487842015-07-13 14:10:57 +010074const plat_psci_ops_t *psci_plat_pm_ops;
Achin Gupta4f6ad662013-10-25 09:08:21 +010075
Soby Mathew67487842015-07-13 14:10:57 +010076/******************************************************************************
77 * Check that the maximum power level supported by the platform makes sense
78 *****************************************************************************/
Antonio Nino Diaz6b7b0f32018-07-17 15:10:08 +010079CASSERT((PLAT_MAX_PWR_LVL <= PSCI_MAX_PWR_LVL) &&
80 (PLAT_MAX_PWR_LVL >= PSCI_CPU_PWR_LVL),
81 assert_platform_max_pwrlvl_check);
Soby Mathew8c32bc22015-02-12 14:45:02 +000082
Wing Lib88a4412022-09-14 13:18:15 -070083#if PSCI_OS_INIT_MODE
84/*******************************************************************************
85 * The power state coordination mode used in CPU_SUSPEND.
86 * Defaults to platform-coordinated mode.
87 ******************************************************************************/
88suspend_mode_t psci_suspend_mode = PLAT_COORD;
89#endif
90
Soby Mathew67487842015-07-13 14:10:57 +010091/*
92 * The plat_local_state used by the platform is one of these types: RUN,
93 * RETENTION and OFF. The platform can define further sub-states for each type
94 * apart from RUN. This categorization is done to verify the sanity of the
95 * psci_power_state passed by the platform and to print debug information. The
96 * categorization is done on the basis of the following conditions:
97 *
98 * 1. If (plat_local_state == 0) then the category is STATE_TYPE_RUN.
99 *
100 * 2. If (0 < plat_local_state <= PLAT_MAX_RET_STATE), then the category is
101 * STATE_TYPE_RETN.
102 *
103 * 3. If (plat_local_state > PLAT_MAX_RET_STATE), then the category is
104 * STATE_TYPE_OFF.
105 */
106typedef enum plat_local_state_type {
107 STATE_TYPE_RUN = 0,
108 STATE_TYPE_RETN,
109 STATE_TYPE_OFF
110} plat_local_state_type_t;
111
Antonio Nino Diaz97373c32018-07-18 11:57:21 +0100112/* Function used to categorize plat_local_state. */
113static plat_local_state_type_t find_local_state_type(plat_local_state_t state)
114{
115 if (state != 0U) {
116 if (state > PLAT_MAX_RET_STATE) {
117 return STATE_TYPE_OFF;
118 } else {
119 return STATE_TYPE_RETN;
120 }
121 } else {
122 return STATE_TYPE_RUN;
123 }
124}
Soby Mathew67487842015-07-13 14:10:57 +0100125
126/******************************************************************************
127 * Check that the maximum retention level supported by the platform is less
128 * than the maximum off level.
129 *****************************************************************************/
Antonio Nino Diaz6b7b0f32018-07-17 15:10:08 +0100130CASSERT(PLAT_MAX_RET_STATE < PLAT_MAX_OFF_STATE,
Soby Mathew67487842015-07-13 14:10:57 +0100131 assert_platform_max_off_and_retn_state_check);
132
133/******************************************************************************
134 * This function ensures that the power state parameter in a CPU_SUSPEND request
135 * is valid. If so, it returns the requested states for each power level.
136 *****************************************************************************/
137int psci_validate_power_state(unsigned int power_state,
138 psci_power_state_t *state_info)
Achin Gupta0a46e2c2014-07-31 11:19:11 +0100139{
Soby Mathew67487842015-07-13 14:10:57 +0100140 /* Check SBZ bits in power state are zero */
Antonio Nino Diaz6b7b0f32018-07-17 15:10:08 +0100141 if (psci_check_power_state(power_state) != 0U)
Soby Mathew67487842015-07-13 14:10:57 +0100142 return PSCI_E_INVALID_PARAMS;
Achin Gupta0a46e2c2014-07-31 11:19:11 +0100143
Antonio Nino Diaz6b7b0f32018-07-17 15:10:08 +0100144 assert(psci_plat_pm_ops->validate_power_state != NULL);
Achin Gupta0a46e2c2014-07-31 11:19:11 +0100145
Soby Mathew67487842015-07-13 14:10:57 +0100146 /* Validate the power_state using platform pm_ops */
147 return psci_plat_pm_ops->validate_power_state(power_state, state_info);
148}
Achin Gupta0a46e2c2014-07-31 11:19:11 +0100149
Soby Mathew67487842015-07-13 14:10:57 +0100150/******************************************************************************
151 * This function retrieves the `psci_power_state_t` for system suspend from
152 * the platform.
153 *****************************************************************************/
154void psci_query_sys_suspend_pwrstate(psci_power_state_t *state_info)
155{
156 /*
157 * Assert that the required pm_ops hook is implemented to ensure that
158 * the capability detected during psci_setup() is valid.
159 */
Antonio Nino Diaz6b7b0f32018-07-17 15:10:08 +0100160 assert(psci_plat_pm_ops->get_sys_suspend_power_state != NULL);
Soby Mathew67487842015-07-13 14:10:57 +0100161
162 /*
163 * Query the platform for the power_state required for system suspend
164 */
165 psci_plat_pm_ops->get_sys_suspend_power_state(state_info);
Achin Gupta0a46e2c2014-07-31 11:19:11 +0100166}
167
Wing Li606b7432022-09-14 13:18:17 -0700168#if PSCI_OS_INIT_MODE
169/*******************************************************************************
170 * This function verifies that all the other cores at the 'end_pwrlvl' have been
171 * idled and the current CPU is the last running CPU at the 'end_pwrlvl'.
172 * Returns 1 (true) if the current CPU is the last ON CPU or 0 (false)
173 * otherwise.
174 ******************************************************************************/
175static bool psci_is_last_cpu_to_idle_at_pwrlvl(unsigned int end_pwrlvl)
176{
Mark Dykes152ad112024-04-08 13:38:01 -0500177 unsigned int my_idx, lvl;
178 unsigned int parent_idx = 0;
Wing Li606b7432022-09-14 13:18:17 -0700179 unsigned int cpu_start_idx, ncpus, cpu_idx;
180 plat_local_state_t local_state;
181
182 if (end_pwrlvl == PSCI_CPU_PWR_LVL) {
183 return true;
184 }
185
186 my_idx = plat_my_core_pos();
Charlie Bareham01959a12023-10-17 20:17:58 +0200187 parent_idx = psci_cpu_pd_nodes[my_idx].parent_node;
188 for (lvl = PSCI_CPU_PWR_LVL + U(1); lvl < end_pwrlvl; lvl++) {
189 parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node;
Wing Li606b7432022-09-14 13:18:17 -0700190 }
191
192 cpu_start_idx = psci_non_cpu_pd_nodes[parent_idx].cpu_start_idx;
193 ncpus = psci_non_cpu_pd_nodes[parent_idx].ncpus;
194
195 for (cpu_idx = cpu_start_idx; cpu_idx < cpu_start_idx + ncpus;
196 cpu_idx++) {
197 local_state = psci_get_cpu_local_state_by_idx(cpu_idx);
198 if (cpu_idx == my_idx) {
199 assert(is_local_state_run(local_state) != 0);
200 continue;
201 }
202
203 if (is_local_state_run(local_state) != 0) {
204 return false;
205 }
206 }
207
208 return true;
209}
210#endif
211
Achin Gupta0a46e2c2014-07-31 11:19:11 +0100212/*******************************************************************************
Wing Lib88a4412022-09-14 13:18:15 -0700213 * This function verifies that all the other cores in the system have been
Soby Mathewc0aff0e2014-12-17 14:47:57 +0000214 * turned OFF and the current CPU is the last running CPU in the system.
Jayanth Dodderi Chidanandb41b0822022-08-22 23:46:10 +0100215 * Returns true, if the current CPU is the last ON CPU or false otherwise.
Soby Mathewc0aff0e2014-12-17 14:47:57 +0000216 ******************************************************************************/
Jayanth Dodderi Chidanandb41b0822022-08-22 23:46:10 +0100217bool psci_is_last_on_cpu(void)
Soby Mathewc0aff0e2014-12-17 14:47:57 +0000218{
Deepika Bhavnanifc810212019-08-27 00:32:24 +0300219 unsigned int cpu_idx, my_idx = plat_my_core_pos();
Soby Mathewc0aff0e2014-12-17 14:47:57 +0000220
Jayanth Dodderi Chidanandb41b0822022-08-22 23:46:10 +0100221 for (cpu_idx = 0; cpu_idx < psci_plat_core_count; cpu_idx++) {
Soby Mathew67487842015-07-13 14:10:57 +0100222 if (cpu_idx == my_idx) {
223 assert(psci_get_aff_info_state() == AFF_STATE_ON);
Soby Mathewc0aff0e2014-12-17 14:47:57 +0000224 continue;
225 }
226
Jayanth Dodderi Chidanandb41b0822022-08-22 23:46:10 +0100227 if (psci_get_aff_info_state_by_idx(cpu_idx) != AFF_STATE_OFF) {
228 VERBOSE("core=%u other than current core=%u %s\n",
229 cpu_idx, my_idx, "running in the system");
230 return false;
231 }
Soby Mathewc0aff0e2014-12-17 14:47:57 +0000232 }
233
Jayanth Dodderi Chidanandb41b0822022-08-22 23:46:10 +0100234 return true;
Soby Mathewc0aff0e2014-12-17 14:47:57 +0000235}
236
237/*******************************************************************************
Wing Lib88a4412022-09-14 13:18:15 -0700238 * This function verifies that all cores in the system have been turned ON.
239 * Returns true, if all CPUs are ON or false otherwise.
240 ******************************************************************************/
241static bool psci_are_all_cpus_on(void)
242{
243 unsigned int cpu_idx;
244
245 for (cpu_idx = 0; cpu_idx < psci_plat_core_count; cpu_idx++) {
246 if (psci_get_aff_info_state_by_idx(cpu_idx) == AFF_STATE_OFF) {
247 return false;
248 }
249 }
250
251 return true;
252}
253
254/*******************************************************************************
Soby Mathew67487842015-07-13 14:10:57 +0100255 * Routine to return the maximum power level to traverse to after a cpu has
Achin Guptaa45e3972013-12-05 15:10:48 +0000256 * been physically powered up. It is expected to be called immediately after
Achin Gupta776b68a2014-07-25 14:52:47 +0100257 * reset from assembler code.
Achin Guptaa45e3972013-12-05 15:10:48 +0000258 ******************************************************************************/
Soby Mathew9d070b92015-07-29 17:05:03 +0100259static unsigned int get_power_on_target_pwrlvl(void)
Achin Guptaa45e3972013-12-05 15:10:48 +0000260{
Soby Mathew9d070b92015-07-29 17:05:03 +0100261 unsigned int pwrlvl;
Achin Guptaa45e3972013-12-05 15:10:48 +0000262
263 /*
Soby Mathew67487842015-07-13 14:10:57 +0100264 * Assume that this cpu was suspended and retrieve its target power
Boyan Karatotev0c836552024-09-30 11:31:55 +0100265 * level. If it wasn't, the cpu is off so this will be PLAT_MAX_PWR_LVL.
Achin Gupta776b68a2014-07-25 14:52:47 +0100266 */
Soby Mathew67487842015-07-13 14:10:57 +0100267 pwrlvl = psci_get_suspend_pwrlvl();
Deepika Bhavnani0c411c72019-08-17 01:10:02 +0300268 assert(pwrlvl < PSCI_INVALID_PWR_LVL);
Soby Mathew67487842015-07-13 14:10:57 +0100269 return pwrlvl;
Achin Guptaa45e3972013-12-05 15:10:48 +0000270}
271
Soby Mathew67487842015-07-13 14:10:57 +0100272/******************************************************************************
273 * Helper function to update the requested local power state array. This array
274 * does not store the requested state for the CPU power level. Hence an
Deepika Bhavnani41af0512019-08-15 00:56:46 +0300275 * assertion is added to prevent us from accessing the CPU power level.
Soby Mathew67487842015-07-13 14:10:57 +0100276 *****************************************************************************/
277static void psci_set_req_local_pwr_state(unsigned int pwrlvl,
278 unsigned int cpu_idx,
279 plat_local_state_t req_pwr_state)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100280{
Soby Mathew67487842015-07-13 14:10:57 +0100281 assert(pwrlvl > PSCI_CPU_PWR_LVL);
Deepika Bhavnani41af0512019-08-15 00:56:46 +0300282 if ((pwrlvl > PSCI_CPU_PWR_LVL) && (pwrlvl <= PLAT_MAX_PWR_LVL) &&
Pankaj Guptaab4df502019-10-15 15:44:45 +0530283 (cpu_idx < psci_plat_core_count)) {
Deepika Bhavnani41af0512019-08-15 00:56:46 +0300284 psci_req_local_pwr_states[pwrlvl - 1U][cpu_idx] = req_pwr_state;
285 }
Soby Mathew67487842015-07-13 14:10:57 +0100286}
Achin Gupta4f6ad662013-10-25 09:08:21 +0100287
Soby Mathew67487842015-07-13 14:10:57 +0100288/******************************************************************************
289 * This function initializes the psci_req_local_pwr_states.
290 *****************************************************************************/
Daniel Boulby87c85132018-09-20 14:12:46 +0100291void __init psci_init_req_local_pwr_states(void)
Soby Mathew67487842015-07-13 14:10:57 +0100292{
293 /* Initialize the requested state of all non CPU power domains as OFF */
Antonio Nino Diaz6b7b0f32018-07-17 15:10:08 +0100294 unsigned int pwrlvl;
Pankaj Guptaab4df502019-10-15 15:44:45 +0530295 unsigned int core;
Antonio Nino Diaz6b7b0f32018-07-17 15:10:08 +0100296
297 for (pwrlvl = 0U; pwrlvl < PLAT_MAX_PWR_LVL; pwrlvl++) {
Pankaj Guptaab4df502019-10-15 15:44:45 +0530298 for (core = 0; core < psci_plat_core_count; core++) {
Antonio Nino Diaz6b7b0f32018-07-17 15:10:08 +0100299 psci_req_local_pwr_states[pwrlvl][core] =
300 PLAT_MAX_OFF_STATE;
301 }
302 }
Soby Mathew67487842015-07-13 14:10:57 +0100303}
304
305/******************************************************************************
306 * Helper function to return a reference to an array containing the local power
307 * states requested by each cpu for a power domain at 'pwrlvl'. The size of the
308 * array will be the number of cpu power domains of which this power domain is
309 * an ancestor. These requested states will be used to determine a suitable
310 * target state for this power domain during psci state coordination. An
311 * assertion is added to prevent us from accessing the CPU power level.
312 *****************************************************************************/
Soby Mathew9d070b92015-07-29 17:05:03 +0100313static plat_local_state_t *psci_get_req_local_pwr_states(unsigned int pwrlvl,
Deepika Bhavnanifc810212019-08-27 00:32:24 +0300314 unsigned int cpu_idx)
Soby Mathew67487842015-07-13 14:10:57 +0100315{
316 assert(pwrlvl > PSCI_CPU_PWR_LVL);
317
Deepika Bhavnani41af0512019-08-15 00:56:46 +0300318 if ((pwrlvl > PSCI_CPU_PWR_LVL) && (pwrlvl <= PLAT_MAX_PWR_LVL) &&
Pankaj Guptaab4df502019-10-15 15:44:45 +0530319 (cpu_idx < psci_plat_core_count)) {
Deepika Bhavnani41af0512019-08-15 00:56:46 +0300320 return &psci_req_local_pwr_states[pwrlvl - 1U][cpu_idx];
321 } else
322 return NULL;
Soby Mathew67487842015-07-13 14:10:57 +0100323}
324
Wing Li606b7432022-09-14 13:18:17 -0700325#if PSCI_OS_INIT_MODE
326/******************************************************************************
327 * Helper function to save a copy of the psci_req_local_pwr_states (prev) for a
328 * CPU (cpu_idx), and update psci_req_local_pwr_states with the new requested
329 * local power states (state_info).
330 *****************************************************************************/
331void psci_update_req_local_pwr_states(unsigned int end_pwrlvl,
332 unsigned int cpu_idx,
333 psci_power_state_t *state_info,
334 plat_local_state_t *prev)
335{
336 unsigned int lvl;
337#ifdef PLAT_MAX_CPU_SUSPEND_PWR_LVL
338 unsigned int max_pwrlvl = PLAT_MAX_CPU_SUSPEND_PWR_LVL;
339#else
340 unsigned int max_pwrlvl = PLAT_MAX_PWR_LVL;
341#endif
342 plat_local_state_t req_state;
343
344 for (lvl = PSCI_CPU_PWR_LVL + 1U; lvl <= max_pwrlvl; lvl++) {
345 /* Save the previous requested local power state */
346 prev[lvl - 1U] = *psci_get_req_local_pwr_states(lvl, cpu_idx);
347
348 /* Update the new requested local power state */
349 if (lvl <= end_pwrlvl) {
350 req_state = state_info->pwr_domain_state[lvl];
351 } else {
352 req_state = state_info->pwr_domain_state[end_pwrlvl];
353 }
354 psci_set_req_local_pwr_state(lvl, cpu_idx, req_state);
355 }
356}
357
358/******************************************************************************
359 * Helper function to restore the previously saved requested local power states
360 * (prev) for a CPU (cpu_idx) to psci_req_local_pwr_states.
361 *****************************************************************************/
362void psci_restore_req_local_pwr_states(unsigned int cpu_idx,
363 plat_local_state_t *prev)
364{
365 unsigned int lvl;
366#ifdef PLAT_MAX_CPU_SUSPEND_PWR_LVL
367 unsigned int max_pwrlvl = PLAT_MAX_CPU_SUSPEND_PWR_LVL;
368#else
369 unsigned int max_pwrlvl = PLAT_MAX_PWR_LVL;
370#endif
371
372 for (lvl = PSCI_CPU_PWR_LVL + 1U; lvl <= max_pwrlvl; lvl++) {
373 /* Restore the previous requested local power state */
374 psci_set_req_local_pwr_state(lvl, cpu_idx, prev[lvl - 1U]);
375 }
376}
377#endif
378
Jeenu Viswambharana10d3632017-01-06 14:58:11 +0000379/*
380 * psci_non_cpu_pd_nodes can be placed either in normal memory or coherent
381 * memory.
382 *
383 * With !USE_COHERENT_MEM, psci_non_cpu_pd_nodes is placed in normal memory,
384 * it's accessed by both cached and non-cached participants. To serve the common
385 * minimum, perform a cache flush before read and after write so that non-cached
386 * participants operate on latest data in main memory.
387 *
388 * When USE_COHERENT_MEM is used, psci_non_cpu_pd_nodes is placed in coherent
389 * memory. With HW_ASSISTED_COHERENCY, all PSCI participants are cache-coherent.
390 * In both cases, no cache operations are required.
391 */
392
393/*
394 * Retrieve local state of non-CPU power domain node from a non-cached CPU,
395 * after any required cache maintenance operation.
396 */
397static plat_local_state_t get_non_cpu_pd_node_local_state(
398 unsigned int parent_idx)
399{
Andrew F. Davisf996a5f2018-08-30 12:13:57 -0500400#if !(USE_COHERENT_MEM || HW_ASSISTED_COHERENCY || WARMBOOT_ENABLE_DCACHE_EARLY)
Jeenu Viswambharana10d3632017-01-06 14:58:11 +0000401 flush_dcache_range(
402 (uintptr_t) &psci_non_cpu_pd_nodes[parent_idx],
403 sizeof(psci_non_cpu_pd_nodes[parent_idx]));
404#endif
405 return psci_non_cpu_pd_nodes[parent_idx].local_state;
406}
407
408/*
409 * Update local state of non-CPU power domain node from a cached CPU; perform
410 * any required cache maintenance operation afterwards.
411 */
412static void set_non_cpu_pd_node_local_state(unsigned int parent_idx,
413 plat_local_state_t state)
414{
415 psci_non_cpu_pd_nodes[parent_idx].local_state = state;
Andrew F. Davisf996a5f2018-08-30 12:13:57 -0500416#if !(USE_COHERENT_MEM || HW_ASSISTED_COHERENCY || WARMBOOT_ENABLE_DCACHE_EARLY)
Jeenu Viswambharana10d3632017-01-06 14:58:11 +0000417 flush_dcache_range(
418 (uintptr_t) &psci_non_cpu_pd_nodes[parent_idx],
419 sizeof(psci_non_cpu_pd_nodes[parent_idx]));
420#endif
421}
422
Soby Mathew67487842015-07-13 14:10:57 +0100423/******************************************************************************
424 * Helper function to return the current local power state of each power domain
425 * from the current cpu power domain to its ancestor at the 'end_pwrlvl'. This
426 * function will be called after a cpu is powered on to find the local state
427 * each power domain has emerged from.
428 *****************************************************************************/
Achin Gupta61eae522016-06-28 16:46:15 +0100429void psci_get_target_local_pwr_states(unsigned int end_pwrlvl,
430 psci_power_state_t *target_state)
Soby Mathew67487842015-07-13 14:10:57 +0100431{
Soby Mathew9d070b92015-07-29 17:05:03 +0100432 unsigned int parent_idx, lvl;
Soby Mathew67487842015-07-13 14:10:57 +0100433 plat_local_state_t *pd_state = target_state->pwr_domain_state;
434
435 pd_state[PSCI_CPU_PWR_LVL] = psci_get_cpu_local_state();
436 parent_idx = psci_cpu_pd_nodes[plat_my_core_pos()].parent_node;
437
438 /* Copy the local power state from node to state_info */
Antonio Nino Diaz6b7b0f32018-07-17 15:10:08 +0100439 for (lvl = PSCI_CPU_PWR_LVL + 1U; lvl <= end_pwrlvl; lvl++) {
Jeenu Viswambharana10d3632017-01-06 14:58:11 +0000440 pd_state[lvl] = get_non_cpu_pd_node_local_state(parent_idx);
Soby Mathew67487842015-07-13 14:10:57 +0100441 parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node;
442 }
443
444 /* Set the the higher levels to RUN */
445 for (; lvl <= PLAT_MAX_PWR_LVL; lvl++)
446 target_state->pwr_domain_state[lvl] = PSCI_LOCAL_STATE_RUN;
447}
448
449/******************************************************************************
450 * Helper function to set the target local power state that each power domain
451 * from the current cpu power domain to its ancestor at the 'end_pwrlvl' will
452 * enter. This function will be called after coordination of requested power
453 * states has been done for each power level.
454 *****************************************************************************/
Wing Lid3488612023-05-04 08:31:19 -0700455void psci_set_target_local_pwr_states(unsigned int end_pwrlvl,
456 const psci_power_state_t *target_state)
Soby Mathew67487842015-07-13 14:10:57 +0100457{
Soby Mathew9d070b92015-07-29 17:05:03 +0100458 unsigned int parent_idx, lvl;
Soby Mathew67487842015-07-13 14:10:57 +0100459 const plat_local_state_t *pd_state = target_state->pwr_domain_state;
460
461 psci_set_cpu_local_state(pd_state[PSCI_CPU_PWR_LVL]);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100462
463 /*
Jeenu Viswambharana10d3632017-01-06 14:58:11 +0000464 * Need to flush as local_state might be accessed with Data Cache
Soby Mathew67487842015-07-13 14:10:57 +0100465 * disabled during power on
Achin Gupta4f6ad662013-10-25 09:08:21 +0100466 */
Jeenu Viswambharana10d3632017-01-06 14:58:11 +0000467 psci_flush_cpu_data(psci_svc_cpu_data.local_state);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100468
Soby Mathew67487842015-07-13 14:10:57 +0100469 parent_idx = psci_cpu_pd_nodes[plat_my_core_pos()].parent_node;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100470
Soby Mathew67487842015-07-13 14:10:57 +0100471 /* Copy the local_state from state_info */
Antonio Nino Diaz6b7b0f32018-07-17 15:10:08 +0100472 for (lvl = 1U; lvl <= end_pwrlvl; lvl++) {
Jeenu Viswambharana10d3632017-01-06 14:58:11 +0000473 set_non_cpu_pd_node_local_state(parent_idx, pd_state[lvl]);
Soby Mathew67487842015-07-13 14:10:57 +0100474 parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node;
475 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100476}
477
478/*******************************************************************************
Soby Mathew67487842015-07-13 14:10:57 +0100479 * PSCI helper function to get the parent nodes corresponding to a cpu_index.
Achin Gupta0959db52013-12-02 17:33:04 +0000480 ******************************************************************************/
Deepika Bhavnanifc810212019-08-27 00:32:24 +0300481void psci_get_parent_pwr_domain_nodes(unsigned int cpu_idx,
Soby Mathew9d070b92015-07-29 17:05:03 +0100482 unsigned int end_lvl,
Antonio Nino Diaz6b7b0f32018-07-17 15:10:08 +0100483 unsigned int *node_index)
Achin Gupta0959db52013-12-02 17:33:04 +0000484{
Soby Mathew67487842015-07-13 14:10:57 +0100485 unsigned int parent_node = psci_cpu_pd_nodes[cpu_idx].parent_node;
Varun Wadekar6311f632017-06-07 09:57:42 -0700486 unsigned int i;
Antonio Nino Diaz6b7b0f32018-07-17 15:10:08 +0100487 unsigned int *node = node_index;
Soby Mathew67487842015-07-13 14:10:57 +0100488
Antonio Nino Diaz6b7b0f32018-07-17 15:10:08 +0100489 for (i = PSCI_CPU_PWR_LVL + 1U; i <= end_lvl; i++) {
490 *node = parent_node;
491 node++;
Soby Mathew67487842015-07-13 14:10:57 +0100492 parent_node = psci_non_cpu_pd_nodes[parent_node].parent_node;
493 }
494}
495
496/******************************************************************************
497 * This function is invoked post CPU power up and initialization. It sets the
498 * affinity info state, target power state and requested power state for the
499 * current CPU and all its ancestor power domains to RUN.
500 *****************************************************************************/
Soby Mathew9d070b92015-07-29 17:05:03 +0100501void psci_set_pwr_domains_to_run(unsigned int end_pwrlvl)
Soby Mathew67487842015-07-13 14:10:57 +0100502{
Soby Mathew9d070b92015-07-29 17:05:03 +0100503 unsigned int parent_idx, cpu_idx = plat_my_core_pos(), lvl;
Soby Mathew67487842015-07-13 14:10:57 +0100504 parent_idx = psci_cpu_pd_nodes[cpu_idx].parent_node;
505
506 /* Reset the local_state to RUN for the non cpu power domains. */
Antonio Nino Diaz6b7b0f32018-07-17 15:10:08 +0100507 for (lvl = PSCI_CPU_PWR_LVL + 1U; lvl <= end_pwrlvl; lvl++) {
Jeenu Viswambharana10d3632017-01-06 14:58:11 +0000508 set_non_cpu_pd_node_local_state(parent_idx,
509 PSCI_LOCAL_STATE_RUN);
Soby Mathew67487842015-07-13 14:10:57 +0100510 psci_set_req_local_pwr_state(lvl,
511 cpu_idx,
512 PSCI_LOCAL_STATE_RUN);
513 parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node;
514 }
515
516 /* Set the affinity info state to ON */
517 psci_set_aff_info_state(AFF_STATE_ON);
518
519 psci_set_cpu_local_state(PSCI_LOCAL_STATE_RUN);
Jeenu Viswambharana10d3632017-01-06 14:58:11 +0000520 psci_flush_cpu_data(psci_svc_cpu_data);
Soby Mathew67487842015-07-13 14:10:57 +0100521}
522
523/******************************************************************************
Wing Li606b7432022-09-14 13:18:17 -0700524 * This function is used in platform-coordinated mode.
525 *
Soby Mathew67487842015-07-13 14:10:57 +0100526 * This function is passed the local power states requested for each power
527 * domain (state_info) between the current CPU domain and its ancestors until
528 * the target power level (end_pwrlvl). It updates the array of requested power
529 * states with this information.
530 *
531 * Then, for each level (apart from the CPU level) until the 'end_pwrlvl', it
532 * retrieves the states requested by all the cpus of which the power domain at
533 * that level is an ancestor. It passes this information to the platform to
534 * coordinate and return the target power state. If the target state for a level
535 * is RUN then subsequent levels are not considered. At the CPU level, state
536 * coordination is not required. Hence, the requested and the target states are
537 * the same.
538 *
539 * The 'state_info' is updated with the target state for each level between the
540 * CPU and the 'end_pwrlvl' and returned to the caller.
541 *
542 * This function will only be invoked with data cache enabled and while
543 * powering down a core.
544 *****************************************************************************/
Soby Mathew9d070b92015-07-29 17:05:03 +0100545void psci_do_state_coordination(unsigned int end_pwrlvl,
546 psci_power_state_t *state_info)
Soby Mathew67487842015-07-13 14:10:57 +0100547{
548 unsigned int lvl, parent_idx, cpu_idx = plat_my_core_pos();
Deepika Bhavnanifc810212019-08-27 00:32:24 +0300549 unsigned int start_idx;
Antonio Nino Diaz6b7b0f32018-07-17 15:10:08 +0100550 unsigned int ncpus;
Soby Mathew67487842015-07-13 14:10:57 +0100551 plat_local_state_t target_state, *req_states;
552
Soby Mathew6d189692016-02-02 14:23:10 +0000553 assert(end_pwrlvl <= PLAT_MAX_PWR_LVL);
Soby Mathew67487842015-07-13 14:10:57 +0100554 parent_idx = psci_cpu_pd_nodes[cpu_idx].parent_node;
555
556 /* For level 0, the requested state will be equivalent
557 to target state */
Antonio Nino Diaz6b7b0f32018-07-17 15:10:08 +0100558 for (lvl = PSCI_CPU_PWR_LVL + 1U; lvl <= end_pwrlvl; lvl++) {
Soby Mathew67487842015-07-13 14:10:57 +0100559
560 /* First update the requested power state */
561 psci_set_req_local_pwr_state(lvl, cpu_idx,
562 state_info->pwr_domain_state[lvl]);
563
564 /* Get the requested power states for this power level */
565 start_idx = psci_non_cpu_pd_nodes[parent_idx].cpu_start_idx;
566 req_states = psci_get_req_local_pwr_states(lvl, start_idx);
567
568 /*
569 * Let the platform coordinate amongst the requested states at
570 * this power level and return the target local power state.
571 */
572 ncpus = psci_non_cpu_pd_nodes[parent_idx].ncpus;
573 target_state = plat_get_target_pwr_state(lvl,
574 req_states,
575 ncpus);
576
577 state_info->pwr_domain_state[lvl] = target_state;
578
579 /* Break early if the negotiated target power state is RUN */
Antonio Nino Diaz6b7b0f32018-07-17 15:10:08 +0100580 if (is_local_state_run(state_info->pwr_domain_state[lvl]) != 0)
Soby Mathew67487842015-07-13 14:10:57 +0100581 break;
582
583 parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node;
584 }
585
586 /*
587 * This is for cases when we break out of the above loop early because
588 * the target power state is RUN at a power level < end_pwlvl.
589 * We update the requested power state from state_info and then
590 * set the target state as RUN.
591 */
Antonio Nino Diaz6b7b0f32018-07-17 15:10:08 +0100592 for (lvl = lvl + 1U; lvl <= end_pwrlvl; lvl++) {
Soby Mathew67487842015-07-13 14:10:57 +0100593 psci_set_req_local_pwr_state(lvl, cpu_idx,
594 state_info->pwr_domain_state[lvl]);
595 state_info->pwr_domain_state[lvl] = PSCI_LOCAL_STATE_RUN;
596
597 }
Soby Mathew67487842015-07-13 14:10:57 +0100598}
599
Wing Li606b7432022-09-14 13:18:17 -0700600#if PSCI_OS_INIT_MODE
601/******************************************************************************
602 * This function is used in OS-initiated mode.
603 *
604 * This function is passed the local power states requested for each power
605 * domain (state_info) between the current CPU domain and its ancestors until
606 * the target power level (end_pwrlvl), and ensures the requested power states
607 * are valid. It updates the array of requested power states with this
608 * information.
609 *
610 * Then, for each level (apart from the CPU level) until the 'end_pwrlvl', it
611 * retrieves the states requested by all the cpus of which the power domain at
612 * that level is an ancestor. It passes this information to the platform to
613 * coordinate and return the target power state. If the requested state does
614 * not match the target state, the request is denied.
615 *
616 * The 'state_info' is not modified.
617 *
618 * This function will only be invoked with data cache enabled and while
619 * powering down a core.
620 *****************************************************************************/
621int psci_validate_state_coordination(unsigned int end_pwrlvl,
622 psci_power_state_t *state_info)
623{
624 int rc = PSCI_E_SUCCESS;
625 unsigned int lvl, parent_idx, cpu_idx = plat_my_core_pos();
626 unsigned int start_idx;
627 unsigned int ncpus;
628 plat_local_state_t target_state, *req_states;
629 plat_local_state_t prev[PLAT_MAX_PWR_LVL];
630
631 assert(end_pwrlvl <= PLAT_MAX_PWR_LVL);
632 parent_idx = psci_cpu_pd_nodes[cpu_idx].parent_node;
633
634 /*
635 * Save a copy of the previous requested local power states and update
636 * the new requested local power states.
637 */
638 psci_update_req_local_pwr_states(end_pwrlvl, cpu_idx, state_info, prev);
639
640 for (lvl = PSCI_CPU_PWR_LVL + 1U; lvl <= end_pwrlvl; lvl++) {
641 /* Get the requested power states for this power level */
642 start_idx = psci_non_cpu_pd_nodes[parent_idx].cpu_start_idx;
643 req_states = psci_get_req_local_pwr_states(lvl, start_idx);
644
645 /*
646 * Let the platform coordinate amongst the requested states at
647 * this power level and return the target local power state.
648 */
649 ncpus = psci_non_cpu_pd_nodes[parent_idx].ncpus;
650 target_state = plat_get_target_pwr_state(lvl,
651 req_states,
652 ncpus);
653
654 /*
655 * Verify that the requested power state matches the target
656 * local power state.
657 */
658 if (state_info->pwr_domain_state[lvl] != target_state) {
659 if (target_state == PSCI_LOCAL_STATE_RUN) {
660 rc = PSCI_E_DENIED;
661 } else {
662 rc = PSCI_E_INVALID_PARAMS;
663 }
664 goto exit;
665 }
Patrick Delaunay412d92f2023-10-17 20:05:52 +0200666
667 parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node;
Wing Li606b7432022-09-14 13:18:17 -0700668 }
669
670 /*
671 * Verify that the current core is the last running core at the
672 * specified power level.
673 */
674 lvl = state_info->last_at_pwrlvl;
675 if (!psci_is_last_cpu_to_idle_at_pwrlvl(lvl)) {
676 rc = PSCI_E_DENIED;
677 }
678
679exit:
680 if (rc != PSCI_E_SUCCESS) {
681 /* Restore the previous requested local power states. */
682 psci_restore_req_local_pwr_states(cpu_idx, prev);
683 return rc;
684 }
685
Wing Li606b7432022-09-14 13:18:17 -0700686 return rc;
687}
688#endif
689
Soby Mathew67487842015-07-13 14:10:57 +0100690/******************************************************************************
691 * This function validates a suspend request by making sure that if a standby
692 * state is requested then no power level is turned off and the highest power
693 * level is placed in a standby/retention state.
694 *
695 * It also ensures that the state level X will enter is not shallower than the
696 * state level X + 1 will enter.
697 *
698 * This validation will be enabled only for DEBUG builds as the platform is
699 * expected to perform these validations as well.
700 *****************************************************************************/
701int psci_validate_suspend_req(const psci_power_state_t *state_info,
702 unsigned int is_power_down_state)
703{
704 unsigned int max_off_lvl, target_lvl, max_retn_lvl;
705 plat_local_state_t state;
706 plat_local_state_type_t req_state_type, deepest_state_type;
707 int i;
708
709 /* Find the target suspend power level */
710 target_lvl = psci_find_target_suspend_lvl(state_info);
Soby Mathew9d070b92015-07-29 17:05:03 +0100711 if (target_lvl == PSCI_INVALID_PWR_LVL)
Achin Gupta0959db52013-12-02 17:33:04 +0000712 return PSCI_E_INVALID_PARAMS;
713
Soby Mathew67487842015-07-13 14:10:57 +0100714 /* All power domain levels are in a RUN state to begin with */
715 deepest_state_type = STATE_TYPE_RUN;
Achin Gupta0959db52013-12-02 17:33:04 +0000716
Antonio Nino Diaz6b7b0f32018-07-17 15:10:08 +0100717 for (i = (int) target_lvl; i >= (int) PSCI_CPU_PWR_LVL; i--) {
Soby Mathew67487842015-07-13 14:10:57 +0100718 state = state_info->pwr_domain_state[i];
719 req_state_type = find_local_state_type(state);
720
721 /*
722 * While traversing from the highest power level to the lowest,
723 * the state requested for lower levels has to be the same or
724 * deeper i.e. equal to or greater than the state at the higher
725 * levels. If this condition is true, then the requested state
726 * becomes the deepest state encountered so far.
727 */
728 if (req_state_type < deepest_state_type)
729 return PSCI_E_INVALID_PARAMS;
730 deepest_state_type = req_state_type;
731 }
732
733 /* Find the highest off power level */
734 max_off_lvl = psci_find_max_off_lvl(state_info);
735
736 /* The target_lvl is either equal to the max_off_lvl or max_retn_lvl */
Soby Mathew9d070b92015-07-29 17:05:03 +0100737 max_retn_lvl = PSCI_INVALID_PWR_LVL;
Soby Mathew67487842015-07-13 14:10:57 +0100738 if (target_lvl != max_off_lvl)
739 max_retn_lvl = target_lvl;
740
741 /*
742 * If this is not a request for a power down state then max off level
743 * has to be invalid and max retention level has to be a valid power
744 * level.
745 */
Antonio Nino Diaz6b7b0f32018-07-17 15:10:08 +0100746 if ((is_power_down_state == 0U) &&
747 ((max_off_lvl != PSCI_INVALID_PWR_LVL) ||
748 (max_retn_lvl == PSCI_INVALID_PWR_LVL)))
Achin Gupta0959db52013-12-02 17:33:04 +0000749 return PSCI_E_INVALID_PARAMS;
750
751 return PSCI_E_SUCCESS;
752}
753
Soby Mathew67487842015-07-13 14:10:57 +0100754/******************************************************************************
755 * This function finds the highest power level which will be powered down
756 * amongst all the power levels specified in the 'state_info' structure
757 *****************************************************************************/
758unsigned int psci_find_max_off_lvl(const psci_power_state_t *state_info)
Achin Gupta84c9f102014-07-28 00:09:01 +0100759{
Soby Mathew67487842015-07-13 14:10:57 +0100760 int i;
Achin Gupta84c9f102014-07-28 00:09:01 +0100761
Antonio Nino Diaz6b7b0f32018-07-17 15:10:08 +0100762 for (i = (int) PLAT_MAX_PWR_LVL; i >= (int) PSCI_CPU_PWR_LVL; i--) {
763 if (is_local_state_off(state_info->pwr_domain_state[i]) != 0)
764 return (unsigned int) i;
Achin Gupta84c9f102014-07-28 00:09:01 +0100765 }
Soby Mathew67487842015-07-13 14:10:57 +0100766
Soby Mathew9d070b92015-07-29 17:05:03 +0100767 return PSCI_INVALID_PWR_LVL;
Soby Mathew67487842015-07-13 14:10:57 +0100768}
769
770/******************************************************************************
771 * This functions finds the level of the highest power domain which will be
772 * placed in a low power state during a suspend operation.
773 *****************************************************************************/
774unsigned int psci_find_target_suspend_lvl(const psci_power_state_t *state_info)
775{
776 int i;
777
Antonio Nino Diaz6b7b0f32018-07-17 15:10:08 +0100778 for (i = (int) PLAT_MAX_PWR_LVL; i >= (int) PSCI_CPU_PWR_LVL; i--) {
779 if (is_local_state_run(state_info->pwr_domain_state[i]) == 0)
780 return (unsigned int) i;
Soby Mathew67487842015-07-13 14:10:57 +0100781 }
782
Soby Mathew9d070b92015-07-29 17:05:03 +0100783 return PSCI_INVALID_PWR_LVL;
Achin Gupta84c9f102014-07-28 00:09:01 +0100784}
785
786/*******************************************************************************
Andrew F. Davis74d27d02019-06-04 10:46:54 -0400787 * This function is passed the highest level in the topology tree that the
788 * operation should be applied to and a list of node indexes. It picks up locks
789 * from the node index list in order of increasing power domain level in the
790 * range specified.
Achin Gupta0959db52013-12-02 17:33:04 +0000791 ******************************************************************************/
Andrew F. Davis74d27d02019-06-04 10:46:54 -0400792void psci_acquire_pwr_domain_locks(unsigned int end_pwrlvl,
793 const unsigned int *parent_nodes)
Achin Gupta0959db52013-12-02 17:33:04 +0000794{
Andrew F. Davis74d27d02019-06-04 10:46:54 -0400795 unsigned int parent_idx;
Soby Mathew9d070b92015-07-29 17:05:03 +0100796 unsigned int level;
Achin Gupta0959db52013-12-02 17:33:04 +0000797
Soby Mathew67487842015-07-13 14:10:57 +0100798 /* No locking required for level 0. Hence start locking from level 1 */
Antonio Nino Diaz6b7b0f32018-07-17 15:10:08 +0100799 for (level = PSCI_CPU_PWR_LVL + 1U; level <= end_pwrlvl; level++) {
Andrew F. Davis74d27d02019-06-04 10:46:54 -0400800 parent_idx = parent_nodes[level - 1U];
Soby Mathew67487842015-07-13 14:10:57 +0100801 psci_lock_get(&psci_non_cpu_pd_nodes[parent_idx]);
Achin Gupta0959db52013-12-02 17:33:04 +0000802 }
803}
804
805/*******************************************************************************
Andrew F. Davis74d27d02019-06-04 10:46:54 -0400806 * This function is passed the highest level in the topology tree that the
807 * operation should be applied to and a list of node indexes. It releases the
808 * locks in order of decreasing power domain level in the range specified.
Achin Gupta0959db52013-12-02 17:33:04 +0000809 ******************************************************************************/
Andrew F. Davis74d27d02019-06-04 10:46:54 -0400810void psci_release_pwr_domain_locks(unsigned int end_pwrlvl,
811 const unsigned int *parent_nodes)
Achin Gupta0959db52013-12-02 17:33:04 +0000812{
Andrew F. Davis74d27d02019-06-04 10:46:54 -0400813 unsigned int parent_idx;
Antonio Nino Diaz6b7b0f32018-07-17 15:10:08 +0100814 unsigned int level;
Achin Gupta0959db52013-12-02 17:33:04 +0000815
Soby Mathew67487842015-07-13 14:10:57 +0100816 /* Unlock top down. No unlocking required for level 0. */
Zelalem2fe75a22020-02-12 10:37:03 -0600817 for (level = end_pwrlvl; level >= (PSCI_CPU_PWR_LVL + 1U); level--) {
Antonio Nino Diaz6b7b0f32018-07-17 15:10:08 +0100818 parent_idx = parent_nodes[level - 1U];
Soby Mathew67487842015-07-13 14:10:57 +0100819 psci_lock_release(&psci_non_cpu_pd_nodes[parent_idx]);
Achin Gupta0959db52013-12-02 17:33:04 +0000820 }
821}
822
823/*******************************************************************************
Andrew Thoelke167a9352014-06-04 21:10:52 +0100824 * This function determines the full entrypoint information for the requested
Soby Mathew78879b92015-01-06 15:36:38 +0000825 * PSCI entrypoint on power on/resume and returns it.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100826 ******************************************************************************/
Julius Werner402b3cf2019-07-09 14:02:43 -0700827#ifdef __aarch64__
Soby Mathew617540d2015-07-15 12:13:26 +0100828static int psci_get_ns_ep_info(entry_point_info_t *ep,
Soby Mathew9d070b92015-07-29 17:05:03 +0100829 uintptr_t entrypoint,
830 u_register_t context_id)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100831{
Soby Mathew4c0d0392016-06-16 14:52:04 +0100832 u_register_t ep_attr, sctlr;
Soby Mathew9d070b92015-07-29 17:05:03 +0100833 unsigned int daif, ee, mode;
Soby Mathew4c0d0392016-06-16 14:52:04 +0100834 u_register_t ns_scr_el3 = read_scr_el3();
835 u_register_t ns_sctlr_el1 = read_sctlr_el1();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100836
Antonio Nino Diaz6b7b0f32018-07-17 15:10:08 +0100837 sctlr = ((ns_scr_el3 & SCR_HCE_BIT) != 0U) ?
838 read_sctlr_el2() : ns_sctlr_el1;
Andrew Thoelke167a9352014-06-04 21:10:52 +0100839 ee = 0;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100840
Andrew Thoelke167a9352014-06-04 21:10:52 +0100841 ep_attr = NON_SECURE | EP_ST_DISABLE;
Antonio Nino Diaz6b7b0f32018-07-17 15:10:08 +0100842 if ((sctlr & SCTLR_EE_BIT) != 0U) {
Andrew Thoelke167a9352014-06-04 21:10:52 +0100843 ep_attr |= EP_EE_BIG;
844 ee = 1;
845 }
Soby Mathew78879b92015-01-06 15:36:38 +0000846 SET_PARAM_HEAD(ep, PARAM_EP, VERSION_1, ep_attr);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100847
Soby Mathew78879b92015-01-06 15:36:38 +0000848 ep->pc = entrypoint;
Douglas Raillard32f0d3c2017-01-26 15:54:44 +0000849 zeromem(&ep->args, sizeof(ep->args));
Soby Mathew78879b92015-01-06 15:36:38 +0000850 ep->args.arg0 = context_id;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100851
852 /*
853 * Figure out whether the cpu enters the non-secure address space
854 * in aarch32 or aarch64
855 */
Antonio Nino Diaz6b7b0f32018-07-17 15:10:08 +0100856 if ((ns_scr_el3 & SCR_RW_BIT) != 0U) {
Achin Gupta4f6ad662013-10-25 09:08:21 +0100857
858 /*
859 * Check whether a Thumb entry point has been provided for an
860 * aarch64 EL
861 */
Antonio Nino Diaz6b7b0f32018-07-17 15:10:08 +0100862 if ((entrypoint & 0x1UL) != 0UL)
Soby Mathew617540d2015-07-15 12:13:26 +0100863 return PSCI_E_INVALID_ADDRESS;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100864
Antonio Nino Diaz6b7b0f32018-07-17 15:10:08 +0100865 mode = ((ns_scr_el3 & SCR_HCE_BIT) != 0U) ? MODE_EL2 : MODE_EL1;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100866
Jimmy Brissond7b5f402020-08-04 16:18:52 -0500867 ep->spsr = SPSR_64((uint64_t)mode, MODE_SP_ELX,
868 DISABLE_ALL_EXCEPTIONS);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100869 } else {
870
Antonio Nino Diaz6b7b0f32018-07-17 15:10:08 +0100871 mode = ((ns_scr_el3 & SCR_HCE_BIT) != 0U) ?
872 MODE32_hyp : MODE32_svc;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100873
874 /*
875 * TODO: Choose async. exception bits if HYP mode is not
876 * implemented according to the values of SCR.{AW, FW} bits
877 */
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100878 daif = DAIF_ABT_BIT | DAIF_IRQ_BIT | DAIF_FIQ_BIT;
879
Jimmy Brissond7b5f402020-08-04 16:18:52 -0500880 ep->spsr = SPSR_MODE32((uint64_t)mode, entrypoint & 0x1, ee,
881 daif);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100882 }
883
Andrew Thoelke167a9352014-06-04 21:10:52 +0100884 return PSCI_E_SUCCESS;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100885}
Julius Werner402b3cf2019-07-09 14:02:43 -0700886#else /* !__aarch64__ */
887static int psci_get_ns_ep_info(entry_point_info_t *ep,
888 uintptr_t entrypoint,
889 u_register_t context_id)
890{
891 u_register_t ep_attr;
892 unsigned int aif, ee, mode;
893 u_register_t scr = read_scr();
894 u_register_t ns_sctlr, sctlr;
895
896 /* Switch to non secure state */
897 write_scr(scr | SCR_NS_BIT);
898 isb();
899 ns_sctlr = read_sctlr();
900
901 sctlr = scr & SCR_HCE_BIT ? read_hsctlr() : ns_sctlr;
902
903 /* Return to original state */
904 write_scr(scr);
905 isb();
906 ee = 0;
907
908 ep_attr = NON_SECURE | EP_ST_DISABLE;
909 if (sctlr & SCTLR_EE_BIT) {
910 ep_attr |= EP_EE_BIG;
911 ee = 1;
912 }
913 SET_PARAM_HEAD(ep, PARAM_EP, VERSION_1, ep_attr);
914
915 ep->pc = entrypoint;
916 zeromem(&ep->args, sizeof(ep->args));
917 ep->args.arg0 = context_id;
918
919 mode = scr & SCR_HCE_BIT ? MODE32_hyp : MODE32_svc;
920
921 /*
922 * TODO: Choose async. exception bits if HYP mode is not
923 * implemented according to the values of SCR.{AW, FW} bits
924 */
925 aif = SPSR_ABT_BIT | SPSR_IRQ_BIT | SPSR_FIQ_BIT;
926
927 ep->spsr = SPSR_MODE32(mode, entrypoint & 0x1, ee, aif);
928
929 return PSCI_E_SUCCESS;
930}
931
932#endif /* __aarch64__ */
Achin Gupta4f6ad662013-10-25 09:08:21 +0100933
934/*******************************************************************************
Soby Mathew617540d2015-07-15 12:13:26 +0100935 * This function validates the entrypoint with the platform layer if the
936 * appropriate pm_ops hook is exported by the platform and returns the
937 * 'entry_point_info'.
938 ******************************************************************************/
939int psci_validate_entry_point(entry_point_info_t *ep,
Soby Mathew9d070b92015-07-29 17:05:03 +0100940 uintptr_t entrypoint,
941 u_register_t context_id)
Soby Mathew617540d2015-07-15 12:13:26 +0100942{
943 int rc;
944
945 /* Validate the entrypoint using platform psci_ops */
Antonio Nino Diaz6b7b0f32018-07-17 15:10:08 +0100946 if (psci_plat_pm_ops->validate_ns_entrypoint != NULL) {
Soby Mathew617540d2015-07-15 12:13:26 +0100947 rc = psci_plat_pm_ops->validate_ns_entrypoint(entrypoint);
948 if (rc != PSCI_E_SUCCESS)
949 return PSCI_E_INVALID_ADDRESS;
950 }
951
952 /*
953 * Verify and derive the re-entry information for
954 * the non-secure world from the non-secure state from
955 * where this call originated.
956 */
957 rc = psci_get_ns_ep_info(ep, entrypoint, context_id);
958 return rc;
959}
960
961/*******************************************************************************
Achin Gupta4f6ad662013-10-25 09:08:21 +0100962 * Generic handler which is called when a cpu is physically powered on. It
Soby Mathew67487842015-07-13 14:10:57 +0100963 * traverses the node information and finds the highest power level powered
964 * off and performs generic, architectural, platform setup and state management
965 * to power on that power level and power levels below it.
966 * e.g. For a cpu that's been powered on, it will call the platform specific
967 * code to enable the gic cpu interface and for a cluster it will enable
968 * coherency at the interconnect level in addition to gic cpu interface.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100969 ******************************************************************************/
Soby Mathewcf0b1492016-04-29 19:01:30 +0100970void psci_warmboot_entrypoint(void)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100971{
Antonio Nino Diaz6b7b0f32018-07-17 15:10:08 +0100972 unsigned int end_pwrlvl;
Deepika Bhavnanifc810212019-08-27 00:32:24 +0300973 unsigned int cpu_idx = plat_my_core_pos();
Andrew F. Davis74d27d02019-06-04 10:46:54 -0400974 unsigned int parent_nodes[PLAT_MAX_PWR_LVL] = {0};
Soby Mathew67487842015-07-13 14:10:57 +0100975 psci_power_state_t state_info = { {PSCI_LOCAL_STATE_RUN} };
Achin Gupta4f6ad662013-10-25 09:08:21 +0100976
Boyan Karatotev24a70732023-03-08 11:56:49 +0000977 /* Init registers that never change for the lifetime of TF-A */
978 cm_manage_extensions_el3();
979
Achin Gupta4f6ad662013-10-25 09:08:21 +0100980 /*
Soby Mathew67487842015-07-13 14:10:57 +0100981 * Verify that we have been explicitly turned ON or resumed from
982 * suspend.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100983 */
Soby Mathew67487842015-07-13 14:10:57 +0100984 if (psci_get_aff_info_state() == AFF_STATE_OFF) {
Andrew Walbran33e8c562020-01-23 16:22:44 +0000985 ERROR("Unexpected affinity info state.\n");
James Morrissey40a6f642014-02-10 14:24:36 +0000986 panic();
Soby Mathew67487842015-07-13 14:10:57 +0100987 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100988
989 /*
Soby Mathew67487842015-07-13 14:10:57 +0100990 * Get the maximum power domain level to traverse to after this cpu
991 * has been physically powered up.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100992 */
Soby Mathew67487842015-07-13 14:10:57 +0100993 end_pwrlvl = get_power_on_target_pwrlvl();
Achin Gupta0a46e2c2014-07-31 11:19:11 +0100994
Andrew F. Davis74d27d02019-06-04 10:46:54 -0400995 /* Get the parent nodes */
996 psci_get_parent_pwr_domain_nodes(cpu_idx, end_pwrlvl, parent_nodes);
997
Achin Gupta0a46e2c2014-07-31 11:19:11 +0100998 /*
Soby Mathew67487842015-07-13 14:10:57 +0100999 * This function acquires the lock corresponding to each power level so
1000 * that by the time all locks are taken, the system topology is snapshot
1001 * and state management can be done safely.
Achin Gupta0a46e2c2014-07-31 11:19:11 +01001002 */
Andrew F. Davis74d27d02019-06-04 10:46:54 -04001003 psci_acquire_pwr_domain_locks(end_pwrlvl, parent_nodes);
Achin Gupta0a46e2c2014-07-31 11:19:11 +01001004
Soby Mathewbfc87a82017-10-16 15:19:31 +01001005 psci_get_target_local_pwr_states(end_pwrlvl, &state_info);
1006
Yatharth Kochar170fb932016-05-09 18:26:35 +01001007#if ENABLE_PSCI_STAT
dp-arm04c1db12017-01-31 13:01:04 +00001008 plat_psci_stat_accounting_stop(&state_info);
Yatharth Kochar170fb932016-05-09 18:26:35 +01001009#endif
1010
Achin Gupta4f6ad662013-10-25 09:08:21 +01001011 /*
Soby Mathew67487842015-07-13 14:10:57 +01001012 * This CPU could be resuming from suspend or it could have just been
1013 * turned on. To distinguish between these 2 cases, we examine the
1014 * affinity state of the CPU:
1015 * - If the affinity state is ON_PENDING then it has just been
1016 * turned on.
1017 * - Else it is resuming from suspend.
1018 *
1019 * Depending on the type of warm reset identified, choose the right set
1020 * of power management handler and perform the generic, architecture
1021 * and platform specific handling.
Achin Gupta84c9f102014-07-28 00:09:01 +01001022 */
Soby Mathew67487842015-07-13 14:10:57 +01001023 if (psci_get_aff_info_state() == AFF_STATE_ON_PENDING)
1024 psci_cpu_on_finish(cpu_idx, &state_info);
1025 else
Boyan Karatotev44ee7712024-09-30 13:15:25 +01001026 psci_cpu_suspend_to_powerdown_finish(cpu_idx, &state_info);
Achin Gupta84c9f102014-07-28 00:09:01 +01001027
1028 /*
Boyan Karatoteve07e7392023-05-17 12:20:09 +01001029 * Generic management: Now we just need to retrieve the
1030 * information that we had stashed away during the cpu_on
1031 * call to set this cpu on its way.
1032 */
1033 cm_prepare_el3_exit_ns();
1034
1035 /*
Soby Mathew67487842015-07-13 14:10:57 +01001036 * Set the requested and target state of this CPU and all the higher
1037 * power domains which are ancestors of this CPU to run.
Achin Gupta0a46e2c2014-07-31 11:19:11 +01001038 */
Soby Mathew67487842015-07-13 14:10:57 +01001039 psci_set_pwr_domains_to_run(end_pwrlvl);
Achin Gupta0a46e2c2014-07-31 11:19:11 +01001040
Yatharth Kochar170fb932016-05-09 18:26:35 +01001041#if ENABLE_PSCI_STAT
dp-arm04c1db12017-01-31 13:01:04 +00001042 psci_stats_update_pwr_up(end_pwrlvl, &state_info);
Yatharth Kochar170fb932016-05-09 18:26:35 +01001043#endif
1044
Achin Gupta0a46e2c2014-07-31 11:19:11 +01001045 /*
Soby Mathew67487842015-07-13 14:10:57 +01001046 * This loop releases the lock corresponding to each power level
Achin Gupta0959db52013-12-02 17:33:04 +00001047 * in the reverse order to which they were acquired.
1048 */
Andrew F. Davis74d27d02019-06-04 10:46:54 -04001049 psci_release_pwr_domain_locks(end_pwrlvl, parent_nodes);
Achin Gupta4f6ad662013-10-25 09:08:21 +01001050}
Jeenu Viswambharan7f366602014-02-20 17:11:00 +00001051
1052/*******************************************************************************
1053 * This function initializes the set of hooks that PSCI invokes as part of power
1054 * management operation. The power management hooks are expected to be provided
1055 * by the SPD, after it finishes all its initialization
1056 ******************************************************************************/
Dan Handleyfb037bf2014-04-10 15:37:22 +01001057void psci_register_spd_pm_hook(const spd_pm_ops_t *pm)
Jeenu Viswambharan7f366602014-02-20 17:11:00 +00001058{
Antonio Nino Diaz6b7b0f32018-07-17 15:10:08 +01001059 assert(pm != NULL);
Jeenu Viswambharan7f366602014-02-20 17:11:00 +00001060 psci_spd_pm = pm;
Soby Mathew90e82582015-01-07 11:10:22 +00001061
Antonio Nino Diaz6b7b0f32018-07-17 15:10:08 +01001062 if (pm->svc_migrate != NULL)
Soby Mathew90e82582015-01-07 11:10:22 +00001063 psci_caps |= define_psci_cap(PSCI_MIG_AARCH64);
1064
Antonio Nino Diaz6b7b0f32018-07-17 15:10:08 +01001065 if (pm->svc_migrate_info != NULL)
Soby Mathew90e82582015-01-07 11:10:22 +00001066 psci_caps |= define_psci_cap(PSCI_MIG_INFO_UP_CPU_AARCH64)
1067 | define_psci_cap(PSCI_MIG_INFO_TYPE);
Jeenu Viswambharan7f366602014-02-20 17:11:00 +00001068}
Juan Castillod5f13092014-08-12 11:17:06 +01001069
1070/*******************************************************************************
Soby Mathew8991eed2014-10-23 10:35:34 +01001071 * This function invokes the migrate info hook in the spd_pm_ops. It performs
1072 * the necessary return value validation. If the Secure Payload is UP and
1073 * migrate capable, it returns the mpidr of the CPU on which the Secure payload
1074 * is resident through the mpidr parameter. Else the value of the parameter on
1075 * return is undefined.
1076 ******************************************************************************/
Soby Mathew9d070b92015-07-29 17:05:03 +01001077int psci_spd_migrate_info(u_register_t *mpidr)
Soby Mathew8991eed2014-10-23 10:35:34 +01001078{
1079 int rc;
1080
Antonio Nino Diaz6b7b0f32018-07-17 15:10:08 +01001081 if ((psci_spd_pm == NULL) || (psci_spd_pm->svc_migrate_info == NULL))
Soby Mathew8991eed2014-10-23 10:35:34 +01001082 return PSCI_E_NOT_SUPPORTED;
1083
1084 rc = psci_spd_pm->svc_migrate_info(mpidr);
1085
Antonio Nino Diaz6b7b0f32018-07-17 15:10:08 +01001086 assert((rc == PSCI_TOS_UP_MIG_CAP) || (rc == PSCI_TOS_NOT_UP_MIG_CAP) ||
1087 (rc == PSCI_TOS_NOT_PRESENT_MP) || (rc == PSCI_E_NOT_SUPPORTED));
Soby Mathew8991eed2014-10-23 10:35:34 +01001088
1089 return rc;
1090}
1091
1092
1093/*******************************************************************************
Soby Mathew67487842015-07-13 14:10:57 +01001094 * This function prints the state of all power domains present in the
Juan Castillod5f13092014-08-12 11:17:06 +01001095 * system
1096 ******************************************************************************/
Soby Mathew67487842015-07-13 14:10:57 +01001097void psci_print_power_domain_map(void)
Juan Castillod5f13092014-08-12 11:17:06 +01001098{
1099#if LOG_LEVEL >= LOG_LEVEL_INFO
Pankaj Guptaab4df502019-10-15 15:44:45 +05301100 unsigned int idx;
Soby Mathew67487842015-07-13 14:10:57 +01001101 plat_local_state_t state;
1102 plat_local_state_type_t state_type;
1103
Juan Castillod5f13092014-08-12 11:17:06 +01001104 /* This array maps to the PSCI_STATE_X definitions in psci.h */
Soby Mathewda554d72016-05-03 17:11:42 +01001105 static const char * const psci_state_type_str[] = {
Juan Castillod5f13092014-08-12 11:17:06 +01001106 "ON",
Soby Mathew67487842015-07-13 14:10:57 +01001107 "RETENTION",
Juan Castillod5f13092014-08-12 11:17:06 +01001108 "OFF",
Juan Castillod5f13092014-08-12 11:17:06 +01001109 };
1110
Soby Mathew67487842015-07-13 14:10:57 +01001111 INFO("PSCI Power Domain Map:\n");
Pankaj Guptaab4df502019-10-15 15:44:45 +05301112 for (idx = 0; idx < (PSCI_NUM_PWR_DOMAINS - psci_plat_core_count);
Soby Mathew67487842015-07-13 14:10:57 +01001113 idx++) {
1114 state_type = find_local_state_type(
1115 psci_non_cpu_pd_nodes[idx].local_state);
Yann Gautierb9338ee2022-02-14 11:09:23 +01001116 INFO(" Domain Node : Level %u, parent_node %u,"
Soby Mathew67487842015-07-13 14:10:57 +01001117 " State %s (0x%x)\n",
1118 psci_non_cpu_pd_nodes[idx].level,
1119 psci_non_cpu_pd_nodes[idx].parent_node,
1120 psci_state_type_str[state_type],
1121 psci_non_cpu_pd_nodes[idx].local_state);
1122 }
1123
Pankaj Guptaab4df502019-10-15 15:44:45 +05301124 for (idx = 0; idx < psci_plat_core_count; idx++) {
Soby Mathew67487842015-07-13 14:10:57 +01001125 state = psci_get_cpu_local_state_by_idx(idx);
1126 state_type = find_local_state_type(state);
Yann Gautierb9338ee2022-02-14 11:09:23 +01001127 INFO(" CPU Node : MPID 0x%llx, parent_node %u,"
Soby Mathew67487842015-07-13 14:10:57 +01001128 " State %s (0x%x)\n",
Soby Mathew4c0d0392016-06-16 14:52:04 +01001129 (unsigned long long)psci_cpu_pd_nodes[idx].mpidr,
Soby Mathew67487842015-07-13 14:10:57 +01001130 psci_cpu_pd_nodes[idx].parent_node,
1131 psci_state_type_str[state_type],
1132 psci_get_cpu_local_state_by_idx(idx));
Juan Castillod5f13092014-08-12 11:17:06 +01001133 }
1134#endif
1135}
Soby Mathew67487842015-07-13 14:10:57 +01001136
Jeenu Viswambharanb10d4492017-02-16 14:55:15 +00001137/******************************************************************************
1138 * Return whether any secondaries were powered up with CPU_ON call. A CPU that
1139 * have ever been powered up would have set its MPDIR value to something other
1140 * than PSCI_INVALID_MPIDR. Note that MPDIR isn't reset back to
1141 * PSCI_INVALID_MPIDR when a CPU is powered down later, so the return value is
1142 * meaningful only when called on the primary CPU during early boot.
1143 *****************************************************************************/
1144int psci_secondaries_brought_up(void)
1145{
Antonio Nino Diaz6b7b0f32018-07-17 15:10:08 +01001146 unsigned int idx, n_valid = 0U;
Jeenu Viswambharanb10d4492017-02-16 14:55:15 +00001147
Antonio Nino Diaz6b7b0f32018-07-17 15:10:08 +01001148 for (idx = 0U; idx < ARRAY_SIZE(psci_cpu_pd_nodes); idx++) {
Jeenu Viswambharanb10d4492017-02-16 14:55:15 +00001149 if (psci_cpu_pd_nodes[idx].mpidr != PSCI_INVALID_MPIDR)
1150 n_valid++;
1151 }
1152
Antonio Nino Diaz6b7b0f32018-07-17 15:10:08 +01001153 assert(n_valid > 0U);
Jeenu Viswambharanb10d4492017-02-16 14:55:15 +00001154
Antonio Nino Diaz6b7b0f32018-07-17 15:10:08 +01001155 return (n_valid > 1U) ? 1 : 0;
Jeenu Viswambharanb10d4492017-02-16 14:55:15 +00001156}
1157
Jeenu Viswambharanb0408e82017-01-05 11:01:02 +00001158/*******************************************************************************
1159 * Initiate power down sequence, by calling power down operations registered for
1160 * this CPU.
1161 ******************************************************************************/
Pranav Madhu65bbb932022-07-22 23:11:16 +05301162void psci_pwrdown_cpu(unsigned int power_level)
Jeenu Viswambharanb0408e82017-01-05 11:01:02 +00001163{
Boyan Karatotev9b1e8002024-10-10 08:11:09 +01001164#if ENABLE_RUNTIME_INSTRUMENTATION
1165
1166 /*
1167 * Flush cache line so that even if CPU power down happens
1168 * the timestamp update is reflected in memory.
1169 */
1170 PMF_CAPTURE_TIMESTAMP(rt_instr_svc,
1171 RT_INSTR_ENTER_CFLUSH,
1172 PMF_CACHE_MAINT);
1173#endif
1174
Jeenu Viswambharanb0408e82017-01-05 11:01:02 +00001175#if HW_ASSISTED_COHERENCY
1176 /*
1177 * With hardware-assisted coherency, the CPU drivers only initiate the
1178 * power down sequence, without performing cache-maintenance operations
Andrew F. Davisc98db6c2018-08-30 12:08:01 -05001179 * in software. Data caches enabled both before and after this call.
Jeenu Viswambharanb0408e82017-01-05 11:01:02 +00001180 */
1181 prepare_cpu_pwr_dwn(power_level);
1182#else
1183 /*
1184 * Without hardware-assisted coherency, the CPU drivers disable data
Andrew F. Davisc98db6c2018-08-30 12:08:01 -05001185 * caches, then perform cache-maintenance operations in software.
Jeenu Viswambharanb0408e82017-01-05 11:01:02 +00001186 *
Andrew F. Davisc98db6c2018-08-30 12:08:01 -05001187 * This also calls prepare_cpu_pwr_dwn() to initiate power down
1188 * sequence, but that function will return with data caches disabled.
1189 * We must ensure that the stack memory is flushed out to memory before
1190 * we start popping from it again.
Jeenu Viswambharanb0408e82017-01-05 11:01:02 +00001191 */
1192 psci_do_pwrdown_cache_maintenance(power_level);
1193#endif
Boyan Karatotev9b1e8002024-10-10 08:11:09 +01001194
1195#if ENABLE_RUNTIME_INSTRUMENTATION
1196 PMF_CAPTURE_TIMESTAMP(rt_instr_svc,
1197 RT_INSTR_EXIT_CFLUSH,
1198 PMF_NO_CACHE_MAINT);
1199#endif
Jeenu Viswambharanb0408e82017-01-05 11:01:02 +00001200}
Sandeep Tripathy22744902020-08-17 20:22:13 +05301201
1202/*******************************************************************************
1203 * This function invokes the callback 'stop_func()' with the 'mpidr' of each
1204 * online PE. Caller can pass suitable method to stop a remote core.
1205 *
1206 * 'wait_ms' is the timeout value in milliseconds for the other cores to
1207 * transition to power down state. Passing '0' makes it non-blocking.
1208 *
1209 * The function returns 'PSCI_E_DENIED' if some cores failed to stop within the
1210 * given timeout.
1211 ******************************************************************************/
1212int psci_stop_other_cores(unsigned int wait_ms,
1213 void (*stop_func)(u_register_t mpidr))
1214{
1215 unsigned int idx, this_cpu_idx;
1216
1217 this_cpu_idx = plat_my_core_pos();
1218
1219 /* Invoke stop_func for each core */
1220 for (idx = 0U; idx < psci_plat_core_count; idx++) {
1221 /* skip current CPU */
1222 if (idx == this_cpu_idx) {
1223 continue;
1224 }
1225
1226 /* Check if the CPU is ON */
1227 if (psci_get_aff_info_state_by_idx(idx) == AFF_STATE_ON) {
1228 (*stop_func)(psci_cpu_pd_nodes[idx].mpidr);
1229 }
1230 }
1231
1232 /* Need to wait for other cores to shutdown */
1233 if (wait_ms != 0U) {
Jayanth Dodderi Chidanandb41b0822022-08-22 23:46:10 +01001234 while ((wait_ms-- != 0U) && (!psci_is_last_on_cpu())) {
Sandeep Tripathy22744902020-08-17 20:22:13 +05301235 mdelay(1U);
1236 }
1237
Jayanth Dodderi Chidanandb41b0822022-08-22 23:46:10 +01001238 if (!psci_is_last_on_cpu()) {
Sandeep Tripathy22744902020-08-17 20:22:13 +05301239 WARN("Failed to stop all cores!\n");
1240 psci_print_power_domain_map();
1241 return PSCI_E_DENIED;
1242 }
1243 }
1244
1245 return PSCI_E_SUCCESS;
1246}
Lucian Paul-Trifuce14a122022-03-02 21:28:24 +00001247
1248/*******************************************************************************
1249 * This function verifies that all the other cores in the system have been
1250 * turned OFF and the current CPU is the last running CPU in the system.
1251 * Returns true if the current CPU is the last ON CPU or false otherwise.
1252 *
1253 * This API has following differences with psci_is_last_on_cpu
1254 * 1. PSCI states are locked
Lucian Paul-Trifuce14a122022-03-02 21:28:24 +00001255 ******************************************************************************/
1256bool psci_is_last_on_cpu_safe(void)
1257{
1258 unsigned int this_core = plat_my_core_pos();
1259 unsigned int parent_nodes[PLAT_MAX_PWR_LVL] = {0};
Lucian Paul-Trifuce14a122022-03-02 21:28:24 +00001260
Jayanth Dodderi Chidanandb41b0822022-08-22 23:46:10 +01001261 psci_get_parent_pwr_domain_nodes(this_core, PLAT_MAX_PWR_LVL, parent_nodes);
Lucian Paul-Trifuce14a122022-03-02 21:28:24 +00001262
Jayanth Dodderi Chidanandb41b0822022-08-22 23:46:10 +01001263 psci_acquire_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes);
Lucian Paul-Trifuce14a122022-03-02 21:28:24 +00001264
Jayanth Dodderi Chidanandb41b0822022-08-22 23:46:10 +01001265 if (!psci_is_last_on_cpu()) {
Lucian Paul-Trifuce14a122022-03-02 21:28:24 +00001266 psci_release_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes);
Jayanth Dodderi Chidanandb41b0822022-08-22 23:46:10 +01001267 return false;
Lucian Paul-Trifuce14a122022-03-02 21:28:24 +00001268 }
1269
Jayanth Dodderi Chidanandb41b0822022-08-22 23:46:10 +01001270 psci_release_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes);
1271
Lucian Paul-Trifuce14a122022-03-02 21:28:24 +00001272 return true;
1273}
Wing Lib88a4412022-09-14 13:18:15 -07001274
1275/*******************************************************************************
1276 * This function verifies that all cores in the system have been turned ON.
1277 * Returns true, if all CPUs are ON or false otherwise.
1278 *
1279 * This API has following differences with psci_are_all_cpus_on
1280 * 1. PSCI states are locked
1281 ******************************************************************************/
1282bool psci_are_all_cpus_on_safe(void)
1283{
1284 unsigned int this_core = plat_my_core_pos();
1285 unsigned int parent_nodes[PLAT_MAX_PWR_LVL] = {0};
1286
1287 psci_get_parent_pwr_domain_nodes(this_core, PLAT_MAX_PWR_LVL, parent_nodes);
1288
1289 psci_acquire_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes);
1290
1291 if (!psci_are_all_cpus_on()) {
1292 psci_release_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes);
1293 return false;
1294 }
1295
1296 psci_release_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes);
1297
1298 return true;
1299}