blob: cd3bbbc64660ab363af75672681eab79cf8e5172 [file] [log] [blame]
Soren Brinkmannc8284402016-03-06 20:16:27 -08001/*
Michal Simek619bc132023-04-14 08:43:51 +02002 * Copyright (c) 2014-2020, Arm Limited and Contributors. All rights reserved.
Soren Brinkmannc8284402016-03-06 20:16:27 -08003 *
dp-arm82cb2c12017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Soren Brinkmannc8284402016-03-06 20:16:27 -08005 */
6
Antonio Nino Diazc3cf06f2018-11-08 10:20:19 +00007#ifndef ZYNQMP_DEF_H
8#define ZYNQMP_DEF_H
Soren Brinkmannc8284402016-03-06 20:16:27 -08009
Manish V Badarkhe53adeba2020-03-27 13:25:51 +000010#include <plat/arm/common/smccc_def.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000011#include <plat/common/common_def.h>
Soren Brinkmannc8284402016-03-06 20:16:27 -080012
Michal Simek6d413982024-09-10 15:55:04 +020013#define ZYNQMP_CONSOLE_ID_none 0
Soren Brinkmann7de544a2016-06-10 09:57:14 -070014#define ZYNQMP_CONSOLE_ID_cadence 1
15#define ZYNQMP_CONSOLE_ID_cadence0 1
16#define ZYNQMP_CONSOLE_ID_cadence1 2
17#define ZYNQMP_CONSOLE_ID_dcc 3
Prasad Kummari09a02ce2024-03-18 10:14:31 +053018#define ZYNQMP_CONSOLE_ID_dtb 4
Soren Brinkmann7de544a2016-06-10 09:57:14 -070019
Michal Simek04a48332023-09-27 13:58:06 +020020#define CONSOLE_IS(con) (ZYNQMP_CONSOLE_ID_ ## con == ZYNQMP_CONSOLE)
Soren Brinkmann7de544a2016-06-10 09:57:14 -070021
Prasad Kummari4557ab62024-03-14 15:19:10 +053022/* Runtime console */
23#define RT_CONSOLE_ID_cadence 1
24#define RT_CONSOLE_ID_cadence0 1
25#define RT_CONSOLE_ID_cadence1 2
26#define RT_CONSOLE_ID_dcc 3
27#define RT_CONSOLE_ID_dtb 4
28
29#define RT_CONSOLE_IS(con) (RT_CONSOLE_ID_ ## con == CONSOLE_RUNTIME)
30
Rajan Vaja9f0ddae2021-03-26 04:16:36 -070031/* Default counter frequency */
32#define ZYNQMP_DEFAULT_COUNTER_FREQ 0U
33
Soren Brinkmannc8284402016-03-06 20:16:27 -080034/* Firmware Image Package */
35#define ZYNQMP_PRIMARY_CPU 0
36
37/* Memory location options for Shared data and TSP in ZYNQMP */
38#define ZYNQMP_IN_TRUSTED_SRAM 0
39#define ZYNQMP_IN_TRUSTED_DRAM 1
40
41/*******************************************************************************
42 * ZYNQMP memory map related constants
43 ******************************************************************************/
Soren Brinkmannc8284402016-03-06 20:16:27 -080044/* Aggregate of all devices in the first GB */
Jolly Shah37e1a682018-02-07 16:25:41 -080045#define DEVICE0_BASE U(0xFF000000)
46#define DEVICE0_SIZE U(0x00E00000)
47#define DEVICE1_BASE U(0xF9000000)
48#define DEVICE1_SIZE U(0x00800000)
Soren Brinkmannc8284402016-03-06 20:16:27 -080049
50/* For cpu reset APU space here too 0xFE5F1000 CRF_APB*/
Jolly Shah37e1a682018-02-07 16:25:41 -080051#define CRF_APB_BASE U(0xFD1A0000)
52#define CRF_APB_SIZE U(0x00600000)
53#define CRF_APB_CLK_BASE U(0xFD1A0020)
Soren Brinkmannc8284402016-03-06 20:16:27 -080054
55/* CRF registers and bitfields */
56#define CRF_APB_RST_FPD_APU (CRF_APB_BASE + 0X00000104)
57
Jolly Shah37e1a682018-02-07 16:25:41 -080058#define CRF_APB_RST_FPD_APU_ACPU_RESET (U(1) << 0)
59#define CRF_APB_RST_FPD_APU_ACPU_PWRON_RESET (U(1) << 10)
Soren Brinkmannc8284402016-03-06 20:16:27 -080060
61/* CRL registers and bitfields */
Jolly Shah37e1a682018-02-07 16:25:41 -080062#define CRL_APB_BASE U(0xFF5E0000)
Maheedhar Bollapalli895e8022024-04-23 16:28:04 +053063#define CRL_APB_BOOT_MODE_USER (CRL_APB_BASE + U(0x200))
64#define CRL_APB_RESET_CTRL (CRL_APB_BASE + U(0x218))
65#define CRL_APB_RST_LPD_TOP (CRL_APB_BASE + U(0x23C))
Siva Durga Prasad Paladugu7c0b17e2018-09-04 17:03:25 +053066#define CRL_APB_BOOT_PIN_CTRL (CRL_APB_BASE + U(0x250))
Jolly Shah37e1a682018-02-07 16:25:41 -080067#define CRL_APB_CLK_BASE U(0xFF5E0020)
Soren Brinkmannc8284402016-03-06 20:16:27 -080068
Jolly Shah37e1a682018-02-07 16:25:41 -080069#define CRL_APB_RPU_AMBA_RESET (U(1) << 2)
70#define CRL_APB_RPLL_CTRL_BYPASS (U(1) << 3)
Soren Brinkmannc8284402016-03-06 20:16:27 -080071
Jolly Shah37e1a682018-02-07 16:25:41 -080072#define CRL_APB_RESET_CTRL_SOFT_RESET (U(1) << 4)
Soren Brinkmannc8284402016-03-06 20:16:27 -080073
Jolly Shah37e1a682018-02-07 16:25:41 -080074#define CRL_APB_BOOT_MODE_MASK (U(0xf) << 0)
Siva Durga Prasad Paladugu7c0b17e2018-09-04 17:03:25 +053075#define CRL_APB_BOOT_PIN_MASK (U(0xf0f) << 0)
76#define CRL_APB_BOOT_DRIVE_PIN_1_SHIFT U(9)
77#define CRL_APB_BOOT_ENABLE_PIN_1_SHIFT U(1)
Maheedhar Bollapalli895e8022024-04-23 16:28:04 +053078#define CRL_APB_BOOT_ENABLE_PIN_1 (U(0x1) << CRL_APB_BOOT_ENABLE_PIN_1_SHIFT)
79#define CRL_APB_BOOT_DRIVE_PIN_1 (U(0x1) << CRL_APB_BOOT_DRIVE_PIN_1_SHIFT)
Jolly Shah37e1a682018-02-07 16:25:41 -080080#define ZYNQMP_BOOTMODE_JTAG U(0)
Maheedhar Bollapalli895e8022024-04-23 16:28:04 +053081#define ZYNQMP_ULPI_RESET_VAL_HIGH (CRL_APB_BOOT_ENABLE_PIN_1 | CRL_APB_BOOT_DRIVE_PIN_1)
Siva Durga Prasad Paladugu7c0b17e2018-09-04 17:03:25 +053082#define ZYNQMP_ULPI_RESET_VAL_LOW CRL_APB_BOOT_ENABLE_PIN_1
Soren Brinkmann2cb5bac2016-04-18 11:49:42 -070083
Soren Brinkmannc8284402016-03-06 20:16:27 -080084/* system counter registers and bitfields */
Venkatesh Yadav Abbarapu5bcbd2d2022-04-29 09:58:30 +053085#define IOU_SCNTRS_BASE U(0xFF260000)
Maheedhar Bollapalli895e8022024-04-23 16:28:04 +053086#define IOU_SCNTRS_BASEFREQ (IOU_SCNTRS_BASE + U(0x20))
Soren Brinkmannc8284402016-03-06 20:16:27 -080087
Soren Brinkmannc8284402016-03-06 20:16:27 -080088/* APU registers and bitfields */
Venkatesh Yadav Abbarapu5bcbd2d2022-04-29 09:58:30 +053089#define APU_BASE U(0xFD5C0000)
Soren Brinkmannc8284402016-03-06 20:16:27 -080090#define APU_CONFIG_0 (APU_BASE + 0x20)
91#define APU_RVBAR_L_0 (APU_BASE + 0x40)
92#define APU_RVBAR_H_0 (APU_BASE + 0x44)
93#define APU_PWRCTL (APU_BASE + 0x90)
94
95#define APU_CONFIG_0_VINITHI_SHIFT 8
96#define APU_0_PWRCTL_CPUPWRDWNREQ_MASK 1
97#define APU_1_PWRCTL_CPUPWRDWNREQ_MASK 2
98#define APU_2_PWRCTL_CPUPWRDWNREQ_MASK 4
99#define APU_3_PWRCTL_CPUPWRDWNREQ_MASK 8
100
101/* PMU registers and bitfields */
Venkatesh Yadav Abbarapu5bcbd2d2022-04-29 09:58:30 +0530102#define PMU_GLOBAL_BASE U(0xFFD80000)
Soren Brinkmannc8284402016-03-06 20:16:27 -0800103#define PMU_GLOBAL_CNTRL (PMU_GLOBAL_BASE + 0)
Maheedhar Bollapalli895e8022024-04-23 16:28:04 +0530104#define PMU_GLOBAL_GEN_STORAGE6 (PMU_GLOBAL_BASE + U(0x48))
105#define PMU_GLOBAL_REQ_PWRUP_STATUS (PMU_GLOBAL_BASE + U(0x110))
106#define PMU_GLOBAL_REQ_PWRUP_EN (PMU_GLOBAL_BASE + U(0x118))
107#define PMU_GLOBAL_REQ_PWRUP_DIS (PMU_GLOBAL_BASE + U(0x11c))
108#define PMU_GLOBAL_REQ_PWRUP_TRIG (PMU_GLOBAL_BASE + U(0x120))
Soren Brinkmannc8284402016-03-06 20:16:27 -0800109
110#define PMU_GLOBAL_CNTRL_FW_IS_PRESENT (1 << 4)
111
Soren Brinkmannc8284402016-03-06 20:16:27 -0800112/*******************************************************************************
113 * CCI-400 related constants
114 ******************************************************************************/
Venkatesh Yadav Abbarapu5bcbd2d2022-04-29 09:58:30 +0530115#define PLAT_ARM_CCI_BASE U(0xFD6E0000)
Soren Brinkmannc8284402016-03-06 20:16:27 -0800116#define PLAT_ARM_CCI_CLUSTER0_SL_IFACE_IX 3
117#define PLAT_ARM_CCI_CLUSTER1_SL_IFACE_IX 4
118
119/*******************************************************************************
120 * GIC-400 & interrupt handling related constants
121 ******************************************************************************/
Venkatesh Yadav Abbarapu5bcbd2d2022-04-29 09:58:30 +0530122#define BASE_GICD_BASE U(0xF9010000)
123#define BASE_GICC_BASE U(0xF9020000)
124#define BASE_GICH_BASE U(0xF9040000)
125#define BASE_GICV_BASE U(0xF9060000)
Soren Brinkmannc8284402016-03-06 20:16:27 -0800126
Siva Durga Prasad Paladugu29657d02018-04-30 20:12:12 +0530127#if ZYNQMP_WDT_RESTART
128#define IRQ_SEC_IPI_APU 67
129#define IRQ_TTC3_1 77
Venkatesh Yadav Abbarapu5bcbd2d2022-04-29 09:58:30 +0530130#define TTC3_BASE_ADDR U(0xFF140000)
Siva Durga Prasad Paladugu29657d02018-04-30 20:12:12 +0530131#define TTC3_INTR_REGISTER_1 (TTC3_BASE_ADDR + 0x54)
132#define TTC3_INTR_ENABLE_1 (TTC3_BASE_ADDR + 0x60)
133#endif
134
Soren Brinkmannc8284402016-03-06 20:16:27 -0800135#define ARM_IRQ_SEC_PHY_TIMER 29
136
137#define ARM_IRQ_SEC_SGI_0 8
138#define ARM_IRQ_SEC_SGI_1 9
139#define ARM_IRQ_SEC_SGI_2 10
140#define ARM_IRQ_SEC_SGI_3 11
141#define ARM_IRQ_SEC_SGI_4 12
142#define ARM_IRQ_SEC_SGI_5 13
143#define ARM_IRQ_SEC_SGI_6 14
144#define ARM_IRQ_SEC_SGI_7 15
145
Prasad Kummarie8d61f72023-05-11 14:58:13 +0530146/* number of interrupt handlers. increase as required */
147#define MAX_INTR_EL3 2
Soren Brinkmannc8284402016-03-06 20:16:27 -0800148
149/*******************************************************************************
150 * UART related constants
151 ******************************************************************************/
Venkatesh Yadav Abbarapu5bcbd2d2022-04-29 09:58:30 +0530152#define ZYNQMP_UART0_BASE U(0xFF000000)
153#define ZYNQMP_UART1_BASE U(0xFF010000)
Soren Brinkmannc8284402016-03-06 20:16:27 -0800154
Prasad Kummari09a02ce2024-03-18 10:14:31 +0530155/* Boot console */
Maheedhar Bollapallid2e00ee2024-03-19 22:19:28 +0530156#if CONSOLE_IS(cadence) || CONSOLE_IS(dtb)
Michal Simek04a48332023-09-27 13:58:06 +0200157# define UART_BASE ZYNQMP_UART0_BASE
Maheedhar Bollapallid2e00ee2024-03-19 22:19:28 +0530158# define UART_TYPE CONSOLE_CDNS
Michal Simek04a48332023-09-27 13:58:06 +0200159#elif CONSOLE_IS(cadence1)
160# define UART_BASE ZYNQMP_UART1_BASE
Maheedhar Bollapallid2e00ee2024-03-19 22:19:28 +0530161# define UART_TYPE CONSOLE_CDNS
162#elif CONSOLE_IS(dcc)
163# define UART_BASE 0x0
164# define UART_TYPE CONSOLE_DCC
Michal Simek6d413982024-09-10 15:55:04 +0200165#elif CONSOLE_IS(none)
166# define UART_TYPE CONSOLE_NONE
Soren Brinkmann7de544a2016-06-10 09:57:14 -0700167#else
168# error "invalid ZYNQMP_CONSOLE"
169#endif
170
Prasad Kummari4557ab62024-03-14 15:19:10 +0530171/* Runtime console */
172#if defined(CONSOLE_RUNTIME)
Maheedhar Bollapallid2e00ee2024-03-19 22:19:28 +0530173#if RT_CONSOLE_IS(cadence) || RT_CONSOLE_IS(dtb)
Prasad Kummari4557ab62024-03-14 15:19:10 +0530174# define RT_UART_BASE ZYNQMP_UART0_BASE
Maheedhar Bollapallid2e00ee2024-03-19 22:19:28 +0530175# define RT_UART_TYPE CONSOLE_CDNS
Prasad Kummari4557ab62024-03-14 15:19:10 +0530176#elif RT_CONSOLE_IS(cadence1)
177# define RT_UART_BASE ZYNQMP_UART1_BASE
Maheedhar Bollapallid2e00ee2024-03-19 22:19:28 +0530178# define RT_UART_TYPE CONSOLE_CDNS
179#elif RT_CONSOLE_IS(dcc)
180# define RT_UART_BASE 0x0
181# define RT_UART_TYPE CONSOLE_DCC
Prasad Kummari4557ab62024-03-14 15:19:10 +0530182#else
183# error "invalid CONSOLE_RUNTIME"
184#endif
185#endif
186
Soren Brinkmannc8284402016-03-06 20:16:27 -0800187/* Must be non zero */
Michal Simek04a48332023-09-27 13:58:06 +0200188#define UART_BAUDRATE 115200
Soren Brinkmannc8284402016-03-06 20:16:27 -0800189
190/* Silicon version detection */
Maheedhar Bollapalli895e8022024-04-23 16:28:04 +0530191#define ZYNQMP_SILICON_VER_MASK U(0xF000)
Soren Brinkmannc8284402016-03-06 20:16:27 -0800192#define ZYNQMP_SILICON_VER_SHIFT 12
193#define ZYNQMP_CSU_VERSION_SILICON 0
Maheedhar Bollapalli895e8022024-04-23 16:28:04 +0530194#define ZYNQMP_CSU_VERSION_QEMU U(3)
Soren Brinkmannc8284402016-03-06 20:16:27 -0800195
Venkatesh Yadav Abbarapubfd7c882022-07-04 11:40:27 +0530196#define ZYNQMP_RTL_VER_MASK 0xFF0U
Soren Brinkmannc8284402016-03-06 20:16:27 -0800197#define ZYNQMP_RTL_VER_SHIFT 4
198
Venkatesh Yadav Abbarapubfd7c882022-07-04 11:40:27 +0530199#define ZYNQMP_PS_VER_MASK 0xFU
Soren Brinkmannc8284402016-03-06 20:16:27 -0800200#define ZYNQMP_PS_VER_SHIFT 0
201
Venkatesh Yadav Abbarapu5bcbd2d2022-04-29 09:58:30 +0530202#define ZYNQMP_CSU_BASEADDR U(0xFFCA0000)
Maheedhar Bollapalli895e8022024-04-23 16:28:04 +0530203#define ZYNQMP_CSU_IDCODE_OFFSET U(0x40)
Soren Brinkmannc8284402016-03-06 20:16:27 -0800204
Maheedhar Bollapalli895e8022024-04-23 16:28:04 +0530205#define ZYNQMP_CSU_IDCODE_XILINX_ID_SHIFT U(0)
206#define ZYNQMP_CSU_IDCODE_XILINX_ID_MASK (U(0xFFF) << ZYNQMP_CSU_IDCODE_XILINX_ID_SHIFT)
207#define ZYNQMP_CSU_IDCODE_XILINX_ID U(0x093)
Soren Brinkmannc8284402016-03-06 20:16:27 -0800208
Maheedhar Bollapalli895e8022024-04-23 16:28:04 +0530209#define ZYNQMP_CSU_IDCODE_SVD_SHIFT U(12)
210#define ZYNQMP_CSU_IDCODE_SVD_MASK (0x7U << ZYNQMP_CSU_IDCODE_SVD_SHIFT)
211#define ZYNQMP_CSU_IDCODE_DEVICE_CODE_SHIFT U(15)
212#define ZYNQMP_CSU_IDCODE_DEVICE_CODE_MASK (U(0xF) << ZYNQMP_CSU_IDCODE_DEVICE_CODE_SHIFT)
213#define ZYNQMP_CSU_IDCODE_SUB_FAMILY_SHIFT U(19)
214#define ZYNQMP_CSU_IDCODE_SUB_FAMILY_MASK (U(0x3) << ZYNQMP_CSU_IDCODE_SUB_FAMILY_SHIFT)
215#define ZYNQMP_CSU_IDCODE_FAMILY_SHIFT U(21)
216#define ZYNQMP_CSU_IDCODE_FAMILY_MASK (U(0x7F) << ZYNQMP_CSU_IDCODE_FAMILY_SHIFT)
217#define ZYNQMP_CSU_IDCODE_FAMILY U(0x23)
Soren Brinkmannc8284402016-03-06 20:16:27 -0800218
Maheedhar Bollapalli895e8022024-04-23 16:28:04 +0530219#define ZYNQMP_CSU_IDCODE_REVISION_SHIFT U(28)
220#define ZYNQMP_CSU_IDCODE_REVISION_MASK (U(0xF) << ZYNQMP_CSU_IDCODE_REVISION_SHIFT)
221#define ZYNQMP_CSU_IDCODE_REVISION U(0)
Soren Brinkmannc8284402016-03-06 20:16:27 -0800222
Maheedhar Bollapalli895e8022024-04-23 16:28:04 +0530223#define ZYNQMP_CSU_VERSION_OFFSET U(0x44)
Soren Brinkmannc8284402016-03-06 20:16:27 -0800224
Siva Durga Prasad Paladugu915d4872018-05-01 11:10:25 +0530225/* Efuse */
Venkatesh Yadav Abbarapu5bcbd2d2022-04-29 09:58:30 +0530226#define EFUSE_BASEADDR U(0xFFCC0000)
Siva Durga Prasad Paladugu915d4872018-05-01 11:10:25 +0530227#define EFUSE_IPDISABLE_OFFSET 0x1018
Maheedhar Bollapalli895e8022024-04-23 16:28:04 +0530228#define EFUSE_IPDISABLE_VERSION U(0x1FF)
Siva Durga Prasad Paladugu91bf4c52018-03-05 18:47:15 +0530229#define ZYNQMP_EFUSE_IPDISABLE_SHIFT 20
Siva Durga Prasad Paladugu915d4872018-05-01 11:10:25 +0530230
Naga Sureshkumar Relli06526c92016-07-01 12:46:43 +0530231/* Access control register defines */
232#define ACTLR_EL3_L2ACTLR_BIT (1 << 6)
233#define ACTLR_EL3_CPUACTLR_BIT (1 << 0)
234
Siva Durga Prasad Paladugu96cd17f2018-09-04 17:33:19 +0530235#define FPD_SLCR_BASEADDR U(0xFD610000)
Jolly Shah37e1a682018-02-07 16:25:41 -0800236#define IOU_SLCR_BASEADDR U(0xFF180000)
Rajan Vajae52e10a2018-01-17 02:39:21 -0800237
Jolly Shah37e1a682018-02-07 16:25:41 -0800238#define ZYNQMP_RPU_GLBL_CNTL U(0xFF9A0000)
239#define ZYNQMP_RPU0_CFG U(0xFF9A0100)
240#define ZYNQMP_RPU1_CFG U(0xFF9A0200)
241#define ZYNQMP_SLSPLIT_MASK U(0x08)
242#define ZYNQMP_TCM_COMB_MASK U(0x40)
243#define ZYNQMP_SLCLAMP_MASK U(0x10)
244#define ZYNQMP_VINITHI_MASK U(0x04)
Rajan Vajaf76918a2018-01-17 02:39:23 -0800245
Rajan Vaja1818c022018-01-17 02:39:24 -0800246/* Tap delay bypass */
Jolly Shah37e1a682018-02-07 16:25:41 -0800247#define IOU_TAPDLY_BYPASS U(0XFF180390)
248#define TAP_DELAY_MASK U(0x7)
Rajan Vaja1818c022018-01-17 02:39:24 -0800249
Rajan Vaja1818c022018-01-17 02:39:24 -0800250/* SD DLL reset */
Jolly Shah37e1a682018-02-07 16:25:41 -0800251#define ZYNQMP_SD_DLL_CTRL U(0xFF180358)
252#define ZYNQMP_SD0_DLL_RST_MASK U(0x00000004)
253#define ZYNQMP_SD0_DLL_RST U(0x00000004)
254#define ZYNQMP_SD1_DLL_RST_MASK U(0x00040000)
255#define ZYNQMP_SD1_DLL_RST U(0x00040000)
Rajan Vaja1818c022018-01-17 02:39:24 -0800256
257/* SD tap delay */
Jolly Shah37e1a682018-02-07 16:25:41 -0800258#define ZYNQMP_SD_DLL_CTRL U(0xFF180358)
259#define ZYNQMP_SD_ITAP_DLY U(0xFF180314)
260#define ZYNQMP_SD_OTAP_DLY U(0xFF180318)
261#define ZYNQMP_SD_TAP_OFFSET U(16)
262#define ZYNQMP_SD_ITAPCHGWIN_MASK U(0x200)
263#define ZYNQMP_SD_ITAPCHGWIN U(0x200)
264#define ZYNQMP_SD_ITAPDLYENA_MASK U(0x100)
265#define ZYNQMP_SD_ITAPDLYENA U(0x100)
266#define ZYNQMP_SD_ITAPDLYSEL_MASK U(0xFF)
267#define ZYNQMP_SD_OTAPDLYSEL_MASK U(0x3F)
268#define ZYNQMP_SD_OTAPDLYENA_MASK U(0x40)
269#define ZYNQMP_SD_OTAPDLYENA U(0x40)
Rajan Vaja1818c022018-01-17 02:39:24 -0800270
Rajan Vaja1a3f02b2018-01-17 02:39:26 -0800271/* Clock control registers */
272/* Full power domain clocks */
273#define CRF_APB_APLL_CTRL (CRF_APB_CLK_BASE + 0x00)
274#define CRF_APB_DPLL_CTRL (CRF_APB_CLK_BASE + 0x0c)
275#define CRF_APB_VPLL_CTRL (CRF_APB_CLK_BASE + 0x18)
276#define CRF_APB_PLL_STATUS (CRF_APB_CLK_BASE + 0x24)
277#define CRF_APB_APLL_TO_LPD_CTRL (CRF_APB_CLK_BASE + 0x28)
278#define CRF_APB_DPLL_TO_LPD_CTRL (CRF_APB_CLK_BASE + 0x2c)
279#define CRF_APB_VPLL_TO_LPD_CTRL (CRF_APB_CLK_BASE + 0x30)
280/* Peripheral clocks */
281#define CRF_APB_ACPU_CTRL (CRF_APB_CLK_BASE + 0x40)
282#define CRF_APB_DBG_TRACE_CTRL (CRF_APB_CLK_BASE + 0x44)
283#define CRF_APB_DBG_FPD_CTRL (CRF_APB_CLK_BASE + 0x48)
284#define CRF_APB_DP_VIDEO_REF_CTRL (CRF_APB_CLK_BASE + 0x50)
285#define CRF_APB_DP_AUDIO_REF_CTRL (CRF_APB_CLK_BASE + 0x54)
286#define CRF_APB_DP_STC_REF_CTRL (CRF_APB_CLK_BASE + 0x5c)
287#define CRF_APB_DDR_CTRL (CRF_APB_CLK_BASE + 0x60)
288#define CRF_APB_GPU_REF_CTRL (CRF_APB_CLK_BASE + 0x64)
289#define CRF_APB_SATA_REF_CTRL (CRF_APB_CLK_BASE + 0x80)
290#define CRF_APB_PCIE_REF_CTRL (CRF_APB_CLK_BASE + 0x94)
291#define CRF_APB_GDMA_REF_CTRL (CRF_APB_CLK_BASE + 0x98)
292#define CRF_APB_DPDMA_REF_CTRL (CRF_APB_CLK_BASE + 0x9c)
293#define CRF_APB_TOPSW_MAIN_CTRL (CRF_APB_CLK_BASE + 0xa0)
294#define CRF_APB_TOPSW_LSBUS_CTRL (CRF_APB_CLK_BASE + 0xa4)
295#define CRF_APB_GTGREF0_REF_CTRL (CRF_APB_CLK_BASE + 0xa8)
296#define CRF_APB_DBG_TSTMP_CTRL (CRF_APB_CLK_BASE + 0xd8)
297
298/* Low power domain clocks */
299#define CRL_APB_IOPLL_CTRL (CRL_APB_CLK_BASE + 0x00)
300#define CRL_APB_RPLL_CTRL (CRL_APB_CLK_BASE + 0x10)
301#define CRL_APB_PLL_STATUS (CRL_APB_CLK_BASE + 0x20)
302#define CRL_APB_IOPLL_TO_FPD_CTRL (CRL_APB_CLK_BASE + 0x24)
303#define CRL_APB_RPLL_TO_FPD_CTRL (CRL_APB_CLK_BASE + 0x28)
304/* Peripheral clocks */
305#define CRL_APB_USB3_DUAL_REF_CTRL (CRL_APB_CLK_BASE + 0x2c)
306#define CRL_APB_GEM0_REF_CTRL (CRL_APB_CLK_BASE + 0x30)
307#define CRL_APB_GEM1_REF_CTRL (CRL_APB_CLK_BASE + 0x34)
308#define CRL_APB_GEM2_REF_CTRL (CRL_APB_CLK_BASE + 0x38)
309#define CRL_APB_GEM3_REF_CTRL (CRL_APB_CLK_BASE + 0x3c)
310#define CRL_APB_USB0_BUS_REF_CTRL (CRL_APB_CLK_BASE + 0x40)
311#define CRL_APB_USB1_BUS_REF_CTRL (CRL_APB_CLK_BASE + 0x44)
312#define CRL_APB_QSPI_REF_CTRL (CRL_APB_CLK_BASE + 0x48)
313#define CRL_APB_SDIO0_REF_CTRL (CRL_APB_CLK_BASE + 0x4c)
314#define CRL_APB_SDIO1_REF_CTRL (CRL_APB_CLK_BASE + 0x50)
315#define CRL_APB_UART0_REF_CTRL (CRL_APB_CLK_BASE + 0x54)
316#define CRL_APB_UART1_REF_CTRL (CRL_APB_CLK_BASE + 0x58)
317#define CRL_APB_SPI0_REF_CTRL (CRL_APB_CLK_BASE + 0x5c)
318#define CRL_APB_SPI1_REF_CTRL (CRL_APB_CLK_BASE + 0x60)
319#define CRL_APB_CAN0_REF_CTRL (CRL_APB_CLK_BASE + 0x64)
320#define CRL_APB_CAN1_REF_CTRL (CRL_APB_CLK_BASE + 0x68)
321#define CRL_APB_CPU_R5_CTRL (CRL_APB_CLK_BASE + 0x70)
322#define CRL_APB_IOU_SWITCH_CTRL (CRL_APB_CLK_BASE + 0x7c)
323#define CRL_APB_CSU_PLL_CTRL (CRL_APB_CLK_BASE + 0x80)
324#define CRL_APB_PCAP_CTRL (CRL_APB_CLK_BASE + 0x84)
325#define CRL_APB_LPD_SWITCH_CTRL (CRL_APB_CLK_BASE + 0x88)
326#define CRL_APB_LPD_LSBUS_CTRL (CRL_APB_CLK_BASE + 0x8c)
327#define CRL_APB_DBG_LPD_CTRL (CRL_APB_CLK_BASE + 0x90)
328#define CRL_APB_NAND_REF_CTRL (CRL_APB_CLK_BASE + 0x94)
329#define CRL_APB_ADMA_REF_CTRL (CRL_APB_CLK_BASE + 0x98)
330#define CRL_APB_PL0_REF_CTRL (CRL_APB_CLK_BASE + 0xa0)
331#define CRL_APB_PL1_REF_CTRL (CRL_APB_CLK_BASE + 0xa4)
332#define CRL_APB_PL2_REF_CTRL (CRL_APB_CLK_BASE + 0xa8)
333#define CRL_APB_PL3_REF_CTRL (CRL_APB_CLK_BASE + 0xac)
334#define CRL_APB_PL0_THR_CNT (CRL_APB_CLK_BASE + 0xb4)
335#define CRL_APB_PL1_THR_CNT (CRL_APB_CLK_BASE + 0xbc)
336#define CRL_APB_PL2_THR_CNT (CRL_APB_CLK_BASE + 0xc4)
337#define CRL_APB_PL3_THR_CNT (CRL_APB_CLK_BASE + 0xdc)
338#define CRL_APB_GEM_TSU_REF_CTRL (CRL_APB_CLK_BASE + 0xe0)
339#define CRL_APB_DLL_REF_CTRL (CRL_APB_CLK_BASE + 0xe4)
340#define CRL_APB_AMS_REF_CTRL (CRL_APB_CLK_BASE + 0xe8)
341#define CRL_APB_I2C0_REF_CTRL (CRL_APB_CLK_BASE + 0x100)
342#define CRL_APB_I2C1_REF_CTRL (CRL_APB_CLK_BASE + 0x104)
343#define CRL_APB_TIMESTAMP_REF_CTRL (CRL_APB_CLK_BASE + 0x108)
344#define IOU_SLCR_GEM_CLK_CTRL (IOU_SLCR_BASEADDR + 0x308)
345#define IOU_SLCR_CAN_MIO_CTRL (IOU_SLCR_BASEADDR + 0x304)
Siva Durga Prasad Paladugu96cd17f2018-09-04 17:33:19 +0530346#define FPD_SLCR_WDT_CLK_SEL (FPD_SLCR_BASEADDR + 0x100)
Mounika Grace Akulab3ce9662019-01-09 17:38:13 +0530347#define IOU_SLCR_WDT_CLK_SEL (IOU_SLCR_BASEADDR + 0x300)
Rajan Vaja1a3f02b2018-01-17 02:39:26 -0800348
Rajan Vaja63eb7a32018-01-17 02:39:27 -0800349/* Global general storage register base address */
Maheedhar Bollapalli895e8022024-04-23 16:28:04 +0530350#define GGS_BASEADDR U(0xFFD80030)
Jolly Shah37e1a682018-02-07 16:25:41 -0800351#define GGS_NUM_REGS U(4)
Rajan Vaja63eb7a32018-01-17 02:39:27 -0800352
353/* Persistent global general storage register base address */
Maheedhar Bollapalli895e8022024-04-23 16:28:04 +0530354#define PGGS_BASEADDR U(0xFFD80050)
Jolly Shah37e1a682018-02-07 16:25:41 -0800355#define PGGS_NUM_REGS U(4)
Rajan Vaja63eb7a32018-01-17 02:39:27 -0800356
Tejas Patela7379a22020-11-22 23:37:55 -0800357/* PMU GGS4 register 4 is used for warm restart boot health status */
358#define PMU_GLOBAL_GEN_STORAGE4 (GGS_BASEADDR + 0x10)
359/* Warm restart boot health status mask */
Siva Durga Prasad Paladugu9a2850e2018-09-04 17:12:51 +0530360#define PM_BOOT_HEALTH_STATUS_MASK U(0x01)
Will Wong0a679232020-11-22 23:45:21 -0800361/* WDT restart scope shift and mask */
362#define RESTART_SCOPE_SHIFT (3)
Maheedhar Bollapalli895e8022024-04-23 16:28:04 +0530363#define RESTART_SCOPE_MASK (U(0x3) << RESTART_SCOPE_SHIFT)
Siva Durga Prasad Paladugu9a2850e2018-09-04 17:12:51 +0530364
Michal Simekf114fd32022-09-14 09:35:09 +0200365/* AFI registers */
Siva Durga Prasad Paladugu6ad42b92018-09-04 17:27:12 +0530366#define AFIFM6_WRCTRL U(13)
367#define FABRIC_WIDTH U(3)
368
Kalyani Akulad716f042020-11-22 22:42:10 -0800369/* CSUDMA Module Base Address*/
Venkatesh Yadav Abbarapu5bcbd2d2022-04-29 09:58:30 +0530370#define CSUDMA_BASE U(0xFFC80000)
Kalyani Akulad716f042020-11-22 22:42:10 -0800371
372/* RSA-CORE Module Base Address*/
Venkatesh Yadav Abbarapu5bcbd2d2022-04-29 09:58:30 +0530373#define RSA_CORE_BASE U(0xFFCE0000)
Kalyani Akulad716f042020-11-22 22:42:10 -0800374
Antonio Nino Diazc3cf06f2018-11-08 10:20:19 +0000375#endif /* ZYNQMP_DEF_H */