blob: 8c114e72f4124558ebb9ec365ce6a0e1df6f58c2 [file] [log] [blame]
Ryan Harkin25cff832014-01-13 12:37:03 +00001#
Chris Kayc3273702025-01-13 15:57:32 +00002# Copyright (c) 2013-2025, Arm Limited and Contributors. All rights reserved.
Ryan Harkin25cff832014-01-13 12:37:03 +00003#
dp-arm82cb2c12017-05-03 09:38:09 +01004# SPDX-License-Identifier: BSD-3-Clause
Ryan Harkin25cff832014-01-13 12:37:03 +00005#
6
Chris Kay1fa05da2021-09-28 15:52:14 +01007include common/fdt_wrappers.mk
8
Soby Mathewa8af6a42016-04-07 17:40:04 +01009# Use the GICv3 driver on the FVP by default
Govindraj Raja0bd20752024-04-24 13:36:11 -050010FVP_USE_GIC_DRIVER := FVP_GICV3
Jeenu Viswambharan11ad8f22016-11-15 13:53:57 +000011
Jeenu Viswambharan11ad8f22016-11-15 13:53:57 +000012# Default cluster count for FVP
Govindraj Raja0bd20752024-04-24 13:36:11 -050013FVP_CLUSTER_COUNT := 2
Jeenu Viswambharan11ad8f22016-11-15 13:53:57 +000014
Jeenu Viswambharanfe7210c2018-01-31 14:52:08 +000015# Default number of CPUs per cluster on FVP
16FVP_MAX_CPUS_PER_CLUSTER := 4
17
Jeenu Viswambharan11ad8f22016-11-15 13:53:57 +000018# Default number of threads per CPU on FVP
Govindraj Raja0bd20752024-04-24 13:36:11 -050019FVP_MAX_PE_PER_CPU := 1
Jeenu Viswambharan11ad8f22016-11-15 13:53:57 +000020
Manish V Badarkhef98630f2021-01-24 03:26:50 +000021# Disable redistributor frame of inactive/fused CPU cores by marking it as read
22# only; enable redistributor frames of all CPU cores by default.
Govindraj Raja0bd20752024-04-24 13:36:11 -050023FVP_GICR_REGION_PROTECTION := 0
Manish V Badarkhef98630f2021-01-24 03:26:50 +000024
Boyan Karatotev67c09732024-10-22 16:20:57 +010025ifeq (${HW_ASSISTED_COHERENCY}, 0)
Govindraj Raja0bd20752024-04-24 13:36:11 -050026FVP_DT_PREFIX := fvp-base-gicv3-psci
Boyan Karatotev67c09732024-10-22 16:20:57 +010027else
28FVP_DT_PREFIX := fvp-base-gicv3-psci-dynamiq
29endif
30# fdts is wrong otherwise
Soby Mathewce6d9642018-02-08 11:39:38 +000031
AlexeiFedorovaeec55c2025-02-05 11:53:25 +000032# Size (in kilobytes) of the Trusted SRAM region to utilize when building for
33# the FVP platform.
34ifeq (${ENABLE_RME},1)
35FVP_TRUSTED_SRAM_SIZE := 384
36else
Govindraj Raja0bd20752024-04-24 13:36:11 -050037FVP_TRUSTED_SRAM_SIZE := 256
AlexeiFedorovaeec55c2025-02-05 11:53:25 +000038endif
Chris Kay41e56f42023-06-05 17:22:54 +010039
Madhukar Pappireddy20324012023-08-24 16:57:22 -050040# Macro to enable helpers for running SPM tests. Disabled by default.
41PLAT_TEST_SPM := 0
42
Govindraj Raja5af143f2024-05-03 08:06:56 -050043# By default dont build CPUs with no FVP model.
44BUILD_CPUS_WITH_NO_FVP_MODEL ?= 0
45
Govindraj Raja0bd20752024-04-24 13:36:11 -050046ENABLE_FEAT_AMU := 2
47ENABLE_FEAT_AMUv1p1 := 2
48ENABLE_FEAT_HCX := 2
49ENABLE_FEAT_RNG := 2
50ENABLE_FEAT_TWED := 2
51ENABLE_FEAT_GCS := 2
52
Jayanth Dodderi Chidanand2fd2fce2023-04-28 15:14:27 +010053ifeq (${ARCH}, aarch64)
Govindraj Raja0bd20752024-04-24 13:36:11 -050054
Boyan Karatotev138221c2023-03-30 14:56:45 +010055ifeq (${SPM_MM}, 0)
Boyan Karatotev138221c2023-03-30 14:56:45 +010056ifeq (${CTX_INCLUDE_FPREGS}, 0)
Govindraj Raja0bd20752024-04-24 13:36:11 -050057 ENABLE_SME_FOR_NS := 2
58 ENABLE_SME2_FOR_NS := 2
Madhukar Pappireddy3524d072024-06-17 15:28:33 -050059else
60 ENABLE_SVE_FOR_NS := 0
61 ENABLE_SME_FOR_NS := 0
62 ENABLE_SME2_FOR_NS := 0
Boyan Karatotev138221c2023-03-30 14:56:45 +010063endif
64endif
Boyan Karatotev138221c2023-03-30 14:56:45 +010065
Govindraj Raja0bd20752024-04-24 13:36:11 -050066 ENABLE_BRBE_FOR_NS := 2
67 ENABLE_TRBE_FOR_NS := 2
Govindraj Raja30655132024-09-06 15:43:43 +010068 ENABLE_FEAT_D128 := 2
Arvind Ram Prakasha57e18e2024-11-11 14:32:37 -060069 ENABLE_FEAT_FPMR := 2
Arvind Ram Prakash6b8df7b2025-01-09 17:18:30 -060070 ENABLE_FEAT_MOPS := 2
Boyan Karatotev138221c2023-03-30 14:56:45 +010071endif
Govindraj Raja0bd20752024-04-24 13:36:11 -050072
Boyan Karatotev138221c2023-03-30 14:56:45 +010073ENABLE_SYS_REG_TRACE_FOR_NS := 2
74ENABLE_FEAT_CSV2_2 := 2
Sona Mathew30019d82023-10-25 16:48:19 -050075ENABLE_FEAT_CSV2_3 := 2
Arvind Ram Prakash83271d52024-05-22 15:24:00 -050076ENABLE_FEAT_DEBUGV8P9 := 2
Andre Przywara88727fc2023-01-26 16:47:52 +000077ENABLE_FEAT_DIT := 2
Boyan Karatotev138221c2023-03-30 14:56:45 +010078ENABLE_FEAT_PAN := 2
79ENABLE_FEAT_VHE := 2
80CTX_INCLUDE_NEVE_REGS := 2
81ENABLE_FEAT_SEL2 := 2
82ENABLE_TRF_FOR_NS := 2
83ENABLE_FEAT_ECV := 2
84ENABLE_FEAT_FGT := 2
Arvind Ram Prakash33e6aaa2024-06-06 11:33:37 -050085ENABLE_FEAT_FGT2 := 2
Jayanth Dodderi Chidanand6d0433f2024-09-05 22:24:04 +010086ENABLE_FEAT_THE := 2
Boyan Karatotev138221c2023-03-30 14:56:45 +010087ENABLE_FEAT_TCR2 := 2
Mark Brown062b6c62023-03-14 20:48:43 +000088ENABLE_FEAT_S2PIE := 2
89ENABLE_FEAT_S1PIE := 2
90ENABLE_FEAT_S2POE := 2
91ENABLE_FEAT_S1POE := 2
Jayanth Dodderi Chidanand4ec4e542024-09-06 13:49:31 +010092ENABLE_FEAT_SCTLR2 := 2
Andre Przywarad081c612024-09-12 11:43:04 +010093ENABLE_FEAT_MTE2 := 2
Andre Przywara19d52a82024-08-09 17:04:22 +010094ENABLE_FEAT_LS64_ACCDATA := 2
Boyan Karatotev138221c2023-03-30 14:56:45 +010095
Tushar Khandelwal7e84f3c2024-03-15 15:00:29 +000096ifeq (${ENABLE_RME},1)
97 ENABLE_FEAT_MEC := 2
98endif
99
Achin Gupta27573c52015-11-03 14:18:34 +0000100# The FVP platform depends on this macro to build with correct GIC driver.
101$(eval $(call add_define,FVP_USE_GIC_DRIVER))
102
Jeenu Viswambharan11ad8f22016-11-15 13:53:57 +0000103# Pass FVP_CLUSTER_COUNT to the build system.
Soby Mathew01080472016-02-01 14:04:34 +0000104$(eval $(call add_define,FVP_CLUSTER_COUNT))
Soby Mathew71237872016-03-24 10:12:42 +0000105
Jeenu Viswambharanfe7210c2018-01-31 14:52:08 +0000106# Pass FVP_MAX_CPUS_PER_CLUSTER to the build system.
107$(eval $(call add_define,FVP_MAX_CPUS_PER_CLUSTER))
108
Jeenu Viswambharan11ad8f22016-11-15 13:53:57 +0000109# Pass FVP_MAX_PE_PER_CPU to the build system.
110$(eval $(call add_define,FVP_MAX_PE_PER_CPU))
111
Manish V Badarkhef98630f2021-01-24 03:26:50 +0000112# Pass FVP_GICR_REGION_PROTECTION to the build system.
113$(eval $(call add_define,FVP_GICR_REGION_PROTECTION))
114
Chris Kay41e56f42023-06-05 17:22:54 +0100115# Pass FVP_TRUSTED_SRAM_SIZE to the build system.
116$(eval $(call add_define,FVP_TRUSTED_SRAM_SIZE))
117
Soby Mathew71237872016-03-24 10:12:42 +0000118# Sanity check the cluster count and if FVP_CLUSTER_COUNT <= 2,
119# choose the CCI driver , else the CCN driver
120ifeq ($(FVP_CLUSTER_COUNT), 0)
121$(error "Incorrect cluster count specified for FVP port")
122else ifeq ($(FVP_CLUSTER_COUNT),$(filter $(FVP_CLUSTER_COUNT),1 2))
123FVP_INTERCONNECT_DRIVER := FVP_CCI
124else
125FVP_INTERCONNECT_DRIVER := FVP_CCN
Soby Mathew01080472016-02-01 14:04:34 +0000126endif
127
Soby Mathew71237872016-03-24 10:12:42 +0000128$(eval $(call add_define,FVP_INTERCONNECT_DRIVER))
129
Alexei Fedorova6ea06f2020-03-23 18:45:17 +0000130# Choose the GIC sources depending upon the how the FVP will be invoked
Andre Przywarab4ad3652020-03-25 15:50:38 +0000131ifeq (${FVP_USE_GIC_DRIVER}, FVP_GICV3)
Alexei Fedorove6e10ec2020-04-07 11:48:00 +0100132
Andre Przywarab4ad3652020-03-25 15:50:38 +0000133# The GIC model (GIC-600 or GIC-500) will be detected at runtime
134GICV3_SUPPORT_GIC600 := 1
Alexei Fedorova6ea06f2020-03-23 18:45:17 +0000135GICV3_OVERRIDE_DISTIF_PWR_OPS := 1
136
137# Include GICv3 driver files
138include drivers/arm/gic/v3/gicv3.mk
139
140FVP_GIC_SOURCES := ${GICV3_SOURCES} \
Achin Gupta27573c52015-11-03 14:18:34 +0000141 plat/common/plat_gicv3.c \
142 plat/arm/common/arm_gicv3.c
Jeenu Viswambharane1c59ab2016-12-06 16:15:22 +0000143
Arvind Ram Prakash42d4d3b2022-11-22 14:41:00 -0600144 ifeq ($(filter 1,${RESET_TO_BL2} \
145 ${RESET_TO_BL31} ${RESET_TO_SP_MIN}),)
laurenw-arm8370c8c2020-05-12 10:58:11 -0500146 FVP_GIC_SOURCES += plat/arm/board/fvp/fvp_gicv3.c
147 endif
148
Achin Gupta27573c52015-11-03 14:18:34 +0000149else ifeq (${FVP_USE_GIC_DRIVER}, FVP_GICV2)
Alexei Fedorove6e10ec2020-04-07 11:48:00 +0100150
151# No GICv4 extension
152GIC_ENABLE_V4_EXTN := 0
153$(eval $(call add_define,GIC_ENABLE_V4_EXTN))
154
Alexei Fedorov1322dc92020-07-14 10:47:25 +0100155# Include GICv2 driver files
156include drivers/arm/gic/v2/gicv2.mk
Alexei Fedorove6e10ec2020-04-07 11:48:00 +0100157
Alexei Fedorov1322dc92020-07-14 10:47:25 +0100158FVP_GIC_SOURCES := ${GICV2_SOURCES} \
Achin Gupta27573c52015-11-03 14:18:34 +0000159 plat/common/plat_gicv2.c \
160 plat/arm/common/arm_gicv2.c
Soby Mathewce6d9642018-02-08 11:39:38 +0000161
162FVP_DT_PREFIX := fvp-base-gicv2-psci
Achin Gupta27573c52015-11-03 14:18:34 +0000163else
164$(error "Incorrect GIC driver chosen on FVP port")
165endif
166
Soby Mathew71237872016-03-24 10:12:42 +0000167ifeq (${FVP_INTERCONNECT_DRIVER}, FVP_CCI)
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100168FVP_INTERCONNECT_SOURCES := drivers/arm/cci/cci.c
Soby Mathew71237872016-03-24 10:12:42 +0000169else ifeq (${FVP_INTERCONNECT_DRIVER}, FVP_CCN)
170FVP_INTERCONNECT_SOURCES := drivers/arm/ccn/ccn.c \
171 plat/arm/common/arm_ccn.c
172else
173$(error "Incorrect CCN driver chosen on FVP port")
174endif
Vikram Kanigiri6355f232016-02-15 11:54:14 +0000175
Soby Mathew57f78202016-02-26 14:23:19 +0000176FVP_SECURITY_SOURCES := drivers/arm/tzc/tzc400.c \
Vikram Kanigiria9cc84d2016-02-10 14:50:53 +0000177 plat/arm/board/fvp/fvp_security.c \
178 plat/arm/common/arm_tzc400.c
179
Vikram Kanigiri6355f232016-02-15 11:54:14 +0000180
Manish V Badarkhe72db4582023-03-24 08:22:33 +0000181PLAT_INCLUDES := -Iplat/arm/board/fvp/include \
182 -Iinclude/lib/psa
Sandrine Bailleux53514b22014-05-20 17:28:25 +0100183
Ryan Harkin25cff832014-01-13 12:37:03 +0000184
Soby Mathew3e4b8fd2016-04-08 16:42:58 +0100185PLAT_BL_COMMON_SOURCES := plat/arm/board/fvp/fvp_common.c
Ryan Harkin25cff832014-01-13 12:37:03 +0000186
Soby Mathew877cf3f2016-07-11 14:13:56 +0100187FVP_CPU_LIBS := lib/cpus/${ARCH}/aem_generic.S
188
189ifeq (${ARCH}, aarch64)
John Tsichritzis076b5f02019-03-19 17:20:52 +0000190
John Tsichritzis629d04f2019-06-03 13:54:30 +0100191# select a different set of CPU files, depending on whether we compile for
192# hardware assisted coherency cores or not
John Tsichritzis076b5f02019-03-19 17:20:52 +0000193ifeq (${HW_ASSISTED_COHERENCY}, 0)
John Tsichritziscd3c5b42019-08-13 10:11:41 +0100194# Cores used without DSU
John Tsichritzis076b5f02019-03-19 17:20:52 +0000195 FVP_CPU_LIBS += lib/cpus/aarch64/cortex_a35.S \
Soby Mathew9b476842014-08-14 11:33:56 +0100196 lib/cpus/aarch64/cortex_a53.S \
197 lib/cpus/aarch64/cortex_a57.S \
Yatharth Kochar2460ac12016-02-09 12:00:03 +0000198 lib/cpus/aarch64/cortex_a72.S \
John Tsichritzis076b5f02019-03-19 17:20:52 +0000199 lib/cpus/aarch64/cortex_a73.S
200else
John Tsichritziscd3c5b42019-08-13 10:11:41 +0100201# Cores used with DSU only
John Tsichritzis629d04f2019-06-03 13:54:30 +0100202 ifeq (${CTX_INCLUDE_AARCH32_REGS}, 0)
John Tsichritziscd3c5b42019-08-13 10:11:41 +0100203 # AArch64-only cores
Boyan Karatotev0dcb03b2023-04-06 10:31:09 +0100204 # TODO: add all cores to the appropriate lists
205 FVP_CPU_LIBS += lib/cpus/aarch64/cortex_a65.S \
206 lib/cpus/aarch64/cortex_a65ae.S \
207 lib/cpus/aarch64/cortex_a76.S \
John Tsichritzis629d04f2019-06-03 13:54:30 +0100208 lib/cpus/aarch64/cortex_a76ae.S \
Balint Dobszayf363deb2019-07-03 13:02:56 +0200209 lib/cpus/aarch64/cortex_a77.S \
Jimmy Brisson83c15842020-06-01 16:49:34 -0500210 lib/cpus/aarch64/cortex_a78.S \
Juan Pablo Condeb996db12023-05-24 22:08:28 -0500211 lib/cpus/aarch64/cortex_a78_ae.S \
Boyan Karatotev0dcb03b2023-04-06 10:31:09 +0100212 lib/cpus/aarch64/cortex_a78c.S \
213 lib/cpus/aarch64/cortex_a710.S \
Sona Mathew15a04612024-02-20 16:59:45 -0600214 lib/cpus/aarch64/cortex_a715.S \
Bipin Ravi152f4cf2024-03-14 16:52:21 -0500215 lib/cpus/aarch64/cortex_a720.S \
Ahmed Azeem81180782024-10-15 10:31:12 +0100216 lib/cpus/aarch64/cortex_a720_ae.S \
John Tsichritzis629d04f2019-06-03 13:54:30 +0100217 lib/cpus/aarch64/neoverse_n1.S \
Javier Almansa Sobrino25bbbd22020-10-23 13:22:07 +0100218 lib/cpus/aarch64/neoverse_n2.S \
Jimmy Brisson467937b2020-09-30 15:28:03 -0500219 lib/cpus/aarch64/neoverse_v1.S \
Boyan Karatotev0dcb03b2023-04-06 10:31:09 +0100220 lib/cpus/aarch64/neoverse_e1.S \
Juan Pablo Conde02586e02023-07-05 11:57:50 -0500221 lib/cpus/aarch64/cortex_x2.S \
Govindraj Raja5af143f2024-05-03 08:06:56 -0500222 lib/cpus/aarch64/cortex_x4.S
John Tsichritzis629d04f2019-06-03 13:54:30 +0100223 endif
John Tsichritziscd3c5b42019-08-13 10:11:41 +0100224 # AArch64/AArch32 cores
225 FVP_CPU_LIBS += lib/cpus/aarch64/cortex_a55.S \
226 lib/cpus/aarch64/cortex_a75.S
John Tsichritzis076b5f02019-03-19 17:20:52 +0000227endif
John Tsichritzisa4546e82018-10-08 17:09:43 +0100228
Boyan Karatotev593ae352023-03-22 15:55:36 +0000229#Include all CPUs to build to support all-errata build.
230ifeq (${ENABLE_ERRATA_ALL},1)
231 BUILD_CPUS_WITH_NO_FVP_MODEL = 1
Govindraj Raja98c65162025-02-26 10:46:50 -0600232 FVP_CPU_LIBS += lib/cpus/aarch64/cortex_a320.S \
233 lib/cpus/aarch64/cortex_a510.S \
Boyan Karatotev593ae352023-03-22 15:55:36 +0000234 lib/cpus/aarch64/cortex_a520.S \
235 lib/cpus/aarch64/cortex_a725.S \
236 lib/cpus/aarch64/cortex_x1.S \
237 lib/cpus/aarch64/cortex_x3.S \
238 lib/cpus/aarch64/cortex_x925.S \
239 lib/cpus/aarch64/neoverse_n3.S \
240 lib/cpus/aarch64/neoverse_v2.S \
241 lib/cpus/aarch64/neoverse_v3.S
242endif
243
Govindraj Raja5af143f2024-05-03 08:06:56 -0500244#Build AArch64-only CPUs with no FVP model yet.
245ifeq (${BUILD_CPUS_WITH_NO_FVP_MODEL},1)
Boyan Karatotev45c73282024-09-20 13:37:51 +0100246 # travis/gelas need these
Boyan Karatotev2b5e00d2024-12-19 16:07:29 +0000247 FEAT_PABANDON := 1
Boyan Karatotev45c73282024-09-20 13:37:51 +0100248 ERRATA_SME_POWER_DOWN := 1
Govindraj Raja98c65162025-02-26 10:46:50 -0600249 FVP_CPU_LIBS += lib/cpus/aarch64/cortex_gelas.S \
Govindraj Raja5af143f2024-05-03 08:06:56 -0500250 lib/cpus/aarch64/nevis.S \
Govindraj Raja8fa54602024-10-02 16:15:35 -0500251 lib/cpus/aarch64/travis.S \
Igor Podgainõi940ecd02024-11-29 15:01:54 +0100252 lib/cpus/aarch64/cortex_alto.S
Govindraj Raja5af143f2024-05-03 08:06:56 -0500253endif
254
Yatharth Kochar03a30422016-07-12 15:47:03 +0100255else
Boyan Karatotevd5efb1e2023-01-27 10:58:42 +0000256FVP_CPU_LIBS += lib/cpus/aarch32/cortex_a32.S \
Jayanth Dodderi Chidanand60784c32023-05-09 14:12:48 +0100257 lib/cpus/aarch32/cortex_a57.S \
258 lib/cpus/aarch32/cortex_a53.S
Soby Mathew877cf3f2016-07-11 14:13:56 +0100259endif
Sandrine Bailleuxb13ed5e2016-01-13 09:04:26 +0000260
Alexei Fedorov1461ad92019-05-09 12:14:40 +0100261BL1_SOURCES += drivers/arm/smmu/smmu_v3.c \
262 drivers/arm/sp805/sp805.c \
Alexei Fedorov1b597c22019-08-16 14:15:59 +0100263 drivers/delay_timer/delay_timer.c \
Aditya Angadib0c97da2019-04-16 11:29:14 +0530264 drivers/io/io_semihosting.c \
Dan Handley60eea552015-03-19 19:17:53 +0000265 lib/semihosting/semihosting.c \
Yatharth Kochar83fc4a92016-07-04 11:03:49 +0100266 lib/semihosting/${ARCH}/semihosting_call.S \
267 plat/arm/board/fvp/${ARCH}/fvp_helpers.S \
Dan Handley3fc41242015-04-27 19:17:18 +0100268 plat/arm/board/fvp/fvp_bl1_setup.c \
Govindraj Rajad38c64d2024-06-04 11:05:26 -0500269 plat/arm/board/fvp/fvp_cpu_pwr.c \
Ambroise Vincent37b70032019-07-04 14:58:45 +0100270 plat/arm/board/fvp/fvp_err.c \
Vikram Kanigiri6355f232016-02-15 11:54:14 +0000271 plat/arm/board/fvp/fvp_io_storage.c \
Chris Kay6d8546f2024-02-06 17:44:31 +0000272 plat/arm/board/fvp/fvp_topology.c \
Vikram Kanigiri6355f232016-02-15 11:54:14 +0000273 ${FVP_CPU_LIBS} \
274 ${FVP_INTERCONNECT_SOURCES}
275
Madhukar Pappireddyfddfb3b2020-08-12 13:18:19 -0500276ifeq (${USE_SP804_TIMER},1)
Alexei Fedorov1b597c22019-08-16 14:15:59 +0100277BL1_SOURCES += drivers/arm/sp804/sp804_delay_timer.c
278else
279BL1_SOURCES += drivers/delay_timer/generic_delay_timer.c
280endif
281
Dan Handley60eea552015-03-19 19:17:53 +0000282
Ambroise Vincent37b70032019-07-04 14:58:45 +0100283BL2_SOURCES += drivers/arm/sp805/sp805.c \
284 drivers/io/io_semihosting.c \
Roberto Vargas9d57a142018-08-06 13:35:31 +0100285 lib/utils/mem_region.c \
Dan Handley60eea552015-03-19 19:17:53 +0000286 lib/semihosting/semihosting.c \
Yatharth Kochar6fe8aa22016-07-04 11:26:14 +0100287 lib/semihosting/${ARCH}/semihosting_call.S \
Dan Handley3fc41242015-04-27 19:17:18 +0100288 plat/arm/board/fvp/fvp_bl2_setup.c \
Ambroise Vincent37b70032019-07-04 14:58:45 +0100289 plat/arm/board/fvp/fvp_err.c \
Dan Handley3fc41242015-04-27 19:17:18 +0100290 plat/arm/board/fvp/fvp_io_storage.c \
Roberto Vargas9d57a142018-08-06 13:35:31 +0100291 plat/arm/common/arm_nor_psci_mem_protect.c \
Vikram Kanigiria9cc84d2016-02-10 14:50:53 +0000292 ${FVP_SECURITY_SOURCES}
Dan Handley60eea552015-03-19 19:17:53 +0000293
Roberto Vargas9d57a142018-08-06 13:35:31 +0100294
Manish V Badarkhe14d095c2020-08-23 09:58:44 +0100295ifeq (${COT_DESC_IN_DTB},1)
296BL2_SOURCES += plat/arm/common/fconf/fconf_nv_cntr_getter.c
297endif
Roberto Vargas9d57a142018-08-06 13:35:31 +0100298
Zelalem Aweke9d870b72021-07-11 18:39:39 -0500299ifeq (${ENABLE_RME},1)
Govindraj Rajad38c64d2024-06-04 11:05:26 -0500300BL2_SOURCES += plat/arm/board/fvp/aarch64/fvp_helpers.S \
301 plat/arm/board/fvp/fvp_cpu_pwr.c
Manish V Badarkhed679cde2023-03-12 21:34:44 +0000302
Soby Mathewa0435102022-03-22 16:21:19 +0000303BL31_SOURCES += plat/arm/board/fvp/fvp_plat_attest_token.c \
Raghu Krishnamurthy6a88ec82024-06-03 19:02:29 -0700304 plat/arm/board/fvp/fvp_realm_attest_key.c \
305 plat/arm/board/fvp/fvp_el3_token_sign.c
Zelalem Aweke9d870b72021-07-11 18:39:39 -0500306endif
307
Andre Przywara1ae75522022-11-21 17:07:25 +0000308ifeq (${ENABLE_FEAT_RNG_TRAP},1)
309BL31_SOURCES += plat/arm/board/fvp/fvp_sync_traps.c
310endif
311
Arvind Ram Prakash42d4d3b2022-11-22 14:41:00 -0600312ifeq (${RESET_TO_BL2},1)
Roberto Vargas81528db2017-11-17 13:22:18 +0000313BL2_SOURCES += plat/arm/board/fvp/${ARCH}/fvp_helpers.S \
Govindraj Rajad38c64d2024-06-04 11:05:26 -0500314 plat/arm/board/fvp/fvp_cpu_pwr.c \
Roberto Vargas81528db2017-11-17 13:22:18 +0000315 plat/arm/board/fvp/fvp_bl2_el3_setup.c \
316 ${FVP_CPU_LIBS} \
317 ${FVP_INTERCONNECT_SOURCES}
318endif
319
Madhukar Pappireddyfddfb3b2020-08-12 13:18:19 -0500320ifeq (${USE_SP804_TIMER},1)
Antonio Nino Diaz32cd95f2016-05-17 09:48:10 +0100321BL2_SOURCES += drivers/arm/sp804/sp804_delay_timer.c
Antonio Nino Diaz32cd95f2016-05-17 09:48:10 +0100322endif
323
Yatharth Kochardcda29f2015-10-14 15:28:11 +0100324BL2U_SOURCES += plat/arm/board/fvp/fvp_bl2u_setup.c \
Vikram Kanigiria9cc84d2016-02-10 14:50:53 +0000325 ${FVP_SECURITY_SOURCES}
Yatharth Kochardcda29f2015-10-14 15:28:11 +0100326
Madhukar Pappireddyfddfb3b2020-08-12 13:18:19 -0500327ifeq (${USE_SP804_TIMER},1)
Alexei Fedorov1b597c22019-08-16 14:15:59 +0100328BL2U_SOURCES += drivers/arm/sp804/sp804_delay_timer.c
329endif
330
Antonio Nino Diaz560293b2019-01-23 21:50:09 +0000331BL31_SOURCES += drivers/arm/fvp/fvp_pwrc.c \
332 drivers/arm/smmu/smmu_v3.c \
Alexei Fedorov1b597c22019-08-16 14:15:59 +0100333 drivers/delay_timer/delay_timer.c \
Antonio Nino Diazaa7877c2018-10-10 11:14:44 +0100334 drivers/cfi/v2m/v2m_flash.c \
Roberto Vargas9d57a142018-08-06 13:35:31 +0100335 lib/utils/mem_region.c \
Jeenu Viswambharan955242d2017-07-18 15:42:50 +0100336 plat/arm/board/fvp/fvp_bl31_setup.c \
Madhukar Pappireddy12d13432020-04-16 17:54:25 -0500337 plat/arm/board/fvp/fvp_console.c \
Dan Handley3fc41242015-04-27 19:17:18 +0100338 plat/arm/board/fvp/fvp_pm.c \
Dan Handley3fc41242015-04-27 19:17:18 +0100339 plat/arm/board/fvp/fvp_topology.c \
340 plat/arm/board/fvp/aarch64/fvp_helpers.S \
Govindraj Rajad38c64d2024-06-04 11:05:26 -0500341 plat/arm/board/fvp/fvp_cpu_pwr.c \
Roberto Vargas9d57a142018-08-06 13:35:31 +0100342 plat/arm/common/arm_nor_psci_mem_protect.c \
Vikram Kanigiri6355f232016-02-15 11:54:14 +0000343 ${FVP_CPU_LIBS} \
Vikram Kanigiria9cc84d2016-02-10 14:50:53 +0000344 ${FVP_GIC_SOURCES} \
Vikram Kanigiri6355f232016-02-15 11:54:14 +0000345 ${FVP_INTERCONNECT_SOURCES} \
Vikram Kanigiria9cc84d2016-02-10 14:50:53 +0000346 ${FVP_SECURITY_SOURCES}
Juan Castillo6eadf762015-01-07 10:39:25 +0000347
Madhukar Pappireddy26d1e0c2020-01-27 13:37:51 -0600348# Support for fconf in BL31
349# Added separately from the above list for better readability
Arvind Ram Prakash42d4d3b2022-11-22 14:41:00 -0600350ifeq ($(filter 1,${RESET_TO_BL2} ${RESET_TO_BL31}),)
Chris Kay1fa05da2021-09-28 15:52:14 +0100351BL31_SOURCES += lib/fconf/fconf.c \
Manish V Badarkhe7fb9bcd2020-05-30 17:40:44 +0100352 lib/fconf/fconf_dyn_cfg_getter.c \
Madhukar Pappireddy26d1e0c2020-01-27 13:37:51 -0600353 plat/arm/board/fvp/fconf/fconf_hw_config_getter.c
Madhukar Pappireddy452d5e52020-06-02 09:26:30 -0500354
Chris Kay1fa05da2021-09-28 15:52:14 +0100355BL31_SOURCES += ${FDT_WRAPPERS_SOURCES}
356
Madhukar Pappireddy452d5e52020-06-02 09:26:30 -0500357ifeq (${SEC_INT_DESC_IN_FCONF},1)
358BL31_SOURCES += plat/arm/common/fconf/fconf_sec_intr_config.c
359endif
360
Madhukar Pappireddy493545b2020-03-13 13:00:17 -0500361endif
Madhukar Pappireddy26d1e0c2020-01-27 13:37:51 -0600362
Madhukar Pappireddyfddfb3b2020-08-12 13:18:19 -0500363ifeq (${USE_SP804_TIMER},1)
Alexei Fedorov1b597c22019-08-16 14:15:59 +0100364BL31_SOURCES += drivers/arm/sp804/sp804_delay_timer.c
365else
366BL31_SOURCES += drivers/delay_timer/generic_delay_timer.c
367endif
368
Soby Mathew09cc7a62018-02-27 11:17:14 +0000369# Add the FDT_SOURCES and options for Dynamic Config (only for Unix env)
Soby Mathewce6d9642018-02-08 11:39:38 +0000370FVP_HW_CONFIG_DTS := fdts/${FVP_DT_PREFIX}.dts
Harrison Mutaia5566f62023-12-01 15:50:00 +0000371
372FDT_SOURCES += ${FVP_HW_CONFIG_DTS}
373$(eval FVP_HW_CONFIG := ${BUILD_PLAT}/$(patsubst %.dts,%.dtb,$(FVP_HW_CONFIG_DTS)))
Salman Nabi1c08ff32024-12-12 17:38:54 +0000374HW_CONFIG := ${FVP_HW_CONFIG}
375
376# Set default initrd base 128MiB offset of the default kernel address in FVP
377INITRD_BASE ?= 0x90000000
Harrison Mutaia5566f62023-12-01 15:50:00 +0000378
Salman Nabibf9a25f2025-02-13 13:23:43 +0000379# Kernel base address supports Linux kernels before v5.7
380# DTB base 1MiB before normal base kernel address in FVP (0x88000000)
381ifeq (${ARM_LINUX_KERNEL_AS_BL33},1)
382 PRELOADED_BL33_BASE ?= 0x80080000
383 ifeq (${RESET_TO_BL31},1)
384 ARM_PRELOADED_DTB_BASE ?= 0x87F00000
385 endif
386endif
387
Harrison Mutaiada4e592024-05-28 14:35:41 +0000388ifeq (${TRANSFER_LIST}, 0)
Soby Mathew1d71ba12018-04-04 09:40:32 +0100389FDT_SOURCES += $(addprefix plat/arm/board/fvp/fdts/, \
Louis Mayencourt25ac8792019-12-17 13:17:25 +0000390 ${PLAT}_fw_config.dts \
Manish V Badarkhe3cb84a52020-05-31 08:53:40 +0100391 ${PLAT}_tb_fw_config.dts \
Soby Mathew1d71ba12018-04-04 09:40:32 +0100392 ${PLAT}_soc_fw_config.dts \
393 ${PLAT}_nt_fw_config.dts \
394 )
395
Harrison Mutaiada4e592024-05-28 14:35:41 +0000396FVP_TB_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_tb_fw_config.dtb
Harrison Mutai9c11ed72023-12-22 18:42:27 +0000397FVP_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_fw_config.dtb
Soby Mathew1d71ba12018-04-04 09:40:32 +0100398FVP_SOC_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_soc_fw_config.dtb
399FVP_NT_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_nt_fw_config.dtb
400
401ifeq (${SPD},tspd)
402FDT_SOURCES += plat/arm/board/fvp/fdts/${PLAT}_tsp_fw_config.dts
403FVP_TOS_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_tsp_fw_config.dtb
404
405# Add the TOS_FW_CONFIG to FIP and specify the same to certtool
Anders Dellien3ab336a2020-08-23 19:32:48 +0100406$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TOS_FW_CONFIG},--tos-fw-config,${FVP_TOS_FW_CONFIG}))
Soby Mathew1d71ba12018-04-04 09:40:32 +0100407endif
Soby Mathewce6d9642018-02-08 11:39:38 +0000408
Achin Gupta0cb64d02019-10-11 14:54:48 +0100409ifeq (${SPD},spmd)
Olivier Deprezdb1ef412020-04-01 21:28:26 +0200410
411ifeq ($(ARM_SPMC_MANIFEST_DTS),)
412ARM_SPMC_MANIFEST_DTS := plat/arm/board/fvp/fdts/${PLAT}_spmc_manifest.dts
413endif
414
415FDT_SOURCES += ${ARM_SPMC_MANIFEST_DTS}
416FVP_TOS_FW_CONFIG := ${BUILD_PLAT}/fdts/$(notdir $(basename ${ARM_SPMC_MANIFEST_DTS})).dtb
Achin Gupta0cb64d02019-10-11 14:54:48 +0100417
418# Add the TOS_FW_CONFIG to FIP and specify the same to certtool
Anders Dellien3ab336a2020-08-23 19:32:48 +0100419$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TOS_FW_CONFIG},--tos-fw-config,${FVP_TOS_FW_CONFIG}))
Achin Gupta0cb64d02019-10-11 14:54:48 +0100420endif
421
Harrison Mutai9c11ed72023-12-22 18:42:27 +0000422# Add the FW_CONFIG to FIP and specify the same to certtool
423$(eval $(call TOOL_ADD_PAYLOAD,${FVP_FW_CONFIG},--fw-config,${FVP_FW_CONFIG}))
Soby Mathew1d71ba12018-04-04 09:40:32 +0100424# Add the SOC_FW_CONFIG to FIP and specify the same to certtool
Anders Dellien3ab336a2020-08-23 19:32:48 +0100425$(eval $(call TOOL_ADD_PAYLOAD,${FVP_SOC_FW_CONFIG},--soc-fw-config,${FVP_SOC_FW_CONFIG}))
Soby Mathew1d71ba12018-04-04 09:40:32 +0100426# Add the NT_FW_CONFIG to FIP and specify the same to certtool
Anders Dellien3ab336a2020-08-23 19:32:48 +0100427$(eval $(call TOOL_ADD_PAYLOAD,${FVP_NT_FW_CONFIG},--nt-fw-config,${FVP_NT_FW_CONFIG}))
Harrison Mutaia5566f62023-12-01 15:50:00 +0000428# Add the TB_FW_CONFIG to FIP and specify the same to certtool
429$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TB_FW_CONFIG},--tb-fw-config,${FVP_TB_FW_CONFIG}))
Harrison Mutaiada4e592024-05-28 14:35:41 +0000430endif
431
Soby Mathewce6d9642018-02-08 11:39:38 +0000432# Add the HW_CONFIG to FIP and specify the same to certtool
Anders Dellien3ab336a2020-08-23 19:32:48 +0100433$(eval $(call TOOL_ADD_PAYLOAD,${FVP_HW_CONFIG},--hw-config,${FVP_HW_CONFIG}))
Soby Mathewce6d9642018-02-08 11:39:38 +0000434
Harrison Mutai1a0ebff2024-05-02 12:40:20 +0000435ifeq (${TRANSFER_LIST}, 1)
Harrison Mutai1a0ebff2024-05-02 12:40:20 +0000436
437ifeq ($(RESET_TO_BL31), 1)
Harrison Mutai2329e222024-08-28 13:27:19 +0000438FW_HANDOFF_SIZE := 20000
Harrison Mutai1a0ebff2024-05-02 12:40:20 +0000439
Harrison Mutai2329e222024-08-28 13:27:19 +0000440TRANSFER_LIST_DTB_OFFSET := 0x20
441$(eval $(call add_define,TRANSFER_LIST_DTB_OFFSET))
Harrison Mutai1a0ebff2024-05-02 12:40:20 +0000442endif
443endif
444
Levi Yun87407712024-05-13 10:26:13 +0100445ifeq (${HOB_LIST}, 1)
446include lib/hob/hob.mk
447endif
448
Dimitris Papastamosee7cda32018-05-31 14:10:06 +0100449# Enable dynamic mitigation support by default
450DYNAMIC_WORKAROUND_CVE_2018_3639 := 1
451
Andre Przywarad23acc92023-03-21 13:53:19 +0000452ifneq (${ENABLE_FEAT_AMU},0)
John Tsichritzis076b5f02019-03-19 17:20:52 +0000453BL31_SOURCES += lib/cpus/aarch64/cpuamu.c \
Dimitris Papastamosa2e702a2018-02-14 10:00:06 +0000454 lib/cpus/aarch64/cpuamu_helpers.S
John Tsichritzis076b5f02019-03-19 17:20:52 +0000455
456ifeq (${HW_ASSISTED_COHERENCY}, 1)
457BL31_SOURCES += lib/cpus/aarch64/cortex_a75_pubsub.c \
458 lib/cpus/aarch64/neoverse_n1_pubsub.c
459endif
Dimitris Papastamos53bfb942017-12-11 11:45:35 +0000460endif
461
Manish Pandeyf87e54f2023-10-10 15:42:19 +0100462ifeq (${HANDLE_EA_EL3_FIRST_NS},1)
Madhukar Pappireddyd07d4d62024-01-10 14:01:37 -0600463 ifeq (${ENABLE_FEAT_RAS},1)
464 ifeq (${PLATFORM_TEST_FFH_LSP_RAS_SP},1)
465 BL31_SOURCES += plat/arm/board/fvp/aarch64/fvp_lsp_ras_sp.c
466 else
467 BL31_SOURCES += plat/arm/board/fvp/aarch64/fvp_ras.c
468 endif
469 else
470 BL31_SOURCES += plat/arm/board/fvp/aarch64/fvp_ea.c
471 endif
Jeenu Viswambharana7055c52018-06-08 08:44:36 +0100472endif
473
Douglas Raillard51faada2017-02-24 18:14:15 +0000474ifneq (${ENABLE_STACK_PROTECTOR},0)
475PLAT_BL_COMMON_SOURCES += plat/arm/board/fvp/fvp_stack_protector.c
476endif
477
Antonio Nino Diaz3661d8e2019-01-23 16:23:07 +0000478# Enable the dynamic translation tables library.
Arvind Ram Prakash42d4d3b2022-11-22 14:41:00 -0600479ifeq ($(filter 1,${RESET_TO_BL2} ${ARM_XLAT_TABLES_LIB_V1}),)
Manish V Badarkhe39f0b862022-03-15 16:05:58 +0000480 ifeq (${ARCH},aarch32)
Masahiro Yamada1dc17562020-04-01 14:28:24 +0900481 BL32_CPPFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC
Manish V Badarkhe39f0b862022-03-15 16:05:58 +0000482 else # AArch64
Masahiro Yamada1dc17562020-04-01 14:28:24 +0900483 BL31_CPPFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC
Antonio Nino Diaz819dcd72019-02-12 13:32:03 +0000484 endif
Antonio Nino Diaz3661d8e2019-01-23 16:23:07 +0000485endif
486
Petre-Ionut Tudor60e8f3c2019-11-07 15:18:03 +0000487ifeq (${ALLOW_RO_XLAT_TABLES}, 1)
488 ifeq (${ARCH},aarch32)
Masahiro Yamada1dc17562020-04-01 14:28:24 +0900489 BL32_CPPFLAGS += -DPLAT_RO_XLAT_TABLES
Petre-Ionut Tudor60e8f3c2019-11-07 15:18:03 +0000490 else # AArch64
Masahiro Yamada1dc17562020-04-01 14:28:24 +0900491 BL31_CPPFLAGS += -DPLAT_RO_XLAT_TABLES
Petre-Ionut Tudor60e8f3c2019-11-07 15:18:03 +0000492 ifeq (${SPD},tspd)
Masahiro Yamada1dc17562020-04-01 14:28:24 +0900493 BL32_CPPFLAGS += -DPLAT_RO_XLAT_TABLES
Petre-Ionut Tudor60e8f3c2019-11-07 15:18:03 +0000494 endif
495 endif
496endif
497
Ambroise Vincent992f0912019-07-12 13:47:03 +0100498ifeq (${USE_DEBUGFS},1)
Masahiro Yamada1dc17562020-04-01 14:28:24 +0900499 BL31_CPPFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC
Ambroise Vincent992f0912019-07-12 13:47:03 +0100500endif
501
Soby Mathewa22dffc2017-10-05 12:27:33 +0100502# Add support for platform supplied linker script for BL31 build
503$(eval $(call add_define,PLAT_EXTRA_LD_SCRIPT))
504
Arvind Ram Prakash42d4d3b2022-11-22 14:41:00 -0600505ifneq (${RESET_TO_BL2}, 0)
Roberto Vargas76d26732018-01-16 10:35:23 +0000506 override BL1_SOURCES =
507endif
508
Juan Castillo95cfd4a2015-04-14 12:49:03 +0100509include plat/arm/board/common/board_common.mk
Dan Handley60eea552015-03-19 19:17:53 +0000510include plat/arm/common/arm_common.mk
Soby Mathew6e79f9f2018-03-26 15:16:46 +0100511
Alexei Fedorov4a135bc2020-07-13 14:59:02 +0100512ifeq (${MEASURED_BOOT},1)
Manish V Badarkhe48ba0342021-09-14 23:12:42 +0100513BL1_SOURCES += plat/arm/board/fvp/fvp_common_measured_boot.c \
Tamas Banc44e50b2022-02-11 09:49:36 +0100514 plat/arm/board/fvp/fvp_bl1_measured_boot.c \
515 lib/psa/measured_boot.c
516
Manish V Badarkhe48ba0342021-09-14 23:12:42 +0100517BL2_SOURCES += plat/arm/board/fvp/fvp_common_measured_boot.c \
Tamas Banc44e50b2022-02-11 09:49:36 +0100518 plat/arm/board/fvp/fvp_bl2_measured_boot.c \
519 lib/psa/measured_boot.c
Alexei Fedorov4a135bc2020-07-13 14:59:02 +0100520endif
521
Lucian Paul-Trifud72c4862022-06-22 18:45:30 +0100522ifeq (${DRTM_SUPPORT}, 1)
Manish V Badarkhe586f60c2022-07-12 21:48:04 +0100523BL31_SOURCES += plat/arm/board/fvp/fvp_drtm_addr.c \
524 plat/arm/board/fvp/fvp_drtm_dma_prot.c \
525 plat/arm/board/fvp/fvp_drtm_err.c \
johpow012a1cdee2022-03-11 17:50:58 -0600526 plat/arm/board/fvp/fvp_drtm_measurement.c \
527 plat/arm/board/fvp/fvp_drtm_stub.c \
Manish V Badarkhe586f60c2022-07-12 21:48:04 +0100528 plat/arm/common/arm_dyn_cfg.c \
529 plat/arm/board/fvp/fvp_err.c
Lucian Paul-Trifud72c4862022-06-22 18:45:30 +0100530endif
531
Manish V Badarkhe88c51c32022-01-08 23:08:02 +0000532ifeq (${TRUSTED_BOARD_BOOT}, 1)
533BL1_SOURCES += plat/arm/board/fvp/fvp_trusted_boot.c
534BL2_SOURCES += plat/arm/board/fvp/fvp_trusted_boot.c
535
Soby Mathew6e79f9f2018-03-26 15:16:46 +0100536# FVP being a development platform, enable capability to disable Authentication
Antonio Nino Diaz60e19f52018-09-25 11:37:23 +0100537# dynamically if TRUSTED_BOARD_BOOT is set.
Max Shvetsova6ffdde2019-12-06 11:50:12 +0000538DYN_DISABLE_AUTH := 1
Soby Mathew6e79f9f2018-03-26 15:16:46 +0100539endif
Manish V Badarkhecd3f0ae2021-08-24 14:42:35 +0100540
Marc Bonnici6a0788b2021-12-16 18:31:02 +0000541ifeq (${SPMC_AT_EL3}, 1)
542PLAT_BL_COMMON_SOURCES += plat/arm/board/fvp/fvp_el3_spmc.c
543endif
Wing Lie75cc242023-01-26 18:33:43 -0800544
545PSCI_OS_INIT_MODE := 1
Manish Pandeyfe38cc62023-04-24 10:46:21 +0100546
Manish Pandey5602ce12023-04-24 14:58:55 +0100547ifeq (${SPD},spmd)
548BL31_SOURCES += plat/arm/board/fvp/fvp_spmd.c
549endif
550
551# Test specific macros, keep them at bottom of this file
Manish Pandeyfe38cc62023-04-24 10:46:21 +0100552$(eval $(call add_define,PLATFORM_TEST_EA_FFH))
553ifeq (${PLATFORM_TEST_EA_FFH}, 1)
Manish Pandeyf87e54f2023-10-10 15:42:19 +0100554 ifeq (${FFH_SUPPORT}, 0)
555 $(error "PLATFORM_TEST_EA_FFH expects FFH_SUPPORT to be 1")
Manish Pandeyfe38cc62023-04-24 10:46:21 +0100556 endif
Manish Pandeyf87e54f2023-10-10 15:42:19 +0100557
Manish Pandeyfe38cc62023-04-24 10:46:21 +0100558endif
Madhukar Pappireddyf0b64e52023-03-02 16:33:25 -0600559
Manish Pandey5602ce12023-04-24 14:58:55 +0100560$(eval $(call add_define,PLATFORM_TEST_RAS_FFH))
561ifeq (${PLATFORM_TEST_RAS_FFH}, 1)
Manish Pandeyf87e54f2023-10-10 15:42:19 +0100562 ifeq (${ENABLE_FEAT_RAS}, 0)
563 $(error "PLATFORM_TEST_RAS_FFH expects ENABLE_FEAT_RAS to be 1")
564 endif
565 ifeq (${HANDLE_EA_EL3_FIRST_NS}, 0)
566 $(error "PLATFORM_TEST_RAS_FFH expects HANDLE_EA_EL3_FIRST_NS to be 1")
Manish Pandey5602ce12023-04-24 14:58:55 +0100567 endif
Madhukar Pappireddyf0b64e52023-03-02 16:33:25 -0600568endif
Sona Mathewd3bed152023-03-14 17:58:13 -0500569
Madhukar Pappireddyd07d4d62024-01-10 14:01:37 -0600570$(eval $(call add_define,PLATFORM_TEST_FFH_LSP_RAS_SP))
571ifeq (${PLATFORM_TEST_FFH_LSP_RAS_SP}, 1)
572 ifeq (${PLATFORM_TEST_RAS_FFH}, 1)
573 $(error "PLATFORM_TEST_RAS_FFH is incompatible with PLATFORM_TEST_FFH_LSP_RAS_SP")
574 endif
575 ifeq (${ENABLE_SPMD_LP}, 0)
576 $(error "PLATFORM_TEST_FFH_LSP_RAS_SP expects ENABLE_SPMD_LP to be 1")
577 endif
578 ifeq (${ENABLE_FEAT_RAS}, 0)
579 $(error "PLATFORM_TEST_FFH_LSP_RAS_SP expects ENABLE_FEAT_RAS to be 1")
580 endif
581 ifeq (${HANDLE_EA_EL3_FIRST_NS}, 0)
582 $(error "PLATFORM_TEST_FFH_LSP_RAS_SP expects HANDLE_EA_EL3_FIRST_NS to be 1")
583 endif
584endif
585
Sona Mathewd3bed152023-03-14 17:58:13 -0500586ifeq (${ERRATA_ABI_SUPPORT}, 1)
587include plat/arm/board/fvp/fvp_cpu_errata.mk
588endif
Madhukar Pappireddy20324012023-08-24 16:57:22 -0500589
590# Build macro necessary for running SPM tests on FVP platform
591$(eval $(call add_define,PLAT_TEST_SPM))