Ryan Harkin | 25cff83 | 2014-01-13 12:37:03 +0000 | [diff] [blame] | 1 | # |
Chris Kay | c327370 | 2025-01-13 15:57:32 +0000 | [diff] [blame] | 2 | # Copyright (c) 2013-2025, Arm Limited and Contributors. All rights reserved. |
Ryan Harkin | 25cff83 | 2014-01-13 12:37:03 +0000 | [diff] [blame] | 3 | # |
dp-arm | 82cb2c1 | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 4 | # SPDX-License-Identifier: BSD-3-Clause |
Ryan Harkin | 25cff83 | 2014-01-13 12:37:03 +0000 | [diff] [blame] | 5 | # |
| 6 | |
Chris Kay | 1fa05da | 2021-09-28 15:52:14 +0100 | [diff] [blame] | 7 | include common/fdt_wrappers.mk |
| 8 | |
Soby Mathew | a8af6a4 | 2016-04-07 17:40:04 +0100 | [diff] [blame] | 9 | # Use the GICv3 driver on the FVP by default |
Govindraj Raja | 0bd2075 | 2024-04-24 13:36:11 -0500 | [diff] [blame] | 10 | FVP_USE_GIC_DRIVER := FVP_GICV3 |
Jeenu Viswambharan | 11ad8f2 | 2016-11-15 13:53:57 +0000 | [diff] [blame] | 11 | |
Jeenu Viswambharan | 11ad8f2 | 2016-11-15 13:53:57 +0000 | [diff] [blame] | 12 | # Default cluster count for FVP |
Govindraj Raja | 0bd2075 | 2024-04-24 13:36:11 -0500 | [diff] [blame] | 13 | FVP_CLUSTER_COUNT := 2 |
Jeenu Viswambharan | 11ad8f2 | 2016-11-15 13:53:57 +0000 | [diff] [blame] | 14 | |
Jeenu Viswambharan | fe7210c | 2018-01-31 14:52:08 +0000 | [diff] [blame] | 15 | # Default number of CPUs per cluster on FVP |
| 16 | FVP_MAX_CPUS_PER_CLUSTER := 4 |
| 17 | |
Jeenu Viswambharan | 11ad8f2 | 2016-11-15 13:53:57 +0000 | [diff] [blame] | 18 | # Default number of threads per CPU on FVP |
Govindraj Raja | 0bd2075 | 2024-04-24 13:36:11 -0500 | [diff] [blame] | 19 | FVP_MAX_PE_PER_CPU := 1 |
Jeenu Viswambharan | 11ad8f2 | 2016-11-15 13:53:57 +0000 | [diff] [blame] | 20 | |
Manish V Badarkhe | f98630f | 2021-01-24 03:26:50 +0000 | [diff] [blame] | 21 | # Disable redistributor frame of inactive/fused CPU cores by marking it as read |
| 22 | # only; enable redistributor frames of all CPU cores by default. |
Govindraj Raja | 0bd2075 | 2024-04-24 13:36:11 -0500 | [diff] [blame] | 23 | FVP_GICR_REGION_PROTECTION := 0 |
Manish V Badarkhe | f98630f | 2021-01-24 03:26:50 +0000 | [diff] [blame] | 24 | |
Boyan Karatotev | 67c0973 | 2024-10-22 16:20:57 +0100 | [diff] [blame] | 25 | ifeq (${HW_ASSISTED_COHERENCY}, 0) |
Govindraj Raja | 0bd2075 | 2024-04-24 13:36:11 -0500 | [diff] [blame] | 26 | FVP_DT_PREFIX := fvp-base-gicv3-psci |
Boyan Karatotev | 67c0973 | 2024-10-22 16:20:57 +0100 | [diff] [blame] | 27 | else |
| 28 | FVP_DT_PREFIX := fvp-base-gicv3-psci-dynamiq |
| 29 | endif |
| 30 | # fdts is wrong otherwise |
Soby Mathew | ce6d964 | 2018-02-08 11:39:38 +0000 | [diff] [blame] | 31 | |
AlexeiFedorov | ec0088b | 2024-03-13 17:07:03 +0000 | [diff] [blame] | 32 | # Size (in kilobytes) of the Trusted SRAM region to utilize when building for |
Chris Kay | 41e56f4 | 2023-06-05 17:22:54 +0100 | [diff] [blame] | 33 | # the FVP platform. This option defaults to 256. |
Govindraj Raja | 0bd2075 | 2024-04-24 13:36:11 -0500 | [diff] [blame] | 34 | FVP_TRUSTED_SRAM_SIZE := 256 |
Chris Kay | 41e56f4 | 2023-06-05 17:22:54 +0100 | [diff] [blame] | 35 | |
Madhukar Pappireddy | 2032401 | 2023-08-24 16:57:22 -0500 | [diff] [blame] | 36 | # Macro to enable helpers for running SPM tests. Disabled by default. |
| 37 | PLAT_TEST_SPM := 0 |
| 38 | |
Govindraj Raja | 5af143f | 2024-05-03 08:06:56 -0500 | [diff] [blame] | 39 | # By default dont build CPUs with no FVP model. |
| 40 | BUILD_CPUS_WITH_NO_FVP_MODEL ?= 0 |
| 41 | |
Govindraj Raja | 0bd2075 | 2024-04-24 13:36:11 -0500 | [diff] [blame] | 42 | ENABLE_FEAT_AMU := 2 |
| 43 | ENABLE_FEAT_AMUv1p1 := 2 |
| 44 | ENABLE_FEAT_HCX := 2 |
| 45 | ENABLE_FEAT_RNG := 2 |
| 46 | ENABLE_FEAT_TWED := 2 |
| 47 | ENABLE_FEAT_GCS := 2 |
| 48 | |
Jayanth Dodderi Chidanand | 2fd2fce | 2023-04-28 15:14:27 +0100 | [diff] [blame] | 49 | ifeq (${ARCH}, aarch64) |
Govindraj Raja | 0bd2075 | 2024-04-24 13:36:11 -0500 | [diff] [blame] | 50 | |
Boyan Karatotev | 138221c | 2023-03-30 14:56:45 +0100 | [diff] [blame] | 51 | ifeq (${SPM_MM}, 0) |
Boyan Karatotev | 138221c | 2023-03-30 14:56:45 +0100 | [diff] [blame] | 52 | ifeq (${CTX_INCLUDE_FPREGS}, 0) |
Govindraj Raja | 0bd2075 | 2024-04-24 13:36:11 -0500 | [diff] [blame] | 53 | ENABLE_SME_FOR_NS := 2 |
| 54 | ENABLE_SME2_FOR_NS := 2 |
Madhukar Pappireddy | 3524d07 | 2024-06-17 15:28:33 -0500 | [diff] [blame] | 55 | else |
| 56 | ENABLE_SVE_FOR_NS := 0 |
| 57 | ENABLE_SME_FOR_NS := 0 |
| 58 | ENABLE_SME2_FOR_NS := 0 |
Boyan Karatotev | 138221c | 2023-03-30 14:56:45 +0100 | [diff] [blame] | 59 | endif |
| 60 | endif |
Boyan Karatotev | 138221c | 2023-03-30 14:56:45 +0100 | [diff] [blame] | 61 | |
Govindraj Raja | 0bd2075 | 2024-04-24 13:36:11 -0500 | [diff] [blame] | 62 | ENABLE_BRBE_FOR_NS := 2 |
| 63 | ENABLE_TRBE_FOR_NS := 2 |
Govindraj Raja | 3065513 | 2024-09-06 15:43:43 +0100 | [diff] [blame] | 64 | ENABLE_FEAT_D128 := 2 |
Arvind Ram Prakash | a57e18e | 2024-11-11 14:32:37 -0600 | [diff] [blame] | 65 | ENABLE_FEAT_FPMR := 2 |
Arvind Ram Prakash | 6b8df7b | 2025-01-09 17:18:30 -0600 | [diff] [blame] | 66 | ENABLE_FEAT_MOPS := 2 |
Boyan Karatotev | 138221c | 2023-03-30 14:56:45 +0100 | [diff] [blame] | 67 | endif |
Govindraj Raja | 0bd2075 | 2024-04-24 13:36:11 -0500 | [diff] [blame] | 68 | |
Boyan Karatotev | 138221c | 2023-03-30 14:56:45 +0100 | [diff] [blame] | 69 | ENABLE_SYS_REG_TRACE_FOR_NS := 2 |
| 70 | ENABLE_FEAT_CSV2_2 := 2 |
Sona Mathew | 30019d8 | 2023-10-25 16:48:19 -0500 | [diff] [blame] | 71 | ENABLE_FEAT_CSV2_3 := 2 |
Arvind Ram Prakash | 83271d5 | 2024-05-22 15:24:00 -0500 | [diff] [blame] | 72 | ENABLE_FEAT_DEBUGV8P9 := 2 |
Andre Przywara | 88727fc | 2023-01-26 16:47:52 +0000 | [diff] [blame] | 73 | ENABLE_FEAT_DIT := 2 |
Boyan Karatotev | 138221c | 2023-03-30 14:56:45 +0100 | [diff] [blame] | 74 | ENABLE_FEAT_PAN := 2 |
| 75 | ENABLE_FEAT_VHE := 2 |
| 76 | CTX_INCLUDE_NEVE_REGS := 2 |
| 77 | ENABLE_FEAT_SEL2 := 2 |
| 78 | ENABLE_TRF_FOR_NS := 2 |
| 79 | ENABLE_FEAT_ECV := 2 |
| 80 | ENABLE_FEAT_FGT := 2 |
Arvind Ram Prakash | 33e6aaa | 2024-06-06 11:33:37 -0500 | [diff] [blame] | 81 | ENABLE_FEAT_FGT2 := 2 |
Jayanth Dodderi Chidanand | 6d0433f | 2024-09-05 22:24:04 +0100 | [diff] [blame] | 82 | ENABLE_FEAT_THE := 2 |
Boyan Karatotev | 138221c | 2023-03-30 14:56:45 +0100 | [diff] [blame] | 83 | ENABLE_FEAT_TCR2 := 2 |
Mark Brown | 062b6c6 | 2023-03-14 20:48:43 +0000 | [diff] [blame] | 84 | ENABLE_FEAT_S2PIE := 2 |
| 85 | ENABLE_FEAT_S1PIE := 2 |
| 86 | ENABLE_FEAT_S2POE := 2 |
| 87 | ENABLE_FEAT_S1POE := 2 |
Jayanth Dodderi Chidanand | 4ec4e54 | 2024-09-06 13:49:31 +0100 | [diff] [blame] | 88 | ENABLE_FEAT_SCTLR2 := 2 |
Andre Przywara | d081c61 | 2024-09-12 11:43:04 +0100 | [diff] [blame] | 89 | ENABLE_FEAT_MTE2 := 2 |
Andre Przywara | 19d52a8 | 2024-08-09 17:04:22 +0100 | [diff] [blame] | 90 | ENABLE_FEAT_LS64_ACCDATA := 2 |
Boyan Karatotev | 138221c | 2023-03-30 14:56:45 +0100 | [diff] [blame] | 91 | |
Achin Gupta | 27573c5 | 2015-11-03 14:18:34 +0000 | [diff] [blame] | 92 | # The FVP platform depends on this macro to build with correct GIC driver. |
| 93 | $(eval $(call add_define,FVP_USE_GIC_DRIVER)) |
| 94 | |
Jeenu Viswambharan | 11ad8f2 | 2016-11-15 13:53:57 +0000 | [diff] [blame] | 95 | # Pass FVP_CLUSTER_COUNT to the build system. |
Soby Mathew | 0108047 | 2016-02-01 14:04:34 +0000 | [diff] [blame] | 96 | $(eval $(call add_define,FVP_CLUSTER_COUNT)) |
Soby Mathew | 7123787 | 2016-03-24 10:12:42 +0000 | [diff] [blame] | 97 | |
Jeenu Viswambharan | fe7210c | 2018-01-31 14:52:08 +0000 | [diff] [blame] | 98 | # Pass FVP_MAX_CPUS_PER_CLUSTER to the build system. |
| 99 | $(eval $(call add_define,FVP_MAX_CPUS_PER_CLUSTER)) |
| 100 | |
Jeenu Viswambharan | 11ad8f2 | 2016-11-15 13:53:57 +0000 | [diff] [blame] | 101 | # Pass FVP_MAX_PE_PER_CPU to the build system. |
| 102 | $(eval $(call add_define,FVP_MAX_PE_PER_CPU)) |
| 103 | |
Manish V Badarkhe | f98630f | 2021-01-24 03:26:50 +0000 | [diff] [blame] | 104 | # Pass FVP_GICR_REGION_PROTECTION to the build system. |
| 105 | $(eval $(call add_define,FVP_GICR_REGION_PROTECTION)) |
| 106 | |
Chris Kay | 41e56f4 | 2023-06-05 17:22:54 +0100 | [diff] [blame] | 107 | # Pass FVP_TRUSTED_SRAM_SIZE to the build system. |
| 108 | $(eval $(call add_define,FVP_TRUSTED_SRAM_SIZE)) |
| 109 | |
Soby Mathew | 7123787 | 2016-03-24 10:12:42 +0000 | [diff] [blame] | 110 | # Sanity check the cluster count and if FVP_CLUSTER_COUNT <= 2, |
| 111 | # choose the CCI driver , else the CCN driver |
| 112 | ifeq ($(FVP_CLUSTER_COUNT), 0) |
| 113 | $(error "Incorrect cluster count specified for FVP port") |
| 114 | else ifeq ($(FVP_CLUSTER_COUNT),$(filter $(FVP_CLUSTER_COUNT),1 2)) |
| 115 | FVP_INTERCONNECT_DRIVER := FVP_CCI |
| 116 | else |
| 117 | FVP_INTERCONNECT_DRIVER := FVP_CCN |
Soby Mathew | 0108047 | 2016-02-01 14:04:34 +0000 | [diff] [blame] | 118 | endif |
| 119 | |
Soby Mathew | 7123787 | 2016-03-24 10:12:42 +0000 | [diff] [blame] | 120 | $(eval $(call add_define,FVP_INTERCONNECT_DRIVER)) |
| 121 | |
Alexei Fedorov | a6ea06f | 2020-03-23 18:45:17 +0000 | [diff] [blame] | 122 | # Choose the GIC sources depending upon the how the FVP will be invoked |
Andre Przywara | b4ad365 | 2020-03-25 15:50:38 +0000 | [diff] [blame] | 123 | ifeq (${FVP_USE_GIC_DRIVER}, FVP_GICV3) |
Alexei Fedorov | e6e10ec | 2020-04-07 11:48:00 +0100 | [diff] [blame] | 124 | |
Andre Przywara | b4ad365 | 2020-03-25 15:50:38 +0000 | [diff] [blame] | 125 | # The GIC model (GIC-600 or GIC-500) will be detected at runtime |
| 126 | GICV3_SUPPORT_GIC600 := 1 |
Alexei Fedorov | a6ea06f | 2020-03-23 18:45:17 +0000 | [diff] [blame] | 127 | GICV3_OVERRIDE_DISTIF_PWR_OPS := 1 |
| 128 | |
| 129 | # Include GICv3 driver files |
| 130 | include drivers/arm/gic/v3/gicv3.mk |
| 131 | |
| 132 | FVP_GIC_SOURCES := ${GICV3_SOURCES} \ |
Achin Gupta | 27573c5 | 2015-11-03 14:18:34 +0000 | [diff] [blame] | 133 | plat/common/plat_gicv3.c \ |
| 134 | plat/arm/common/arm_gicv3.c |
Jeenu Viswambharan | e1c59ab | 2016-12-06 16:15:22 +0000 | [diff] [blame] | 135 | |
Arvind Ram Prakash | 42d4d3b | 2022-11-22 14:41:00 -0600 | [diff] [blame] | 136 | ifeq ($(filter 1,${RESET_TO_BL2} \ |
| 137 | ${RESET_TO_BL31} ${RESET_TO_SP_MIN}),) |
laurenw-arm | 8370c8c | 2020-05-12 10:58:11 -0500 | [diff] [blame] | 138 | FVP_GIC_SOURCES += plat/arm/board/fvp/fvp_gicv3.c |
| 139 | endif |
| 140 | |
Achin Gupta | 27573c5 | 2015-11-03 14:18:34 +0000 | [diff] [blame] | 141 | else ifeq (${FVP_USE_GIC_DRIVER}, FVP_GICV2) |
Alexei Fedorov | e6e10ec | 2020-04-07 11:48:00 +0100 | [diff] [blame] | 142 | |
| 143 | # No GICv4 extension |
| 144 | GIC_ENABLE_V4_EXTN := 0 |
| 145 | $(eval $(call add_define,GIC_ENABLE_V4_EXTN)) |
| 146 | |
Alexei Fedorov | 1322dc9 | 2020-07-14 10:47:25 +0100 | [diff] [blame] | 147 | # Include GICv2 driver files |
| 148 | include drivers/arm/gic/v2/gicv2.mk |
Alexei Fedorov | e6e10ec | 2020-04-07 11:48:00 +0100 | [diff] [blame] | 149 | |
Alexei Fedorov | 1322dc9 | 2020-07-14 10:47:25 +0100 | [diff] [blame] | 150 | FVP_GIC_SOURCES := ${GICV2_SOURCES} \ |
Achin Gupta | 27573c5 | 2015-11-03 14:18:34 +0000 | [diff] [blame] | 151 | plat/common/plat_gicv2.c \ |
| 152 | plat/arm/common/arm_gicv2.c |
Soby Mathew | ce6d964 | 2018-02-08 11:39:38 +0000 | [diff] [blame] | 153 | |
| 154 | FVP_DT_PREFIX := fvp-base-gicv2-psci |
Achin Gupta | 27573c5 | 2015-11-03 14:18:34 +0000 | [diff] [blame] | 155 | else |
| 156 | $(error "Incorrect GIC driver chosen on FVP port") |
| 157 | endif |
| 158 | |
Soby Mathew | 7123787 | 2016-03-24 10:12:42 +0000 | [diff] [blame] | 159 | ifeq (${FVP_INTERCONNECT_DRIVER}, FVP_CCI) |
Jeenu Viswambharan | 955242d | 2017-07-18 15:42:50 +0100 | [diff] [blame] | 160 | FVP_INTERCONNECT_SOURCES := drivers/arm/cci/cci.c |
Soby Mathew | 7123787 | 2016-03-24 10:12:42 +0000 | [diff] [blame] | 161 | else ifeq (${FVP_INTERCONNECT_DRIVER}, FVP_CCN) |
| 162 | FVP_INTERCONNECT_SOURCES := drivers/arm/ccn/ccn.c \ |
| 163 | plat/arm/common/arm_ccn.c |
| 164 | else |
| 165 | $(error "Incorrect CCN driver chosen on FVP port") |
| 166 | endif |
Vikram Kanigiri | 6355f23 | 2016-02-15 11:54:14 +0000 | [diff] [blame] | 167 | |
Soby Mathew | 57f7820 | 2016-02-26 14:23:19 +0000 | [diff] [blame] | 168 | FVP_SECURITY_SOURCES := drivers/arm/tzc/tzc400.c \ |
Vikram Kanigiri | a9cc84d | 2016-02-10 14:50:53 +0000 | [diff] [blame] | 169 | plat/arm/board/fvp/fvp_security.c \ |
| 170 | plat/arm/common/arm_tzc400.c |
| 171 | |
Vikram Kanigiri | 6355f23 | 2016-02-15 11:54:14 +0000 | [diff] [blame] | 172 | |
Manish V Badarkhe | 72db458 | 2023-03-24 08:22:33 +0000 | [diff] [blame] | 173 | PLAT_INCLUDES := -Iplat/arm/board/fvp/include \ |
| 174 | -Iinclude/lib/psa |
Sandrine Bailleux | 53514b2 | 2014-05-20 17:28:25 +0100 | [diff] [blame] | 175 | |
Ryan Harkin | 25cff83 | 2014-01-13 12:37:03 +0000 | [diff] [blame] | 176 | |
Soby Mathew | 3e4b8fd | 2016-04-08 16:42:58 +0100 | [diff] [blame] | 177 | PLAT_BL_COMMON_SOURCES := plat/arm/board/fvp/fvp_common.c |
Ryan Harkin | 25cff83 | 2014-01-13 12:37:03 +0000 | [diff] [blame] | 178 | |
Soby Mathew | 877cf3f | 2016-07-11 14:13:56 +0100 | [diff] [blame] | 179 | FVP_CPU_LIBS := lib/cpus/${ARCH}/aem_generic.S |
| 180 | |
| 181 | ifeq (${ARCH}, aarch64) |
John Tsichritzis | 076b5f0 | 2019-03-19 17:20:52 +0000 | [diff] [blame] | 182 | |
John Tsichritzis | 629d04f | 2019-06-03 13:54:30 +0100 | [diff] [blame] | 183 | # select a different set of CPU files, depending on whether we compile for |
| 184 | # hardware assisted coherency cores or not |
John Tsichritzis | 076b5f0 | 2019-03-19 17:20:52 +0000 | [diff] [blame] | 185 | ifeq (${HW_ASSISTED_COHERENCY}, 0) |
John Tsichritzis | cd3c5b4 | 2019-08-13 10:11:41 +0100 | [diff] [blame] | 186 | # Cores used without DSU |
John Tsichritzis | 076b5f0 | 2019-03-19 17:20:52 +0000 | [diff] [blame] | 187 | FVP_CPU_LIBS += lib/cpus/aarch64/cortex_a35.S \ |
Soby Mathew | 9b47684 | 2014-08-14 11:33:56 +0100 | [diff] [blame] | 188 | lib/cpus/aarch64/cortex_a53.S \ |
| 189 | lib/cpus/aarch64/cortex_a57.S \ |
Yatharth Kochar | 2460ac1 | 2016-02-09 12:00:03 +0000 | [diff] [blame] | 190 | lib/cpus/aarch64/cortex_a72.S \ |
John Tsichritzis | 076b5f0 | 2019-03-19 17:20:52 +0000 | [diff] [blame] | 191 | lib/cpus/aarch64/cortex_a73.S |
| 192 | else |
John Tsichritzis | cd3c5b4 | 2019-08-13 10:11:41 +0100 | [diff] [blame] | 193 | # Cores used with DSU only |
John Tsichritzis | 629d04f | 2019-06-03 13:54:30 +0100 | [diff] [blame] | 194 | ifeq (${CTX_INCLUDE_AARCH32_REGS}, 0) |
John Tsichritzis | cd3c5b4 | 2019-08-13 10:11:41 +0100 | [diff] [blame] | 195 | # AArch64-only cores |
Boyan Karatotev | 0dcb03b | 2023-04-06 10:31:09 +0100 | [diff] [blame] | 196 | # TODO: add all cores to the appropriate lists |
| 197 | FVP_CPU_LIBS += lib/cpus/aarch64/cortex_a65.S \ |
| 198 | lib/cpus/aarch64/cortex_a65ae.S \ |
| 199 | lib/cpus/aarch64/cortex_a76.S \ |
John Tsichritzis | 629d04f | 2019-06-03 13:54:30 +0100 | [diff] [blame] | 200 | lib/cpus/aarch64/cortex_a76ae.S \ |
Balint Dobszay | f363deb | 2019-07-03 13:02:56 +0200 | [diff] [blame] | 201 | lib/cpus/aarch64/cortex_a77.S \ |
Jimmy Brisson | 83c1584 | 2020-06-01 16:49:34 -0500 | [diff] [blame] | 202 | lib/cpus/aarch64/cortex_a78.S \ |
Juan Pablo Conde | b996db1 | 2023-05-24 22:08:28 -0500 | [diff] [blame] | 203 | lib/cpus/aarch64/cortex_a78_ae.S \ |
Boyan Karatotev | 0dcb03b | 2023-04-06 10:31:09 +0100 | [diff] [blame] | 204 | lib/cpus/aarch64/cortex_a78c.S \ |
| 205 | lib/cpus/aarch64/cortex_a710.S \ |
Sona Mathew | 15a0461 | 2024-02-20 16:59:45 -0600 | [diff] [blame] | 206 | lib/cpus/aarch64/cortex_a715.S \ |
Bipin Ravi | 152f4cf | 2024-03-14 16:52:21 -0500 | [diff] [blame] | 207 | lib/cpus/aarch64/cortex_a720.S \ |
Ahmed Azeem | 8118078 | 2024-10-15 10:31:12 +0100 | [diff] [blame] | 208 | lib/cpus/aarch64/cortex_a720_ae.S \ |
Javier Almansa Sobrino | 25bbbd2 | 2020-10-23 13:22:07 +0100 | [diff] [blame] | 209 | lib/cpus/aarch64/neoverse_n_common.S \ |
John Tsichritzis | 629d04f | 2019-06-03 13:54:30 +0100 | [diff] [blame] | 210 | lib/cpus/aarch64/neoverse_n1.S \ |
Javier Almansa Sobrino | 25bbbd2 | 2020-10-23 13:22:07 +0100 | [diff] [blame] | 211 | lib/cpus/aarch64/neoverse_n2.S \ |
Jimmy Brisson | 467937b | 2020-09-30 15:28:03 -0500 | [diff] [blame] | 212 | lib/cpus/aarch64/neoverse_v1.S \ |
Boyan Karatotev | 0dcb03b | 2023-04-06 10:31:09 +0100 | [diff] [blame] | 213 | lib/cpus/aarch64/neoverse_e1.S \ |
Juan Pablo Conde | 02586e0 | 2023-07-05 11:57:50 -0500 | [diff] [blame] | 214 | lib/cpus/aarch64/cortex_x2.S \ |
Govindraj Raja | 5af143f | 2024-05-03 08:06:56 -0500 | [diff] [blame] | 215 | lib/cpus/aarch64/cortex_x4.S |
John Tsichritzis | 629d04f | 2019-06-03 13:54:30 +0100 | [diff] [blame] | 216 | endif |
John Tsichritzis | cd3c5b4 | 2019-08-13 10:11:41 +0100 | [diff] [blame] | 217 | # AArch64/AArch32 cores |
| 218 | FVP_CPU_LIBS += lib/cpus/aarch64/cortex_a55.S \ |
| 219 | lib/cpus/aarch64/cortex_a75.S |
John Tsichritzis | 076b5f0 | 2019-03-19 17:20:52 +0000 | [diff] [blame] | 220 | endif |
John Tsichritzis | a4546e8 | 2018-10-08 17:09:43 +0100 | [diff] [blame] | 221 | |
Govindraj Raja | 5af143f | 2024-05-03 08:06:56 -0500 | [diff] [blame] | 222 | #Build AArch64-only CPUs with no FVP model yet. |
| 223 | ifeq (${BUILD_CPUS_WITH_NO_FVP_MODEL},1) |
Boyan Karatotev | 2b5e00d | 2024-12-19 16:07:29 +0000 | [diff] [blame^] | 224 | FEAT_PABANDON := 1 |
Govindraj Raja | 8fa5460 | 2024-10-02 16:15:35 -0500 | [diff] [blame] | 225 | FVP_CPU_LIBS += lib/cpus/aarch64/neoverse_n3.S \ |
Govindraj Raja | 5af143f | 2024-05-03 08:06:56 -0500 | [diff] [blame] | 226 | lib/cpus/aarch64/cortex_gelas.S \ |
| 227 | lib/cpus/aarch64/nevis.S \ |
Govindraj Raja | 8fa5460 | 2024-10-02 16:15:35 -0500 | [diff] [blame] | 228 | lib/cpus/aarch64/travis.S \ |
Igor Podgainõi | 940ecd0 | 2024-11-29 15:01:54 +0100 | [diff] [blame] | 229 | lib/cpus/aarch64/cortex_arcadia.S \ |
| 230 | lib/cpus/aarch64/cortex_alto.S |
Govindraj Raja | 5af143f | 2024-05-03 08:06:56 -0500 | [diff] [blame] | 231 | endif |
| 232 | |
Yatharth Kochar | 03a3042 | 2016-07-12 15:47:03 +0100 | [diff] [blame] | 233 | else |
Boyan Karatotev | d5efb1e | 2023-01-27 10:58:42 +0000 | [diff] [blame] | 234 | FVP_CPU_LIBS += lib/cpus/aarch32/cortex_a32.S \ |
Jayanth Dodderi Chidanand | 60784c3 | 2023-05-09 14:12:48 +0100 | [diff] [blame] | 235 | lib/cpus/aarch32/cortex_a57.S \ |
| 236 | lib/cpus/aarch32/cortex_a53.S |
Soby Mathew | 877cf3f | 2016-07-11 14:13:56 +0100 | [diff] [blame] | 237 | endif |
Sandrine Bailleux | b13ed5e | 2016-01-13 09:04:26 +0000 | [diff] [blame] | 238 | |
Alexei Fedorov | 1461ad9 | 2019-05-09 12:14:40 +0100 | [diff] [blame] | 239 | BL1_SOURCES += drivers/arm/smmu/smmu_v3.c \ |
| 240 | drivers/arm/sp805/sp805.c \ |
Alexei Fedorov | 1b597c2 | 2019-08-16 14:15:59 +0100 | [diff] [blame] | 241 | drivers/delay_timer/delay_timer.c \ |
Aditya Angadi | b0c97da | 2019-04-16 11:29:14 +0530 | [diff] [blame] | 242 | drivers/io/io_semihosting.c \ |
Dan Handley | 60eea55 | 2015-03-19 19:17:53 +0000 | [diff] [blame] | 243 | lib/semihosting/semihosting.c \ |
Yatharth Kochar | 83fc4a9 | 2016-07-04 11:03:49 +0100 | [diff] [blame] | 244 | lib/semihosting/${ARCH}/semihosting_call.S \ |
| 245 | plat/arm/board/fvp/${ARCH}/fvp_helpers.S \ |
Dan Handley | 3fc4124 | 2015-04-27 19:17:18 +0100 | [diff] [blame] | 246 | plat/arm/board/fvp/fvp_bl1_setup.c \ |
Govindraj Raja | d38c64d | 2024-06-04 11:05:26 -0500 | [diff] [blame] | 247 | plat/arm/board/fvp/fvp_cpu_pwr.c \ |
Ambroise Vincent | 37b7003 | 2019-07-04 14:58:45 +0100 | [diff] [blame] | 248 | plat/arm/board/fvp/fvp_err.c \ |
Vikram Kanigiri | 6355f23 | 2016-02-15 11:54:14 +0000 | [diff] [blame] | 249 | plat/arm/board/fvp/fvp_io_storage.c \ |
Chris Kay | 6d8546f | 2024-02-06 17:44:31 +0000 | [diff] [blame] | 250 | plat/arm/board/fvp/fvp_topology.c \ |
Vikram Kanigiri | 6355f23 | 2016-02-15 11:54:14 +0000 | [diff] [blame] | 251 | ${FVP_CPU_LIBS} \ |
| 252 | ${FVP_INTERCONNECT_SOURCES} |
| 253 | |
Madhukar Pappireddy | fddfb3b | 2020-08-12 13:18:19 -0500 | [diff] [blame] | 254 | ifeq (${USE_SP804_TIMER},1) |
Alexei Fedorov | 1b597c2 | 2019-08-16 14:15:59 +0100 | [diff] [blame] | 255 | BL1_SOURCES += drivers/arm/sp804/sp804_delay_timer.c |
| 256 | else |
| 257 | BL1_SOURCES += drivers/delay_timer/generic_delay_timer.c |
| 258 | endif |
| 259 | |
Dan Handley | 60eea55 | 2015-03-19 19:17:53 +0000 | [diff] [blame] | 260 | |
Ambroise Vincent | 37b7003 | 2019-07-04 14:58:45 +0100 | [diff] [blame] | 261 | BL2_SOURCES += drivers/arm/sp805/sp805.c \ |
| 262 | drivers/io/io_semihosting.c \ |
Roberto Vargas | 9d57a14 | 2018-08-06 13:35:31 +0100 | [diff] [blame] | 263 | lib/utils/mem_region.c \ |
Dan Handley | 60eea55 | 2015-03-19 19:17:53 +0000 | [diff] [blame] | 264 | lib/semihosting/semihosting.c \ |
Yatharth Kochar | 6fe8aa2 | 2016-07-04 11:26:14 +0100 | [diff] [blame] | 265 | lib/semihosting/${ARCH}/semihosting_call.S \ |
Dan Handley | 3fc4124 | 2015-04-27 19:17:18 +0100 | [diff] [blame] | 266 | plat/arm/board/fvp/fvp_bl2_setup.c \ |
Ambroise Vincent | 37b7003 | 2019-07-04 14:58:45 +0100 | [diff] [blame] | 267 | plat/arm/board/fvp/fvp_err.c \ |
Dan Handley | 3fc4124 | 2015-04-27 19:17:18 +0100 | [diff] [blame] | 268 | plat/arm/board/fvp/fvp_io_storage.c \ |
Roberto Vargas | 9d57a14 | 2018-08-06 13:35:31 +0100 | [diff] [blame] | 269 | plat/arm/common/arm_nor_psci_mem_protect.c \ |
Vikram Kanigiri | a9cc84d | 2016-02-10 14:50:53 +0000 | [diff] [blame] | 270 | ${FVP_SECURITY_SOURCES} |
Dan Handley | 60eea55 | 2015-03-19 19:17:53 +0000 | [diff] [blame] | 271 | |
Roberto Vargas | 9d57a14 | 2018-08-06 13:35:31 +0100 | [diff] [blame] | 272 | |
Manish V Badarkhe | 14d095c | 2020-08-23 09:58:44 +0100 | [diff] [blame] | 273 | ifeq (${COT_DESC_IN_DTB},1) |
| 274 | BL2_SOURCES += plat/arm/common/fconf/fconf_nv_cntr_getter.c |
| 275 | endif |
Roberto Vargas | 9d57a14 | 2018-08-06 13:35:31 +0100 | [diff] [blame] | 276 | |
Zelalem Aweke | 9d870b7 | 2021-07-11 18:39:39 -0500 | [diff] [blame] | 277 | ifeq (${ENABLE_RME},1) |
Govindraj Raja | d38c64d | 2024-06-04 11:05:26 -0500 | [diff] [blame] | 278 | BL2_SOURCES += plat/arm/board/fvp/aarch64/fvp_helpers.S \ |
| 279 | plat/arm/board/fvp/fvp_cpu_pwr.c |
Manish V Badarkhe | d679cde | 2023-03-12 21:34:44 +0000 | [diff] [blame] | 280 | |
Soby Mathew | a043510 | 2022-03-22 16:21:19 +0000 | [diff] [blame] | 281 | BL31_SOURCES += plat/arm/board/fvp/fvp_plat_attest_token.c \ |
Raghu Krishnamurthy | 6a88ec8 | 2024-06-03 19:02:29 -0700 | [diff] [blame] | 282 | plat/arm/board/fvp/fvp_realm_attest_key.c \ |
| 283 | plat/arm/board/fvp/fvp_el3_token_sign.c |
Zelalem Aweke | 9d870b7 | 2021-07-11 18:39:39 -0500 | [diff] [blame] | 284 | endif |
| 285 | |
Andre Przywara | 1ae7552 | 2022-11-21 17:07:25 +0000 | [diff] [blame] | 286 | ifeq (${ENABLE_FEAT_RNG_TRAP},1) |
| 287 | BL31_SOURCES += plat/arm/board/fvp/fvp_sync_traps.c |
| 288 | endif |
| 289 | |
Arvind Ram Prakash | 42d4d3b | 2022-11-22 14:41:00 -0600 | [diff] [blame] | 290 | ifeq (${RESET_TO_BL2},1) |
Roberto Vargas | 81528db | 2017-11-17 13:22:18 +0000 | [diff] [blame] | 291 | BL2_SOURCES += plat/arm/board/fvp/${ARCH}/fvp_helpers.S \ |
Govindraj Raja | d38c64d | 2024-06-04 11:05:26 -0500 | [diff] [blame] | 292 | plat/arm/board/fvp/fvp_cpu_pwr.c \ |
Roberto Vargas | 81528db | 2017-11-17 13:22:18 +0000 | [diff] [blame] | 293 | plat/arm/board/fvp/fvp_bl2_el3_setup.c \ |
| 294 | ${FVP_CPU_LIBS} \ |
| 295 | ${FVP_INTERCONNECT_SOURCES} |
| 296 | endif |
| 297 | |
Madhukar Pappireddy | fddfb3b | 2020-08-12 13:18:19 -0500 | [diff] [blame] | 298 | ifeq (${USE_SP804_TIMER},1) |
Antonio Nino Diaz | 32cd95f | 2016-05-17 09:48:10 +0100 | [diff] [blame] | 299 | BL2_SOURCES += drivers/arm/sp804/sp804_delay_timer.c |
Antonio Nino Diaz | 32cd95f | 2016-05-17 09:48:10 +0100 | [diff] [blame] | 300 | endif |
| 301 | |
Yatharth Kochar | dcda29f | 2015-10-14 15:28:11 +0100 | [diff] [blame] | 302 | BL2U_SOURCES += plat/arm/board/fvp/fvp_bl2u_setup.c \ |
Vikram Kanigiri | a9cc84d | 2016-02-10 14:50:53 +0000 | [diff] [blame] | 303 | ${FVP_SECURITY_SOURCES} |
Yatharth Kochar | dcda29f | 2015-10-14 15:28:11 +0100 | [diff] [blame] | 304 | |
Madhukar Pappireddy | fddfb3b | 2020-08-12 13:18:19 -0500 | [diff] [blame] | 305 | ifeq (${USE_SP804_TIMER},1) |
Alexei Fedorov | 1b597c2 | 2019-08-16 14:15:59 +0100 | [diff] [blame] | 306 | BL2U_SOURCES += drivers/arm/sp804/sp804_delay_timer.c |
| 307 | endif |
| 308 | |
Antonio Nino Diaz | 560293b | 2019-01-23 21:50:09 +0000 | [diff] [blame] | 309 | BL31_SOURCES += drivers/arm/fvp/fvp_pwrc.c \ |
| 310 | drivers/arm/smmu/smmu_v3.c \ |
Alexei Fedorov | 1b597c2 | 2019-08-16 14:15:59 +0100 | [diff] [blame] | 311 | drivers/delay_timer/delay_timer.c \ |
Antonio Nino Diaz | aa7877c | 2018-10-10 11:14:44 +0100 | [diff] [blame] | 312 | drivers/cfi/v2m/v2m_flash.c \ |
Roberto Vargas | 9d57a14 | 2018-08-06 13:35:31 +0100 | [diff] [blame] | 313 | lib/utils/mem_region.c \ |
Jeenu Viswambharan | 955242d | 2017-07-18 15:42:50 +0100 | [diff] [blame] | 314 | plat/arm/board/fvp/fvp_bl31_setup.c \ |
Madhukar Pappireddy | 12d1343 | 2020-04-16 17:54:25 -0500 | [diff] [blame] | 315 | plat/arm/board/fvp/fvp_console.c \ |
Dan Handley | 3fc4124 | 2015-04-27 19:17:18 +0100 | [diff] [blame] | 316 | plat/arm/board/fvp/fvp_pm.c \ |
Dan Handley | 3fc4124 | 2015-04-27 19:17:18 +0100 | [diff] [blame] | 317 | plat/arm/board/fvp/fvp_topology.c \ |
| 318 | plat/arm/board/fvp/aarch64/fvp_helpers.S \ |
Govindraj Raja | d38c64d | 2024-06-04 11:05:26 -0500 | [diff] [blame] | 319 | plat/arm/board/fvp/fvp_cpu_pwr.c \ |
Roberto Vargas | 9d57a14 | 2018-08-06 13:35:31 +0100 | [diff] [blame] | 320 | plat/arm/common/arm_nor_psci_mem_protect.c \ |
Vikram Kanigiri | 6355f23 | 2016-02-15 11:54:14 +0000 | [diff] [blame] | 321 | ${FVP_CPU_LIBS} \ |
Vikram Kanigiri | a9cc84d | 2016-02-10 14:50:53 +0000 | [diff] [blame] | 322 | ${FVP_GIC_SOURCES} \ |
Vikram Kanigiri | 6355f23 | 2016-02-15 11:54:14 +0000 | [diff] [blame] | 323 | ${FVP_INTERCONNECT_SOURCES} \ |
Vikram Kanigiri | a9cc84d | 2016-02-10 14:50:53 +0000 | [diff] [blame] | 324 | ${FVP_SECURITY_SOURCES} |
Juan Castillo | 6eadf76 | 2015-01-07 10:39:25 +0000 | [diff] [blame] | 325 | |
Madhukar Pappireddy | 26d1e0c | 2020-01-27 13:37:51 -0600 | [diff] [blame] | 326 | # Support for fconf in BL31 |
| 327 | # Added separately from the above list for better readability |
Arvind Ram Prakash | 42d4d3b | 2022-11-22 14:41:00 -0600 | [diff] [blame] | 328 | ifeq ($(filter 1,${RESET_TO_BL2} ${RESET_TO_BL31}),) |
Chris Kay | 1fa05da | 2021-09-28 15:52:14 +0100 | [diff] [blame] | 329 | BL31_SOURCES += lib/fconf/fconf.c \ |
Manish V Badarkhe | 7fb9bcd | 2020-05-30 17:40:44 +0100 | [diff] [blame] | 330 | lib/fconf/fconf_dyn_cfg_getter.c \ |
Madhukar Pappireddy | 26d1e0c | 2020-01-27 13:37:51 -0600 | [diff] [blame] | 331 | plat/arm/board/fvp/fconf/fconf_hw_config_getter.c |
Madhukar Pappireddy | 452d5e5 | 2020-06-02 09:26:30 -0500 | [diff] [blame] | 332 | |
Chris Kay | 1fa05da | 2021-09-28 15:52:14 +0100 | [diff] [blame] | 333 | BL31_SOURCES += ${FDT_WRAPPERS_SOURCES} |
| 334 | |
Madhukar Pappireddy | 452d5e5 | 2020-06-02 09:26:30 -0500 | [diff] [blame] | 335 | ifeq (${SEC_INT_DESC_IN_FCONF},1) |
| 336 | BL31_SOURCES += plat/arm/common/fconf/fconf_sec_intr_config.c |
| 337 | endif |
| 338 | |
Madhukar Pappireddy | 493545b | 2020-03-13 13:00:17 -0500 | [diff] [blame] | 339 | endif |
Madhukar Pappireddy | 26d1e0c | 2020-01-27 13:37:51 -0600 | [diff] [blame] | 340 | |
Madhukar Pappireddy | fddfb3b | 2020-08-12 13:18:19 -0500 | [diff] [blame] | 341 | ifeq (${USE_SP804_TIMER},1) |
Alexei Fedorov | 1b597c2 | 2019-08-16 14:15:59 +0100 | [diff] [blame] | 342 | BL31_SOURCES += drivers/arm/sp804/sp804_delay_timer.c |
| 343 | else |
| 344 | BL31_SOURCES += drivers/delay_timer/generic_delay_timer.c |
| 345 | endif |
| 346 | |
Soby Mathew | 09cc7a6 | 2018-02-27 11:17:14 +0000 | [diff] [blame] | 347 | # Add the FDT_SOURCES and options for Dynamic Config (only for Unix env) |
Soby Mathew | ce6d964 | 2018-02-08 11:39:38 +0000 | [diff] [blame] | 348 | FVP_HW_CONFIG_DTS := fdts/${FVP_DT_PREFIX}.dts |
Harrison Mutai | a5566f6 | 2023-12-01 15:50:00 +0000 | [diff] [blame] | 349 | |
| 350 | FDT_SOURCES += ${FVP_HW_CONFIG_DTS} |
| 351 | $(eval FVP_HW_CONFIG := ${BUILD_PLAT}/$(patsubst %.dts,%.dtb,$(FVP_HW_CONFIG_DTS))) |
| 352 | |
Harrison Mutai | ada4e59 | 2024-05-28 14:35:41 +0000 | [diff] [blame] | 353 | ifeq (${TRANSFER_LIST}, 0) |
Soby Mathew | 1d71ba1 | 2018-04-04 09:40:32 +0100 | [diff] [blame] | 354 | FDT_SOURCES += $(addprefix plat/arm/board/fvp/fdts/, \ |
Louis Mayencourt | 25ac879 | 2019-12-17 13:17:25 +0000 | [diff] [blame] | 355 | ${PLAT}_fw_config.dts \ |
Manish V Badarkhe | 3cb84a5 | 2020-05-31 08:53:40 +0100 | [diff] [blame] | 356 | ${PLAT}_tb_fw_config.dts \ |
Soby Mathew | 1d71ba1 | 2018-04-04 09:40:32 +0100 | [diff] [blame] | 357 | ${PLAT}_soc_fw_config.dts \ |
| 358 | ${PLAT}_nt_fw_config.dts \ |
| 359 | ) |
| 360 | |
Harrison Mutai | ada4e59 | 2024-05-28 14:35:41 +0000 | [diff] [blame] | 361 | FVP_TB_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_tb_fw_config.dtb |
Harrison Mutai | 9c11ed7 | 2023-12-22 18:42:27 +0000 | [diff] [blame] | 362 | FVP_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_fw_config.dtb |
Soby Mathew | 1d71ba1 | 2018-04-04 09:40:32 +0100 | [diff] [blame] | 363 | FVP_SOC_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_soc_fw_config.dtb |
| 364 | FVP_NT_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_nt_fw_config.dtb |
| 365 | |
| 366 | ifeq (${SPD},tspd) |
| 367 | FDT_SOURCES += plat/arm/board/fvp/fdts/${PLAT}_tsp_fw_config.dts |
| 368 | FVP_TOS_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_tsp_fw_config.dtb |
| 369 | |
| 370 | # Add the TOS_FW_CONFIG to FIP and specify the same to certtool |
Anders Dellien | 3ab336a | 2020-08-23 19:32:48 +0100 | [diff] [blame] | 371 | $(eval $(call TOOL_ADD_PAYLOAD,${FVP_TOS_FW_CONFIG},--tos-fw-config,${FVP_TOS_FW_CONFIG})) |
Soby Mathew | 1d71ba1 | 2018-04-04 09:40:32 +0100 | [diff] [blame] | 372 | endif |
Soby Mathew | ce6d964 | 2018-02-08 11:39:38 +0000 | [diff] [blame] | 373 | |
Achin Gupta | 0cb64d0 | 2019-10-11 14:54:48 +0100 | [diff] [blame] | 374 | ifeq (${SPD},spmd) |
Olivier Deprez | db1ef41 | 2020-04-01 21:28:26 +0200 | [diff] [blame] | 375 | |
| 376 | ifeq ($(ARM_SPMC_MANIFEST_DTS),) |
| 377 | ARM_SPMC_MANIFEST_DTS := plat/arm/board/fvp/fdts/${PLAT}_spmc_manifest.dts |
| 378 | endif |
| 379 | |
| 380 | FDT_SOURCES += ${ARM_SPMC_MANIFEST_DTS} |
| 381 | FVP_TOS_FW_CONFIG := ${BUILD_PLAT}/fdts/$(notdir $(basename ${ARM_SPMC_MANIFEST_DTS})).dtb |
Achin Gupta | 0cb64d0 | 2019-10-11 14:54:48 +0100 | [diff] [blame] | 382 | |
| 383 | # Add the TOS_FW_CONFIG to FIP and specify the same to certtool |
Anders Dellien | 3ab336a | 2020-08-23 19:32:48 +0100 | [diff] [blame] | 384 | $(eval $(call TOOL_ADD_PAYLOAD,${FVP_TOS_FW_CONFIG},--tos-fw-config,${FVP_TOS_FW_CONFIG})) |
Achin Gupta | 0cb64d0 | 2019-10-11 14:54:48 +0100 | [diff] [blame] | 385 | endif |
| 386 | |
Harrison Mutai | 9c11ed7 | 2023-12-22 18:42:27 +0000 | [diff] [blame] | 387 | # Add the FW_CONFIG to FIP and specify the same to certtool |
| 388 | $(eval $(call TOOL_ADD_PAYLOAD,${FVP_FW_CONFIG},--fw-config,${FVP_FW_CONFIG})) |
Soby Mathew | 1d71ba1 | 2018-04-04 09:40:32 +0100 | [diff] [blame] | 389 | # Add the SOC_FW_CONFIG to FIP and specify the same to certtool |
Anders Dellien | 3ab336a | 2020-08-23 19:32:48 +0100 | [diff] [blame] | 390 | $(eval $(call TOOL_ADD_PAYLOAD,${FVP_SOC_FW_CONFIG},--soc-fw-config,${FVP_SOC_FW_CONFIG})) |
Soby Mathew | 1d71ba1 | 2018-04-04 09:40:32 +0100 | [diff] [blame] | 391 | # Add the NT_FW_CONFIG to FIP and specify the same to certtool |
Anders Dellien | 3ab336a | 2020-08-23 19:32:48 +0100 | [diff] [blame] | 392 | $(eval $(call TOOL_ADD_PAYLOAD,${FVP_NT_FW_CONFIG},--nt-fw-config,${FVP_NT_FW_CONFIG})) |
Harrison Mutai | a5566f6 | 2023-12-01 15:50:00 +0000 | [diff] [blame] | 393 | # Add the TB_FW_CONFIG to FIP and specify the same to certtool |
| 394 | $(eval $(call TOOL_ADD_PAYLOAD,${FVP_TB_FW_CONFIG},--tb-fw-config,${FVP_TB_FW_CONFIG})) |
Harrison Mutai | ada4e59 | 2024-05-28 14:35:41 +0000 | [diff] [blame] | 395 | endif |
| 396 | |
Soby Mathew | ce6d964 | 2018-02-08 11:39:38 +0000 | [diff] [blame] | 397 | # Add the HW_CONFIG to FIP and specify the same to certtool |
Anders Dellien | 3ab336a | 2020-08-23 19:32:48 +0100 | [diff] [blame] | 398 | $(eval $(call TOOL_ADD_PAYLOAD,${FVP_HW_CONFIG},--hw-config,${FVP_HW_CONFIG})) |
Soby Mathew | ce6d964 | 2018-02-08 11:39:38 +0000 | [diff] [blame] | 399 | |
Harrison Mutai | 1a0ebff | 2024-05-02 12:40:20 +0000 | [diff] [blame] | 400 | ifeq (${TRANSFER_LIST}, 1) |
| 401 | include lib/transfer_list/transfer_list.mk |
| 402 | |
| 403 | ifeq ($(RESET_TO_BL31), 1) |
| 404 | HW_CONFIG := ${FVP_HW_CONFIG} |
Harrison Mutai | 2329e22 | 2024-08-28 13:27:19 +0000 | [diff] [blame] | 405 | FW_HANDOFF_SIZE := 20000 |
Harrison Mutai | 1a0ebff | 2024-05-02 12:40:20 +0000 | [diff] [blame] | 406 | |
Harrison Mutai | 2329e22 | 2024-08-28 13:27:19 +0000 | [diff] [blame] | 407 | TRANSFER_LIST_DTB_OFFSET := 0x20 |
| 408 | $(eval $(call add_define,TRANSFER_LIST_DTB_OFFSET)) |
Harrison Mutai | 1a0ebff | 2024-05-02 12:40:20 +0000 | [diff] [blame] | 409 | endif |
| 410 | endif |
| 411 | |
Levi Yun | 8740771 | 2024-05-13 10:26:13 +0100 | [diff] [blame] | 412 | ifeq (${HOB_LIST}, 1) |
| 413 | include lib/hob/hob.mk |
| 414 | endif |
| 415 | |
Dimitris Papastamos | ee7cda3 | 2018-05-31 14:10:06 +0100 | [diff] [blame] | 416 | # Enable dynamic mitigation support by default |
| 417 | DYNAMIC_WORKAROUND_CVE_2018_3639 := 1 |
| 418 | |
Andre Przywara | d23acc9 | 2023-03-21 13:53:19 +0000 | [diff] [blame] | 419 | ifneq (${ENABLE_FEAT_AMU},0) |
John Tsichritzis | 076b5f0 | 2019-03-19 17:20:52 +0000 | [diff] [blame] | 420 | BL31_SOURCES += lib/cpus/aarch64/cpuamu.c \ |
Dimitris Papastamos | a2e702a | 2018-02-14 10:00:06 +0000 | [diff] [blame] | 421 | lib/cpus/aarch64/cpuamu_helpers.S |
John Tsichritzis | 076b5f0 | 2019-03-19 17:20:52 +0000 | [diff] [blame] | 422 | |
| 423 | ifeq (${HW_ASSISTED_COHERENCY}, 1) |
| 424 | BL31_SOURCES += lib/cpus/aarch64/cortex_a75_pubsub.c \ |
| 425 | lib/cpus/aarch64/neoverse_n1_pubsub.c |
| 426 | endif |
Dimitris Papastamos | 53bfb94 | 2017-12-11 11:45:35 +0000 | [diff] [blame] | 427 | endif |
| 428 | |
Manish Pandey | f87e54f | 2023-10-10 15:42:19 +0100 | [diff] [blame] | 429 | ifeq (${HANDLE_EA_EL3_FIRST_NS},1) |
Madhukar Pappireddy | d07d4d6 | 2024-01-10 14:01:37 -0600 | [diff] [blame] | 430 | ifeq (${ENABLE_FEAT_RAS},1) |
| 431 | ifeq (${PLATFORM_TEST_FFH_LSP_RAS_SP},1) |
| 432 | BL31_SOURCES += plat/arm/board/fvp/aarch64/fvp_lsp_ras_sp.c |
| 433 | else |
| 434 | BL31_SOURCES += plat/arm/board/fvp/aarch64/fvp_ras.c |
| 435 | endif |
| 436 | else |
| 437 | BL31_SOURCES += plat/arm/board/fvp/aarch64/fvp_ea.c |
| 438 | endif |
Jeenu Viswambharan | a7055c5 | 2018-06-08 08:44:36 +0100 | [diff] [blame] | 439 | endif |
| 440 | |
Douglas Raillard | 51faada | 2017-02-24 18:14:15 +0000 | [diff] [blame] | 441 | ifneq (${ENABLE_STACK_PROTECTOR},0) |
| 442 | PLAT_BL_COMMON_SOURCES += plat/arm/board/fvp/fvp_stack_protector.c |
| 443 | endif |
| 444 | |
Antonio Nino Diaz | 3661d8e | 2019-01-23 16:23:07 +0000 | [diff] [blame] | 445 | # Enable the dynamic translation tables library. |
Arvind Ram Prakash | 42d4d3b | 2022-11-22 14:41:00 -0600 | [diff] [blame] | 446 | ifeq ($(filter 1,${RESET_TO_BL2} ${ARM_XLAT_TABLES_LIB_V1}),) |
Manish V Badarkhe | 39f0b86 | 2022-03-15 16:05:58 +0000 | [diff] [blame] | 447 | ifeq (${ARCH},aarch32) |
Masahiro Yamada | 1dc1756 | 2020-04-01 14:28:24 +0900 | [diff] [blame] | 448 | BL32_CPPFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC |
Manish V Badarkhe | 39f0b86 | 2022-03-15 16:05:58 +0000 | [diff] [blame] | 449 | else # AArch64 |
Masahiro Yamada | 1dc1756 | 2020-04-01 14:28:24 +0900 | [diff] [blame] | 450 | BL31_CPPFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC |
Antonio Nino Diaz | 819dcd7 | 2019-02-12 13:32:03 +0000 | [diff] [blame] | 451 | endif |
Antonio Nino Diaz | 3661d8e | 2019-01-23 16:23:07 +0000 | [diff] [blame] | 452 | endif |
| 453 | |
Petre-Ionut Tudor | 60e8f3c | 2019-11-07 15:18:03 +0000 | [diff] [blame] | 454 | ifeq (${ALLOW_RO_XLAT_TABLES}, 1) |
| 455 | ifeq (${ARCH},aarch32) |
Masahiro Yamada | 1dc1756 | 2020-04-01 14:28:24 +0900 | [diff] [blame] | 456 | BL32_CPPFLAGS += -DPLAT_RO_XLAT_TABLES |
Petre-Ionut Tudor | 60e8f3c | 2019-11-07 15:18:03 +0000 | [diff] [blame] | 457 | else # AArch64 |
Masahiro Yamada | 1dc1756 | 2020-04-01 14:28:24 +0900 | [diff] [blame] | 458 | BL31_CPPFLAGS += -DPLAT_RO_XLAT_TABLES |
Petre-Ionut Tudor | 60e8f3c | 2019-11-07 15:18:03 +0000 | [diff] [blame] | 459 | ifeq (${SPD},tspd) |
Masahiro Yamada | 1dc1756 | 2020-04-01 14:28:24 +0900 | [diff] [blame] | 460 | BL32_CPPFLAGS += -DPLAT_RO_XLAT_TABLES |
Petre-Ionut Tudor | 60e8f3c | 2019-11-07 15:18:03 +0000 | [diff] [blame] | 461 | endif |
| 462 | endif |
| 463 | endif |
| 464 | |
Ambroise Vincent | 992f091 | 2019-07-12 13:47:03 +0100 | [diff] [blame] | 465 | ifeq (${USE_DEBUGFS},1) |
Masahiro Yamada | 1dc1756 | 2020-04-01 14:28:24 +0900 | [diff] [blame] | 466 | BL31_CPPFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC |
Ambroise Vincent | 992f091 | 2019-07-12 13:47:03 +0100 | [diff] [blame] | 467 | endif |
| 468 | |
Soby Mathew | a22dffc | 2017-10-05 12:27:33 +0100 | [diff] [blame] | 469 | # Add support for platform supplied linker script for BL31 build |
| 470 | $(eval $(call add_define,PLAT_EXTRA_LD_SCRIPT)) |
| 471 | |
Arvind Ram Prakash | 42d4d3b | 2022-11-22 14:41:00 -0600 | [diff] [blame] | 472 | ifneq (${RESET_TO_BL2}, 0) |
Roberto Vargas | 76d2673 | 2018-01-16 10:35:23 +0000 | [diff] [blame] | 473 | override BL1_SOURCES = |
| 474 | endif |
| 475 | |
Juan Castillo | 95cfd4a | 2015-04-14 12:49:03 +0100 | [diff] [blame] | 476 | include plat/arm/board/common/board_common.mk |
Dan Handley | 60eea55 | 2015-03-19 19:17:53 +0000 | [diff] [blame] | 477 | include plat/arm/common/arm_common.mk |
Soby Mathew | 6e79f9f | 2018-03-26 15:16:46 +0100 | [diff] [blame] | 478 | |
Alexei Fedorov | 4a135bc | 2020-07-13 14:59:02 +0100 | [diff] [blame] | 479 | ifeq (${MEASURED_BOOT},1) |
Manish V Badarkhe | 48ba034 | 2021-09-14 23:12:42 +0100 | [diff] [blame] | 480 | BL1_SOURCES += plat/arm/board/fvp/fvp_common_measured_boot.c \ |
Tamas Ban | c44e50b | 2022-02-11 09:49:36 +0100 | [diff] [blame] | 481 | plat/arm/board/fvp/fvp_bl1_measured_boot.c \ |
| 482 | lib/psa/measured_boot.c |
| 483 | |
Manish V Badarkhe | 48ba034 | 2021-09-14 23:12:42 +0100 | [diff] [blame] | 484 | BL2_SOURCES += plat/arm/board/fvp/fvp_common_measured_boot.c \ |
Tamas Ban | c44e50b | 2022-02-11 09:49:36 +0100 | [diff] [blame] | 485 | plat/arm/board/fvp/fvp_bl2_measured_boot.c \ |
| 486 | lib/psa/measured_boot.c |
Alexei Fedorov | 4a135bc | 2020-07-13 14:59:02 +0100 | [diff] [blame] | 487 | endif |
| 488 | |
Lucian Paul-Trifu | d72c486 | 2022-06-22 18:45:30 +0100 | [diff] [blame] | 489 | ifeq (${DRTM_SUPPORT}, 1) |
Manish V Badarkhe | 586f60c | 2022-07-12 21:48:04 +0100 | [diff] [blame] | 490 | BL31_SOURCES += plat/arm/board/fvp/fvp_drtm_addr.c \ |
| 491 | plat/arm/board/fvp/fvp_drtm_dma_prot.c \ |
| 492 | plat/arm/board/fvp/fvp_drtm_err.c \ |
johpow01 | 2a1cdee | 2022-03-11 17:50:58 -0600 | [diff] [blame] | 493 | plat/arm/board/fvp/fvp_drtm_measurement.c \ |
| 494 | plat/arm/board/fvp/fvp_drtm_stub.c \ |
Manish V Badarkhe | 586f60c | 2022-07-12 21:48:04 +0100 | [diff] [blame] | 495 | plat/arm/common/arm_dyn_cfg.c \ |
| 496 | plat/arm/board/fvp/fvp_err.c |
Lucian Paul-Trifu | d72c486 | 2022-06-22 18:45:30 +0100 | [diff] [blame] | 497 | endif |
| 498 | |
Manish V Badarkhe | 88c51c3 | 2022-01-08 23:08:02 +0000 | [diff] [blame] | 499 | ifeq (${TRUSTED_BOARD_BOOT}, 1) |
| 500 | BL1_SOURCES += plat/arm/board/fvp/fvp_trusted_boot.c |
| 501 | BL2_SOURCES += plat/arm/board/fvp/fvp_trusted_boot.c |
| 502 | |
Soby Mathew | 6e79f9f | 2018-03-26 15:16:46 +0100 | [diff] [blame] | 503 | # FVP being a development platform, enable capability to disable Authentication |
Antonio Nino Diaz | 60e19f5 | 2018-09-25 11:37:23 +0100 | [diff] [blame] | 504 | # dynamically if TRUSTED_BOARD_BOOT is set. |
Max Shvetsov | a6ffdde | 2019-12-06 11:50:12 +0000 | [diff] [blame] | 505 | DYN_DISABLE_AUTH := 1 |
Soby Mathew | 6e79f9f | 2018-03-26 15:16:46 +0100 | [diff] [blame] | 506 | endif |
Manish V Badarkhe | cd3f0ae | 2021-08-24 14:42:35 +0100 | [diff] [blame] | 507 | |
Marc Bonnici | 6a0788b | 2021-12-16 18:31:02 +0000 | [diff] [blame] | 508 | ifeq (${SPMC_AT_EL3}, 1) |
| 509 | PLAT_BL_COMMON_SOURCES += plat/arm/board/fvp/fvp_el3_spmc.c |
| 510 | endif |
Wing Li | e75cc24 | 2023-01-26 18:33:43 -0800 | [diff] [blame] | 511 | |
| 512 | PSCI_OS_INIT_MODE := 1 |
Manish Pandey | fe38cc6 | 2023-04-24 10:46:21 +0100 | [diff] [blame] | 513 | |
Manish Pandey | 5602ce1 | 2023-04-24 14:58:55 +0100 | [diff] [blame] | 514 | ifeq (${SPD},spmd) |
| 515 | BL31_SOURCES += plat/arm/board/fvp/fvp_spmd.c |
| 516 | endif |
| 517 | |
| 518 | # Test specific macros, keep them at bottom of this file |
Manish Pandey | fe38cc6 | 2023-04-24 10:46:21 +0100 | [diff] [blame] | 519 | $(eval $(call add_define,PLATFORM_TEST_EA_FFH)) |
| 520 | ifeq (${PLATFORM_TEST_EA_FFH}, 1) |
Manish Pandey | f87e54f | 2023-10-10 15:42:19 +0100 | [diff] [blame] | 521 | ifeq (${FFH_SUPPORT}, 0) |
| 522 | $(error "PLATFORM_TEST_EA_FFH expects FFH_SUPPORT to be 1") |
Manish Pandey | fe38cc6 | 2023-04-24 10:46:21 +0100 | [diff] [blame] | 523 | endif |
Manish Pandey | f87e54f | 2023-10-10 15:42:19 +0100 | [diff] [blame] | 524 | |
Manish Pandey | fe38cc6 | 2023-04-24 10:46:21 +0100 | [diff] [blame] | 525 | endif |
Madhukar Pappireddy | f0b64e5 | 2023-03-02 16:33:25 -0600 | [diff] [blame] | 526 | |
Manish Pandey | 5602ce1 | 2023-04-24 14:58:55 +0100 | [diff] [blame] | 527 | $(eval $(call add_define,PLATFORM_TEST_RAS_FFH)) |
| 528 | ifeq (${PLATFORM_TEST_RAS_FFH}, 1) |
Manish Pandey | f87e54f | 2023-10-10 15:42:19 +0100 | [diff] [blame] | 529 | ifeq (${ENABLE_FEAT_RAS}, 0) |
| 530 | $(error "PLATFORM_TEST_RAS_FFH expects ENABLE_FEAT_RAS to be 1") |
| 531 | endif |
| 532 | ifeq (${HANDLE_EA_EL3_FIRST_NS}, 0) |
| 533 | $(error "PLATFORM_TEST_RAS_FFH expects HANDLE_EA_EL3_FIRST_NS to be 1") |
Manish Pandey | 5602ce1 | 2023-04-24 14:58:55 +0100 | [diff] [blame] | 534 | endif |
Madhukar Pappireddy | f0b64e5 | 2023-03-02 16:33:25 -0600 | [diff] [blame] | 535 | endif |
Sona Mathew | d3bed15 | 2023-03-14 17:58:13 -0500 | [diff] [blame] | 536 | |
Madhukar Pappireddy | d07d4d6 | 2024-01-10 14:01:37 -0600 | [diff] [blame] | 537 | $(eval $(call add_define,PLATFORM_TEST_FFH_LSP_RAS_SP)) |
| 538 | ifeq (${PLATFORM_TEST_FFH_LSP_RAS_SP}, 1) |
| 539 | ifeq (${PLATFORM_TEST_RAS_FFH}, 1) |
| 540 | $(error "PLATFORM_TEST_RAS_FFH is incompatible with PLATFORM_TEST_FFH_LSP_RAS_SP") |
| 541 | endif |
| 542 | ifeq (${ENABLE_SPMD_LP}, 0) |
| 543 | $(error "PLATFORM_TEST_FFH_LSP_RAS_SP expects ENABLE_SPMD_LP to be 1") |
| 544 | endif |
| 545 | ifeq (${ENABLE_FEAT_RAS}, 0) |
| 546 | $(error "PLATFORM_TEST_FFH_LSP_RAS_SP expects ENABLE_FEAT_RAS to be 1") |
| 547 | endif |
| 548 | ifeq (${HANDLE_EA_EL3_FIRST_NS}, 0) |
| 549 | $(error "PLATFORM_TEST_FFH_LSP_RAS_SP expects HANDLE_EA_EL3_FIRST_NS to be 1") |
| 550 | endif |
| 551 | endif |
| 552 | |
Sona Mathew | d3bed15 | 2023-03-14 17:58:13 -0500 | [diff] [blame] | 553 | ifeq (${ERRATA_ABI_SUPPORT}, 1) |
| 554 | include plat/arm/board/fvp/fvp_cpu_errata.mk |
| 555 | endif |
Madhukar Pappireddy | 2032401 | 2023-08-24 16:57:22 -0500 | [diff] [blame] | 556 | |
| 557 | # Build macro necessary for running SPM tests on FVP platform |
| 558 | $(eval $(call add_define,PLAT_TEST_SPM)) |