blob: 6c891742fa2877155457b7554307b3f585921771 [file] [log] [blame]
Dan Handleyb4315302015-03-19 18:58:55 +00001/*
Salman Nabic864af92024-02-19 17:03:44 +00002 * Copyright (c) 2015-2024, Arm Limited and Contributors. All rights reserved.
Dan Handleyb4315302015-03-19 18:58:55 +00003 *
dp-arm82cb2c12017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handleyb4315302015-03-19 18:58:55 +00005 */
6
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +00007#include <assert.h>
8
Dan Handleyb4315302015-03-19 18:58:55 +00009#include <arch.h>
Rakshit Goyal1547e5e2024-09-25 11:49:12 +053010#include <arch_features.h>
Dan Handleyb4315302015-03-19 18:58:55 +000011#include <arch_helpers.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000012#include <common/bl_common.h>
13#include <common/debug.h>
14#include <drivers/console.h>
Ambroise Vincent992f0912019-07-12 13:47:03 +010015#include <lib/debugfs.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000016#include <lib/extensions/ras.h>
Harrison Mutaia5566f62023-12-01 15:50:00 +000017#include <lib/fconf/fconf.h>
johpow01f19dc622021-06-16 17:57:28 -050018#include <lib/gpt_rme/gpt_rme.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000019#include <lib/mmio.h>
Harrison Mutaia5566f62023-12-01 15:50:00 +000020#if TRANSFER_LIST
21#include <lib/transfer_list.h>
22#endif
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000023#include <lib/xlat_tables/xlat_tables_compat.h>
Antonio Nino Diazbd9344f2019-01-25 14:30:04 +000024#include <plat/arm/common/plat_arm.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000025#include <plat/common/platform.h>
Antonio Nino Diaz234bc7f2019-01-15 14:19:50 +000026#include <platform_def.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000027
Harrison Mutaia5566f62023-12-01 15:50:00 +000028static struct transfer_list_header *secure_tl __unused;
Harrison Mutaife94a212024-07-12 14:23:02 +000029static struct transfer_list_header *ns_tl __unused;
30
Dan Handleyb4315302015-03-19 18:58:55 +000031/*
32 * Placeholder variables for copying the arguments that have been passed to
Juan Castillod1786372015-12-14 09:35:25 +000033 * BL31 from BL2.
Dan Handleyb4315302015-03-19 18:58:55 +000034 */
35static entry_point_info_t bl32_image_ep_info;
36static entry_point_info_t bl33_image_ep_info;
Zelalem Aweke9d870b72021-07-11 18:39:39 -050037#if ENABLE_RME
38static entry_point_info_t rmm_image_ep_info;
39#endif
Dan Handleyb4315302015-03-19 18:58:55 +000040
Soby Mathewfc922ca2018-10-14 08:13:44 +010041#if !RESET_TO_BL31
Soby Mathewc099cd32018-06-01 16:53:38 +010042/*
Manish V Badarkhe04e06972020-05-31 10:17:59 +010043 * Check that BL31_BASE is above ARM_FW_CONFIG_LIMIT. The reserved page
Soby Mathewc099cd32018-06-01 16:53:38 +010044 * is required for SOC_FW_CONFIG/TOS_FW_CONFIG passed from BL2.
45 */
Harrison Mutaia5566f62023-12-01 15:50:00 +000046#if TRANSFER_LIST
47CASSERT(BL31_BASE >= PLAT_ARM_EL3_FW_HANDOFF_LIMIT, assert_bl31_base_overflows);
48#else
Manish V Badarkhe04e06972020-05-31 10:17:59 +010049CASSERT(BL31_BASE >= ARM_FW_CONFIG_LIMIT, assert_bl31_base_overflows);
Harrison Mutaia5566f62023-12-01 15:50:00 +000050#endif /* TRANSFER_LIST */
51#endif /* RESET_TO_BL31 */
Dan Handleyb4315302015-03-19 18:58:55 +000052
53/* Weak definitions may be overridden in specific ARM standard platform */
Soby Mathew0c306cc2018-01-10 15:59:31 +000054#pragma weak bl31_early_platform_setup2
Dan Handleyb4315302015-03-19 18:58:55 +000055#pragma weak bl31_platform_setup
56#pragma weak bl31_plat_arch_setup
57#pragma weak bl31_plat_get_next_image_ep_info
Madhukar Pappireddy28b2d862023-03-22 15:40:40 -050058#pragma weak bl31_plat_runtime_setup
Dan Handleyb4315302015-03-19 18:58:55 +000059
Daniel Boulbycb4adb02018-09-18 11:52:49 +010060#define MAP_BL31_TOTAL MAP_REGION_FLAT( \
Soby Mathewfc922ca2018-10-14 08:13:44 +010061 BL31_START, \
62 BL31_END - BL31_START, \
Zelalem Aweke4bb72c42021-07-12 22:33:55 -050063 MT_MEMORY | MT_RW | EL3_PAS)
Daniel Boulbycb4adb02018-09-18 11:52:49 +010064#if RECLAIM_INIT_CODE
65IMPORT_SYM(unsigned long, __INIT_CODE_START__, BL_INIT_CODE_BASE);
Alexei Fedorovfa1fdb22020-07-21 17:07:45 +010066IMPORT_SYM(unsigned long, __INIT_CODE_END__, BL_CODE_END_UNALIGNED);
David Horstmann3ed56062020-10-14 15:17:49 +010067IMPORT_SYM(unsigned long, __STACKS_END__, BL_STACKS_END_UNALIGNED);
Alexei Fedorovfa1fdb22020-07-21 17:07:45 +010068
69#define BL_INIT_CODE_END ((BL_CODE_END_UNALIGNED + PAGE_SIZE - 1) & \
70 ~(PAGE_SIZE - 1))
David Horstmann3ed56062020-10-14 15:17:49 +010071#define BL_STACKS_END ((BL_STACKS_END_UNALIGNED + PAGE_SIZE - 1) & \
72 ~(PAGE_SIZE - 1))
Daniel Boulbycb4adb02018-09-18 11:52:49 +010073
74#define MAP_BL_INIT_CODE MAP_REGION_FLAT( \
75 BL_INIT_CODE_BASE, \
76 BL_INIT_CODE_END \
77 - BL_INIT_CODE_BASE, \
Zelalem Aweke4bb72c42021-07-12 22:33:55 -050078 MT_CODE | EL3_PAS)
Daniel Boulbycb4adb02018-09-18 11:52:49 +010079#endif
Dan Handleyb4315302015-03-19 18:58:55 +000080
Madhukar Pappireddy0c1f1972020-01-27 15:38:26 -060081#if SEPARATE_NOBITS_REGION
82#define MAP_BL31_NOBITS MAP_REGION_FLAT( \
83 BL31_NOBITS_BASE, \
84 BL31_NOBITS_LIMIT \
85 - BL31_NOBITS_BASE, \
Zelalem Aweke4bb72c42021-07-12 22:33:55 -050086 MT_MEMORY | MT_RW | EL3_PAS)
Madhukar Pappireddy0c1f1972020-01-27 15:38:26 -060087
88#endif
Dan Handleyb4315302015-03-19 18:58:55 +000089/*******************************************************************************
90 * Return a pointer to the 'entry_point_info' structure of the next image for the
Juan Castillod1786372015-12-14 09:35:25 +000091 * security state specified. BL33 corresponds to the non-secure image type
92 * while BL32 corresponds to the secure image type. A NULL pointer is returned
Dan Handleyb4315302015-03-19 18:58:55 +000093 * if the image does not exist.
94 ******************************************************************************/
Sandrine Bailleux6c77e742018-07-11 12:44:22 +020095struct entry_point_info *bl31_plat_get_next_image_ep_info(uint32_t type)
Dan Handleyb4315302015-03-19 18:58:55 +000096{
97 entry_point_info_t *next_image_info;
98
99 assert(sec_state_is_valid(type));
Zelalem Aweke9d870b72021-07-11 18:39:39 -0500100 if (type == NON_SECURE) {
Harrison Mutaife94a212024-07-12 14:23:02 +0000101#if TRANSFER_LIST && !RESET_TO_BL31
102 next_image_info = transfer_list_set_handoff_args(
103 ns_tl, &bl33_image_ep_info);
104#else
Zelalem Aweke9d870b72021-07-11 18:39:39 -0500105 next_image_info = &bl33_image_ep_info;
Harrison Mutaife94a212024-07-12 14:23:02 +0000106#endif
Zelalem Aweke9d870b72021-07-11 18:39:39 -0500107 }
108#if ENABLE_RME
109 else if (type == REALM) {
110 next_image_info = &rmm_image_ep_info;
111 }
112#endif
113 else {
114 next_image_info = &bl32_image_ep_info;
115 }
116
Dan Handleyb4315302015-03-19 18:58:55 +0000117 /*
118 * None of the images on the ARM development platforms can have 0x0
119 * as the entrypoint
120 */
121 if (next_image_info->pc)
122 return next_image_info;
123 else
124 return NULL;
125}
126
127/*******************************************************************************
Juan Castillod1786372015-12-14 09:35:25 +0000128 * Perform any BL31 early platform setup common to ARM standard platforms.
Dan Handleyb4315302015-03-19 18:58:55 +0000129 * Here is an opportunity to copy parameters passed by the calling EL (S-EL1
John Tsichritzisa6238322018-09-14 10:34:57 +0100130 * in BL2 & EL3 in BL1) before they are lost (potentially). This needs to be
Dan Handleyb4315302015-03-19 18:58:55 +0000131 * done before the MMU is initialized so that the memory layout can be used
132 * while creating page tables. BL2 has flushed this information to memory, so
133 * we are guaranteed to pick up good data.
134 ******************************************************************************/
Harrison Mutaia5566f62023-12-01 15:50:00 +0000135#if TRANSFER_LIST
136void __init arm_bl31_early_platform_setup(u_register_t arg0, u_register_t arg1,
137 u_register_t arg2, u_register_t arg3)
138{
Harrison Mutai1a0ebff2024-05-02 12:40:20 +0000139#if RESET_TO_BL31
140 /* Populate entry point information for BL33 */
141 SET_PARAM_HEAD(&bl33_image_ep_info, PARAM_EP, VERSION_1, 0);
142 /*
143 * Tell BL31 where the non-trusted software image
144 * is located and the entry state information
145 */
146 bl33_image_ep_info.pc = plat_get_ns_image_entrypoint();
147
148 bl33_image_ep_info.spsr = arm_get_spsr_for_bl33_entry();
149 SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
150
151 bl33_image_ep_info.args.arg0 =
152 FW_NS_HANDOFF_BASE + ARM_PRELOADED_DTB_OFFSET;
Harrison Mutaife94a212024-07-12 14:23:02 +0000153 bl33_image_ep_info.args.arg1 =
154 TRANSFER_LIST_HANDOFF_X1_VALUE(REGISTER_CONVENTION_VERSION);
Harrison Mutai1a0ebff2024-05-02 12:40:20 +0000155 bl33_image_ep_info.args.arg3 = FW_NS_HANDOFF_BASE;
156#else
Harrison Mutaia5566f62023-12-01 15:50:00 +0000157 struct transfer_list_entry *te = NULL;
158 struct entry_point_info *ep;
159
160 secure_tl = (struct transfer_list_header *)arg3;
161
162 /*
163 * Populate the global entry point structures used to execute subsequent
164 * images.
165 */
166 while ((te = transfer_list_next(secure_tl, te)) != NULL) {
167 ep = transfer_list_entry_data(te);
168
169 if (te->tag_id == TL_TAG_EXEC_EP_INFO64) {
170 switch (GET_SECURITY_STATE(ep->h.attr)) {
171 case NON_SECURE:
172 bl33_image_ep_info = *ep;
173 break;
174#if ENABLE_RME
175 case REALM:
176 rmm_image_ep_info = *ep;
177 break;
178#endif
179 case SECURE:
180 bl32_image_ep_info = *ep;
181 break;
182 default:
183 ERROR("Unrecognized Image Security State %lu\n",
184 GET_SECURITY_STATE(ep->h.attr));
185 panic();
186 }
187 }
188 }
Harrison Mutai1a0ebff2024-05-02 12:40:20 +0000189#endif /* RESET_TO_BL31 */
Harrison Mutaia5566f62023-12-01 15:50:00 +0000190}
191#else
Daniel Boulby4d010d02018-09-18 13:26:03 +0100192void __init arm_bl31_early_platform_setup(void *from_bl2, uintptr_t soc_fw_config,
Soby Mathew0c306cc2018-01-10 15:59:31 +0000193 uintptr_t hw_config, void *plat_params_from_bl2)
Dan Handleyb4315302015-03-19 18:58:55 +0000194{
195 /* Initialize the console to provide early debug support */
Antonio Nino Diaz88a05232018-06-19 09:29:36 +0100196 arm_console_boot_init();
Dan Handleyb4315302015-03-19 18:58:55 +0000197
198#if RESET_TO_BL31
Juan Castillod1786372015-12-14 09:35:25 +0000199 /* There are no parameters from BL2 if BL31 is a reset vector */
Dan Handleyb4315302015-03-19 18:58:55 +0000200 assert(from_bl2 == NULL);
201 assert(plat_params_from_bl2 == NULL);
202
Antonio Nino Diazb726c162018-05-11 11:15:10 +0100203# ifdef BL32_BASE
Juan Castillod1786372015-12-14 09:35:25 +0000204 /* Populate entry point information for BL32 */
Dan Handleyb4315302015-03-19 18:58:55 +0000205 SET_PARAM_HEAD(&bl32_image_ep_info,
206 PARAM_EP,
207 VERSION_1,
208 0);
209 SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
210 bl32_image_ep_info.pc = BL32_BASE;
211 bl32_image_ep_info.spsr = arm_get_spsr_for_bl32_entry();
Manish Pandeycc9cb292020-07-16 00:38:59 +0100212
213#if defined(SPD_spmd)
214 /* SPM (hafnium in secure world) expects SPM Core manifest base address
215 * in x0, which in !RESET_TO_BL31 case loaded after base of non shared
216 * SRAM(after 4KB offset of SRAM). But in RESET_TO_BL31 case all non
217 * shared SRAM is allocated to BL31, so to avoid overwriting of manifest
218 * keep it in the last page.
219 */
220 bl32_image_ep_info.args.arg0 = ARM_TRUSTED_SRAM_BASE +
221 PLAT_ARM_TRUSTED_SRAM_SIZE - PAGE_SIZE;
222#endif
223
Antonio Nino Diazb726c162018-05-11 11:15:10 +0100224# endif /* BL32_BASE */
Dan Handleyb4315302015-03-19 18:58:55 +0000225
Juan Castillod1786372015-12-14 09:35:25 +0000226 /* Populate entry point information for BL33 */
Dan Handleyb4315302015-03-19 18:58:55 +0000227 SET_PARAM_HEAD(&bl33_image_ep_info,
228 PARAM_EP,
229 VERSION_1,
230 0);
231 /*
Juan Castillod1786372015-12-14 09:35:25 +0000232 * Tell BL31 where the non-trusted software image
Dan Handleyb4315302015-03-19 18:58:55 +0000233 * is located and the entry state information
234 */
235 bl33_image_ep_info.pc = plat_get_ns_image_entrypoint();
Soby Mathew48ac1df2016-05-09 17:20:10 +0100236
Dan Handleyb4315302015-03-19 18:58:55 +0000237 bl33_image_ep_info.spsr = arm_get_spsr_for_bl33_entry();
238 SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
239
Javier Almansa Sobrino8c980a42021-11-24 18:37:37 +0000240#if ENABLE_RME
241 /*
242 * Populate entry point information for RMM.
243 * Only PC needs to be set as other fields are determined by RMMD.
244 */
245 rmm_image_ep_info.pc = RMM_BASE;
246#endif /* ENABLE_RME */
247
Yatharth Kochara8aa7fe2016-09-13 17:07:57 +0100248#else /* RESET_TO_BL31 */
249
Dan Handleyb4315302015-03-19 18:58:55 +0000250 /*
251 * In debug builds, we pass a special value in 'plat_params_from_bl2'
Juan Castillod1786372015-12-14 09:35:25 +0000252 * to verify platform parameters from BL2 to BL31.
Dan Handleyb4315302015-03-19 18:58:55 +0000253 * In release builds, it's not used.
254 */
255 assert(((unsigned long long)plat_params_from_bl2) ==
256 ARM_BL31_PLAT_PARAM_VAL);
257
Yatharth Kochara8aa7fe2016-09-13 17:07:57 +0100258 /*
259 * Check params passed from BL2 should not be NULL,
260 */
261 bl_params_t *params_from_bl2 = (bl_params_t *)from_bl2;
262 assert(params_from_bl2 != NULL);
263 assert(params_from_bl2->h.type == PARAM_BL_PARAMS);
264 assert(params_from_bl2->h.version >= VERSION_2);
265
266 bl_params_node_t *bl_params = params_from_bl2->head;
267
268 /*
Zelalem Aweke9d870b72021-07-11 18:39:39 -0500269 * Copy BL33, BL32 and RMM (if present), entry point information.
Yatharth Kochara8aa7fe2016-09-13 17:07:57 +0100270 * They are stored in Secure RAM, in BL2's address space.
271 */
Antonio Nino Diazc9512bc2018-08-24 16:30:29 +0100272 while (bl_params != NULL) {
Zelalem Aweke9d870b72021-07-11 18:39:39 -0500273 if (bl_params->image_id == BL32_IMAGE_ID) {
Yatharth Kochara8aa7fe2016-09-13 17:07:57 +0100274 bl32_image_ep_info = *bl_params->ep_info;
Manish V Badarkhea0ef1c02023-11-08 09:30:18 +0000275#if SPMC_AT_EL3
Nishant Sharma821b01f2023-10-13 11:22:08 +0100276 /*
277 * Populate the BL32 image base, size and max limit in
278 * the entry point information, since there is no
279 * platform function to retrieve them in generic
280 * code. We choose arg2, arg3 and arg4 since the generic
281 * code uses arg1 for stashing the SP manifest size. The
282 * SPMC setup uses these arguments to update SP manifest
283 * with actual SP's base address and it size.
284 */
285 bl32_image_ep_info.args.arg2 =
286 bl_params->image_info->image_base;
287 bl32_image_ep_info.args.arg3 =
288 bl_params->image_info->image_size;
289 bl32_image_ep_info.args.arg4 =
290 bl_params->image_info->image_base +
291 bl_params->image_info->image_max_size;
292#endif
Zelalem Aweke9d870b72021-07-11 18:39:39 -0500293 }
294#if ENABLE_RME
295 else if (bl_params->image_id == RMM_IMAGE_ID) {
296 rmm_image_ep_info = *bl_params->ep_info;
297 }
298#endif
299 else if (bl_params->image_id == BL33_IMAGE_ID) {
Yatharth Kochara8aa7fe2016-09-13 17:07:57 +0100300 bl33_image_ep_info = *bl_params->ep_info;
Zelalem Aweke9d870b72021-07-11 18:39:39 -0500301 }
Yatharth Kochara8aa7fe2016-09-13 17:07:57 +0100302
303 bl_params = bl_params->next_params_info;
304 }
305
Antonio Nino Diazc9512bc2018-08-24 16:30:29 +0100306 if (bl33_image_ep_info.pc == 0U)
Yatharth Kochara8aa7fe2016-09-13 17:07:57 +0100307 panic();
Zelalem Aweke9d870b72021-07-11 18:39:39 -0500308#if ENABLE_RME
309 if (rmm_image_ep_info.pc == 0U)
310 panic();
311#endif
Yatharth Kochara8aa7fe2016-09-13 17:07:57 +0100312#endif /* RESET_TO_BL31 */
Andre Przywarac99b8c82021-02-08 17:40:17 +0000313
314# if ARM_LINUX_KERNEL_AS_BL33
315 /*
316 * According to the file ``Documentation/arm64/booting.txt`` of the
317 * Linux kernel tree, Linux expects the physical address of the device
318 * tree blob (DTB) in x0, while x1-x3 are reserved for future use and
319 * must be 0.
Olivier Deprez3221fce2021-10-20 15:17:07 +0200320 * Repurpose the option to load Hafnium hypervisor in the normal world.
321 * It expects its manifest address in x0. This is essentially the linux
322 * dts (passed to the primary VM) by adding 'hypervisor' and chosen
323 * nodes specifying the Hypervisor configuration.
Andre Przywarac99b8c82021-02-08 17:40:17 +0000324 */
Zelalem Aweke672d6692021-07-26 21:39:05 -0500325#if RESET_TO_BL31
Andre Przywarac99b8c82021-02-08 17:40:17 +0000326 bl33_image_ep_info.args.arg0 = (u_register_t)ARM_PRELOADED_DTB_BASE;
Zelalem Aweke672d6692021-07-26 21:39:05 -0500327#else
328 bl33_image_ep_info.args.arg0 = (u_register_t)hw_config;
329#endif
Andre Przywarac99b8c82021-02-08 17:40:17 +0000330 bl33_image_ep_info.args.arg1 = 0U;
331 bl33_image_ep_info.args.arg2 = 0U;
332 bl33_image_ep_info.args.arg3 = 0U;
333# endif
Dan Handleyb4315302015-03-19 18:58:55 +0000334}
Harrison Mutaia5566f62023-12-01 15:50:00 +0000335#endif
Dan Handleyb4315302015-03-19 18:58:55 +0000336
Soby Mathew0c306cc2018-01-10 15:59:31 +0000337void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
338 u_register_t arg2, u_register_t arg3)
Dan Handleyb4315302015-03-19 18:58:55 +0000339{
Harrison Mutaia5566f62023-12-01 15:50:00 +0000340#if TRANSFER_LIST
341 arm_bl31_early_platform_setup(arg0, arg1, arg2, arg3);
342#else
Soby Mathew0c306cc2018-01-10 15:59:31 +0000343 arm_bl31_early_platform_setup((void *)arg0, arg1, arg2, (void *)arg3);
Harrison Mutaia5566f62023-12-01 15:50:00 +0000344#endif
Dan Handleyb4315302015-03-19 18:58:55 +0000345
346 /*
Vikram Kanigiri6355f232016-02-15 11:54:14 +0000347 * Initialize Interconnect for this cluster during cold boot.
Dan Handleyb4315302015-03-19 18:58:55 +0000348 * No need for locks as no other CPU is active.
349 */
Vikram Kanigiri6355f232016-02-15 11:54:14 +0000350 plat_arm_interconnect_init();
Sandrine Bailleuxa6695272015-05-14 14:13:05 +0100351
Dan Handleyb4315302015-03-19 18:58:55 +0000352 /*
Vikram Kanigiri6355f232016-02-15 11:54:14 +0000353 * Enable Interconnect coherency for the primary CPU's cluster.
Sandrine Bailleuxa6695272015-05-14 14:13:05 +0100354 * Earlier bootloader stages might already do this (e.g. Trusted
355 * Firmware's BL1 does it) but we can't assume so. There is no harm in
356 * executing this code twice anyway.
Dan Handleyb4315302015-03-19 18:58:55 +0000357 * Platform specific PSCI code will enable coherency for other
358 * clusters.
359 */
Vikram Kanigiri6355f232016-02-15 11:54:14 +0000360 plat_arm_interconnect_enter_coherency();
Dan Handleyb4315302015-03-19 18:58:55 +0000361}
362
363/*******************************************************************************
Juan Castillod1786372015-12-14 09:35:25 +0000364 * Perform any BL31 platform setup common to ARM standard platforms
Dan Handleyb4315302015-03-19 18:58:55 +0000365 ******************************************************************************/
366void arm_bl31_platform_setup(void)
367{
Harrison Mutaife94a212024-07-12 14:23:02 +0000368 struct transfer_list_entry *te __unused;
369
370#if TRANSFER_LIST && !RESET_TO_BL31
371 /* Initialise the non-secure world tl, BL31 may modify the HW_CONFIG so defer
372 * copying it until later.
373 */
374 ns_tl = transfer_list_init((void *)FW_NS_HANDOFF_BASE,
375 PLAT_ARM_FW_HANDOFF_SIZE);
376
377 if (ns_tl == NULL) {
378 ERROR("Non-secure transfer list initialisation failed!");
379 panic();
380 }
381
382#if !RESET_TO_BL2
383 te = transfer_list_find(secure_tl, TL_TAG_FDT);
384 assert(te != NULL);
385
386 fconf_populate("HW_CONFIG", (uintptr_t)transfer_list_entry_data(te));
387#endif /* !(RESET_TO_BL2 && RESET_TO_BL31) */
388#endif /* TRANSFER_LIST */
389
Achin Gupta27573c52015-11-03 14:18:34 +0000390 /* Initialize the GIC driver, cpu and distributor interfaces */
391 plat_arm_gic_driver_init();
Dan Handleyb4315302015-03-19 18:58:55 +0000392 plat_arm_gic_init();
Dan Handleyb4315302015-03-19 18:58:55 +0000393
394#if RESET_TO_BL31
395 /*
396 * Do initial security configuration to allow DRAM/device access
397 * (if earlier BL has not already done so).
398 */
399 plat_arm_security_setup();
400
Roberto Vargas638b0342018-01-05 16:00:05 +0000401#if defined(PLAT_ARM_MEM_PROT_ADDR)
402 arm_nor_psci_do_dyn_mem_protect();
403#endif /* PLAT_ARM_MEM_PROT_ADDR */
404
Dan Handleyb4315302015-03-19 18:58:55 +0000405#endif /* RESET_TO_BL31 */
406
407 /* Enable and initialize the System level generic timer */
408 mmio_write_32(ARM_SYS_CNTCTL_BASE + CNTCR_OFF,
Antonio Nino Diazc9512bc2018-08-24 16:30:29 +0100409 CNTCR_FCREQ(0U) | CNTCR_EN);
Dan Handleyb4315302015-03-19 18:58:55 +0000410
411 /* Allow access to the System counter timer module */
Soby Mathewc1bb8a02015-10-12 17:32:29 +0100412 arm_configure_sys_timer();
Dan Handleyb4315302015-03-19 18:58:55 +0000413
414 /* Initialize power controller before setting up topology */
415 plat_arm_pwrc_setup();
Jeenu Viswambharan0b9ce902018-02-06 12:21:39 +0000416
Manish Pandeyf87e54f2023-10-10 15:42:19 +0100417#if ENABLE_FEAT_RAS && FFH_SUPPORT
Jeenu Viswambharan0b9ce902018-02-06 12:21:39 +0000418 ras_init();
419#endif
Ambroise Vincent992f0912019-07-12 13:47:03 +0100420
421#if USE_DEBUGFS
422 debugfs_init();
423#endif /* USE_DEBUGFS */
Dan Handleyb4315302015-03-19 18:58:55 +0000424}
425
Soby Mathew080225d2015-12-09 11:38:43 +0000426/*******************************************************************************
Juan Castillod1786372015-12-14 09:35:25 +0000427 * Perform any BL31 platform runtime setup prior to BL31 exit common to ARM
Soby Mathew080225d2015-12-09 11:38:43 +0000428 * standard platforms
429 ******************************************************************************/
430void arm_bl31_plat_runtime_setup(void)
431{
Harrison Mutaife94a212024-07-12 14:23:02 +0000432 struct transfer_list_entry *te __unused;
Soby Mathew080225d2015-12-09 11:38:43 +0000433 /* Initialize the runtime console */
Antonio Nino Diaz88a05232018-06-19 09:29:36 +0100434 arm_console_runtime_init();
Petre-Ionut Tudor60e8f3c2019-11-07 15:18:03 +0000435
Harrison Mutaife94a212024-07-12 14:23:02 +0000436#if TRANSFER_LIST && !RESET_TO_BL31
437 te = transfer_list_find(secure_tl, TL_TAG_FDT);
438 assert(te != NULL);
439
440 te = transfer_list_add(ns_tl, TL_TAG_FDT, te->data_size,
441 transfer_list_entry_data(te));
442 assert(te != NULL);
443
444 /*
445 * We assume BL31 has added all TE's required by BL33 at this stage, ensure
446 * that data is visible to all observers by performing a flush operation, so
447 * they can access the updated data even if caching is not enabled.
448 */
449 flush_dcache_range((uintptr_t)ns_tl, ns_tl->size);
450#endif /* TRANSFER_LIST && !(RESET_TO_BL2 || RESET_TO_BL31) */
451
Daniel Boulbycb4adb02018-09-18 11:52:49 +0100452#if RECLAIM_INIT_CODE
453 arm_free_init_memory();
454#endif
Petre-Ionut Tudor60e8f3c2019-11-07 15:18:03 +0000455
456#if PLAT_RO_XLAT_TABLES
457 arm_xlat_make_tables_readonly();
458#endif
Soby Mathew080225d2015-12-09 11:38:43 +0000459}
460
Daniel Boulbycb4adb02018-09-18 11:52:49 +0100461#if RECLAIM_INIT_CODE
462/*
David Horstmann3ed56062020-10-14 15:17:49 +0100463 * Make memory for image boot time code RW to reclaim it as stack for the
464 * secondary cores, or RO where it cannot be reclaimed:
465 *
466 * |-------- INIT SECTION --------|
467 * -----------------------------------------
468 * | CORE 0 | CORE 1 | CORE 2 | EXTRA |
469 * | STACK | STACK | STACK | SPACE |
470 * -----------------------------------------
471 * <-------------------> <------>
472 * MAKE RW AND XN MAKE
473 * FOR STACKS RO AND XN
Daniel Boulbycb4adb02018-09-18 11:52:49 +0100474 */
475void arm_free_init_memory(void)
476{
David Horstmann3ed56062020-10-14 15:17:49 +0100477 int ret = 0;
478
479 if (BL_STACKS_END < BL_INIT_CODE_END) {
480 /* Reclaim some of the init section as stack if possible. */
481 if (BL_INIT_CODE_BASE < BL_STACKS_END) {
482 ret |= xlat_change_mem_attributes(BL_INIT_CODE_BASE,
483 BL_STACKS_END - BL_INIT_CODE_BASE,
484 MT_RW_DATA);
485 }
486 /* Make the rest of the init section read-only. */
487 ret |= xlat_change_mem_attributes(BL_STACKS_END,
488 BL_INIT_CODE_END - BL_STACKS_END,
489 MT_RO_DATA);
490 } else {
491 /* The stacks cover the init section, so reclaim it all. */
492 ret |= xlat_change_mem_attributes(BL_INIT_CODE_BASE,
Daniel Boulbycb4adb02018-09-18 11:52:49 +0100493 BL_INIT_CODE_END - BL_INIT_CODE_BASE,
494 MT_RW_DATA);
David Horstmann3ed56062020-10-14 15:17:49 +0100495 }
Daniel Boulbycb4adb02018-09-18 11:52:49 +0100496
497 if (ret != 0) {
498 ERROR("Could not reclaim initialization code");
499 panic();
500 }
501}
502#endif
503
Daniel Boulby4d010d02018-09-18 13:26:03 +0100504void __init bl31_platform_setup(void)
Dan Handleyb4315302015-03-19 18:58:55 +0000505{
506 arm_bl31_platform_setup();
507}
508
Soby Mathew080225d2015-12-09 11:38:43 +0000509void bl31_plat_runtime_setup(void)
510{
511 arm_bl31_plat_runtime_setup();
512}
513
Dan Handleyb4315302015-03-19 18:58:55 +0000514/*******************************************************************************
Sandrine Bailleuxb5fa6562016-05-18 16:11:47 +0100515 * Perform the very early platform specific architectural setup shared between
516 * ARM standard platforms. This only does basic initialization. Later
517 * architectural setup (bl31_arch_setup()) does not do anything platform
518 * specific.
Dan Handleyb4315302015-03-19 18:58:55 +0000519 ******************************************************************************/
Daniel Boulby4d010d02018-09-18 13:26:03 +0100520void __init arm_bl31_plat_arch_setup(void)
Dan Handleyb4315302015-03-19 18:58:55 +0000521{
Daniel Boulbyd323af92018-07-06 16:54:44 +0100522 const mmap_region_t bl_regions[] = {
523 MAP_BL31_TOTAL,
Zelalem Awekec8720722021-07-12 23:41:05 -0500524#if ENABLE_RME
525 ARM_MAP_L0_GPT_REGION,
526#endif
Daniel Boulbycb4adb02018-09-18 11:52:49 +0100527#if RECLAIM_INIT_CODE
528 MAP_BL_INIT_CODE,
529#endif
Madhukar Pappireddy0c1f1972020-01-27 15:38:26 -0600530#if SEPARATE_NOBITS_REGION
531 MAP_BL31_NOBITS,
532#endif
Daniel Boulby2ecaafd2018-07-16 14:09:15 +0100533 ARM_MAP_BL_RO,
Roberto Vargas1eb735d2018-05-23 09:27:06 +0100534#if USE_ROMLIB
535 ARM_MAP_ROMLIB_CODE,
536 ARM_MAP_ROMLIB_DATA,
537#endif
Dan Handleyb4315302015-03-19 18:58:55 +0000538#if USE_COHERENT_MEM
Daniel Boulbyd323af92018-07-06 16:54:44 +0100539 ARM_MAP_BL_COHERENT_RAM,
Dan Handleyb4315302015-03-19 18:58:55 +0000540#endif
Daniel Boulbyd323af92018-07-06 16:54:44 +0100541 {0}
542 };
543
Roberto Vargas0916c382018-10-19 16:44:18 +0100544 setup_page_tables(bl_regions, plat_arm_get_mmap());
Daniel Boulbyd323af92018-07-06 16:54:44 +0100545
Sandrine Bailleuxb5fa6562016-05-18 16:11:47 +0100546 enable_mmu_el3(0);
Roberto Vargas1eb735d2018-05-23 09:27:06 +0100547
johpow01f19dc622021-06-16 17:57:28 -0500548#if ENABLE_RME
Rakshit Goyal1547e5e2024-09-25 11:49:12 +0530549#if RESET_TO_BL31
550 /* initialize GPT only when RME is enabled. */
551 assert(is_feat_rme_present());
552
553 /* Initialise and enable granule protection after MMU. */
554 arm_gpt_setup();
555#endif /* RESET_TO_BL31 */
johpow01f19dc622021-06-16 17:57:28 -0500556 /*
557 * Initialise Granule Protection library and enable GPC for the primary
558 * processor. The tables have already been initialized by a previous BL
559 * stage, so there is no need to provide any PAS here. This function
560 * sets up pointers to those tables.
561 */
562 if (gpt_runtime_init() < 0) {
563 ERROR("gpt_runtime_init() failed!\n");
564 panic();
565 }
566#endif /* ENABLE_RME */
567
Roberto Vargas1eb735d2018-05-23 09:27:06 +0100568 arm_setup_romlib();
Dan Handleyb4315302015-03-19 18:58:55 +0000569}
570
Daniel Boulby4d010d02018-09-18 13:26:03 +0100571void __init bl31_plat_arch_setup(void)
Dan Handleyb4315302015-03-19 18:58:55 +0000572{
573 arm_bl31_plat_arch_setup();
574}