blob: f28f8d6e016ab9fde5711b2a37289758aef43d8c [file] [log] [blame]
Nicolas Le Bayon06e55dc2021-05-18 10:01:30 +02001/*
Yann Gautier066a5952024-05-29 15:34:45 +02002 * Copyright (C) 2022-2024, STMicroelectronics - All Rights Reserved
Nicolas Le Bayon06e55dc2021-05-18 10:01:30 +02003 *
4 * SPDX-License-Identifier: GPL-2.0+ OR BSD-3-Clause
5 */
6
7#ifndef STM32MP_DDR_H
8#define STM32MP_DDR_H
9
10#include <platform_def.h>
11
12enum stm32mp_ddr_base_type {
13 DDR_BASE,
14 DDRPHY_BASE,
15 NONE_BASE
16};
17
18enum stm32mp_ddr_reg_type {
19 REG_REG,
20 REG_TIMING,
21 REG_PERF,
22 REG_MAP,
23 REGPHY_REG,
24 REGPHY_TIMING,
25 REG_TYPE_NB
26};
27
28struct stm32mp_ddr_reg_desc {
29 const char *name;
30 uint16_t offset; /* Offset for base address */
31 uint8_t par_offset; /* Offset for parameter array */
32};
33
34struct stm32mp_ddr_reg_info {
35 const char *name;
36 const struct stm32mp_ddr_reg_desc *desc;
37 uint8_t size;
38 enum stm32mp_ddr_base_type base;
39};
40
41struct stm32mp_ddr_size {
42 uint64_t base;
43 uint64_t size;
44};
45
46struct stm32mp_ddr_priv {
47 struct stm32mp_ddr_size info;
48 struct stm32mp_ddrctl *ctl;
49 struct stm32mp_ddrphy *phy;
50 uintptr_t pwr;
51 uintptr_t rcc;
52};
53
54struct stm32mp_ddr_info {
55 const char *name;
Yann Gautierb4e1e8f2023-09-18 09:40:37 +020056 uint32_t speed; /* in kHz */
57 size_t size; /* Memory size in byte = col * row * width */
Nicolas Le Bayon06e55dc2021-05-18 10:01:30 +020058};
59
Yann Gautier066a5952024-05-29 15:34:45 +020060#define DDR_DELAY_1US 1U
61#define DDR_DELAY_2US 2U
62#define DDR_DELAY_10US 10U
63#define DDR_DELAY_50US 50U
64#define DDR_TIMEOUT_500US 500U
65#define DDR_TIMEOUT_US_1S 1000000U
Nicolas Le Bayon06e55dc2021-05-18 10:01:30 +020066
67void stm32mp_ddr_set_reg(const struct stm32mp_ddr_priv *priv, enum stm32mp_ddr_reg_type type,
68 const void *param, const struct stm32mp_ddr_reg_info *ddr_registers);
69void stm32mp_ddr_start_sw_done(struct stm32mp_ddrctl *ctl);
70void stm32mp_ddr_wait_sw_done_ack(struct stm32mp_ddrctl *ctl);
71void stm32mp_ddr_enable_axi_port(struct stm32mp_ddrctl *ctl);
72int stm32mp_board_ddr_power_init(enum ddr_type ddr_type);
73
74#endif /* STM32MP_DDR_H */