blob: de7d33b642d28cbe3297b43a300af7a7fd05d6fe [file] [log] [blame]
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001/*
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00002 * Copyright (c) 2013-2018, ARM Limited and Contributors. All rights reserved.
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00007#ifndef ARCH_H
8#define ARCH_H
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02009
10#include <utils_def.h>
11
12/*******************************************************************************
13 * MIDR bit definitions
14 ******************************************************************************/
15#define MIDR_IMPL_MASK U(0xff)
16#define MIDR_IMPL_SHIFT U(0x18)
17#define MIDR_VAR_SHIFT U(20)
18#define MIDR_VAR_BITS U(4)
19#define MIDR_VAR_MASK U(0xf)
20#define MIDR_REV_SHIFT U(0)
21#define MIDR_REV_BITS U(4)
22#define MIDR_REV_MASK U(0xf)
23#define MIDR_PN_MASK U(0xfff)
24#define MIDR_PN_SHIFT U(0x4)
25
26/*******************************************************************************
27 * MPIDR macros
28 ******************************************************************************/
29#define MPIDR_MT_MASK (ULL(1) << 24)
30#define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK
31#define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
32#define MPIDR_AFFINITY_BITS U(8)
33#define MPIDR_AFFLVL_MASK ULL(0xff)
34#define MPIDR_AFF0_SHIFT U(0)
35#define MPIDR_AFF1_SHIFT U(8)
36#define MPIDR_AFF2_SHIFT U(16)
37#define MPIDR_AFF3_SHIFT U(32)
38#define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT
39#define MPIDR_AFFINITY_MASK ULL(0xff00ffffff)
40#define MPIDR_AFFLVL_SHIFT U(3)
41#define MPIDR_AFFLVL0 ULL(0x0)
42#define MPIDR_AFFLVL1 ULL(0x1)
43#define MPIDR_AFFLVL2 ULL(0x2)
44#define MPIDR_AFFLVL3 ULL(0x3)
45#define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n
46#define MPIDR_AFFLVL0_VAL(mpidr) \
47 (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
48#define MPIDR_AFFLVL1_VAL(mpidr) \
49 (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
50#define MPIDR_AFFLVL2_VAL(mpidr) \
51 (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
52#define MPIDR_AFFLVL3_VAL(mpidr) \
53 (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
54/*
55 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
56 * add one while using this macro to define array sizes.
57 * TODO: Support only the first 3 affinity levels for now.
58 */
59#define MPIDR_MAX_AFFLVL U(2)
60
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000061#define MPID_MASK (MPIDR_MT_MASK | \
62 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \
63 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020064 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
65
66#define MPIDR_AFF_ID(mpid, n) \
67 (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
68
69#define MPIDR_CLUSTER_ID(mpid) MPIDR_AFF_ID(mpid, 1)
70#define MPIDR_CPU_ID(mpid) MPIDR_AFF_ID(mpid, 0)
71
72/*
73 * An invalid MPID. This value can be used by functions that return an MPID to
74 * indicate an error.
75 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000076#define INVALID_MPID U(0xFFFFFFFF)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020077
78/*******************************************************************************
79 * Definitions for CPU system register interface to GICv3
80 ******************************************************************************/
81#define ICC_IGRPEN1_EL1 S3_0_C12_C12_7
82#define ICC_SGI1R S3_0_C12_C11_5
83#define ICC_SRE_EL1 S3_0_C12_C12_5
84#define ICC_SRE_EL2 S3_4_C12_C9_5
85#define ICC_SRE_EL3 S3_6_C12_C12_5
86#define ICC_CTLR_EL1 S3_0_C12_C12_4
87#define ICC_CTLR_EL3 S3_6_C12_C12_4
88#define ICC_PMR_EL1 S3_0_C4_C6_0
89#define ICC_RPR_EL1 S3_0_C12_C11_3
90#define ICC_IGRPEN1_EL3 S3_6_c12_c12_7
91#define ICC_IGRPEN0_EL1 S3_0_c12_c12_6
92#define ICC_HPPIR0_EL1 S3_0_c12_c8_2
93#define ICC_HPPIR1_EL1 S3_0_c12_c12_2
94#define ICC_IAR0_EL1 S3_0_c12_c8_0
95#define ICC_IAR1_EL1 S3_0_c12_c12_0
96#define ICC_EOIR0_EL1 S3_0_c12_c8_1
97#define ICC_EOIR1_EL1 S3_0_c12_c12_1
98#define ICC_SGI0R_EL1 S3_0_c12_c11_7
99
100/*******************************************************************************
101 * Generic timer memory mapped registers & offsets
102 ******************************************************************************/
103#define CNTCR_OFF U(0x000)
104#define CNTFID_OFF U(0x020)
105
106#define CNTCR_EN (U(1) << 0)
107#define CNTCR_HDBG (U(1) << 1)
108#define CNTCR_FCREQ(x) ((x) << 8)
109
110/*******************************************************************************
111 * System register bit definitions
112 ******************************************************************************/
113/* CLIDR definitions */
114#define LOUIS_SHIFT U(21)
115#define LOC_SHIFT U(24)
116#define CLIDR_FIELD_WIDTH U(3)
117
118/* CSSELR definitions */
119#define LEVEL_SHIFT U(1)
120
121/* Data cache set/way op type defines */
122#define DCISW U(0x0)
123#define DCCISW U(0x1)
124#define DCCSW U(0x2)
125
126/* ID_AA64PFR0_EL1 definitions */
127#define ID_AA64PFR0_EL0_SHIFT U(0)
128#define ID_AA64PFR0_EL1_SHIFT U(4)
129#define ID_AA64PFR0_EL2_SHIFT U(8)
130#define ID_AA64PFR0_EL3_SHIFT U(12)
131#define ID_AA64PFR0_AMU_SHIFT U(44)
132#define ID_AA64PFR0_AMU_LENGTH U(4)
133#define ID_AA64PFR0_AMU_MASK ULL(0xf)
134#define ID_AA64PFR0_ELX_MASK ULL(0xf)
135#define ID_AA64PFR0_SVE_SHIFT U(32)
136#define ID_AA64PFR0_SVE_MASK ULL(0xf)
137#define ID_AA64PFR0_SVE_LENGTH U(4)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000138#define ID_AA64PFR0_MPAM_SHIFT U(40)
139#define ID_AA64PFR0_MPAM_MASK ULL(0xf)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200140#define ID_AA64PFR0_CSV2_SHIFT U(56)
141#define ID_AA64PFR0_CSV2_MASK ULL(0xf)
142#define ID_AA64PFR0_CSV2_LENGTH U(4)
143
144/* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */
145#define ID_AA64DFR0_PMS_SHIFT U(32)
146#define ID_AA64DFR0_PMS_LENGTH U(4)
147#define ID_AA64DFR0_PMS_MASK ULL(0xf)
148
149#define EL_IMPL_NONE ULL(0)
150#define EL_IMPL_A64ONLY ULL(1)
151#define EL_IMPL_A64_A32 ULL(2)
152
153#define ID_AA64PFR0_GIC_SHIFT U(24)
154#define ID_AA64PFR0_GIC_WIDTH U(4)
155#define ID_AA64PFR0_GIC_MASK ((ULL(1) << ID_AA64PFR0_GIC_WIDTH) - ULL(1))
156
157/* ID_AA64MMFR0_EL1 definitions */
158#define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0)
159#define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf)
160
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100161/* ID_AA64ISAR1_EL1 definitions */
162#define ID_AA64ISAR1_GPI_SHIFT U(28)
163#define ID_AA64ISAR1_GPI_WIDTH U(4)
164#define ID_AA64ISAR1_GPA_SHIFT U(24)
165#define ID_AA64ISAR1_GPA_WIDTH U(4)
166#define ID_AA64ISAR1_API_SHIFT U(8)
167#define ID_AA64ISAR1_API_WIDTH U(4)
168#define ID_AA64ISAR1_APA_SHIFT U(4)
169#define ID_AA64ISAR1_APA_WIDTH U(4)
170
171#define ID_AA64ISAR1_GPI_MASK \
172 (((ULL(1) << ID_AA64ISAR1_GPI_WIDTH) - ULL(1)) << ID_AA64ISAR1_GPI_SHIFT)
173#define ID_AA64ISAR1_GPA_MASK \
174 (((ULL(1) << ID_AA64ISAR1_GPA_WIDTH) - ULL(1)) << ID_AA64ISAR1_GPA_SHIFT)
175#define ID_AA64ISAR1_API_MASK \
176 (((ULL(1) << ID_AA64ISAR1_API_WIDTH) - ULL(1)) << ID_AA64ISAR1_API_SHIFT)
177#define ID_AA64ISAR1_APA_MASK \
178 (((ULL(1) << ID_AA64ISAR1_APA_WIDTH) - ULL(1)) << ID_AA64ISAR1_APA_SHIFT)
179
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200180#define PARANGE_0000 U(32)
181#define PARANGE_0001 U(36)
182#define PARANGE_0010 U(40)
183#define PARANGE_0011 U(42)
184#define PARANGE_0100 U(44)
185#define PARANGE_0101 U(48)
186#define PARANGE_0110 U(52)
187
188#define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28)
189#define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf)
190#define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED ULL(0x0)
191#define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED ULL(0xf)
192
193#define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24)
194#define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf)
195#define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED ULL(0x0)
196#define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED ULL(0xf)
197
198#define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20)
199#define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf)
200#define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED ULL(0x1)
201#define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED ULL(0x0)
202
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000203/* ID_PFR1_EL1 definitions */
204#define ID_PFR1_VIRTEXT_SHIFT U(12)
205#define ID_PFR1_VIRTEXT_MASK U(0xf)
206#define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \
207 & ID_PFR1_VIRTEXT_MASK)
208
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200209/* SCTLR definitions */
210#define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
211 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
212 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
213
214#define SCTLR_EL1_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
215 (U(1) << 22) | (U(1) << 20) | (U(1) << 11))
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000216#define SCTLR_AARCH32_EL1_RES1 \
217 ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
218 (U(1) << 4) | (U(1) << 3))
219
220#define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
221 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
222 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200223
224#define SCTLR_M_BIT (U(1) << 0)
225#define SCTLR_A_BIT (U(1) << 1)
226#define SCTLR_C_BIT (U(1) << 2)
227#define SCTLR_SA_BIT (U(1) << 3)
228#define SCTLR_SA0_BIT (U(1) << 4)
229#define SCTLR_CP15BEN_BIT (U(1) << 5)
230#define SCTLR_ITD_BIT (U(1) << 7)
231#define SCTLR_SED_BIT (U(1) << 8)
232#define SCTLR_UMA_BIT (U(1) << 9)
233#define SCTLR_I_BIT (U(1) << 12)
234#define SCTLR_V_BIT (U(1) << 13)
235#define SCTLR_DZE_BIT (U(1) << 14)
236#define SCTLR_UCT_BIT (U(1) << 15)
237#define SCTLR_NTWI_BIT (U(1) << 16)
238#define SCTLR_NTWE_BIT (U(1) << 18)
239#define SCTLR_WXN_BIT (U(1) << 19)
240#define SCTLR_UWXN_BIT (U(1) << 20)
241#define SCTLR_E0E_BIT (U(1) << 24)
242#define SCTLR_EE_BIT (U(1) << 25)
243#define SCTLR_UCI_BIT (U(1) << 26)
244#define SCTLR_TRE_BIT (U(1) << 28)
245#define SCTLR_AFE_BIT (U(1) << 29)
246#define SCTLR_TE_BIT (U(1) << 30)
247#define SCTLR_RESET_VAL SCTLR_EL3_RES1
248
249/* CPACR_El1 definitions */
250#define CPACR_EL1_FPEN(x) ((x) << 20)
251#define CPACR_EL1_FP_TRAP_EL0 U(0x1)
252#define CPACR_EL1_FP_TRAP_ALL U(0x2)
253#define CPACR_EL1_FP_TRAP_NONE U(0x3)
254
255/* SCR definitions */
256#define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5))
257#define SCR_FIEN_BIT (U(1) << 21)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000258#define SCR_API_BIT (U(1) << 17)
259#define SCR_APK_BIT (U(1) << 16)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200260#define SCR_TWE_BIT (U(1) << 13)
261#define SCR_TWI_BIT (U(1) << 12)
262#define SCR_ST_BIT (U(1) << 11)
263#define SCR_RW_BIT (U(1) << 10)
264#define SCR_SIF_BIT (U(1) << 9)
265#define SCR_HCE_BIT (U(1) << 8)
266#define SCR_SMD_BIT (U(1) << 7)
267#define SCR_EA_BIT (U(1) << 3)
268#define SCR_FIQ_BIT (U(1) << 2)
269#define SCR_IRQ_BIT (U(1) << 1)
270#define SCR_NS_BIT (U(1) << 0)
271#define SCR_VALID_BIT_MASK U(0x2f8f)
272#define SCR_RESET_VAL SCR_RES1_BITS
273
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000274/* MDCR_EL3 definitions */
275#define MDCR_SPD32(x) ((x) << 14)
276#define MDCR_SPD32_LEGACY U(0x0)
277#define MDCR_SPD32_DISABLE U(0x2)
278#define MDCR_SPD32_ENABLE U(0x3)
279#define MDCR_SDD_BIT (U(1) << 16)
280#define MDCR_NSPB(x) ((x) << 12)
281#define MDCR_NSPB_EL1 U(0x3)
282#define MDCR_TDOSA_BIT (U(1) << 10)
283#define MDCR_TDA_BIT (U(1) << 9)
284#define MDCR_TPM_BIT (U(1) << 6)
285#define MDCR_EL3_RESET_VAL U(0x0)
286
287/* MDCR_EL2 definitions */
288#define MDCR_EL2_TPMS (U(1) << 14)
289#define MDCR_EL2_E2PB(x) ((x) << 12)
290#define MDCR_EL2_E2PB_EL1 U(0x3)
291#define MDCR_EL2_TDRA_BIT (U(1) << 11)
292#define MDCR_EL2_TDOSA_BIT (U(1) << 10)
293#define MDCR_EL2_TDA_BIT (U(1) << 9)
294#define MDCR_EL2_TDE_BIT (U(1) << 8)
295#define MDCR_EL2_HPME_BIT (U(1) << 7)
296#define MDCR_EL2_TPM_BIT (U(1) << 6)
297#define MDCR_EL2_TPMCR_BIT (U(1) << 5)
298#define MDCR_EL2_RESET_VAL U(0x0)
299
300/* HSTR_EL2 definitions */
301#define HSTR_EL2_RESET_VAL U(0x0)
302#define HSTR_EL2_T_MASK U(0xff)
303
304/* CNTHP_CTL_EL2 definitions */
305#define CNTHP_CTL_ENABLE_BIT (U(1) << 0)
306#define CNTHP_CTL_RESET_VAL U(0x0)
307
308/* VTTBR_EL2 definitions */
309#define VTTBR_RESET_VAL ULL(0x0)
310#define VTTBR_VMID_MASK ULL(0xff)
311#define VTTBR_VMID_SHIFT U(48)
312#define VTTBR_BADDR_MASK ULL(0xffffffffffff)
313#define VTTBR_BADDR_SHIFT U(0)
314
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200315/* HCR definitions */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000316#define HCR_API_BIT (ULL(1) << 41)
317#define HCR_APK_BIT (ULL(1) << 40)
318#define HCR_TGE_BIT (ULL(1) << 27)
319#define HCR_RW_SHIFT U(31)
320#define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT)
321#define HCR_AMO_BIT (ULL(1) << 5)
322#define HCR_IMO_BIT (ULL(1) << 4)
323#define HCR_FMO_BIT (ULL(1) << 3)
324
325/* ISR definitions */
326#define ISR_A_SHIFT U(8)
327#define ISR_I_SHIFT U(7)
328#define ISR_F_SHIFT U(6)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200329
330/* CNTHCTL_EL2 definitions */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000331#define CNTHCTL_RESET_VAL U(0x0)
332#define EVNTEN_BIT (U(1) << 2)
333#define EL1PCEN_BIT (U(1) << 1)
334#define EL1PCTEN_BIT (U(1) << 0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200335
336/* CNTKCTL_EL1 definitions */
337#define EL0PTEN_BIT (U(1) << 9)
338#define EL0VTEN_BIT (U(1) << 8)
339#define EL0PCTEN_BIT (U(1) << 0)
340#define EL0VCTEN_BIT (U(1) << 1)
341#define EVNTEN_BIT (U(1) << 2)
342#define EVNTDIR_BIT (U(1) << 3)
343#define EVNTI_SHIFT U(4)
344#define EVNTI_MASK U(0xf)
345
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000346/* CPTR_EL3 definitions */
347#define TCPAC_BIT (U(1) << 31)
348#define TAM_BIT (U(1) << 30)
349#define TTA_BIT (U(1) << 20)
350#define TFP_BIT (U(1) << 10)
351#define CPTR_EZ_BIT (U(1) << 8)
352#define CPTR_EL3_RESET_VAL U(0x0)
353
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200354/* CPTR_EL2 definitions */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000355#define CPTR_EL2_RES1 ((U(1) << 13) | (U(1) << 12) | (U(0x3ff)))
356#define CPTR_EL2_TCPAC_BIT (U(1) << 31)
357#define CPTR_EL2_TAM_BIT (U(1) << 30)
358#define CPTR_EL2_TTA_BIT (U(1) << 20)
359#define CPTR_EL2_TFP_BIT (U(1) << 10)
360#define CPTR_EL2_TZ_BIT (U(1) << 8)
361#define CPTR_EL2_RESET_VAL CPTR_EL2_RES1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200362
363/* CPSR/SPSR definitions */
364#define DAIF_FIQ_BIT (U(1) << 0)
365#define DAIF_IRQ_BIT (U(1) << 1)
366#define DAIF_ABT_BIT (U(1) << 2)
367#define DAIF_DBG_BIT (U(1) << 3)
368#define SPSR_DAIF_SHIFT U(6)
369#define SPSR_DAIF_MASK U(0xf)
370
371#define SPSR_AIF_SHIFT U(6)
372#define SPSR_AIF_MASK U(0x7)
373
374#define SPSR_E_SHIFT U(9)
375#define SPSR_E_MASK U(0x1)
376#define SPSR_E_LITTLE U(0x0)
377#define SPSR_E_BIG U(0x1)
378
379#define SPSR_T_SHIFT U(5)
380#define SPSR_T_MASK U(0x1)
381#define SPSR_T_ARM U(0x0)
382#define SPSR_T_THUMB U(0x1)
383
384#define SPSR_M_SHIFT U(4)
385#define SPSR_M_MASK U(0x1)
386#define SPSR_M_AARCH64 U(0x0)
387#define SPSR_M_AARCH32 U(0x1)
388
389#define DISABLE_ALL_EXCEPTIONS \
390 (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
391
392#define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT)
393
394/*
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000395 * RMR_EL3 definitions
396 */
397#define RMR_EL3_RR_BIT (U(1) << 1)
398#define RMR_EL3_AA64_BIT (U(1) << 0)
399
400/*
401 * HI-VECTOR address for AArch32 state
402 */
403#define HI_VECTOR_BASE U(0xFFFF0000)
404
405/*
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200406 * TCR defintions
407 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000408#define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200409#define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200410#define TCR_EL1_IPS_SHIFT U(32)
411#define TCR_EL2_PS_SHIFT U(16)
412#define TCR_EL3_PS_SHIFT U(16)
413
414#define TCR_TxSZ_MIN ULL(16)
415#define TCR_TxSZ_MAX ULL(39)
416
417/* (internal) physical address size bits in EL3/EL1 */
418#define TCR_PS_BITS_4GB ULL(0x0)
419#define TCR_PS_BITS_64GB ULL(0x1)
420#define TCR_PS_BITS_1TB ULL(0x2)
421#define TCR_PS_BITS_4TB ULL(0x3)
422#define TCR_PS_BITS_16TB ULL(0x4)
423#define TCR_PS_BITS_256TB ULL(0x5)
424
425#define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000)
426#define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000)
427#define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000)
428#define ADDR_MASK_40_TO_41 ULL(0x0000030000000000)
429#define ADDR_MASK_36_TO_39 ULL(0x000000F000000000)
430#define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000)
431
432#define TCR_RGN_INNER_NC (ULL(0x0) << 8)
433#define TCR_RGN_INNER_WBA (ULL(0x1) << 8)
434#define TCR_RGN_INNER_WT (ULL(0x2) << 8)
435#define TCR_RGN_INNER_WBNA (ULL(0x3) << 8)
436
437#define TCR_RGN_OUTER_NC (ULL(0x0) << 10)
438#define TCR_RGN_OUTER_WBA (ULL(0x1) << 10)
439#define TCR_RGN_OUTER_WT (ULL(0x2) << 10)
440#define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10)
441
442#define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12)
443#define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12)
444#define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12)
445
446#define TCR_TG0_SHIFT U(14)
447#define TCR_TG0_MASK ULL(3)
448#define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT)
449#define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT)
450#define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT)
451
452#define TCR_EPD0_BIT (ULL(1) << 7)
453#define TCR_EPD1_BIT (ULL(1) << 23)
454
455#define MODE_SP_SHIFT U(0x0)
456#define MODE_SP_MASK U(0x1)
457#define MODE_SP_EL0 U(0x0)
458#define MODE_SP_ELX U(0x1)
459
460#define MODE_RW_SHIFT U(0x4)
461#define MODE_RW_MASK U(0x1)
462#define MODE_RW_64 U(0x0)
463#define MODE_RW_32 U(0x1)
464
465#define MODE_EL_SHIFT U(0x2)
466#define MODE_EL_MASK U(0x3)
467#define MODE_EL3 U(0x3)
468#define MODE_EL2 U(0x2)
469#define MODE_EL1 U(0x1)
470#define MODE_EL0 U(0x0)
471
472#define MODE32_SHIFT U(0)
473#define MODE32_MASK U(0xf)
474#define MODE32_usr U(0x0)
475#define MODE32_fiq U(0x1)
476#define MODE32_irq U(0x2)
477#define MODE32_svc U(0x3)
478#define MODE32_mon U(0x6)
479#define MODE32_abt U(0x7)
480#define MODE32_hyp U(0xa)
481#define MODE32_und U(0xb)
482#define MODE32_sys U(0xf)
483
484#define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
485#define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
486#define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
487#define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK)
488
489#define SPSR_64(el, sp, daif) \
490 ((MODE_RW_64 << MODE_RW_SHIFT) | \
491 (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \
492 (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \
493 (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT))
494
495#define SPSR_MODE32(mode, isa, endian, aif) \
496 ((MODE_RW_32 << MODE_RW_SHIFT) | \
497 (((mode) & MODE32_MASK) << MODE32_SHIFT) | \
498 (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \
499 (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \
500 (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT))
501
502/*
503 * TTBR Definitions
504 */
505#define TTBR_CNP_BIT ULL(0x1)
506
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000507/*
508 * CTR_EL0 definitions
509 */
510#define CTR_CWG_SHIFT U(24)
511#define CTR_CWG_MASK U(0xf)
512#define CTR_ERG_SHIFT U(20)
513#define CTR_ERG_MASK U(0xf)
514#define CTR_DMINLINE_SHIFT U(16)
515#define CTR_DMINLINE_MASK U(0xf)
516#define CTR_L1IP_SHIFT U(14)
517#define CTR_L1IP_MASK U(0x3)
518#define CTR_IMINLINE_SHIFT U(0)
519#define CTR_IMINLINE_MASK U(0xf)
520
521#define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */
522
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200523/* Physical timer control register bit fields shifts and masks */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000524#define CNTP_CTL_ENABLE_SHIFT U(0)
525#define CNTP_CTL_IMASK_SHIFT U(1)
526#define CNTP_CTL_ISTATUS_SHIFT U(2)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200527
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000528#define CNTP_CTL_ENABLE_MASK U(1)
529#define CNTP_CTL_IMASK_MASK U(1)
530#define CNTP_CTL_ISTATUS_MASK U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200531
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000532#define get_cntp_ctl_enable(x) (((x) >> CNTP_CTL_ENABLE_SHIFT) & \
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200533 CNTP_CTL_ENABLE_MASK)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000534#define get_cntp_ctl_imask(x) (((x) >> CNTP_CTL_IMASK_SHIFT) & \
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200535 CNTP_CTL_IMASK_MASK)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000536#define get_cntp_ctl_istatus(x) (((x) >> CNTP_CTL_ISTATUS_SHIFT) & \
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200537 CNTP_CTL_ISTATUS_MASK)
538
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000539#define set_cntp_ctl_enable(x) ((x) |= (U(1) << CNTP_CTL_ENABLE_SHIFT))
540#define set_cntp_ctl_imask(x) ((x) |= (U(1) << CNTP_CTL_IMASK_SHIFT))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200541
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000542#define clr_cntp_ctl_enable(x) ((x) &= ~(U(1) << CNTP_CTL_ENABLE_SHIFT))
543#define clr_cntp_ctl_imask(x) ((x) &= ~(U(1) << CNTP_CTL_IMASK_SHIFT))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200544
545/* Exception Syndrome register bits and bobs */
546#define ESR_EC_SHIFT U(26)
547#define ESR_EC_MASK U(0x3f)
548#define ESR_EC_LENGTH U(6)
549#define EC_UNKNOWN U(0x0)
550#define EC_WFE_WFI U(0x1)
551#define EC_AARCH32_CP15_MRC_MCR U(0x3)
552#define EC_AARCH32_CP15_MRRC_MCRR U(0x4)
553#define EC_AARCH32_CP14_MRC_MCR U(0x5)
554#define EC_AARCH32_CP14_LDC_STC U(0x6)
555#define EC_FP_SIMD U(0x7)
556#define EC_AARCH32_CP10_MRC U(0x8)
557#define EC_AARCH32_CP14_MRRC_MCRR U(0xc)
558#define EC_ILLEGAL U(0xe)
559#define EC_AARCH32_SVC U(0x11)
560#define EC_AARCH32_HVC U(0x12)
561#define EC_AARCH32_SMC U(0x13)
562#define EC_AARCH64_SVC U(0x15)
563#define EC_AARCH64_HVC U(0x16)
564#define EC_AARCH64_SMC U(0x17)
565#define EC_AARCH64_SYS U(0x18)
566#define EC_IABORT_LOWER_EL U(0x20)
567#define EC_IABORT_CUR_EL U(0x21)
568#define EC_PC_ALIGN U(0x22)
569#define EC_DABORT_LOWER_EL U(0x24)
570#define EC_DABORT_CUR_EL U(0x25)
571#define EC_SP_ALIGN U(0x26)
572#define EC_AARCH32_FP U(0x28)
573#define EC_AARCH64_FP U(0x2c)
574#define EC_SERROR U(0x2f)
575
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000576/*
577 * External Abort bit in Instruction and Data Aborts synchronous exception
578 * syndromes.
579 */
580#define ESR_ISS_EABORT_EA_BIT U(9)
581
582#define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
583
584/* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
585#define RMR_RESET_REQUEST_SHIFT U(0x1)
586#define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200587
588/*******************************************************************************
589 * Definitions of register offsets, fields and macros for CPU system
590 * instructions.
591 ******************************************************************************/
592
593#define TLBI_ADDR_SHIFT U(12)
594#define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF)
595#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
596
597/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000598 * Definitions of register offsets and fields in the CNTCTLBase Frame of the
599 * system level implementation of the Generic Timer.
600 ******************************************************************************/
601#define CNTCTLBASE_CNTFRQ U(0x0)
602#define CNTNSAR U(0x4)
603#define CNTNSAR_NS_SHIFT(x) (x)
604
605#define CNTACR_BASE(x) (U(0x40) + ((x) << 2))
606#define CNTACR_RPCT_SHIFT U(0x0)
607#define CNTACR_RVCT_SHIFT U(0x1)
608#define CNTACR_RFRQ_SHIFT U(0x2)
609#define CNTACR_RVOFF_SHIFT U(0x3)
610#define CNTACR_RWVT_SHIFT U(0x4)
611#define CNTACR_RWPT_SHIFT U(0x5)
612
613/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200614 * Definitions of register offsets and fields in the CNTBaseN Frame of the
615 * system level implementation of the Generic Timer.
616 ******************************************************************************/
617/* Physical Count register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000618#define CNTPCT_LO U(0x0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200619/* Counter Frequency register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000620#define CNTBASEN_CNTFRQ U(0x10)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200621/* Physical Timer CompareValue register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000622#define CNTP_CVAL_LO U(0x20)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200623/* Physical Timer Control register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000624#define CNTP_CTL U(0x2c)
625
626/* PMCR_EL0 definitions */
627#define PMCR_EL0_RESET_VAL U(0x0)
628#define PMCR_EL0_N_SHIFT U(11)
629#define PMCR_EL0_N_MASK U(0x1f)
630#define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
631#define PMCR_EL0_LC_BIT (U(1) << 6)
632#define PMCR_EL0_DP_BIT (U(1) << 5)
633#define PMCR_EL0_X_BIT (U(1) << 4)
634#define PMCR_EL0_D_BIT (U(1) << 3)
635
636/*******************************************************************************
637 * Definitions for system register interface to SVE
638 ******************************************************************************/
639#define ZCR_EL3 S3_6_C1_C2_0
640#define ZCR_EL2 S3_4_C1_C2_0
641
642/* ZCR_EL3 definitions */
643#define ZCR_EL3_LEN_MASK U(0xf)
644
645/* ZCR_EL2 definitions */
646#define ZCR_EL2_LEN_MASK U(0xf)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200647
648/*******************************************************************************
649 * Definitions of MAIR encodings for device and normal memory
650 ******************************************************************************/
651/*
652 * MAIR encodings for device memory attributes.
653 */
654#define MAIR_DEV_nGnRnE ULL(0x0)
655#define MAIR_DEV_nGnRE ULL(0x4)
656#define MAIR_DEV_nGRE ULL(0x8)
657#define MAIR_DEV_GRE ULL(0xc)
658
659/*
660 * MAIR encodings for normal memory attributes.
661 *
662 * Cache Policy
663 * WT: Write Through
664 * WB: Write Back
665 * NC: Non-Cacheable
666 *
667 * Transient Hint
668 * NTR: Non-Transient
669 * TR: Transient
670 *
671 * Allocation Policy
672 * RA: Read Allocate
673 * WA: Write Allocate
674 * RWA: Read and Write Allocate
675 * NA: No Allocation
676 */
677#define MAIR_NORM_WT_TR_WA ULL(0x1)
678#define MAIR_NORM_WT_TR_RA ULL(0x2)
679#define MAIR_NORM_WT_TR_RWA ULL(0x3)
680#define MAIR_NORM_NC ULL(0x4)
681#define MAIR_NORM_WB_TR_WA ULL(0x5)
682#define MAIR_NORM_WB_TR_RA ULL(0x6)
683#define MAIR_NORM_WB_TR_RWA ULL(0x7)
684#define MAIR_NORM_WT_NTR_NA ULL(0x8)
685#define MAIR_NORM_WT_NTR_WA ULL(0x9)
686#define MAIR_NORM_WT_NTR_RA ULL(0xa)
687#define MAIR_NORM_WT_NTR_RWA ULL(0xb)
688#define MAIR_NORM_WB_NTR_NA ULL(0xc)
689#define MAIR_NORM_WB_NTR_WA ULL(0xd)
690#define MAIR_NORM_WB_NTR_RA ULL(0xe)
691#define MAIR_NORM_WB_NTR_RWA ULL(0xf)
692
693#define MAIR_NORM_OUTER_SHIFT U(4)
694
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000695#define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \
696 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200697
698/* PAR_EL1 fields */
699#define PAR_F_SHIFT U(0)
700#define PAR_F_MASK ULL(0x1)
701#define PAR_ADDR_SHIFT U(12)
702#define PAR_ADDR_MASK (BIT(40) - ULL(1)) /* 40-bits-wide page address */
703
704/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000705 * Definitions for system register interface to SPE
706 ******************************************************************************/
707#define PMBLIMITR_EL1 S3_0_C9_C10_0
708
709/*******************************************************************************
710 * Definitions for system register interface to MPAM
711 ******************************************************************************/
712#define MPAMIDR_EL1 S3_0_C10_C4_4
713#define MPAM2_EL2 S3_4_C10_C5_0
714#define MPAMHCR_EL2 S3_4_C10_C4_0
715#define MPAM3_EL3 S3_6_C10_C5_0
716
717/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200718 * Definitions for system register interface to AMU for ARMv8.4 onwards
719 ******************************************************************************/
720#define AMCR_EL0 S3_3_C13_C2_0
721#define AMCFGR_EL0 S3_3_C13_C2_1
722#define AMCGCR_EL0 S3_3_C13_C2_2
723#define AMUSERENR_EL0 S3_3_C13_C2_3
724#define AMCNTENCLR0_EL0 S3_3_C13_C2_4
725#define AMCNTENSET0_EL0 S3_3_C13_C2_5
726#define AMCNTENCLR1_EL0 S3_3_C13_C3_0
727#define AMCNTENSET1_EL0 S3_3_C13_C3_1
728
729/* Activity Monitor Group 0 Event Counter Registers */
730#define AMEVCNTR00_EL0 S3_3_C13_C4_0
731#define AMEVCNTR01_EL0 S3_3_C13_C4_1
732#define AMEVCNTR02_EL0 S3_3_C13_C4_2
733#define AMEVCNTR03_EL0 S3_3_C13_C4_3
734
735/* Activity Monitor Group 0 Event Type Registers */
736#define AMEVTYPER00_EL0 S3_3_C13_C6_0
737#define AMEVTYPER01_EL0 S3_3_C13_C6_1
738#define AMEVTYPER02_EL0 S3_3_C13_C6_2
739#define AMEVTYPER03_EL0 S3_3_C13_C6_3
740
741/* Activity Monitor Group 1 Event Counter Registers */
742#define AMEVCNTR10_EL0 S3_3_C13_C12_0
743#define AMEVCNTR11_EL0 S3_3_C13_C12_1
744#define AMEVCNTR12_EL0 S3_3_C13_C12_2
745#define AMEVCNTR13_EL0 S3_3_C13_C12_3
746#define AMEVCNTR14_EL0 S3_3_C13_C12_4
747#define AMEVCNTR15_EL0 S3_3_C13_C12_5
748#define AMEVCNTR16_EL0 S3_3_C13_C12_6
749#define AMEVCNTR17_EL0 S3_3_C13_C12_7
750#define AMEVCNTR18_EL0 S3_3_C13_C13_0
751#define AMEVCNTR19_EL0 S3_3_C13_C13_1
752#define AMEVCNTR1A_EL0 S3_3_C13_C13_2
753#define AMEVCNTR1B_EL0 S3_3_C13_C13_3
754#define AMEVCNTR1C_EL0 S3_3_C13_C13_4
755#define AMEVCNTR1D_EL0 S3_3_C13_C13_5
756#define AMEVCNTR1E_EL0 S3_3_C13_C13_6
757#define AMEVCNTR1F_EL0 S3_3_C13_C13_7
758
759/* Activity Monitor Group 1 Event Type Registers */
760#define AMEVTYPER10_EL0 S3_3_C13_C14_0
761#define AMEVTYPER11_EL0 S3_3_C13_C14_1
762#define AMEVTYPER12_EL0 S3_3_C13_C14_2
763#define AMEVTYPER13_EL0 S3_3_C13_C14_3
764#define AMEVTYPER14_EL0 S3_3_C13_C14_4
765#define AMEVTYPER15_EL0 S3_3_C13_C14_5
766#define AMEVTYPER16_EL0 S3_3_C13_C14_6
767#define AMEVTYPER17_EL0 S3_3_C13_C14_7
768#define AMEVTYPER18_EL0 S3_3_C13_C15_0
769#define AMEVTYPER19_EL0 S3_3_C13_C15_1
770#define AMEVTYPER1A_EL0 S3_3_C13_C15_2
771#define AMEVTYPER1B_EL0 S3_3_C13_C15_3
772#define AMEVTYPER1C_EL0 S3_3_C13_C15_4
773#define AMEVTYPER1D_EL0 S3_3_C13_C15_5
774#define AMEVTYPER1E_EL0 S3_3_C13_C15_6
775#define AMEVTYPER1F_EL0 S3_3_C13_C15_7
776
777/* AMCGCR_EL0 definitions */
778#define AMCGCR_EL0_CG1NC_SHIFT U(8)
779#define AMCGCR_EL0_CG1NC_LENGTH U(8)
780#define AMCGCR_EL0_CG1NC_MASK U(0xff)
781
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000782/* MPAM register definitions */
783#define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63)
784
785#define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17)
786
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200787/*******************************************************************************
788 * RAS system registers
789 *******************************************************************************/
790#define DISR_EL1 S3_0_C12_C1_1
791#define DISR_A_BIT U(31)
792
793#define ERRIDR_EL1 S3_0_C5_C3_0
794#define ERRIDR_MASK U(0xffff)
795
796#define ERRSELR_EL1 S3_0_C5_C3_1
797
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000798/* System register access to Standard Error Record registers */
799#define ERXFR_EL1 S3_0_C5_C4_0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200800#define ERXCTLR_EL1 S3_0_C5_C4_1
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000801#define ERXSTATUS_EL1 S3_0_C5_C4_2
802#define ERXADDR_EL1 S3_0_C5_C4_3
803#define ERXPFGF_EL1 S3_0_C5_C4_4
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200804#define ERXPFGCTL_EL1 S3_0_C5_C4_5
805#define ERXPFGCDN_EL1 S3_0_C5_C4_6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000806#define ERXMISC0_EL1 S3_0_C5_C5_0
807#define ERXMISC1_EL1 S3_0_C5_C5_1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200808
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000809#define ERXCTLR_ED_BIT (U(1) << 0)
810#define ERXCTLR_UE_BIT (U(1) << 4)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200811
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000812#define ERXPFGCTL_UC_BIT (U(1) << 1)
813#define ERXPFGCTL_UEU_BIT (U(1) << 2)
814#define ERXPFGCTL_CDEN_BIT (U(1) << 31)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200815
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100816/*******************************************************************************
817 * Armv8.3 Pointer Authentication Registers
818 *******************************************************************************/
819#define APGAKeyLo_EL1 S3_0_C2_C3_0
820
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000821#endif /* ARCH_H */