blob: 46cdf971b233723222b197f017413a39d6d37a8c [file] [log] [blame]
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001/*
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00002 * Copyright (c) 2013-2018, ARM Limited and Contributors. All rights reserved.
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00007#ifndef ARCH_H
8#define ARCH_H
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02009
10#include <utils_def.h>
11
12/*******************************************************************************
13 * MIDR bit definitions
14 ******************************************************************************/
15#define MIDR_IMPL_MASK U(0xff)
16#define MIDR_IMPL_SHIFT U(0x18)
17#define MIDR_VAR_SHIFT U(20)
18#define MIDR_VAR_BITS U(4)
19#define MIDR_VAR_MASK U(0xf)
20#define MIDR_REV_SHIFT U(0)
21#define MIDR_REV_BITS U(4)
22#define MIDR_REV_MASK U(0xf)
23#define MIDR_PN_MASK U(0xfff)
24#define MIDR_PN_SHIFT U(0x4)
25
26/*******************************************************************************
27 * MPIDR macros
28 ******************************************************************************/
29#define MPIDR_MT_MASK (ULL(1) << 24)
30#define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK
31#define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
32#define MPIDR_AFFINITY_BITS U(8)
33#define MPIDR_AFFLVL_MASK ULL(0xff)
34#define MPIDR_AFF0_SHIFT U(0)
35#define MPIDR_AFF1_SHIFT U(8)
36#define MPIDR_AFF2_SHIFT U(16)
37#define MPIDR_AFF3_SHIFT U(32)
38#define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT
39#define MPIDR_AFFINITY_MASK ULL(0xff00ffffff)
40#define MPIDR_AFFLVL_SHIFT U(3)
41#define MPIDR_AFFLVL0 ULL(0x0)
42#define MPIDR_AFFLVL1 ULL(0x1)
43#define MPIDR_AFFLVL2 ULL(0x2)
44#define MPIDR_AFFLVL3 ULL(0x3)
45#define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n
46#define MPIDR_AFFLVL0_VAL(mpidr) \
47 (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
48#define MPIDR_AFFLVL1_VAL(mpidr) \
49 (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
50#define MPIDR_AFFLVL2_VAL(mpidr) \
51 (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
52#define MPIDR_AFFLVL3_VAL(mpidr) \
53 (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
54/*
55 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
56 * add one while using this macro to define array sizes.
57 * TODO: Support only the first 3 affinity levels for now.
58 */
59#define MPIDR_MAX_AFFLVL U(2)
60
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000061#define MPID_MASK (MPIDR_MT_MASK | \
Antonio Nino Diaz8c0f86b2018-11-23 13:50:59 +000062 (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000063 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \
64 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020065 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
66
67#define MPIDR_AFF_ID(mpid, n) \
68 (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
69
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020070/*
71 * An invalid MPID. This value can be used by functions that return an MPID to
72 * indicate an error.
73 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000074#define INVALID_MPID U(0xFFFFFFFF)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020075
76/*******************************************************************************
77 * Definitions for CPU system register interface to GICv3
78 ******************************************************************************/
79#define ICC_IGRPEN1_EL1 S3_0_C12_C12_7
80#define ICC_SGI1R S3_0_C12_C11_5
81#define ICC_SRE_EL1 S3_0_C12_C12_5
82#define ICC_SRE_EL2 S3_4_C12_C9_5
83#define ICC_SRE_EL3 S3_6_C12_C12_5
84#define ICC_CTLR_EL1 S3_0_C12_C12_4
85#define ICC_CTLR_EL3 S3_6_C12_C12_4
86#define ICC_PMR_EL1 S3_0_C4_C6_0
87#define ICC_RPR_EL1 S3_0_C12_C11_3
88#define ICC_IGRPEN1_EL3 S3_6_c12_c12_7
89#define ICC_IGRPEN0_EL1 S3_0_c12_c12_6
90#define ICC_HPPIR0_EL1 S3_0_c12_c8_2
91#define ICC_HPPIR1_EL1 S3_0_c12_c12_2
92#define ICC_IAR0_EL1 S3_0_c12_c8_0
93#define ICC_IAR1_EL1 S3_0_c12_c12_0
94#define ICC_EOIR0_EL1 S3_0_c12_c8_1
95#define ICC_EOIR1_EL1 S3_0_c12_c12_1
96#define ICC_SGI0R_EL1 S3_0_c12_c11_7
97
98/*******************************************************************************
99 * Generic timer memory mapped registers & offsets
100 ******************************************************************************/
101#define CNTCR_OFF U(0x000)
102#define CNTFID_OFF U(0x020)
103
104#define CNTCR_EN (U(1) << 0)
105#define CNTCR_HDBG (U(1) << 1)
106#define CNTCR_FCREQ(x) ((x) << 8)
107
108/*******************************************************************************
109 * System register bit definitions
110 ******************************************************************************/
111/* CLIDR definitions */
112#define LOUIS_SHIFT U(21)
113#define LOC_SHIFT U(24)
114#define CLIDR_FIELD_WIDTH U(3)
115
116/* CSSELR definitions */
117#define LEVEL_SHIFT U(1)
118
119/* Data cache set/way op type defines */
120#define DCISW U(0x0)
121#define DCCISW U(0x1)
122#define DCCSW U(0x2)
123
124/* ID_AA64PFR0_EL1 definitions */
125#define ID_AA64PFR0_EL0_SHIFT U(0)
126#define ID_AA64PFR0_EL1_SHIFT U(4)
127#define ID_AA64PFR0_EL2_SHIFT U(8)
128#define ID_AA64PFR0_EL3_SHIFT U(12)
129#define ID_AA64PFR0_AMU_SHIFT U(44)
130#define ID_AA64PFR0_AMU_LENGTH U(4)
131#define ID_AA64PFR0_AMU_MASK ULL(0xf)
132#define ID_AA64PFR0_ELX_MASK ULL(0xf)
133#define ID_AA64PFR0_SVE_SHIFT U(32)
134#define ID_AA64PFR0_SVE_MASK ULL(0xf)
135#define ID_AA64PFR0_SVE_LENGTH U(4)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000136#define ID_AA64PFR0_MPAM_SHIFT U(40)
137#define ID_AA64PFR0_MPAM_MASK ULL(0xf)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200138#define ID_AA64PFR0_CSV2_SHIFT U(56)
139#define ID_AA64PFR0_CSV2_MASK ULL(0xf)
140#define ID_AA64PFR0_CSV2_LENGTH U(4)
141
142/* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */
143#define ID_AA64DFR0_PMS_SHIFT U(32)
144#define ID_AA64DFR0_PMS_LENGTH U(4)
145#define ID_AA64DFR0_PMS_MASK ULL(0xf)
146
147#define EL_IMPL_NONE ULL(0)
148#define EL_IMPL_A64ONLY ULL(1)
149#define EL_IMPL_A64_A32 ULL(2)
150
151#define ID_AA64PFR0_GIC_SHIFT U(24)
152#define ID_AA64PFR0_GIC_WIDTH U(4)
153#define ID_AA64PFR0_GIC_MASK ((ULL(1) << ID_AA64PFR0_GIC_WIDTH) - ULL(1))
154
155/* ID_AA64MMFR0_EL1 definitions */
156#define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0)
157#define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf)
158
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100159/* ID_AA64ISAR1_EL1 definitions */
160#define ID_AA64ISAR1_GPI_SHIFT U(28)
161#define ID_AA64ISAR1_GPI_WIDTH U(4)
162#define ID_AA64ISAR1_GPA_SHIFT U(24)
163#define ID_AA64ISAR1_GPA_WIDTH U(4)
164#define ID_AA64ISAR1_API_SHIFT U(8)
165#define ID_AA64ISAR1_API_WIDTH U(4)
166#define ID_AA64ISAR1_APA_SHIFT U(4)
167#define ID_AA64ISAR1_APA_WIDTH U(4)
168
169#define ID_AA64ISAR1_GPI_MASK \
170 (((ULL(1) << ID_AA64ISAR1_GPI_WIDTH) - ULL(1)) << ID_AA64ISAR1_GPI_SHIFT)
171#define ID_AA64ISAR1_GPA_MASK \
172 (((ULL(1) << ID_AA64ISAR1_GPA_WIDTH) - ULL(1)) << ID_AA64ISAR1_GPA_SHIFT)
173#define ID_AA64ISAR1_API_MASK \
174 (((ULL(1) << ID_AA64ISAR1_API_WIDTH) - ULL(1)) << ID_AA64ISAR1_API_SHIFT)
175#define ID_AA64ISAR1_APA_MASK \
176 (((ULL(1) << ID_AA64ISAR1_APA_WIDTH) - ULL(1)) << ID_AA64ISAR1_APA_SHIFT)
177
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200178#define PARANGE_0000 U(32)
179#define PARANGE_0001 U(36)
180#define PARANGE_0010 U(40)
181#define PARANGE_0011 U(42)
182#define PARANGE_0100 U(44)
183#define PARANGE_0101 U(48)
184#define PARANGE_0110 U(52)
185
186#define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28)
187#define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf)
188#define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED ULL(0x0)
189#define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED ULL(0xf)
190
191#define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24)
192#define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf)
193#define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED ULL(0x0)
194#define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED ULL(0xf)
195
196#define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20)
197#define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf)
198#define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED ULL(0x1)
199#define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED ULL(0x0)
200
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000201/* ID_PFR1_EL1 definitions */
202#define ID_PFR1_VIRTEXT_SHIFT U(12)
203#define ID_PFR1_VIRTEXT_MASK U(0xf)
204#define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \
205 & ID_PFR1_VIRTEXT_MASK)
206
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200207/* SCTLR definitions */
208#define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
209 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
210 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
211
212#define SCTLR_EL1_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
213 (U(1) << 22) | (U(1) << 20) | (U(1) << 11))
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000214#define SCTLR_AARCH32_EL1_RES1 \
215 ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
216 (U(1) << 4) | (U(1) << 3))
217
218#define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
219 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
220 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200221
222#define SCTLR_M_BIT (U(1) << 0)
223#define SCTLR_A_BIT (U(1) << 1)
224#define SCTLR_C_BIT (U(1) << 2)
225#define SCTLR_SA_BIT (U(1) << 3)
226#define SCTLR_SA0_BIT (U(1) << 4)
227#define SCTLR_CP15BEN_BIT (U(1) << 5)
228#define SCTLR_ITD_BIT (U(1) << 7)
229#define SCTLR_SED_BIT (U(1) << 8)
230#define SCTLR_UMA_BIT (U(1) << 9)
231#define SCTLR_I_BIT (U(1) << 12)
232#define SCTLR_V_BIT (U(1) << 13)
233#define SCTLR_DZE_BIT (U(1) << 14)
234#define SCTLR_UCT_BIT (U(1) << 15)
235#define SCTLR_NTWI_BIT (U(1) << 16)
236#define SCTLR_NTWE_BIT (U(1) << 18)
237#define SCTLR_WXN_BIT (U(1) << 19)
238#define SCTLR_UWXN_BIT (U(1) << 20)
239#define SCTLR_E0E_BIT (U(1) << 24)
240#define SCTLR_EE_BIT (U(1) << 25)
241#define SCTLR_UCI_BIT (U(1) << 26)
242#define SCTLR_TRE_BIT (U(1) << 28)
243#define SCTLR_AFE_BIT (U(1) << 29)
244#define SCTLR_TE_BIT (U(1) << 30)
245#define SCTLR_RESET_VAL SCTLR_EL3_RES1
246
247/* CPACR_El1 definitions */
248#define CPACR_EL1_FPEN(x) ((x) << 20)
249#define CPACR_EL1_FP_TRAP_EL0 U(0x1)
250#define CPACR_EL1_FP_TRAP_ALL U(0x2)
251#define CPACR_EL1_FP_TRAP_NONE U(0x3)
252
253/* SCR definitions */
254#define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5))
255#define SCR_FIEN_BIT (U(1) << 21)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000256#define SCR_API_BIT (U(1) << 17)
257#define SCR_APK_BIT (U(1) << 16)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200258#define SCR_TWE_BIT (U(1) << 13)
259#define SCR_TWI_BIT (U(1) << 12)
260#define SCR_ST_BIT (U(1) << 11)
261#define SCR_RW_BIT (U(1) << 10)
262#define SCR_SIF_BIT (U(1) << 9)
263#define SCR_HCE_BIT (U(1) << 8)
264#define SCR_SMD_BIT (U(1) << 7)
265#define SCR_EA_BIT (U(1) << 3)
266#define SCR_FIQ_BIT (U(1) << 2)
267#define SCR_IRQ_BIT (U(1) << 1)
268#define SCR_NS_BIT (U(1) << 0)
269#define SCR_VALID_BIT_MASK U(0x2f8f)
270#define SCR_RESET_VAL SCR_RES1_BITS
271
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000272/* MDCR_EL3 definitions */
273#define MDCR_SPD32(x) ((x) << 14)
274#define MDCR_SPD32_LEGACY U(0x0)
275#define MDCR_SPD32_DISABLE U(0x2)
276#define MDCR_SPD32_ENABLE U(0x3)
277#define MDCR_SDD_BIT (U(1) << 16)
278#define MDCR_NSPB(x) ((x) << 12)
279#define MDCR_NSPB_EL1 U(0x3)
280#define MDCR_TDOSA_BIT (U(1) << 10)
281#define MDCR_TDA_BIT (U(1) << 9)
282#define MDCR_TPM_BIT (U(1) << 6)
283#define MDCR_EL3_RESET_VAL U(0x0)
284
285/* MDCR_EL2 definitions */
286#define MDCR_EL2_TPMS (U(1) << 14)
287#define MDCR_EL2_E2PB(x) ((x) << 12)
288#define MDCR_EL2_E2PB_EL1 U(0x3)
289#define MDCR_EL2_TDRA_BIT (U(1) << 11)
290#define MDCR_EL2_TDOSA_BIT (U(1) << 10)
291#define MDCR_EL2_TDA_BIT (U(1) << 9)
292#define MDCR_EL2_TDE_BIT (U(1) << 8)
293#define MDCR_EL2_HPME_BIT (U(1) << 7)
294#define MDCR_EL2_TPM_BIT (U(1) << 6)
295#define MDCR_EL2_TPMCR_BIT (U(1) << 5)
296#define MDCR_EL2_RESET_VAL U(0x0)
297
298/* HSTR_EL2 definitions */
299#define HSTR_EL2_RESET_VAL U(0x0)
300#define HSTR_EL2_T_MASK U(0xff)
301
302/* CNTHP_CTL_EL2 definitions */
303#define CNTHP_CTL_ENABLE_BIT (U(1) << 0)
304#define CNTHP_CTL_RESET_VAL U(0x0)
305
306/* VTTBR_EL2 definitions */
307#define VTTBR_RESET_VAL ULL(0x0)
308#define VTTBR_VMID_MASK ULL(0xff)
309#define VTTBR_VMID_SHIFT U(48)
310#define VTTBR_BADDR_MASK ULL(0xffffffffffff)
311#define VTTBR_BADDR_SHIFT U(0)
312
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200313/* HCR definitions */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000314#define HCR_API_BIT (ULL(1) << 41)
315#define HCR_APK_BIT (ULL(1) << 40)
316#define HCR_TGE_BIT (ULL(1) << 27)
317#define HCR_RW_SHIFT U(31)
318#define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT)
319#define HCR_AMO_BIT (ULL(1) << 5)
320#define HCR_IMO_BIT (ULL(1) << 4)
321#define HCR_FMO_BIT (ULL(1) << 3)
322
323/* ISR definitions */
324#define ISR_A_SHIFT U(8)
325#define ISR_I_SHIFT U(7)
326#define ISR_F_SHIFT U(6)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200327
328/* CNTHCTL_EL2 definitions */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000329#define CNTHCTL_RESET_VAL U(0x0)
330#define EVNTEN_BIT (U(1) << 2)
331#define EL1PCEN_BIT (U(1) << 1)
332#define EL1PCTEN_BIT (U(1) << 0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200333
334/* CNTKCTL_EL1 definitions */
335#define EL0PTEN_BIT (U(1) << 9)
336#define EL0VTEN_BIT (U(1) << 8)
337#define EL0PCTEN_BIT (U(1) << 0)
338#define EL0VCTEN_BIT (U(1) << 1)
339#define EVNTEN_BIT (U(1) << 2)
340#define EVNTDIR_BIT (U(1) << 3)
341#define EVNTI_SHIFT U(4)
342#define EVNTI_MASK U(0xf)
343
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000344/* CPTR_EL3 definitions */
345#define TCPAC_BIT (U(1) << 31)
346#define TAM_BIT (U(1) << 30)
347#define TTA_BIT (U(1) << 20)
348#define TFP_BIT (U(1) << 10)
349#define CPTR_EZ_BIT (U(1) << 8)
350#define CPTR_EL3_RESET_VAL U(0x0)
351
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200352/* CPTR_EL2 definitions */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000353#define CPTR_EL2_RES1 ((U(1) << 13) | (U(1) << 12) | (U(0x3ff)))
354#define CPTR_EL2_TCPAC_BIT (U(1) << 31)
355#define CPTR_EL2_TAM_BIT (U(1) << 30)
356#define CPTR_EL2_TTA_BIT (U(1) << 20)
357#define CPTR_EL2_TFP_BIT (U(1) << 10)
358#define CPTR_EL2_TZ_BIT (U(1) << 8)
359#define CPTR_EL2_RESET_VAL CPTR_EL2_RES1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200360
361/* CPSR/SPSR definitions */
362#define DAIF_FIQ_BIT (U(1) << 0)
363#define DAIF_IRQ_BIT (U(1) << 1)
364#define DAIF_ABT_BIT (U(1) << 2)
365#define DAIF_DBG_BIT (U(1) << 3)
366#define SPSR_DAIF_SHIFT U(6)
367#define SPSR_DAIF_MASK U(0xf)
368
369#define SPSR_AIF_SHIFT U(6)
370#define SPSR_AIF_MASK U(0x7)
371
372#define SPSR_E_SHIFT U(9)
373#define SPSR_E_MASK U(0x1)
374#define SPSR_E_LITTLE U(0x0)
375#define SPSR_E_BIG U(0x1)
376
377#define SPSR_T_SHIFT U(5)
378#define SPSR_T_MASK U(0x1)
379#define SPSR_T_ARM U(0x0)
380#define SPSR_T_THUMB U(0x1)
381
382#define SPSR_M_SHIFT U(4)
383#define SPSR_M_MASK U(0x1)
384#define SPSR_M_AARCH64 U(0x0)
385#define SPSR_M_AARCH32 U(0x1)
386
387#define DISABLE_ALL_EXCEPTIONS \
388 (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
389
390#define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT)
391
392/*
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000393 * RMR_EL3 definitions
394 */
395#define RMR_EL3_RR_BIT (U(1) << 1)
396#define RMR_EL3_AA64_BIT (U(1) << 0)
397
398/*
399 * HI-VECTOR address for AArch32 state
400 */
401#define HI_VECTOR_BASE U(0xFFFF0000)
402
403/*
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200404 * TCR defintions
405 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000406#define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200407#define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200408#define TCR_EL1_IPS_SHIFT U(32)
409#define TCR_EL2_PS_SHIFT U(16)
410#define TCR_EL3_PS_SHIFT U(16)
411
412#define TCR_TxSZ_MIN ULL(16)
413#define TCR_TxSZ_MAX ULL(39)
414
415/* (internal) physical address size bits in EL3/EL1 */
416#define TCR_PS_BITS_4GB ULL(0x0)
417#define TCR_PS_BITS_64GB ULL(0x1)
418#define TCR_PS_BITS_1TB ULL(0x2)
419#define TCR_PS_BITS_4TB ULL(0x3)
420#define TCR_PS_BITS_16TB ULL(0x4)
421#define TCR_PS_BITS_256TB ULL(0x5)
422
423#define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000)
424#define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000)
425#define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000)
426#define ADDR_MASK_40_TO_41 ULL(0x0000030000000000)
427#define ADDR_MASK_36_TO_39 ULL(0x000000F000000000)
428#define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000)
429
430#define TCR_RGN_INNER_NC (ULL(0x0) << 8)
431#define TCR_RGN_INNER_WBA (ULL(0x1) << 8)
432#define TCR_RGN_INNER_WT (ULL(0x2) << 8)
433#define TCR_RGN_INNER_WBNA (ULL(0x3) << 8)
434
435#define TCR_RGN_OUTER_NC (ULL(0x0) << 10)
436#define TCR_RGN_OUTER_WBA (ULL(0x1) << 10)
437#define TCR_RGN_OUTER_WT (ULL(0x2) << 10)
438#define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10)
439
440#define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12)
441#define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12)
442#define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12)
443
444#define TCR_TG0_SHIFT U(14)
445#define TCR_TG0_MASK ULL(3)
446#define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT)
447#define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT)
448#define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT)
449
450#define TCR_EPD0_BIT (ULL(1) << 7)
451#define TCR_EPD1_BIT (ULL(1) << 23)
452
453#define MODE_SP_SHIFT U(0x0)
454#define MODE_SP_MASK U(0x1)
455#define MODE_SP_EL0 U(0x0)
456#define MODE_SP_ELX U(0x1)
457
458#define MODE_RW_SHIFT U(0x4)
459#define MODE_RW_MASK U(0x1)
460#define MODE_RW_64 U(0x0)
461#define MODE_RW_32 U(0x1)
462
463#define MODE_EL_SHIFT U(0x2)
464#define MODE_EL_MASK U(0x3)
465#define MODE_EL3 U(0x3)
466#define MODE_EL2 U(0x2)
467#define MODE_EL1 U(0x1)
468#define MODE_EL0 U(0x0)
469
470#define MODE32_SHIFT U(0)
471#define MODE32_MASK U(0xf)
472#define MODE32_usr U(0x0)
473#define MODE32_fiq U(0x1)
474#define MODE32_irq U(0x2)
475#define MODE32_svc U(0x3)
476#define MODE32_mon U(0x6)
477#define MODE32_abt U(0x7)
478#define MODE32_hyp U(0xa)
479#define MODE32_und U(0xb)
480#define MODE32_sys U(0xf)
481
482#define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
483#define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
484#define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
485#define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK)
486
487#define SPSR_64(el, sp, daif) \
488 ((MODE_RW_64 << MODE_RW_SHIFT) | \
489 (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \
490 (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \
491 (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT))
492
493#define SPSR_MODE32(mode, isa, endian, aif) \
494 ((MODE_RW_32 << MODE_RW_SHIFT) | \
495 (((mode) & MODE32_MASK) << MODE32_SHIFT) | \
496 (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \
497 (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \
498 (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT))
499
500/*
501 * TTBR Definitions
502 */
503#define TTBR_CNP_BIT ULL(0x1)
504
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000505/*
506 * CTR_EL0 definitions
507 */
508#define CTR_CWG_SHIFT U(24)
509#define CTR_CWG_MASK U(0xf)
510#define CTR_ERG_SHIFT U(20)
511#define CTR_ERG_MASK U(0xf)
512#define CTR_DMINLINE_SHIFT U(16)
513#define CTR_DMINLINE_MASK U(0xf)
514#define CTR_L1IP_SHIFT U(14)
515#define CTR_L1IP_MASK U(0x3)
516#define CTR_IMINLINE_SHIFT U(0)
517#define CTR_IMINLINE_MASK U(0xf)
518
519#define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */
520
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200521/* Physical timer control register bit fields shifts and masks */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000522#define CNTP_CTL_ENABLE_SHIFT U(0)
523#define CNTP_CTL_IMASK_SHIFT U(1)
524#define CNTP_CTL_ISTATUS_SHIFT U(2)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200525
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000526#define CNTP_CTL_ENABLE_MASK U(1)
527#define CNTP_CTL_IMASK_MASK U(1)
528#define CNTP_CTL_ISTATUS_MASK U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200529
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200530/* Exception Syndrome register bits and bobs */
531#define ESR_EC_SHIFT U(26)
532#define ESR_EC_MASK U(0x3f)
533#define ESR_EC_LENGTH U(6)
534#define EC_UNKNOWN U(0x0)
535#define EC_WFE_WFI U(0x1)
536#define EC_AARCH32_CP15_MRC_MCR U(0x3)
537#define EC_AARCH32_CP15_MRRC_MCRR U(0x4)
538#define EC_AARCH32_CP14_MRC_MCR U(0x5)
539#define EC_AARCH32_CP14_LDC_STC U(0x6)
540#define EC_FP_SIMD U(0x7)
541#define EC_AARCH32_CP10_MRC U(0x8)
542#define EC_AARCH32_CP14_MRRC_MCRR U(0xc)
543#define EC_ILLEGAL U(0xe)
544#define EC_AARCH32_SVC U(0x11)
545#define EC_AARCH32_HVC U(0x12)
546#define EC_AARCH32_SMC U(0x13)
547#define EC_AARCH64_SVC U(0x15)
548#define EC_AARCH64_HVC U(0x16)
549#define EC_AARCH64_SMC U(0x17)
550#define EC_AARCH64_SYS U(0x18)
551#define EC_IABORT_LOWER_EL U(0x20)
552#define EC_IABORT_CUR_EL U(0x21)
553#define EC_PC_ALIGN U(0x22)
554#define EC_DABORT_LOWER_EL U(0x24)
555#define EC_DABORT_CUR_EL U(0x25)
556#define EC_SP_ALIGN U(0x26)
557#define EC_AARCH32_FP U(0x28)
558#define EC_AARCH64_FP U(0x2c)
559#define EC_SERROR U(0x2f)
560
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000561/*
562 * External Abort bit in Instruction and Data Aborts synchronous exception
563 * syndromes.
564 */
565#define ESR_ISS_EABORT_EA_BIT U(9)
566
567#define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
568
569/* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
570#define RMR_RESET_REQUEST_SHIFT U(0x1)
571#define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200572
573/*******************************************************************************
574 * Definitions of register offsets, fields and macros for CPU system
575 * instructions.
576 ******************************************************************************/
577
578#define TLBI_ADDR_SHIFT U(12)
579#define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF)
580#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
581
582/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000583 * Definitions of register offsets and fields in the CNTCTLBase Frame of the
584 * system level implementation of the Generic Timer.
585 ******************************************************************************/
586#define CNTCTLBASE_CNTFRQ U(0x0)
587#define CNTNSAR U(0x4)
588#define CNTNSAR_NS_SHIFT(x) (x)
589
590#define CNTACR_BASE(x) (U(0x40) + ((x) << 2))
591#define CNTACR_RPCT_SHIFT U(0x0)
592#define CNTACR_RVCT_SHIFT U(0x1)
593#define CNTACR_RFRQ_SHIFT U(0x2)
594#define CNTACR_RVOFF_SHIFT U(0x3)
595#define CNTACR_RWVT_SHIFT U(0x4)
596#define CNTACR_RWPT_SHIFT U(0x5)
597
598/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200599 * Definitions of register offsets and fields in the CNTBaseN Frame of the
600 * system level implementation of the Generic Timer.
601 ******************************************************************************/
602/* Physical Count register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000603#define CNTPCT_LO U(0x0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200604/* Counter Frequency register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000605#define CNTBASEN_CNTFRQ U(0x10)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200606/* Physical Timer CompareValue register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000607#define CNTP_CVAL_LO U(0x20)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200608/* Physical Timer Control register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000609#define CNTP_CTL U(0x2c)
610
611/* PMCR_EL0 definitions */
612#define PMCR_EL0_RESET_VAL U(0x0)
613#define PMCR_EL0_N_SHIFT U(11)
614#define PMCR_EL0_N_MASK U(0x1f)
615#define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
616#define PMCR_EL0_LC_BIT (U(1) << 6)
617#define PMCR_EL0_DP_BIT (U(1) << 5)
618#define PMCR_EL0_X_BIT (U(1) << 4)
619#define PMCR_EL0_D_BIT (U(1) << 3)
620
621/*******************************************************************************
622 * Definitions for system register interface to SVE
623 ******************************************************************************/
624#define ZCR_EL3 S3_6_C1_C2_0
625#define ZCR_EL2 S3_4_C1_C2_0
626
627/* ZCR_EL3 definitions */
628#define ZCR_EL3_LEN_MASK U(0xf)
629
630/* ZCR_EL2 definitions */
631#define ZCR_EL2_LEN_MASK U(0xf)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200632
633/*******************************************************************************
634 * Definitions of MAIR encodings for device and normal memory
635 ******************************************************************************/
636/*
637 * MAIR encodings for device memory attributes.
638 */
639#define MAIR_DEV_nGnRnE ULL(0x0)
640#define MAIR_DEV_nGnRE ULL(0x4)
641#define MAIR_DEV_nGRE ULL(0x8)
642#define MAIR_DEV_GRE ULL(0xc)
643
644/*
645 * MAIR encodings for normal memory attributes.
646 *
647 * Cache Policy
648 * WT: Write Through
649 * WB: Write Back
650 * NC: Non-Cacheable
651 *
652 * Transient Hint
653 * NTR: Non-Transient
654 * TR: Transient
655 *
656 * Allocation Policy
657 * RA: Read Allocate
658 * WA: Write Allocate
659 * RWA: Read and Write Allocate
660 * NA: No Allocation
661 */
662#define MAIR_NORM_WT_TR_WA ULL(0x1)
663#define MAIR_NORM_WT_TR_RA ULL(0x2)
664#define MAIR_NORM_WT_TR_RWA ULL(0x3)
665#define MAIR_NORM_NC ULL(0x4)
666#define MAIR_NORM_WB_TR_WA ULL(0x5)
667#define MAIR_NORM_WB_TR_RA ULL(0x6)
668#define MAIR_NORM_WB_TR_RWA ULL(0x7)
669#define MAIR_NORM_WT_NTR_NA ULL(0x8)
670#define MAIR_NORM_WT_NTR_WA ULL(0x9)
671#define MAIR_NORM_WT_NTR_RA ULL(0xa)
672#define MAIR_NORM_WT_NTR_RWA ULL(0xb)
673#define MAIR_NORM_WB_NTR_NA ULL(0xc)
674#define MAIR_NORM_WB_NTR_WA ULL(0xd)
675#define MAIR_NORM_WB_NTR_RA ULL(0xe)
676#define MAIR_NORM_WB_NTR_RWA ULL(0xf)
677
678#define MAIR_NORM_OUTER_SHIFT U(4)
679
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000680#define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \
681 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200682
683/* PAR_EL1 fields */
684#define PAR_F_SHIFT U(0)
685#define PAR_F_MASK ULL(0x1)
686#define PAR_ADDR_SHIFT U(12)
687#define PAR_ADDR_MASK (BIT(40) - ULL(1)) /* 40-bits-wide page address */
688
689/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000690 * Definitions for system register interface to SPE
691 ******************************************************************************/
692#define PMBLIMITR_EL1 S3_0_C9_C10_0
693
694/*******************************************************************************
695 * Definitions for system register interface to MPAM
696 ******************************************************************************/
697#define MPAMIDR_EL1 S3_0_C10_C4_4
698#define MPAM2_EL2 S3_4_C10_C5_0
699#define MPAMHCR_EL2 S3_4_C10_C4_0
700#define MPAM3_EL3 S3_6_C10_C5_0
701
702/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200703 * Definitions for system register interface to AMU for ARMv8.4 onwards
704 ******************************************************************************/
705#define AMCR_EL0 S3_3_C13_C2_0
706#define AMCFGR_EL0 S3_3_C13_C2_1
707#define AMCGCR_EL0 S3_3_C13_C2_2
708#define AMUSERENR_EL0 S3_3_C13_C2_3
709#define AMCNTENCLR0_EL0 S3_3_C13_C2_4
710#define AMCNTENSET0_EL0 S3_3_C13_C2_5
711#define AMCNTENCLR1_EL0 S3_3_C13_C3_0
712#define AMCNTENSET1_EL0 S3_3_C13_C3_1
713
714/* Activity Monitor Group 0 Event Counter Registers */
715#define AMEVCNTR00_EL0 S3_3_C13_C4_0
716#define AMEVCNTR01_EL0 S3_3_C13_C4_1
717#define AMEVCNTR02_EL0 S3_3_C13_C4_2
718#define AMEVCNTR03_EL0 S3_3_C13_C4_3
719
720/* Activity Monitor Group 0 Event Type Registers */
721#define AMEVTYPER00_EL0 S3_3_C13_C6_0
722#define AMEVTYPER01_EL0 S3_3_C13_C6_1
723#define AMEVTYPER02_EL0 S3_3_C13_C6_2
724#define AMEVTYPER03_EL0 S3_3_C13_C6_3
725
726/* Activity Monitor Group 1 Event Counter Registers */
727#define AMEVCNTR10_EL0 S3_3_C13_C12_0
728#define AMEVCNTR11_EL0 S3_3_C13_C12_1
729#define AMEVCNTR12_EL0 S3_3_C13_C12_2
730#define AMEVCNTR13_EL0 S3_3_C13_C12_3
731#define AMEVCNTR14_EL0 S3_3_C13_C12_4
732#define AMEVCNTR15_EL0 S3_3_C13_C12_5
733#define AMEVCNTR16_EL0 S3_3_C13_C12_6
734#define AMEVCNTR17_EL0 S3_3_C13_C12_7
735#define AMEVCNTR18_EL0 S3_3_C13_C13_0
736#define AMEVCNTR19_EL0 S3_3_C13_C13_1
737#define AMEVCNTR1A_EL0 S3_3_C13_C13_2
738#define AMEVCNTR1B_EL0 S3_3_C13_C13_3
739#define AMEVCNTR1C_EL0 S3_3_C13_C13_4
740#define AMEVCNTR1D_EL0 S3_3_C13_C13_5
741#define AMEVCNTR1E_EL0 S3_3_C13_C13_6
742#define AMEVCNTR1F_EL0 S3_3_C13_C13_7
743
744/* Activity Monitor Group 1 Event Type Registers */
745#define AMEVTYPER10_EL0 S3_3_C13_C14_0
746#define AMEVTYPER11_EL0 S3_3_C13_C14_1
747#define AMEVTYPER12_EL0 S3_3_C13_C14_2
748#define AMEVTYPER13_EL0 S3_3_C13_C14_3
749#define AMEVTYPER14_EL0 S3_3_C13_C14_4
750#define AMEVTYPER15_EL0 S3_3_C13_C14_5
751#define AMEVTYPER16_EL0 S3_3_C13_C14_6
752#define AMEVTYPER17_EL0 S3_3_C13_C14_7
753#define AMEVTYPER18_EL0 S3_3_C13_C15_0
754#define AMEVTYPER19_EL0 S3_3_C13_C15_1
755#define AMEVTYPER1A_EL0 S3_3_C13_C15_2
756#define AMEVTYPER1B_EL0 S3_3_C13_C15_3
757#define AMEVTYPER1C_EL0 S3_3_C13_C15_4
758#define AMEVTYPER1D_EL0 S3_3_C13_C15_5
759#define AMEVTYPER1E_EL0 S3_3_C13_C15_6
760#define AMEVTYPER1F_EL0 S3_3_C13_C15_7
761
762/* AMCGCR_EL0 definitions */
763#define AMCGCR_EL0_CG1NC_SHIFT U(8)
764#define AMCGCR_EL0_CG1NC_LENGTH U(8)
765#define AMCGCR_EL0_CG1NC_MASK U(0xff)
766
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000767/* MPAM register definitions */
768#define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63)
769
770#define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17)
771
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200772/*******************************************************************************
773 * RAS system registers
774 *******************************************************************************/
775#define DISR_EL1 S3_0_C12_C1_1
776#define DISR_A_BIT U(31)
777
778#define ERRIDR_EL1 S3_0_C5_C3_0
779#define ERRIDR_MASK U(0xffff)
780
781#define ERRSELR_EL1 S3_0_C5_C3_1
782
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000783/* System register access to Standard Error Record registers */
784#define ERXFR_EL1 S3_0_C5_C4_0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200785#define ERXCTLR_EL1 S3_0_C5_C4_1
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000786#define ERXSTATUS_EL1 S3_0_C5_C4_2
787#define ERXADDR_EL1 S3_0_C5_C4_3
788#define ERXPFGF_EL1 S3_0_C5_C4_4
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200789#define ERXPFGCTL_EL1 S3_0_C5_C4_5
790#define ERXPFGCDN_EL1 S3_0_C5_C4_6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000791#define ERXMISC0_EL1 S3_0_C5_C5_0
792#define ERXMISC1_EL1 S3_0_C5_C5_1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200793
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000794#define ERXCTLR_ED_BIT (U(1) << 0)
795#define ERXCTLR_UE_BIT (U(1) << 4)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200796
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000797#define ERXPFGCTL_UC_BIT (U(1) << 1)
798#define ERXPFGCTL_UEU_BIT (U(1) << 2)
799#define ERXPFGCTL_CDEN_BIT (U(1) << 31)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200800
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100801/*******************************************************************************
802 * Armv8.3 Pointer Authentication Registers
803 *******************************************************************************/
804#define APGAKeyLo_EL1 S3_0_C2_C3_0
805
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000806#endif /* ARCH_H */