David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0-only |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2 | /* |
| 3 | * Cryptographic API. |
| 4 | * |
| 5 | * Support for OMAP AES HW acceleration. |
| 6 | * |
| 7 | * Copyright (c) 2010 Nokia Corporation |
| 8 | * Author: Dmitry Kasatkin <dmitry.kasatkin@nokia.com> |
| 9 | * Copyright (c) 2011 Texas Instruments Incorporated |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 10 | */ |
| 11 | |
| 12 | #define pr_fmt(fmt) "%20s: " fmt, __func__ |
| 13 | #define prn(num) pr_debug(#num "=%d\n", num) |
| 14 | #define prx(num) pr_debug(#num "=%x\n", num) |
| 15 | |
| 16 | #include <linux/err.h> |
| 17 | #include <linux/module.h> |
| 18 | #include <linux/init.h> |
| 19 | #include <linux/errno.h> |
| 20 | #include <linux/kernel.h> |
| 21 | #include <linux/platform_device.h> |
| 22 | #include <linux/scatterlist.h> |
| 23 | #include <linux/dma-mapping.h> |
| 24 | #include <linux/dmaengine.h> |
| 25 | #include <linux/pm_runtime.h> |
| 26 | #include <linux/of.h> |
| 27 | #include <linux/of_device.h> |
| 28 | #include <linux/of_address.h> |
| 29 | #include <linux/io.h> |
| 30 | #include <linux/crypto.h> |
| 31 | #include <linux/interrupt.h> |
| 32 | #include <crypto/scatterwalk.h> |
| 33 | #include <crypto/aes.h> |
| 34 | #include <crypto/gcm.h> |
| 35 | #include <crypto/engine.h> |
| 36 | #include <crypto/internal/skcipher.h> |
| 37 | #include <crypto/internal/aead.h> |
| 38 | |
| 39 | #include "omap-crypto.h" |
| 40 | #include "omap-aes.h" |
| 41 | |
| 42 | /* keep registered devices data here */ |
| 43 | static LIST_HEAD(dev_list); |
| 44 | static DEFINE_SPINLOCK(list_lock); |
| 45 | |
| 46 | static int aes_fallback_sz = 200; |
| 47 | |
| 48 | #ifdef DEBUG |
| 49 | #define omap_aes_read(dd, offset) \ |
| 50 | ({ \ |
| 51 | int _read_ret; \ |
| 52 | _read_ret = __raw_readl(dd->io_base + offset); \ |
| 53 | pr_debug("omap_aes_read(" #offset "=%#x)= %#x\n", \ |
| 54 | offset, _read_ret); \ |
| 55 | _read_ret; \ |
| 56 | }) |
| 57 | #else |
| 58 | inline u32 omap_aes_read(struct omap_aes_dev *dd, u32 offset) |
| 59 | { |
| 60 | return __raw_readl(dd->io_base + offset); |
| 61 | } |
| 62 | #endif |
| 63 | |
| 64 | #ifdef DEBUG |
| 65 | #define omap_aes_write(dd, offset, value) \ |
| 66 | do { \ |
| 67 | pr_debug("omap_aes_write(" #offset "=%#x) value=%#x\n", \ |
| 68 | offset, value); \ |
| 69 | __raw_writel(value, dd->io_base + offset); \ |
| 70 | } while (0) |
| 71 | #else |
| 72 | inline void omap_aes_write(struct omap_aes_dev *dd, u32 offset, |
| 73 | u32 value) |
| 74 | { |
| 75 | __raw_writel(value, dd->io_base + offset); |
| 76 | } |
| 77 | #endif |
| 78 | |
| 79 | static inline void omap_aes_write_mask(struct omap_aes_dev *dd, u32 offset, |
| 80 | u32 value, u32 mask) |
| 81 | { |
| 82 | u32 val; |
| 83 | |
| 84 | val = omap_aes_read(dd, offset); |
| 85 | val &= ~mask; |
| 86 | val |= value; |
| 87 | omap_aes_write(dd, offset, val); |
| 88 | } |
| 89 | |
| 90 | static void omap_aes_write_n(struct omap_aes_dev *dd, u32 offset, |
| 91 | u32 *value, int count) |
| 92 | { |
| 93 | for (; count--; value++, offset += 4) |
| 94 | omap_aes_write(dd, offset, *value); |
| 95 | } |
| 96 | |
| 97 | static int omap_aes_hw_init(struct omap_aes_dev *dd) |
| 98 | { |
| 99 | int err; |
| 100 | |
| 101 | if (!(dd->flags & FLAGS_INIT)) { |
| 102 | dd->flags |= FLAGS_INIT; |
| 103 | dd->err = 0; |
| 104 | } |
| 105 | |
| 106 | err = pm_runtime_get_sync(dd->dev); |
| 107 | if (err < 0) { |
| 108 | dev_err(dd->dev, "failed to get sync: %d\n", err); |
| 109 | return err; |
| 110 | } |
| 111 | |
| 112 | return 0; |
| 113 | } |
| 114 | |
| 115 | void omap_aes_clear_copy_flags(struct omap_aes_dev *dd) |
| 116 | { |
| 117 | dd->flags &= ~(OMAP_CRYPTO_COPY_MASK << FLAGS_IN_DATA_ST_SHIFT); |
| 118 | dd->flags &= ~(OMAP_CRYPTO_COPY_MASK << FLAGS_OUT_DATA_ST_SHIFT); |
| 119 | dd->flags &= ~(OMAP_CRYPTO_COPY_MASK << FLAGS_ASSOC_DATA_ST_SHIFT); |
| 120 | } |
| 121 | |
| 122 | int omap_aes_write_ctrl(struct omap_aes_dev *dd) |
| 123 | { |
| 124 | struct omap_aes_reqctx *rctx; |
| 125 | unsigned int key32; |
| 126 | int i, err; |
| 127 | u32 val; |
| 128 | |
| 129 | err = omap_aes_hw_init(dd); |
| 130 | if (err) |
| 131 | return err; |
| 132 | |
| 133 | key32 = dd->ctx->keylen / sizeof(u32); |
| 134 | |
| 135 | /* RESET the key as previous HASH keys should not get affected*/ |
| 136 | if (dd->flags & FLAGS_GCM) |
| 137 | for (i = 0; i < 0x40; i = i + 4) |
| 138 | omap_aes_write(dd, i, 0x0); |
| 139 | |
| 140 | for (i = 0; i < key32; i++) { |
| 141 | omap_aes_write(dd, AES_REG_KEY(dd, i), |
| 142 | __le32_to_cpu(dd->ctx->key[i])); |
| 143 | } |
| 144 | |
| 145 | if ((dd->flags & (FLAGS_CBC | FLAGS_CTR)) && dd->req->info) |
| 146 | omap_aes_write_n(dd, AES_REG_IV(dd, 0), dd->req->info, 4); |
| 147 | |
| 148 | if ((dd->flags & (FLAGS_GCM)) && dd->aead_req->iv) { |
| 149 | rctx = aead_request_ctx(dd->aead_req); |
| 150 | omap_aes_write_n(dd, AES_REG_IV(dd, 0), (u32 *)rctx->iv, 4); |
| 151 | } |
| 152 | |
| 153 | val = FLD_VAL(((dd->ctx->keylen >> 3) - 1), 4, 3); |
| 154 | if (dd->flags & FLAGS_CBC) |
| 155 | val |= AES_REG_CTRL_CBC; |
| 156 | |
| 157 | if (dd->flags & (FLAGS_CTR | FLAGS_GCM)) |
| 158 | val |= AES_REG_CTRL_CTR | AES_REG_CTRL_CTR_WIDTH_128; |
| 159 | |
| 160 | if (dd->flags & FLAGS_GCM) |
| 161 | val |= AES_REG_CTRL_GCM; |
| 162 | |
| 163 | if (dd->flags & FLAGS_ENCRYPT) |
| 164 | val |= AES_REG_CTRL_DIRECTION; |
| 165 | |
| 166 | omap_aes_write_mask(dd, AES_REG_CTRL(dd), val, AES_REG_CTRL_MASK); |
| 167 | |
| 168 | return 0; |
| 169 | } |
| 170 | |
| 171 | static void omap_aes_dma_trigger_omap2(struct omap_aes_dev *dd, int length) |
| 172 | { |
| 173 | u32 mask, val; |
| 174 | |
| 175 | val = dd->pdata->dma_start; |
| 176 | |
| 177 | if (dd->dma_lch_out != NULL) |
| 178 | val |= dd->pdata->dma_enable_out; |
| 179 | if (dd->dma_lch_in != NULL) |
| 180 | val |= dd->pdata->dma_enable_in; |
| 181 | |
| 182 | mask = dd->pdata->dma_enable_out | dd->pdata->dma_enable_in | |
| 183 | dd->pdata->dma_start; |
| 184 | |
| 185 | omap_aes_write_mask(dd, AES_REG_MASK(dd), val, mask); |
| 186 | |
| 187 | } |
| 188 | |
| 189 | static void omap_aes_dma_trigger_omap4(struct omap_aes_dev *dd, int length) |
| 190 | { |
| 191 | omap_aes_write(dd, AES_REG_LENGTH_N(0), length); |
| 192 | omap_aes_write(dd, AES_REG_LENGTH_N(1), 0); |
| 193 | if (dd->flags & FLAGS_GCM) |
| 194 | omap_aes_write(dd, AES_REG_A_LEN, dd->assoc_len); |
| 195 | |
| 196 | omap_aes_dma_trigger_omap2(dd, length); |
| 197 | } |
| 198 | |
| 199 | static void omap_aes_dma_stop(struct omap_aes_dev *dd) |
| 200 | { |
| 201 | u32 mask; |
| 202 | |
| 203 | mask = dd->pdata->dma_enable_out | dd->pdata->dma_enable_in | |
| 204 | dd->pdata->dma_start; |
| 205 | |
| 206 | omap_aes_write_mask(dd, AES_REG_MASK(dd), 0, mask); |
| 207 | } |
| 208 | |
| 209 | struct omap_aes_dev *omap_aes_find_dev(struct omap_aes_reqctx *rctx) |
| 210 | { |
| 211 | struct omap_aes_dev *dd; |
| 212 | |
| 213 | spin_lock_bh(&list_lock); |
| 214 | dd = list_first_entry(&dev_list, struct omap_aes_dev, list); |
| 215 | list_move_tail(&dd->list, &dev_list); |
| 216 | rctx->dd = dd; |
| 217 | spin_unlock_bh(&list_lock); |
| 218 | |
| 219 | return dd; |
| 220 | } |
| 221 | |
| 222 | static void omap_aes_dma_out_callback(void *data) |
| 223 | { |
| 224 | struct omap_aes_dev *dd = data; |
| 225 | |
| 226 | /* dma_lch_out - completed */ |
| 227 | tasklet_schedule(&dd->done_task); |
| 228 | } |
| 229 | |
| 230 | static int omap_aes_dma_init(struct omap_aes_dev *dd) |
| 231 | { |
| 232 | int err; |
| 233 | |
| 234 | dd->dma_lch_out = NULL; |
| 235 | dd->dma_lch_in = NULL; |
| 236 | |
| 237 | dd->dma_lch_in = dma_request_chan(dd->dev, "rx"); |
| 238 | if (IS_ERR(dd->dma_lch_in)) { |
| 239 | dev_err(dd->dev, "Unable to request in DMA channel\n"); |
| 240 | return PTR_ERR(dd->dma_lch_in); |
| 241 | } |
| 242 | |
| 243 | dd->dma_lch_out = dma_request_chan(dd->dev, "tx"); |
| 244 | if (IS_ERR(dd->dma_lch_out)) { |
| 245 | dev_err(dd->dev, "Unable to request out DMA channel\n"); |
| 246 | err = PTR_ERR(dd->dma_lch_out); |
| 247 | goto err_dma_out; |
| 248 | } |
| 249 | |
| 250 | return 0; |
| 251 | |
| 252 | err_dma_out: |
| 253 | dma_release_channel(dd->dma_lch_in); |
| 254 | |
| 255 | return err; |
| 256 | } |
| 257 | |
| 258 | static void omap_aes_dma_cleanup(struct omap_aes_dev *dd) |
| 259 | { |
| 260 | if (dd->pio_only) |
| 261 | return; |
| 262 | |
| 263 | dma_release_channel(dd->dma_lch_out); |
| 264 | dma_release_channel(dd->dma_lch_in); |
| 265 | } |
| 266 | |
| 267 | static int omap_aes_crypt_dma(struct omap_aes_dev *dd, |
| 268 | struct scatterlist *in_sg, |
| 269 | struct scatterlist *out_sg, |
| 270 | int in_sg_len, int out_sg_len) |
| 271 | { |
| 272 | struct dma_async_tx_descriptor *tx_in, *tx_out; |
| 273 | struct dma_slave_config cfg; |
| 274 | int ret; |
| 275 | |
| 276 | if (dd->pio_only) { |
| 277 | scatterwalk_start(&dd->in_walk, dd->in_sg); |
| 278 | scatterwalk_start(&dd->out_walk, dd->out_sg); |
| 279 | |
| 280 | /* Enable DATAIN interrupt and let it take |
| 281 | care of the rest */ |
| 282 | omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x2); |
| 283 | return 0; |
| 284 | } |
| 285 | |
| 286 | dma_sync_sg_for_device(dd->dev, dd->in_sg, in_sg_len, DMA_TO_DEVICE); |
| 287 | |
| 288 | memset(&cfg, 0, sizeof(cfg)); |
| 289 | |
| 290 | cfg.src_addr = dd->phys_base + AES_REG_DATA_N(dd, 0); |
| 291 | cfg.dst_addr = dd->phys_base + AES_REG_DATA_N(dd, 0); |
| 292 | cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES; |
| 293 | cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES; |
| 294 | cfg.src_maxburst = DST_MAXBURST; |
| 295 | cfg.dst_maxburst = DST_MAXBURST; |
| 296 | |
| 297 | /* IN */ |
| 298 | ret = dmaengine_slave_config(dd->dma_lch_in, &cfg); |
| 299 | if (ret) { |
| 300 | dev_err(dd->dev, "can't configure IN dmaengine slave: %d\n", |
| 301 | ret); |
| 302 | return ret; |
| 303 | } |
| 304 | |
| 305 | tx_in = dmaengine_prep_slave_sg(dd->dma_lch_in, in_sg, in_sg_len, |
| 306 | DMA_MEM_TO_DEV, |
| 307 | DMA_PREP_INTERRUPT | DMA_CTRL_ACK); |
| 308 | if (!tx_in) { |
| 309 | dev_err(dd->dev, "IN prep_slave_sg() failed\n"); |
| 310 | return -EINVAL; |
| 311 | } |
| 312 | |
| 313 | /* No callback necessary */ |
| 314 | tx_in->callback_param = dd; |
| 315 | |
| 316 | /* OUT */ |
| 317 | ret = dmaengine_slave_config(dd->dma_lch_out, &cfg); |
| 318 | if (ret) { |
| 319 | dev_err(dd->dev, "can't configure OUT dmaengine slave: %d\n", |
| 320 | ret); |
| 321 | return ret; |
| 322 | } |
| 323 | |
| 324 | tx_out = dmaengine_prep_slave_sg(dd->dma_lch_out, out_sg, out_sg_len, |
| 325 | DMA_DEV_TO_MEM, |
| 326 | DMA_PREP_INTERRUPT | DMA_CTRL_ACK); |
| 327 | if (!tx_out) { |
| 328 | dev_err(dd->dev, "OUT prep_slave_sg() failed\n"); |
| 329 | return -EINVAL; |
| 330 | } |
| 331 | |
| 332 | if (dd->flags & FLAGS_GCM) |
| 333 | tx_out->callback = omap_aes_gcm_dma_out_callback; |
| 334 | else |
| 335 | tx_out->callback = omap_aes_dma_out_callback; |
| 336 | tx_out->callback_param = dd; |
| 337 | |
| 338 | dmaengine_submit(tx_in); |
| 339 | dmaengine_submit(tx_out); |
| 340 | |
| 341 | dma_async_issue_pending(dd->dma_lch_in); |
| 342 | dma_async_issue_pending(dd->dma_lch_out); |
| 343 | |
| 344 | /* start DMA */ |
| 345 | dd->pdata->trigger(dd, dd->total); |
| 346 | |
| 347 | return 0; |
| 348 | } |
| 349 | |
| 350 | int omap_aes_crypt_dma_start(struct omap_aes_dev *dd) |
| 351 | { |
| 352 | int err; |
| 353 | |
| 354 | pr_debug("total: %d\n", dd->total); |
| 355 | |
| 356 | if (!dd->pio_only) { |
| 357 | err = dma_map_sg(dd->dev, dd->in_sg, dd->in_sg_len, |
| 358 | DMA_TO_DEVICE); |
| 359 | if (!err) { |
| 360 | dev_err(dd->dev, "dma_map_sg() error\n"); |
| 361 | return -EINVAL; |
| 362 | } |
| 363 | |
| 364 | err = dma_map_sg(dd->dev, dd->out_sg, dd->out_sg_len, |
| 365 | DMA_FROM_DEVICE); |
| 366 | if (!err) { |
| 367 | dev_err(dd->dev, "dma_map_sg() error\n"); |
| 368 | return -EINVAL; |
| 369 | } |
| 370 | } |
| 371 | |
| 372 | err = omap_aes_crypt_dma(dd, dd->in_sg, dd->out_sg, dd->in_sg_len, |
| 373 | dd->out_sg_len); |
| 374 | if (err && !dd->pio_only) { |
| 375 | dma_unmap_sg(dd->dev, dd->in_sg, dd->in_sg_len, DMA_TO_DEVICE); |
| 376 | dma_unmap_sg(dd->dev, dd->out_sg, dd->out_sg_len, |
| 377 | DMA_FROM_DEVICE); |
| 378 | } |
| 379 | |
| 380 | return err; |
| 381 | } |
| 382 | |
| 383 | static void omap_aes_finish_req(struct omap_aes_dev *dd, int err) |
| 384 | { |
| 385 | struct ablkcipher_request *req = dd->req; |
| 386 | |
| 387 | pr_debug("err: %d\n", err); |
| 388 | |
| 389 | crypto_finalize_ablkcipher_request(dd->engine, req, err); |
| 390 | |
| 391 | pm_runtime_mark_last_busy(dd->dev); |
| 392 | pm_runtime_put_autosuspend(dd->dev); |
| 393 | } |
| 394 | |
| 395 | int omap_aes_crypt_dma_stop(struct omap_aes_dev *dd) |
| 396 | { |
| 397 | pr_debug("total: %d\n", dd->total); |
| 398 | |
| 399 | omap_aes_dma_stop(dd); |
| 400 | |
| 401 | |
| 402 | return 0; |
| 403 | } |
| 404 | |
| 405 | static int omap_aes_handle_queue(struct omap_aes_dev *dd, |
| 406 | struct ablkcipher_request *req) |
| 407 | { |
| 408 | if (req) |
| 409 | return crypto_transfer_ablkcipher_request_to_engine(dd->engine, req); |
| 410 | |
| 411 | return 0; |
| 412 | } |
| 413 | |
| 414 | static int omap_aes_prepare_req(struct crypto_engine *engine, |
| 415 | void *areq) |
| 416 | { |
| 417 | struct ablkcipher_request *req = container_of(areq, struct ablkcipher_request, base); |
| 418 | struct omap_aes_ctx *ctx = crypto_ablkcipher_ctx( |
| 419 | crypto_ablkcipher_reqtfm(req)); |
| 420 | struct omap_aes_reqctx *rctx = ablkcipher_request_ctx(req); |
| 421 | struct omap_aes_dev *dd = rctx->dd; |
| 422 | int ret; |
| 423 | u16 flags; |
| 424 | |
| 425 | if (!dd) |
| 426 | return -ENODEV; |
| 427 | |
| 428 | /* assign new request to device */ |
| 429 | dd->req = req; |
| 430 | dd->total = req->nbytes; |
| 431 | dd->total_save = req->nbytes; |
| 432 | dd->in_sg = req->src; |
| 433 | dd->out_sg = req->dst; |
| 434 | dd->orig_out = req->dst; |
| 435 | |
| 436 | flags = OMAP_CRYPTO_COPY_DATA; |
| 437 | if (req->src == req->dst) |
| 438 | flags |= OMAP_CRYPTO_FORCE_COPY; |
| 439 | |
| 440 | ret = omap_crypto_align_sg(&dd->in_sg, dd->total, AES_BLOCK_SIZE, |
| 441 | dd->in_sgl, flags, |
| 442 | FLAGS_IN_DATA_ST_SHIFT, &dd->flags); |
| 443 | if (ret) |
| 444 | return ret; |
| 445 | |
| 446 | ret = omap_crypto_align_sg(&dd->out_sg, dd->total, AES_BLOCK_SIZE, |
| 447 | &dd->out_sgl, 0, |
| 448 | FLAGS_OUT_DATA_ST_SHIFT, &dd->flags); |
| 449 | if (ret) |
| 450 | return ret; |
| 451 | |
| 452 | dd->in_sg_len = sg_nents_for_len(dd->in_sg, dd->total); |
| 453 | if (dd->in_sg_len < 0) |
| 454 | return dd->in_sg_len; |
| 455 | |
| 456 | dd->out_sg_len = sg_nents_for_len(dd->out_sg, dd->total); |
| 457 | if (dd->out_sg_len < 0) |
| 458 | return dd->out_sg_len; |
| 459 | |
| 460 | rctx->mode &= FLAGS_MODE_MASK; |
| 461 | dd->flags = (dd->flags & ~FLAGS_MODE_MASK) | rctx->mode; |
| 462 | |
| 463 | dd->ctx = ctx; |
| 464 | rctx->dd = dd; |
| 465 | |
| 466 | return omap_aes_write_ctrl(dd); |
| 467 | } |
| 468 | |
| 469 | static int omap_aes_crypt_req(struct crypto_engine *engine, |
| 470 | void *areq) |
| 471 | { |
| 472 | struct ablkcipher_request *req = container_of(areq, struct ablkcipher_request, base); |
| 473 | struct omap_aes_reqctx *rctx = ablkcipher_request_ctx(req); |
| 474 | struct omap_aes_dev *dd = rctx->dd; |
| 475 | |
| 476 | if (!dd) |
| 477 | return -ENODEV; |
| 478 | |
| 479 | return omap_aes_crypt_dma_start(dd); |
| 480 | } |
| 481 | |
| 482 | static void omap_aes_done_task(unsigned long data) |
| 483 | { |
| 484 | struct omap_aes_dev *dd = (struct omap_aes_dev *)data; |
| 485 | |
| 486 | pr_debug("enter done_task\n"); |
| 487 | |
| 488 | if (!dd->pio_only) { |
| 489 | dma_sync_sg_for_device(dd->dev, dd->out_sg, dd->out_sg_len, |
| 490 | DMA_FROM_DEVICE); |
| 491 | dma_unmap_sg(dd->dev, dd->in_sg, dd->in_sg_len, DMA_TO_DEVICE); |
| 492 | dma_unmap_sg(dd->dev, dd->out_sg, dd->out_sg_len, |
| 493 | DMA_FROM_DEVICE); |
| 494 | omap_aes_crypt_dma_stop(dd); |
| 495 | } |
| 496 | |
| 497 | omap_crypto_cleanup(dd->in_sgl, NULL, 0, dd->total_save, |
| 498 | FLAGS_IN_DATA_ST_SHIFT, dd->flags); |
| 499 | |
| 500 | omap_crypto_cleanup(&dd->out_sgl, dd->orig_out, 0, dd->total_save, |
| 501 | FLAGS_OUT_DATA_ST_SHIFT, dd->flags); |
| 502 | |
| 503 | omap_aes_finish_req(dd, 0); |
| 504 | |
| 505 | pr_debug("exit\n"); |
| 506 | } |
| 507 | |
| 508 | static int omap_aes_crypt(struct ablkcipher_request *req, unsigned long mode) |
| 509 | { |
| 510 | struct omap_aes_ctx *ctx = crypto_ablkcipher_ctx( |
| 511 | crypto_ablkcipher_reqtfm(req)); |
| 512 | struct omap_aes_reqctx *rctx = ablkcipher_request_ctx(req); |
| 513 | struct omap_aes_dev *dd; |
| 514 | int ret; |
| 515 | |
| 516 | pr_debug("nbytes: %d, enc: %d, cbc: %d\n", req->nbytes, |
| 517 | !!(mode & FLAGS_ENCRYPT), |
| 518 | !!(mode & FLAGS_CBC)); |
| 519 | |
| 520 | if (req->nbytes < aes_fallback_sz) { |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 521 | SYNC_SKCIPHER_REQUEST_ON_STACK(subreq, ctx->fallback); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 522 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 523 | skcipher_request_set_sync_tfm(subreq, ctx->fallback); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 524 | skcipher_request_set_callback(subreq, req->base.flags, NULL, |
| 525 | NULL); |
| 526 | skcipher_request_set_crypt(subreq, req->src, req->dst, |
| 527 | req->nbytes, req->info); |
| 528 | |
| 529 | if (mode & FLAGS_ENCRYPT) |
| 530 | ret = crypto_skcipher_encrypt(subreq); |
| 531 | else |
| 532 | ret = crypto_skcipher_decrypt(subreq); |
| 533 | |
| 534 | skcipher_request_zero(subreq); |
| 535 | return ret; |
| 536 | } |
| 537 | dd = omap_aes_find_dev(rctx); |
| 538 | if (!dd) |
| 539 | return -ENODEV; |
| 540 | |
| 541 | rctx->mode = mode; |
| 542 | |
| 543 | return omap_aes_handle_queue(dd, req); |
| 544 | } |
| 545 | |
| 546 | /* ********************** ALG API ************************************ */ |
| 547 | |
| 548 | static int omap_aes_setkey(struct crypto_ablkcipher *tfm, const u8 *key, |
| 549 | unsigned int keylen) |
| 550 | { |
| 551 | struct omap_aes_ctx *ctx = crypto_ablkcipher_ctx(tfm); |
| 552 | int ret; |
| 553 | |
| 554 | if (keylen != AES_KEYSIZE_128 && keylen != AES_KEYSIZE_192 && |
| 555 | keylen != AES_KEYSIZE_256) |
| 556 | return -EINVAL; |
| 557 | |
| 558 | pr_debug("enter, keylen: %d\n", keylen); |
| 559 | |
| 560 | memcpy(ctx->key, key, keylen); |
| 561 | ctx->keylen = keylen; |
| 562 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 563 | crypto_sync_skcipher_clear_flags(ctx->fallback, CRYPTO_TFM_REQ_MASK); |
| 564 | crypto_sync_skcipher_set_flags(ctx->fallback, tfm->base.crt_flags & |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 565 | CRYPTO_TFM_REQ_MASK); |
| 566 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 567 | ret = crypto_sync_skcipher_setkey(ctx->fallback, key, keylen); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 568 | if (!ret) |
| 569 | return 0; |
| 570 | |
| 571 | return 0; |
| 572 | } |
| 573 | |
| 574 | static int omap_aes_ecb_encrypt(struct ablkcipher_request *req) |
| 575 | { |
| 576 | return omap_aes_crypt(req, FLAGS_ENCRYPT); |
| 577 | } |
| 578 | |
| 579 | static int omap_aes_ecb_decrypt(struct ablkcipher_request *req) |
| 580 | { |
| 581 | return omap_aes_crypt(req, 0); |
| 582 | } |
| 583 | |
| 584 | static int omap_aes_cbc_encrypt(struct ablkcipher_request *req) |
| 585 | { |
| 586 | return omap_aes_crypt(req, FLAGS_ENCRYPT | FLAGS_CBC); |
| 587 | } |
| 588 | |
| 589 | static int omap_aes_cbc_decrypt(struct ablkcipher_request *req) |
| 590 | { |
| 591 | return omap_aes_crypt(req, FLAGS_CBC); |
| 592 | } |
| 593 | |
| 594 | static int omap_aes_ctr_encrypt(struct ablkcipher_request *req) |
| 595 | { |
| 596 | return omap_aes_crypt(req, FLAGS_ENCRYPT | FLAGS_CTR); |
| 597 | } |
| 598 | |
| 599 | static int omap_aes_ctr_decrypt(struct ablkcipher_request *req) |
| 600 | { |
| 601 | return omap_aes_crypt(req, FLAGS_CTR); |
| 602 | } |
| 603 | |
| 604 | static int omap_aes_prepare_req(struct crypto_engine *engine, |
| 605 | void *req); |
| 606 | static int omap_aes_crypt_req(struct crypto_engine *engine, |
| 607 | void *req); |
| 608 | |
| 609 | static int omap_aes_cra_init(struct crypto_tfm *tfm) |
| 610 | { |
| 611 | const char *name = crypto_tfm_alg_name(tfm); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 612 | struct omap_aes_ctx *ctx = crypto_tfm_ctx(tfm); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 613 | struct crypto_sync_skcipher *blk; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 614 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 615 | blk = crypto_alloc_sync_skcipher(name, 0, CRYPTO_ALG_NEED_FALLBACK); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 616 | if (IS_ERR(blk)) |
| 617 | return PTR_ERR(blk); |
| 618 | |
| 619 | ctx->fallback = blk; |
| 620 | |
| 621 | tfm->crt_ablkcipher.reqsize = sizeof(struct omap_aes_reqctx); |
| 622 | |
| 623 | ctx->enginectx.op.prepare_request = omap_aes_prepare_req; |
| 624 | ctx->enginectx.op.unprepare_request = NULL; |
| 625 | ctx->enginectx.op.do_one_request = omap_aes_crypt_req; |
| 626 | |
| 627 | return 0; |
| 628 | } |
| 629 | |
| 630 | static int omap_aes_gcm_cra_init(struct crypto_aead *tfm) |
| 631 | { |
| 632 | struct omap_aes_dev *dd = NULL; |
| 633 | struct omap_aes_ctx *ctx = crypto_aead_ctx(tfm); |
| 634 | int err; |
| 635 | |
| 636 | /* Find AES device, currently picks the first device */ |
| 637 | spin_lock_bh(&list_lock); |
| 638 | list_for_each_entry(dd, &dev_list, list) { |
| 639 | break; |
| 640 | } |
| 641 | spin_unlock_bh(&list_lock); |
| 642 | |
| 643 | err = pm_runtime_get_sync(dd->dev); |
| 644 | if (err < 0) { |
| 645 | dev_err(dd->dev, "%s: failed to get_sync(%d)\n", |
| 646 | __func__, err); |
| 647 | return err; |
| 648 | } |
| 649 | |
| 650 | tfm->reqsize = sizeof(struct omap_aes_reqctx); |
| 651 | ctx->ctr = crypto_alloc_skcipher("ecb(aes)", 0, 0); |
| 652 | if (IS_ERR(ctx->ctr)) { |
| 653 | pr_warn("could not load aes driver for encrypting IV\n"); |
| 654 | return PTR_ERR(ctx->ctr); |
| 655 | } |
| 656 | |
| 657 | return 0; |
| 658 | } |
| 659 | |
| 660 | static void omap_aes_cra_exit(struct crypto_tfm *tfm) |
| 661 | { |
| 662 | struct omap_aes_ctx *ctx = crypto_tfm_ctx(tfm); |
| 663 | |
| 664 | if (ctx->fallback) |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 665 | crypto_free_sync_skcipher(ctx->fallback); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 666 | |
| 667 | ctx->fallback = NULL; |
| 668 | } |
| 669 | |
| 670 | static void omap_aes_gcm_cra_exit(struct crypto_aead *tfm) |
| 671 | { |
| 672 | struct omap_aes_ctx *ctx = crypto_aead_ctx(tfm); |
| 673 | |
| 674 | omap_aes_cra_exit(crypto_aead_tfm(tfm)); |
| 675 | |
| 676 | if (ctx->ctr) |
| 677 | crypto_free_skcipher(ctx->ctr); |
| 678 | } |
| 679 | |
| 680 | /* ********************** ALGS ************************************ */ |
| 681 | |
| 682 | static struct crypto_alg algs_ecb_cbc[] = { |
| 683 | { |
| 684 | .cra_name = "ecb(aes)", |
| 685 | .cra_driver_name = "ecb-aes-omap", |
| 686 | .cra_priority = 300, |
| 687 | .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | |
| 688 | CRYPTO_ALG_KERN_DRIVER_ONLY | |
| 689 | CRYPTO_ALG_ASYNC | CRYPTO_ALG_NEED_FALLBACK, |
| 690 | .cra_blocksize = AES_BLOCK_SIZE, |
| 691 | .cra_ctxsize = sizeof(struct omap_aes_ctx), |
| 692 | .cra_alignmask = 0, |
| 693 | .cra_type = &crypto_ablkcipher_type, |
| 694 | .cra_module = THIS_MODULE, |
| 695 | .cra_init = omap_aes_cra_init, |
| 696 | .cra_exit = omap_aes_cra_exit, |
| 697 | .cra_u.ablkcipher = { |
| 698 | .min_keysize = AES_MIN_KEY_SIZE, |
| 699 | .max_keysize = AES_MAX_KEY_SIZE, |
| 700 | .setkey = omap_aes_setkey, |
| 701 | .encrypt = omap_aes_ecb_encrypt, |
| 702 | .decrypt = omap_aes_ecb_decrypt, |
| 703 | } |
| 704 | }, |
| 705 | { |
| 706 | .cra_name = "cbc(aes)", |
| 707 | .cra_driver_name = "cbc-aes-omap", |
| 708 | .cra_priority = 300, |
| 709 | .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | |
| 710 | CRYPTO_ALG_KERN_DRIVER_ONLY | |
| 711 | CRYPTO_ALG_ASYNC | CRYPTO_ALG_NEED_FALLBACK, |
| 712 | .cra_blocksize = AES_BLOCK_SIZE, |
| 713 | .cra_ctxsize = sizeof(struct omap_aes_ctx), |
| 714 | .cra_alignmask = 0, |
| 715 | .cra_type = &crypto_ablkcipher_type, |
| 716 | .cra_module = THIS_MODULE, |
| 717 | .cra_init = omap_aes_cra_init, |
| 718 | .cra_exit = omap_aes_cra_exit, |
| 719 | .cra_u.ablkcipher = { |
| 720 | .min_keysize = AES_MIN_KEY_SIZE, |
| 721 | .max_keysize = AES_MAX_KEY_SIZE, |
| 722 | .ivsize = AES_BLOCK_SIZE, |
| 723 | .setkey = omap_aes_setkey, |
| 724 | .encrypt = omap_aes_cbc_encrypt, |
| 725 | .decrypt = omap_aes_cbc_decrypt, |
| 726 | } |
| 727 | } |
| 728 | }; |
| 729 | |
| 730 | static struct crypto_alg algs_ctr[] = { |
| 731 | { |
| 732 | .cra_name = "ctr(aes)", |
| 733 | .cra_driver_name = "ctr-aes-omap", |
| 734 | .cra_priority = 300, |
| 735 | .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | |
| 736 | CRYPTO_ALG_KERN_DRIVER_ONLY | |
| 737 | CRYPTO_ALG_ASYNC | CRYPTO_ALG_NEED_FALLBACK, |
| 738 | .cra_blocksize = AES_BLOCK_SIZE, |
| 739 | .cra_ctxsize = sizeof(struct omap_aes_ctx), |
| 740 | .cra_alignmask = 0, |
| 741 | .cra_type = &crypto_ablkcipher_type, |
| 742 | .cra_module = THIS_MODULE, |
| 743 | .cra_init = omap_aes_cra_init, |
| 744 | .cra_exit = omap_aes_cra_exit, |
| 745 | .cra_u.ablkcipher = { |
| 746 | .min_keysize = AES_MIN_KEY_SIZE, |
| 747 | .max_keysize = AES_MAX_KEY_SIZE, |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 748 | .ivsize = AES_BLOCK_SIZE, |
| 749 | .setkey = omap_aes_setkey, |
| 750 | .encrypt = omap_aes_ctr_encrypt, |
| 751 | .decrypt = omap_aes_ctr_decrypt, |
| 752 | } |
| 753 | } , |
| 754 | }; |
| 755 | |
| 756 | static struct omap_aes_algs_info omap_aes_algs_info_ecb_cbc[] = { |
| 757 | { |
| 758 | .algs_list = algs_ecb_cbc, |
| 759 | .size = ARRAY_SIZE(algs_ecb_cbc), |
| 760 | }, |
| 761 | }; |
| 762 | |
| 763 | static struct aead_alg algs_aead_gcm[] = { |
| 764 | { |
| 765 | .base = { |
| 766 | .cra_name = "gcm(aes)", |
| 767 | .cra_driver_name = "gcm-aes-omap", |
| 768 | .cra_priority = 300, |
| 769 | .cra_flags = CRYPTO_ALG_ASYNC | |
| 770 | CRYPTO_ALG_KERN_DRIVER_ONLY, |
| 771 | .cra_blocksize = 1, |
| 772 | .cra_ctxsize = sizeof(struct omap_aes_ctx), |
| 773 | .cra_alignmask = 0xf, |
| 774 | .cra_module = THIS_MODULE, |
| 775 | }, |
| 776 | .init = omap_aes_gcm_cra_init, |
| 777 | .exit = omap_aes_gcm_cra_exit, |
| 778 | .ivsize = GCM_AES_IV_SIZE, |
| 779 | .maxauthsize = AES_BLOCK_SIZE, |
| 780 | .setkey = omap_aes_gcm_setkey, |
| 781 | .encrypt = omap_aes_gcm_encrypt, |
| 782 | .decrypt = omap_aes_gcm_decrypt, |
| 783 | }, |
| 784 | { |
| 785 | .base = { |
| 786 | .cra_name = "rfc4106(gcm(aes))", |
| 787 | .cra_driver_name = "rfc4106-gcm-aes-omap", |
| 788 | .cra_priority = 300, |
| 789 | .cra_flags = CRYPTO_ALG_ASYNC | |
| 790 | CRYPTO_ALG_KERN_DRIVER_ONLY, |
| 791 | .cra_blocksize = 1, |
| 792 | .cra_ctxsize = sizeof(struct omap_aes_ctx), |
| 793 | .cra_alignmask = 0xf, |
| 794 | .cra_module = THIS_MODULE, |
| 795 | }, |
| 796 | .init = omap_aes_gcm_cra_init, |
| 797 | .exit = omap_aes_gcm_cra_exit, |
| 798 | .maxauthsize = AES_BLOCK_SIZE, |
| 799 | .ivsize = GCM_RFC4106_IV_SIZE, |
| 800 | .setkey = omap_aes_4106gcm_setkey, |
| 801 | .encrypt = omap_aes_4106gcm_encrypt, |
| 802 | .decrypt = omap_aes_4106gcm_decrypt, |
| 803 | }, |
| 804 | }; |
| 805 | |
| 806 | static struct omap_aes_aead_algs omap_aes_aead_info = { |
| 807 | .algs_list = algs_aead_gcm, |
| 808 | .size = ARRAY_SIZE(algs_aead_gcm), |
| 809 | }; |
| 810 | |
| 811 | static const struct omap_aes_pdata omap_aes_pdata_omap2 = { |
| 812 | .algs_info = omap_aes_algs_info_ecb_cbc, |
| 813 | .algs_info_size = ARRAY_SIZE(omap_aes_algs_info_ecb_cbc), |
| 814 | .trigger = omap_aes_dma_trigger_omap2, |
| 815 | .key_ofs = 0x1c, |
| 816 | .iv_ofs = 0x20, |
| 817 | .ctrl_ofs = 0x30, |
| 818 | .data_ofs = 0x34, |
| 819 | .rev_ofs = 0x44, |
| 820 | .mask_ofs = 0x48, |
| 821 | .dma_enable_in = BIT(2), |
| 822 | .dma_enable_out = BIT(3), |
| 823 | .dma_start = BIT(5), |
| 824 | .major_mask = 0xf0, |
| 825 | .major_shift = 4, |
| 826 | .minor_mask = 0x0f, |
| 827 | .minor_shift = 0, |
| 828 | }; |
| 829 | |
| 830 | #ifdef CONFIG_OF |
| 831 | static struct omap_aes_algs_info omap_aes_algs_info_ecb_cbc_ctr[] = { |
| 832 | { |
| 833 | .algs_list = algs_ecb_cbc, |
| 834 | .size = ARRAY_SIZE(algs_ecb_cbc), |
| 835 | }, |
| 836 | { |
| 837 | .algs_list = algs_ctr, |
| 838 | .size = ARRAY_SIZE(algs_ctr), |
| 839 | }, |
| 840 | }; |
| 841 | |
| 842 | static const struct omap_aes_pdata omap_aes_pdata_omap3 = { |
| 843 | .algs_info = omap_aes_algs_info_ecb_cbc_ctr, |
| 844 | .algs_info_size = ARRAY_SIZE(omap_aes_algs_info_ecb_cbc_ctr), |
| 845 | .trigger = omap_aes_dma_trigger_omap2, |
| 846 | .key_ofs = 0x1c, |
| 847 | .iv_ofs = 0x20, |
| 848 | .ctrl_ofs = 0x30, |
| 849 | .data_ofs = 0x34, |
| 850 | .rev_ofs = 0x44, |
| 851 | .mask_ofs = 0x48, |
| 852 | .dma_enable_in = BIT(2), |
| 853 | .dma_enable_out = BIT(3), |
| 854 | .dma_start = BIT(5), |
| 855 | .major_mask = 0xf0, |
| 856 | .major_shift = 4, |
| 857 | .minor_mask = 0x0f, |
| 858 | .minor_shift = 0, |
| 859 | }; |
| 860 | |
| 861 | static const struct omap_aes_pdata omap_aes_pdata_omap4 = { |
| 862 | .algs_info = omap_aes_algs_info_ecb_cbc_ctr, |
| 863 | .algs_info_size = ARRAY_SIZE(omap_aes_algs_info_ecb_cbc_ctr), |
| 864 | .aead_algs_info = &omap_aes_aead_info, |
| 865 | .trigger = omap_aes_dma_trigger_omap4, |
| 866 | .key_ofs = 0x3c, |
| 867 | .iv_ofs = 0x40, |
| 868 | .ctrl_ofs = 0x50, |
| 869 | .data_ofs = 0x60, |
| 870 | .rev_ofs = 0x80, |
| 871 | .mask_ofs = 0x84, |
| 872 | .irq_status_ofs = 0x8c, |
| 873 | .irq_enable_ofs = 0x90, |
| 874 | .dma_enable_in = BIT(5), |
| 875 | .dma_enable_out = BIT(6), |
| 876 | .major_mask = 0x0700, |
| 877 | .major_shift = 8, |
| 878 | .minor_mask = 0x003f, |
| 879 | .minor_shift = 0, |
| 880 | }; |
| 881 | |
| 882 | static irqreturn_t omap_aes_irq(int irq, void *dev_id) |
| 883 | { |
| 884 | struct omap_aes_dev *dd = dev_id; |
| 885 | u32 status, i; |
| 886 | u32 *src, *dst; |
| 887 | |
| 888 | status = omap_aes_read(dd, AES_REG_IRQ_STATUS(dd)); |
| 889 | if (status & AES_REG_IRQ_DATA_IN) { |
| 890 | omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x0); |
| 891 | |
| 892 | BUG_ON(!dd->in_sg); |
| 893 | |
| 894 | BUG_ON(_calc_walked(in) > dd->in_sg->length); |
| 895 | |
| 896 | src = sg_virt(dd->in_sg) + _calc_walked(in); |
| 897 | |
| 898 | for (i = 0; i < AES_BLOCK_WORDS; i++) { |
| 899 | omap_aes_write(dd, AES_REG_DATA_N(dd, i), *src); |
| 900 | |
| 901 | scatterwalk_advance(&dd->in_walk, 4); |
| 902 | if (dd->in_sg->length == _calc_walked(in)) { |
| 903 | dd->in_sg = sg_next(dd->in_sg); |
| 904 | if (dd->in_sg) { |
| 905 | scatterwalk_start(&dd->in_walk, |
| 906 | dd->in_sg); |
| 907 | src = sg_virt(dd->in_sg) + |
| 908 | _calc_walked(in); |
| 909 | } |
| 910 | } else { |
| 911 | src++; |
| 912 | } |
| 913 | } |
| 914 | |
| 915 | /* Clear IRQ status */ |
| 916 | status &= ~AES_REG_IRQ_DATA_IN; |
| 917 | omap_aes_write(dd, AES_REG_IRQ_STATUS(dd), status); |
| 918 | |
| 919 | /* Enable DATA_OUT interrupt */ |
| 920 | omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x4); |
| 921 | |
| 922 | } else if (status & AES_REG_IRQ_DATA_OUT) { |
| 923 | omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x0); |
| 924 | |
| 925 | BUG_ON(!dd->out_sg); |
| 926 | |
| 927 | BUG_ON(_calc_walked(out) > dd->out_sg->length); |
| 928 | |
| 929 | dst = sg_virt(dd->out_sg) + _calc_walked(out); |
| 930 | |
| 931 | for (i = 0; i < AES_BLOCK_WORDS; i++) { |
| 932 | *dst = omap_aes_read(dd, AES_REG_DATA_N(dd, i)); |
| 933 | scatterwalk_advance(&dd->out_walk, 4); |
| 934 | if (dd->out_sg->length == _calc_walked(out)) { |
| 935 | dd->out_sg = sg_next(dd->out_sg); |
| 936 | if (dd->out_sg) { |
| 937 | scatterwalk_start(&dd->out_walk, |
| 938 | dd->out_sg); |
| 939 | dst = sg_virt(dd->out_sg) + |
| 940 | _calc_walked(out); |
| 941 | } |
| 942 | } else { |
| 943 | dst++; |
| 944 | } |
| 945 | } |
| 946 | |
| 947 | dd->total -= min_t(size_t, AES_BLOCK_SIZE, dd->total); |
| 948 | |
| 949 | /* Clear IRQ status */ |
| 950 | status &= ~AES_REG_IRQ_DATA_OUT; |
| 951 | omap_aes_write(dd, AES_REG_IRQ_STATUS(dd), status); |
| 952 | |
| 953 | if (!dd->total) |
| 954 | /* All bytes read! */ |
| 955 | tasklet_schedule(&dd->done_task); |
| 956 | else |
| 957 | /* Enable DATA_IN interrupt for next block */ |
| 958 | omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x2); |
| 959 | } |
| 960 | |
| 961 | return IRQ_HANDLED; |
| 962 | } |
| 963 | |
| 964 | static const struct of_device_id omap_aes_of_match[] = { |
| 965 | { |
| 966 | .compatible = "ti,omap2-aes", |
| 967 | .data = &omap_aes_pdata_omap2, |
| 968 | }, |
| 969 | { |
| 970 | .compatible = "ti,omap3-aes", |
| 971 | .data = &omap_aes_pdata_omap3, |
| 972 | }, |
| 973 | { |
| 974 | .compatible = "ti,omap4-aes", |
| 975 | .data = &omap_aes_pdata_omap4, |
| 976 | }, |
| 977 | {}, |
| 978 | }; |
| 979 | MODULE_DEVICE_TABLE(of, omap_aes_of_match); |
| 980 | |
| 981 | static int omap_aes_get_res_of(struct omap_aes_dev *dd, |
| 982 | struct device *dev, struct resource *res) |
| 983 | { |
| 984 | struct device_node *node = dev->of_node; |
| 985 | int err = 0; |
| 986 | |
| 987 | dd->pdata = of_device_get_match_data(dev); |
| 988 | if (!dd->pdata) { |
| 989 | dev_err(dev, "no compatible OF match\n"); |
| 990 | err = -EINVAL; |
| 991 | goto err; |
| 992 | } |
| 993 | |
| 994 | err = of_address_to_resource(node, 0, res); |
| 995 | if (err < 0) { |
| 996 | dev_err(dev, "can't translate OF node address\n"); |
| 997 | err = -EINVAL; |
| 998 | goto err; |
| 999 | } |
| 1000 | |
| 1001 | err: |
| 1002 | return err; |
| 1003 | } |
| 1004 | #else |
| 1005 | static const struct of_device_id omap_aes_of_match[] = { |
| 1006 | {}, |
| 1007 | }; |
| 1008 | |
| 1009 | static int omap_aes_get_res_of(struct omap_aes_dev *dd, |
| 1010 | struct device *dev, struct resource *res) |
| 1011 | { |
| 1012 | return -EINVAL; |
| 1013 | } |
| 1014 | #endif |
| 1015 | |
| 1016 | static int omap_aes_get_res_pdev(struct omap_aes_dev *dd, |
| 1017 | struct platform_device *pdev, struct resource *res) |
| 1018 | { |
| 1019 | struct device *dev = &pdev->dev; |
| 1020 | struct resource *r; |
| 1021 | int err = 0; |
| 1022 | |
| 1023 | /* Get the base address */ |
| 1024 | r = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
| 1025 | if (!r) { |
| 1026 | dev_err(dev, "no MEM resource info\n"); |
| 1027 | err = -ENODEV; |
| 1028 | goto err; |
| 1029 | } |
| 1030 | memcpy(res, r, sizeof(*res)); |
| 1031 | |
| 1032 | /* Only OMAP2/3 can be non-DT */ |
| 1033 | dd->pdata = &omap_aes_pdata_omap2; |
| 1034 | |
| 1035 | err: |
| 1036 | return err; |
| 1037 | } |
| 1038 | |
| 1039 | static ssize_t fallback_show(struct device *dev, struct device_attribute *attr, |
| 1040 | char *buf) |
| 1041 | { |
| 1042 | return sprintf(buf, "%d\n", aes_fallback_sz); |
| 1043 | } |
| 1044 | |
| 1045 | static ssize_t fallback_store(struct device *dev, struct device_attribute *attr, |
| 1046 | const char *buf, size_t size) |
| 1047 | { |
| 1048 | ssize_t status; |
| 1049 | long value; |
| 1050 | |
| 1051 | status = kstrtol(buf, 0, &value); |
| 1052 | if (status) |
| 1053 | return status; |
| 1054 | |
| 1055 | /* HW accelerator only works with buffers > 9 */ |
| 1056 | if (value < 9) { |
| 1057 | dev_err(dev, "minimum fallback size 9\n"); |
| 1058 | return -EINVAL; |
| 1059 | } |
| 1060 | |
| 1061 | aes_fallback_sz = value; |
| 1062 | |
| 1063 | return size; |
| 1064 | } |
| 1065 | |
| 1066 | static ssize_t queue_len_show(struct device *dev, struct device_attribute *attr, |
| 1067 | char *buf) |
| 1068 | { |
| 1069 | struct omap_aes_dev *dd = dev_get_drvdata(dev); |
| 1070 | |
| 1071 | return sprintf(buf, "%d\n", dd->engine->queue.max_qlen); |
| 1072 | } |
| 1073 | |
| 1074 | static ssize_t queue_len_store(struct device *dev, |
| 1075 | struct device_attribute *attr, const char *buf, |
| 1076 | size_t size) |
| 1077 | { |
| 1078 | struct omap_aes_dev *dd; |
| 1079 | ssize_t status; |
| 1080 | long value; |
| 1081 | unsigned long flags; |
| 1082 | |
| 1083 | status = kstrtol(buf, 0, &value); |
| 1084 | if (status) |
| 1085 | return status; |
| 1086 | |
| 1087 | if (value < 1) |
| 1088 | return -EINVAL; |
| 1089 | |
| 1090 | /* |
| 1091 | * Changing the queue size in fly is safe, if size becomes smaller |
| 1092 | * than current size, it will just not accept new entries until |
| 1093 | * it has shrank enough. |
| 1094 | */ |
| 1095 | spin_lock_bh(&list_lock); |
| 1096 | list_for_each_entry(dd, &dev_list, list) { |
| 1097 | spin_lock_irqsave(&dd->lock, flags); |
| 1098 | dd->engine->queue.max_qlen = value; |
| 1099 | dd->aead_queue.base.max_qlen = value; |
| 1100 | spin_unlock_irqrestore(&dd->lock, flags); |
| 1101 | } |
| 1102 | spin_unlock_bh(&list_lock); |
| 1103 | |
| 1104 | return size; |
| 1105 | } |
| 1106 | |
| 1107 | static DEVICE_ATTR_RW(queue_len); |
| 1108 | static DEVICE_ATTR_RW(fallback); |
| 1109 | |
| 1110 | static struct attribute *omap_aes_attrs[] = { |
| 1111 | &dev_attr_queue_len.attr, |
| 1112 | &dev_attr_fallback.attr, |
| 1113 | NULL, |
| 1114 | }; |
| 1115 | |
| 1116 | static struct attribute_group omap_aes_attr_group = { |
| 1117 | .attrs = omap_aes_attrs, |
| 1118 | }; |
| 1119 | |
| 1120 | static int omap_aes_probe(struct platform_device *pdev) |
| 1121 | { |
| 1122 | struct device *dev = &pdev->dev; |
| 1123 | struct omap_aes_dev *dd; |
| 1124 | struct crypto_alg *algp; |
| 1125 | struct aead_alg *aalg; |
| 1126 | struct resource res; |
| 1127 | int err = -ENOMEM, i, j, irq = -1; |
| 1128 | u32 reg; |
| 1129 | |
| 1130 | dd = devm_kzalloc(dev, sizeof(struct omap_aes_dev), GFP_KERNEL); |
| 1131 | if (dd == NULL) { |
| 1132 | dev_err(dev, "unable to alloc data struct.\n"); |
| 1133 | goto err_data; |
| 1134 | } |
| 1135 | dd->dev = dev; |
| 1136 | platform_set_drvdata(pdev, dd); |
| 1137 | |
| 1138 | aead_init_queue(&dd->aead_queue, OMAP_AES_QUEUE_LENGTH); |
| 1139 | |
| 1140 | err = (dev->of_node) ? omap_aes_get_res_of(dd, dev, &res) : |
| 1141 | omap_aes_get_res_pdev(dd, pdev, &res); |
| 1142 | if (err) |
| 1143 | goto err_res; |
| 1144 | |
| 1145 | dd->io_base = devm_ioremap_resource(dev, &res); |
| 1146 | if (IS_ERR(dd->io_base)) { |
| 1147 | err = PTR_ERR(dd->io_base); |
| 1148 | goto err_res; |
| 1149 | } |
| 1150 | dd->phys_base = res.start; |
| 1151 | |
| 1152 | pm_runtime_use_autosuspend(dev); |
| 1153 | pm_runtime_set_autosuspend_delay(dev, DEFAULT_AUTOSUSPEND_DELAY); |
| 1154 | |
| 1155 | pm_runtime_enable(dev); |
| 1156 | err = pm_runtime_get_sync(dev); |
| 1157 | if (err < 0) { |
| 1158 | dev_err(dev, "%s: failed to get_sync(%d)\n", |
| 1159 | __func__, err); |
| 1160 | goto err_res; |
| 1161 | } |
| 1162 | |
| 1163 | omap_aes_dma_stop(dd); |
| 1164 | |
| 1165 | reg = omap_aes_read(dd, AES_REG_REV(dd)); |
| 1166 | |
| 1167 | pm_runtime_put_sync(dev); |
| 1168 | |
| 1169 | dev_info(dev, "OMAP AES hw accel rev: %u.%u\n", |
| 1170 | (reg & dd->pdata->major_mask) >> dd->pdata->major_shift, |
| 1171 | (reg & dd->pdata->minor_mask) >> dd->pdata->minor_shift); |
| 1172 | |
| 1173 | tasklet_init(&dd->done_task, omap_aes_done_task, (unsigned long)dd); |
| 1174 | |
| 1175 | err = omap_aes_dma_init(dd); |
| 1176 | if (err == -EPROBE_DEFER) { |
| 1177 | goto err_irq; |
| 1178 | } else if (err && AES_REG_IRQ_STATUS(dd) && AES_REG_IRQ_ENABLE(dd)) { |
| 1179 | dd->pio_only = 1; |
| 1180 | |
| 1181 | irq = platform_get_irq(pdev, 0); |
| 1182 | if (irq < 0) { |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1183 | err = irq; |
| 1184 | goto err_irq; |
| 1185 | } |
| 1186 | |
| 1187 | err = devm_request_irq(dev, irq, omap_aes_irq, 0, |
| 1188 | dev_name(dev), dd); |
| 1189 | if (err) { |
| 1190 | dev_err(dev, "Unable to grab omap-aes IRQ\n"); |
| 1191 | goto err_irq; |
| 1192 | } |
| 1193 | } |
| 1194 | |
| 1195 | spin_lock_init(&dd->lock); |
| 1196 | |
| 1197 | INIT_LIST_HEAD(&dd->list); |
| 1198 | spin_lock(&list_lock); |
| 1199 | list_add_tail(&dd->list, &dev_list); |
| 1200 | spin_unlock(&list_lock); |
| 1201 | |
| 1202 | /* Initialize crypto engine */ |
| 1203 | dd->engine = crypto_engine_alloc_init(dev, 1); |
| 1204 | if (!dd->engine) { |
| 1205 | err = -ENOMEM; |
| 1206 | goto err_engine; |
| 1207 | } |
| 1208 | |
| 1209 | err = crypto_engine_start(dd->engine); |
| 1210 | if (err) |
| 1211 | goto err_engine; |
| 1212 | |
| 1213 | for (i = 0; i < dd->pdata->algs_info_size; i++) { |
| 1214 | if (!dd->pdata->algs_info[i].registered) { |
| 1215 | for (j = 0; j < dd->pdata->algs_info[i].size; j++) { |
| 1216 | algp = &dd->pdata->algs_info[i].algs_list[j]; |
| 1217 | |
| 1218 | pr_debug("reg alg: %s\n", algp->cra_name); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1219 | |
| 1220 | err = crypto_register_alg(algp); |
| 1221 | if (err) |
| 1222 | goto err_algs; |
| 1223 | |
| 1224 | dd->pdata->algs_info[i].registered++; |
| 1225 | } |
| 1226 | } |
| 1227 | } |
| 1228 | |
| 1229 | if (dd->pdata->aead_algs_info && |
| 1230 | !dd->pdata->aead_algs_info->registered) { |
| 1231 | for (i = 0; i < dd->pdata->aead_algs_info->size; i++) { |
| 1232 | aalg = &dd->pdata->aead_algs_info->algs_list[i]; |
| 1233 | algp = &aalg->base; |
| 1234 | |
| 1235 | pr_debug("reg alg: %s\n", algp->cra_name); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1236 | |
| 1237 | err = crypto_register_aead(aalg); |
| 1238 | if (err) |
| 1239 | goto err_aead_algs; |
| 1240 | |
| 1241 | dd->pdata->aead_algs_info->registered++; |
| 1242 | } |
| 1243 | } |
| 1244 | |
| 1245 | err = sysfs_create_group(&dev->kobj, &omap_aes_attr_group); |
| 1246 | if (err) { |
| 1247 | dev_err(dev, "could not create sysfs device attrs\n"); |
| 1248 | goto err_aead_algs; |
| 1249 | } |
| 1250 | |
| 1251 | return 0; |
| 1252 | err_aead_algs: |
| 1253 | for (i = dd->pdata->aead_algs_info->registered - 1; i >= 0; i--) { |
| 1254 | aalg = &dd->pdata->aead_algs_info->algs_list[i]; |
| 1255 | crypto_unregister_aead(aalg); |
| 1256 | } |
| 1257 | err_algs: |
| 1258 | for (i = dd->pdata->algs_info_size - 1; i >= 0; i--) |
| 1259 | for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--) |
| 1260 | crypto_unregister_alg( |
| 1261 | &dd->pdata->algs_info[i].algs_list[j]); |
| 1262 | |
| 1263 | err_engine: |
| 1264 | if (dd->engine) |
| 1265 | crypto_engine_exit(dd->engine); |
| 1266 | |
| 1267 | omap_aes_dma_cleanup(dd); |
| 1268 | err_irq: |
| 1269 | tasklet_kill(&dd->done_task); |
| 1270 | pm_runtime_disable(dev); |
| 1271 | err_res: |
| 1272 | dd = NULL; |
| 1273 | err_data: |
| 1274 | dev_err(dev, "initialization failed.\n"); |
| 1275 | return err; |
| 1276 | } |
| 1277 | |
| 1278 | static int omap_aes_remove(struct platform_device *pdev) |
| 1279 | { |
| 1280 | struct omap_aes_dev *dd = platform_get_drvdata(pdev); |
| 1281 | struct aead_alg *aalg; |
| 1282 | int i, j; |
| 1283 | |
| 1284 | if (!dd) |
| 1285 | return -ENODEV; |
| 1286 | |
| 1287 | spin_lock(&list_lock); |
| 1288 | list_del(&dd->list); |
| 1289 | spin_unlock(&list_lock); |
| 1290 | |
| 1291 | for (i = dd->pdata->algs_info_size - 1; i >= 0; i--) |
| 1292 | for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--) |
| 1293 | crypto_unregister_alg( |
| 1294 | &dd->pdata->algs_info[i].algs_list[j]); |
| 1295 | |
| 1296 | for (i = dd->pdata->aead_algs_info->size - 1; i >= 0; i--) { |
| 1297 | aalg = &dd->pdata->aead_algs_info->algs_list[i]; |
| 1298 | crypto_unregister_aead(aalg); |
| 1299 | } |
| 1300 | |
| 1301 | crypto_engine_exit(dd->engine); |
| 1302 | |
| 1303 | tasklet_kill(&dd->done_task); |
| 1304 | omap_aes_dma_cleanup(dd); |
| 1305 | pm_runtime_disable(dd->dev); |
| 1306 | dd = NULL; |
| 1307 | |
| 1308 | return 0; |
| 1309 | } |
| 1310 | |
| 1311 | #ifdef CONFIG_PM_SLEEP |
| 1312 | static int omap_aes_suspend(struct device *dev) |
| 1313 | { |
| 1314 | pm_runtime_put_sync(dev); |
| 1315 | return 0; |
| 1316 | } |
| 1317 | |
| 1318 | static int omap_aes_resume(struct device *dev) |
| 1319 | { |
| 1320 | pm_runtime_get_sync(dev); |
| 1321 | return 0; |
| 1322 | } |
| 1323 | #endif |
| 1324 | |
| 1325 | static SIMPLE_DEV_PM_OPS(omap_aes_pm_ops, omap_aes_suspend, omap_aes_resume); |
| 1326 | |
| 1327 | static struct platform_driver omap_aes_driver = { |
| 1328 | .probe = omap_aes_probe, |
| 1329 | .remove = omap_aes_remove, |
| 1330 | .driver = { |
| 1331 | .name = "omap-aes", |
| 1332 | .pm = &omap_aes_pm_ops, |
| 1333 | .of_match_table = omap_aes_of_match, |
| 1334 | }, |
| 1335 | }; |
| 1336 | |
| 1337 | module_platform_driver(omap_aes_driver); |
| 1338 | |
| 1339 | MODULE_DESCRIPTION("OMAP AES hw acceleration support."); |
| 1340 | MODULE_LICENSE("GPL v2"); |
| 1341 | MODULE_AUTHOR("Dmitry Kasatkin"); |
| 1342 | |