blob: c5ff6ca65eab26aaee471ef505950d79d02c408a [file] [log] [blame]
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001// SPDX-License-Identifier: GPL-2.0
2/*
3 * MediaTek PCIe host controller driver.
4 *
5 * Copyright (c) 2017 MediaTek Inc.
6 * Author: Ryder Lee <ryder.lee@mediatek.com>
7 * Honghui Zhang <honghui.zhang@mediatek.com>
8 */
9
10#include <linux/clk.h>
11#include <linux/delay.h>
12#include <linux/iopoll.h>
13#include <linux/irq.h>
14#include <linux/irqchip/chained_irq.h>
15#include <linux/irqdomain.h>
16#include <linux/kernel.h>
17#include <linux/msi.h>
18#include <linux/of_address.h>
19#include <linux/of_pci.h>
20#include <linux/of_platform.h>
21#include <linux/pci.h>
22#include <linux/phy/phy.h>
23#include <linux/platform_device.h>
24#include <linux/pm_runtime.h>
25#include <linux/reset.h>
26
27#include "../pci.h"
28
29/* PCIe shared registers */
30#define PCIE_SYS_CFG 0x00
31#define PCIE_INT_ENABLE 0x0c
32#define PCIE_CFG_ADDR 0x20
33#define PCIE_CFG_DATA 0x24
34
35/* PCIe per port registers */
36#define PCIE_BAR0_SETUP 0x10
37#define PCIE_CLASS 0x34
38#define PCIE_LINK_STATUS 0x50
39
40#define PCIE_PORT_INT_EN(x) BIT(20 + (x))
41#define PCIE_PORT_PERST(x) BIT(1 + (x))
42#define PCIE_PORT_LINKUP BIT(0)
43#define PCIE_BAR_MAP_MAX GENMASK(31, 16)
44
45#define PCIE_BAR_ENABLE BIT(0)
46#define PCIE_REVISION_ID BIT(0)
47#define PCIE_CLASS_CODE (0x60400 << 8)
48#define PCIE_CONF_REG(regn) (((regn) & GENMASK(7, 2)) | \
49 ((((regn) >> 8) & GENMASK(3, 0)) << 24))
50#define PCIE_CONF_FUN(fun) (((fun) << 8) & GENMASK(10, 8))
51#define PCIE_CONF_DEV(dev) (((dev) << 11) & GENMASK(15, 11))
52#define PCIE_CONF_BUS(bus) (((bus) << 16) & GENMASK(23, 16))
53#define PCIE_CONF_ADDR(regn, fun, dev, bus) \
54 (PCIE_CONF_REG(regn) | PCIE_CONF_FUN(fun) | \
55 PCIE_CONF_DEV(dev) | PCIE_CONF_BUS(bus))
56
57/* MediaTek specific configuration registers */
58#define PCIE_FTS_NUM 0x70c
59#define PCIE_FTS_NUM_MASK GENMASK(15, 8)
60#define PCIE_FTS_NUM_L0(x) ((x) & 0xff << 8)
61
62#define PCIE_FC_CREDIT 0x73c
63#define PCIE_FC_CREDIT_MASK (GENMASK(31, 31) | GENMASK(28, 16))
64#define PCIE_FC_CREDIT_VAL(x) ((x) << 16)
65
66/* PCIe V2 share registers */
67#define PCIE_SYS_CFG_V2 0x0
68#define PCIE_CSR_LTSSM_EN(x) BIT(0 + (x) * 8)
69#define PCIE_CSR_ASPM_L1_EN(x) BIT(1 + (x) * 8)
70
71/* PCIe V2 per-port registers */
72#define PCIE_MSI_VECTOR 0x0c0
73
74#define PCIE_CONF_VEND_ID 0x100
75#define PCIE_CONF_CLASS_ID 0x106
76
77#define PCIE_INT_MASK 0x420
78#define INTX_MASK GENMASK(19, 16)
79#define INTX_SHIFT 16
80#define PCIE_INT_STATUS 0x424
81#define MSI_STATUS BIT(23)
82#define PCIE_IMSI_STATUS 0x42c
83#define PCIE_IMSI_ADDR 0x430
84#define MSI_MASK BIT(23)
85#define MTK_MSI_IRQS_NUM 32
86
87#define PCIE_AHB_TRANS_BASE0_L 0x438
88#define PCIE_AHB_TRANS_BASE0_H 0x43c
89#define AHB2PCIE_SIZE(x) ((x) & GENMASK(4, 0))
90#define PCIE_AXI_WINDOW0 0x448
91#define WIN_ENABLE BIT(7)
92
93/* PCIe V2 configuration transaction header */
94#define PCIE_CFG_HEADER0 0x460
95#define PCIE_CFG_HEADER1 0x464
96#define PCIE_CFG_HEADER2 0x468
97#define PCIE_CFG_WDATA 0x470
98#define PCIE_APP_TLP_REQ 0x488
99#define PCIE_CFG_RDATA 0x48c
100#define APP_CFG_REQ BIT(0)
101#define APP_CPL_STATUS GENMASK(7, 5)
102
103#define CFG_WRRD_TYPE_0 4
104#define CFG_WR_FMT 2
105#define CFG_RD_FMT 0
106
107#define CFG_DW0_LENGTH(length) ((length) & GENMASK(9, 0))
108#define CFG_DW0_TYPE(type) (((type) << 24) & GENMASK(28, 24))
109#define CFG_DW0_FMT(fmt) (((fmt) << 29) & GENMASK(31, 29))
110#define CFG_DW2_REGN(regn) ((regn) & GENMASK(11, 2))
111#define CFG_DW2_FUN(fun) (((fun) << 16) & GENMASK(18, 16))
112#define CFG_DW2_DEV(dev) (((dev) << 19) & GENMASK(23, 19))
113#define CFG_DW2_BUS(bus) (((bus) << 24) & GENMASK(31, 24))
114#define CFG_HEADER_DW0(type, fmt) \
115 (CFG_DW0_LENGTH(1) | CFG_DW0_TYPE(type) | CFG_DW0_FMT(fmt))
116#define CFG_HEADER_DW1(where, size) \
117 (GENMASK(((size) - 1), 0) << ((where) & 0x3))
118#define CFG_HEADER_DW2(regn, fun, dev, bus) \
119 (CFG_DW2_REGN(regn) | CFG_DW2_FUN(fun) | \
120 CFG_DW2_DEV(dev) | CFG_DW2_BUS(bus))
121
122#define PCIE_RST_CTRL 0x510
123#define PCIE_PHY_RSTB BIT(0)
124#define PCIE_PIPE_SRSTB BIT(1)
125#define PCIE_MAC_SRSTB BIT(2)
126#define PCIE_CRSTB BIT(3)
127#define PCIE_PERSTB BIT(8)
128#define PCIE_LINKDOWN_RST_EN GENMASK(15, 13)
129#define PCIE_LINK_STATUS_V2 0x804
130#define PCIE_PORT_LINKUP_V2 BIT(10)
131
132struct mtk_pcie_port;
133
134/**
135 * struct mtk_pcie_soc - differentiate between host generations
136 * @need_fix_class_id: whether this host's class ID needed to be fixed or not
137 * @ops: pointer to configuration access functions
138 * @startup: pointer to controller setting functions
139 * @setup_irq: pointer to initialize IRQ functions
140 */
141struct mtk_pcie_soc {
142 bool need_fix_class_id;
143 struct pci_ops *ops;
144 int (*startup)(struct mtk_pcie_port *port);
145 int (*setup_irq)(struct mtk_pcie_port *port, struct device_node *node);
146};
147
148/**
149 * struct mtk_pcie_port - PCIe port information
150 * @base: IO mapped register base
151 * @list: port list
152 * @pcie: pointer to PCIe host info
153 * @reset: pointer to port reset control
154 * @sys_ck: pointer to transaction/data link layer clock
155 * @ahb_ck: pointer to AHB slave interface operating clock for CSR access
156 * and RC initiated MMIO access
157 * @axi_ck: pointer to application layer MMIO channel operating clock
158 * @aux_ck: pointer to pe2_mac_bridge and pe2_mac_core operating clock
159 * when pcie_mac_ck/pcie_pipe_ck is turned off
160 * @obff_ck: pointer to OBFF functional block operating clock
161 * @pipe_ck: pointer to LTSSM and PHY/MAC layer operating clock
162 * @phy: pointer to PHY control block
163 * @lane: lane count
164 * @slot: port slot
165 * @irq_domain: legacy INTx IRQ domain
166 * @inner_domain: inner IRQ domain
167 * @msi_domain: MSI IRQ domain
168 * @lock: protect the msi_irq_in_use bitmap
169 * @msi_irq_in_use: bit map for assigned MSI IRQ
170 */
171struct mtk_pcie_port {
172 void __iomem *base;
173 struct list_head list;
174 struct mtk_pcie *pcie;
175 struct reset_control *reset;
176 struct clk *sys_ck;
177 struct clk *ahb_ck;
178 struct clk *axi_ck;
179 struct clk *aux_ck;
180 struct clk *obff_ck;
181 struct clk *pipe_ck;
182 struct phy *phy;
183 u32 lane;
184 u32 slot;
185 struct irq_domain *irq_domain;
186 struct irq_domain *inner_domain;
187 struct irq_domain *msi_domain;
188 struct mutex lock;
189 DECLARE_BITMAP(msi_irq_in_use, MTK_MSI_IRQS_NUM);
190};
191
192/**
193 * struct mtk_pcie - PCIe host information
194 * @dev: pointer to PCIe device
195 * @base: IO mapped register base
196 * @free_ck: free-run reference clock
197 * @io: IO resource
198 * @pio: PIO resource
199 * @mem: non-prefetchable memory resource
200 * @busn: bus range
201 * @offset: IO / Memory offset
202 * @ports: pointer to PCIe port information
203 * @soc: pointer to SoC-dependent operations
204 */
205struct mtk_pcie {
206 struct device *dev;
207 void __iomem *base;
208 struct clk *free_ck;
209
210 struct resource io;
211 struct resource pio;
212 struct resource mem;
213 struct resource busn;
214 struct {
215 resource_size_t mem;
216 resource_size_t io;
217 } offset;
218 struct list_head ports;
219 const struct mtk_pcie_soc *soc;
220};
221
222static void mtk_pcie_subsys_powerdown(struct mtk_pcie *pcie)
223{
224 struct device *dev = pcie->dev;
225
226 clk_disable_unprepare(pcie->free_ck);
227
228 if (dev->pm_domain) {
229 pm_runtime_put_sync(dev);
230 pm_runtime_disable(dev);
231 }
232}
233
234static void mtk_pcie_port_free(struct mtk_pcie_port *port)
235{
236 struct mtk_pcie *pcie = port->pcie;
237 struct device *dev = pcie->dev;
238
239 devm_iounmap(dev, port->base);
240 list_del(&port->list);
241 devm_kfree(dev, port);
242}
243
244static void mtk_pcie_put_resources(struct mtk_pcie *pcie)
245{
246 struct mtk_pcie_port *port, *tmp;
247
248 list_for_each_entry_safe(port, tmp, &pcie->ports, list) {
249 phy_power_off(port->phy);
250 phy_exit(port->phy);
251 clk_disable_unprepare(port->pipe_ck);
252 clk_disable_unprepare(port->obff_ck);
253 clk_disable_unprepare(port->axi_ck);
254 clk_disable_unprepare(port->aux_ck);
255 clk_disable_unprepare(port->ahb_ck);
256 clk_disable_unprepare(port->sys_ck);
257 mtk_pcie_port_free(port);
258 }
259
260 mtk_pcie_subsys_powerdown(pcie);
261}
262
263static int mtk_pcie_check_cfg_cpld(struct mtk_pcie_port *port)
264{
265 u32 val;
266 int err;
267
268 err = readl_poll_timeout_atomic(port->base + PCIE_APP_TLP_REQ, val,
269 !(val & APP_CFG_REQ), 10,
270 100 * USEC_PER_MSEC);
271 if (err)
272 return PCIBIOS_SET_FAILED;
273
274 if (readl(port->base + PCIE_APP_TLP_REQ) & APP_CPL_STATUS)
275 return PCIBIOS_SET_FAILED;
276
277 return PCIBIOS_SUCCESSFUL;
278}
279
280static int mtk_pcie_hw_rd_cfg(struct mtk_pcie_port *port, u32 bus, u32 devfn,
281 int where, int size, u32 *val)
282{
283 u32 tmp;
284
285 /* Write PCIe configuration transaction header for Cfgrd */
286 writel(CFG_HEADER_DW0(CFG_WRRD_TYPE_0, CFG_RD_FMT),
287 port->base + PCIE_CFG_HEADER0);
288 writel(CFG_HEADER_DW1(where, size), port->base + PCIE_CFG_HEADER1);
289 writel(CFG_HEADER_DW2(where, PCI_FUNC(devfn), PCI_SLOT(devfn), bus),
290 port->base + PCIE_CFG_HEADER2);
291
292 /* Trigger h/w to transmit Cfgrd TLP */
293 tmp = readl(port->base + PCIE_APP_TLP_REQ);
294 tmp |= APP_CFG_REQ;
295 writel(tmp, port->base + PCIE_APP_TLP_REQ);
296
297 /* Check completion status */
298 if (mtk_pcie_check_cfg_cpld(port))
299 return PCIBIOS_SET_FAILED;
300
301 /* Read cpld payload of Cfgrd */
302 *val = readl(port->base + PCIE_CFG_RDATA);
303
304 if (size == 1)
305 *val = (*val >> (8 * (where & 3))) & 0xff;
306 else if (size == 2)
307 *val = (*val >> (8 * (where & 3))) & 0xffff;
308
309 return PCIBIOS_SUCCESSFUL;
310}
311
312static int mtk_pcie_hw_wr_cfg(struct mtk_pcie_port *port, u32 bus, u32 devfn,
313 int where, int size, u32 val)
314{
315 /* Write PCIe configuration transaction header for Cfgwr */
316 writel(CFG_HEADER_DW0(CFG_WRRD_TYPE_0, CFG_WR_FMT),
317 port->base + PCIE_CFG_HEADER0);
318 writel(CFG_HEADER_DW1(where, size), port->base + PCIE_CFG_HEADER1);
319 writel(CFG_HEADER_DW2(where, PCI_FUNC(devfn), PCI_SLOT(devfn), bus),
320 port->base + PCIE_CFG_HEADER2);
321
322 /* Write Cfgwr data */
323 val = val << 8 * (where & 3);
324 writel(val, port->base + PCIE_CFG_WDATA);
325
326 /* Trigger h/w to transmit Cfgwr TLP */
327 val = readl(port->base + PCIE_APP_TLP_REQ);
328 val |= APP_CFG_REQ;
329 writel(val, port->base + PCIE_APP_TLP_REQ);
330
331 /* Check completion status */
332 return mtk_pcie_check_cfg_cpld(port);
333}
334
335static struct mtk_pcie_port *mtk_pcie_find_port(struct pci_bus *bus,
336 unsigned int devfn)
337{
338 struct mtk_pcie *pcie = bus->sysdata;
339 struct mtk_pcie_port *port;
340 struct pci_dev *dev = NULL;
341
342 /*
343 * Walk the bus hierarchy to get the devfn value
344 * of the port in the root bus.
345 */
346 while (bus && bus->number) {
347 dev = bus->self;
348 bus = dev->bus;
349 devfn = dev->devfn;
350 }
351
352 list_for_each_entry(port, &pcie->ports, list)
353 if (port->slot == PCI_SLOT(devfn))
354 return port;
355
356 return NULL;
357}
358
359static int mtk_pcie_config_read(struct pci_bus *bus, unsigned int devfn,
360 int where, int size, u32 *val)
361{
362 struct mtk_pcie_port *port;
363 u32 bn = bus->number;
364 int ret;
365
366 port = mtk_pcie_find_port(bus, devfn);
367 if (!port) {
368 *val = ~0;
369 return PCIBIOS_DEVICE_NOT_FOUND;
370 }
371
372 ret = mtk_pcie_hw_rd_cfg(port, bn, devfn, where, size, val);
373 if (ret)
374 *val = ~0;
375
376 return ret;
377}
378
379static int mtk_pcie_config_write(struct pci_bus *bus, unsigned int devfn,
380 int where, int size, u32 val)
381{
382 struct mtk_pcie_port *port;
383 u32 bn = bus->number;
384
385 port = mtk_pcie_find_port(bus, devfn);
386 if (!port)
387 return PCIBIOS_DEVICE_NOT_FOUND;
388
389 return mtk_pcie_hw_wr_cfg(port, bn, devfn, where, size, val);
390}
391
392static struct pci_ops mtk_pcie_ops_v2 = {
393 .read = mtk_pcie_config_read,
394 .write = mtk_pcie_config_write,
395};
396
397static int mtk_pcie_startup_port_v2(struct mtk_pcie_port *port)
398{
399 struct mtk_pcie *pcie = port->pcie;
400 struct resource *mem = &pcie->mem;
401 const struct mtk_pcie_soc *soc = port->pcie->soc;
402 u32 val;
403 size_t size;
404 int err;
405
406 /* MT7622 platforms need to enable LTSSM and ASPM from PCIe subsys */
407 if (pcie->base) {
408 val = readl(pcie->base + PCIE_SYS_CFG_V2);
409 val |= PCIE_CSR_LTSSM_EN(port->slot) |
410 PCIE_CSR_ASPM_L1_EN(port->slot);
411 writel(val, pcie->base + PCIE_SYS_CFG_V2);
412 }
413
414 /* Assert all reset signals */
415 writel(0, port->base + PCIE_RST_CTRL);
416
417 /*
418 * Enable PCIe link down reset, if link status changed from link up to
419 * link down, this will reset MAC control registers and configuration
420 * space.
421 */
422 writel(PCIE_LINKDOWN_RST_EN, port->base + PCIE_RST_CTRL);
423
424 /* De-assert PHY, PE, PIPE, MAC and configuration reset */
425 val = readl(port->base + PCIE_RST_CTRL);
426 val |= PCIE_PHY_RSTB | PCIE_PERSTB | PCIE_PIPE_SRSTB |
427 PCIE_MAC_SRSTB | PCIE_CRSTB;
428 writel(val, port->base + PCIE_RST_CTRL);
429
430 /* Set up vendor ID and class code */
431 if (soc->need_fix_class_id) {
432 val = PCI_VENDOR_ID_MEDIATEK;
433 writew(val, port->base + PCIE_CONF_VEND_ID);
434
435 val = PCI_CLASS_BRIDGE_HOST;
436 writew(val, port->base + PCIE_CONF_CLASS_ID);
437 }
438
439 /* 100ms timeout value should be enough for Gen1/2 training */
440 err = readl_poll_timeout(port->base + PCIE_LINK_STATUS_V2, val,
441 !!(val & PCIE_PORT_LINKUP_V2), 20,
442 100 * USEC_PER_MSEC);
443 if (err)
444 return -ETIMEDOUT;
445
446 /* Set INTx mask */
447 val = readl(port->base + PCIE_INT_MASK);
448 val &= ~INTX_MASK;
449 writel(val, port->base + PCIE_INT_MASK);
450
451 /* Set AHB to PCIe translation windows */
452 size = mem->end - mem->start;
453 val = lower_32_bits(mem->start) | AHB2PCIE_SIZE(fls(size));
454 writel(val, port->base + PCIE_AHB_TRANS_BASE0_L);
455
456 val = upper_32_bits(mem->start);
457 writel(val, port->base + PCIE_AHB_TRANS_BASE0_H);
458
459 /* Set PCIe to AXI translation memory space.*/
460 val = fls(0xffffffff) | WIN_ENABLE;
461 writel(val, port->base + PCIE_AXI_WINDOW0);
462
463 return 0;
464}
465
466static void mtk_compose_msi_msg(struct irq_data *data, struct msi_msg *msg)
467{
468 struct mtk_pcie_port *port = irq_data_get_irq_chip_data(data);
469 phys_addr_t addr;
470
471 /* MT2712/MT7622 only support 32-bit MSI addresses */
472 addr = virt_to_phys(port->base + PCIE_MSI_VECTOR);
473 msg->address_hi = 0;
474 msg->address_lo = lower_32_bits(addr);
475
476 msg->data = data->hwirq;
477
478 dev_dbg(port->pcie->dev, "msi#%d address_hi %#x address_lo %#x\n",
479 (int)data->hwirq, msg->address_hi, msg->address_lo);
480}
481
482static int mtk_msi_set_affinity(struct irq_data *irq_data,
483 const struct cpumask *mask, bool force)
484{
485 return -EINVAL;
486}
487
488static void mtk_msi_ack_irq(struct irq_data *data)
489{
490 struct mtk_pcie_port *port = irq_data_get_irq_chip_data(data);
491 u32 hwirq = data->hwirq;
492
493 writel(1 << hwirq, port->base + PCIE_IMSI_STATUS);
494}
495
496static struct irq_chip mtk_msi_bottom_irq_chip = {
497 .name = "MTK MSI",
498 .irq_compose_msi_msg = mtk_compose_msi_msg,
499 .irq_set_affinity = mtk_msi_set_affinity,
500 .irq_ack = mtk_msi_ack_irq,
501};
502
503static int mtk_pcie_irq_domain_alloc(struct irq_domain *domain, unsigned int virq,
504 unsigned int nr_irqs, void *args)
505{
506 struct mtk_pcie_port *port = domain->host_data;
507 unsigned long bit;
508
509 WARN_ON(nr_irqs != 1);
510 mutex_lock(&port->lock);
511
512 bit = find_first_zero_bit(port->msi_irq_in_use, MTK_MSI_IRQS_NUM);
513 if (bit >= MTK_MSI_IRQS_NUM) {
514 mutex_unlock(&port->lock);
515 return -ENOSPC;
516 }
517
518 __set_bit(bit, port->msi_irq_in_use);
519
520 mutex_unlock(&port->lock);
521
522 irq_domain_set_info(domain, virq, bit, &mtk_msi_bottom_irq_chip,
523 domain->host_data, handle_edge_irq,
524 NULL, NULL);
525
526 return 0;
527}
528
529static void mtk_pcie_irq_domain_free(struct irq_domain *domain,
530 unsigned int virq, unsigned int nr_irqs)
531{
532 struct irq_data *d = irq_domain_get_irq_data(domain, virq);
533 struct mtk_pcie_port *port = irq_data_get_irq_chip_data(d);
534
535 mutex_lock(&port->lock);
536
537 if (!test_bit(d->hwirq, port->msi_irq_in_use))
538 dev_err(port->pcie->dev, "trying to free unused MSI#%lu\n",
539 d->hwirq);
540 else
541 __clear_bit(d->hwirq, port->msi_irq_in_use);
542
543 mutex_unlock(&port->lock);
544
545 irq_domain_free_irqs_parent(domain, virq, nr_irqs);
546}
547
548static const struct irq_domain_ops msi_domain_ops = {
549 .alloc = mtk_pcie_irq_domain_alloc,
550 .free = mtk_pcie_irq_domain_free,
551};
552
553static struct irq_chip mtk_msi_irq_chip = {
554 .name = "MTK PCIe MSI",
555 .irq_ack = irq_chip_ack_parent,
556 .irq_mask = pci_msi_mask_irq,
557 .irq_unmask = pci_msi_unmask_irq,
558};
559
560static struct msi_domain_info mtk_msi_domain_info = {
561 .flags = (MSI_FLAG_USE_DEF_DOM_OPS | MSI_FLAG_USE_DEF_CHIP_OPS |
562 MSI_FLAG_PCI_MSIX),
563 .chip = &mtk_msi_irq_chip,
564};
565
566static int mtk_pcie_allocate_msi_domains(struct mtk_pcie_port *port)
567{
568 struct fwnode_handle *fwnode = of_node_to_fwnode(port->pcie->dev->of_node);
569
570 mutex_init(&port->lock);
571
572 port->inner_domain = irq_domain_create_linear(fwnode, MTK_MSI_IRQS_NUM,
573 &msi_domain_ops, port);
574 if (!port->inner_domain) {
575 dev_err(port->pcie->dev, "failed to create IRQ domain\n");
576 return -ENOMEM;
577 }
578
579 port->msi_domain = pci_msi_create_irq_domain(fwnode, &mtk_msi_domain_info,
580 port->inner_domain);
581 if (!port->msi_domain) {
582 dev_err(port->pcie->dev, "failed to create MSI domain\n");
583 irq_domain_remove(port->inner_domain);
584 return -ENOMEM;
585 }
586
587 return 0;
588}
589
590static void mtk_pcie_enable_msi(struct mtk_pcie_port *port)
591{
592 u32 val;
593 phys_addr_t msg_addr;
594
595 msg_addr = virt_to_phys(port->base + PCIE_MSI_VECTOR);
596 val = lower_32_bits(msg_addr);
597 writel(val, port->base + PCIE_IMSI_ADDR);
598
599 val = readl(port->base + PCIE_INT_MASK);
600 val &= ~MSI_MASK;
601 writel(val, port->base + PCIE_INT_MASK);
602}
603
604static int mtk_pcie_intx_map(struct irq_domain *domain, unsigned int irq,
605 irq_hw_number_t hwirq)
606{
607 irq_set_chip_and_handler(irq, &dummy_irq_chip, handle_simple_irq);
608 irq_set_chip_data(irq, domain->host_data);
609
610 return 0;
611}
612
613static const struct irq_domain_ops intx_domain_ops = {
614 .map = mtk_pcie_intx_map,
615};
616
617static int mtk_pcie_init_irq_domain(struct mtk_pcie_port *port,
618 struct device_node *node)
619{
620 struct device *dev = port->pcie->dev;
621 struct device_node *pcie_intc_node;
622 int ret;
623
624 /* Setup INTx */
625 pcie_intc_node = of_get_next_child(node, NULL);
626 if (!pcie_intc_node) {
627 dev_err(dev, "no PCIe Intc node found\n");
628 return -ENODEV;
629 }
630
631 port->irq_domain = irq_domain_add_linear(pcie_intc_node, PCI_NUM_INTX,
632 &intx_domain_ops, port);
633 if (!port->irq_domain) {
634 dev_err(dev, "failed to get INTx IRQ domain\n");
635 return -ENODEV;
636 }
637
638 if (IS_ENABLED(CONFIG_PCI_MSI)) {
639 ret = mtk_pcie_allocate_msi_domains(port);
640 if (ret)
641 return ret;
642
643 mtk_pcie_enable_msi(port);
644 }
645
646 return 0;
647}
648
649static void mtk_pcie_intr_handler(struct irq_desc *desc)
650{
651 struct mtk_pcie_port *port = irq_desc_get_handler_data(desc);
652 struct irq_chip *irqchip = irq_desc_get_chip(desc);
653 unsigned long status;
654 u32 virq;
655 u32 bit = INTX_SHIFT;
656
657 chained_irq_enter(irqchip, desc);
658
659 status = readl(port->base + PCIE_INT_STATUS);
660 if (status & INTX_MASK) {
661 for_each_set_bit_from(bit, &status, PCI_NUM_INTX + INTX_SHIFT) {
662 /* Clear the INTx */
663 writel(1 << bit, port->base + PCIE_INT_STATUS);
664 virq = irq_find_mapping(port->irq_domain,
665 bit - INTX_SHIFT);
666 generic_handle_irq(virq);
667 }
668 }
669
670 if (IS_ENABLED(CONFIG_PCI_MSI)) {
671 if (status & MSI_STATUS){
672 unsigned long imsi_status;
673
674 while ((imsi_status = readl(port->base + PCIE_IMSI_STATUS))) {
675 for_each_set_bit(bit, &imsi_status, MTK_MSI_IRQS_NUM) {
676 virq = irq_find_mapping(port->inner_domain, bit);
677 generic_handle_irq(virq);
678 }
679 }
680 /* Clear MSI interrupt status */
681 writel(MSI_STATUS, port->base + PCIE_INT_STATUS);
682 }
683 }
684
685 chained_irq_exit(irqchip, desc);
686
687 return;
688}
689
690static int mtk_pcie_setup_irq(struct mtk_pcie_port *port,
691 struct device_node *node)
692{
693 struct mtk_pcie *pcie = port->pcie;
694 struct device *dev = pcie->dev;
695 struct platform_device *pdev = to_platform_device(dev);
696 int err, irq;
697
698 err = mtk_pcie_init_irq_domain(port, node);
699 if (err) {
700 dev_err(dev, "failed to init PCIe IRQ domain\n");
701 return err;
702 }
703
704 irq = platform_get_irq(pdev, port->slot);
705 irq_set_chained_handler_and_data(irq, mtk_pcie_intr_handler, port);
706
707 return 0;
708}
709
710static void __iomem *mtk_pcie_map_bus(struct pci_bus *bus,
711 unsigned int devfn, int where)
712{
713 struct mtk_pcie *pcie = bus->sysdata;
714
715 writel(PCIE_CONF_ADDR(where, PCI_FUNC(devfn), PCI_SLOT(devfn),
716 bus->number), pcie->base + PCIE_CFG_ADDR);
717
718 return pcie->base + PCIE_CFG_DATA + (where & 3);
719}
720
721static struct pci_ops mtk_pcie_ops = {
722 .map_bus = mtk_pcie_map_bus,
723 .read = pci_generic_config_read,
724 .write = pci_generic_config_write,
725};
726
727static int mtk_pcie_startup_port(struct mtk_pcie_port *port)
728{
729 struct mtk_pcie *pcie = port->pcie;
730 u32 func = PCI_FUNC(port->slot << 3);
731 u32 slot = PCI_SLOT(port->slot << 3);
732 u32 val;
733 int err;
734
735 /* assert port PERST_N */
736 val = readl(pcie->base + PCIE_SYS_CFG);
737 val |= PCIE_PORT_PERST(port->slot);
738 writel(val, pcie->base + PCIE_SYS_CFG);
739
740 /* de-assert port PERST_N */
741 val = readl(pcie->base + PCIE_SYS_CFG);
742 val &= ~PCIE_PORT_PERST(port->slot);
743 writel(val, pcie->base + PCIE_SYS_CFG);
744
745 /* 100ms timeout value should be enough for Gen1/2 training */
746 err = readl_poll_timeout(port->base + PCIE_LINK_STATUS, val,
747 !!(val & PCIE_PORT_LINKUP), 20,
748 100 * USEC_PER_MSEC);
749 if (err)
750 return -ETIMEDOUT;
751
752 /* enable interrupt */
753 val = readl(pcie->base + PCIE_INT_ENABLE);
754 val |= PCIE_PORT_INT_EN(port->slot);
755 writel(val, pcie->base + PCIE_INT_ENABLE);
756
757 /* map to all DDR region. We need to set it before cfg operation. */
758 writel(PCIE_BAR_MAP_MAX | PCIE_BAR_ENABLE,
759 port->base + PCIE_BAR0_SETUP);
760
761 /* configure class code and revision ID */
762 writel(PCIE_CLASS_CODE | PCIE_REVISION_ID, port->base + PCIE_CLASS);
763
764 /* configure FC credit */
765 writel(PCIE_CONF_ADDR(PCIE_FC_CREDIT, func, slot, 0),
766 pcie->base + PCIE_CFG_ADDR);
767 val = readl(pcie->base + PCIE_CFG_DATA);
768 val &= ~PCIE_FC_CREDIT_MASK;
769 val |= PCIE_FC_CREDIT_VAL(0x806c);
770 writel(PCIE_CONF_ADDR(PCIE_FC_CREDIT, func, slot, 0),
771 pcie->base + PCIE_CFG_ADDR);
772 writel(val, pcie->base + PCIE_CFG_DATA);
773
774 /* configure RC FTS number to 250 when it leaves L0s */
775 writel(PCIE_CONF_ADDR(PCIE_FTS_NUM, func, slot, 0),
776 pcie->base + PCIE_CFG_ADDR);
777 val = readl(pcie->base + PCIE_CFG_DATA);
778 val &= ~PCIE_FTS_NUM_MASK;
779 val |= PCIE_FTS_NUM_L0(0x50);
780 writel(PCIE_CONF_ADDR(PCIE_FTS_NUM, func, slot, 0),
781 pcie->base + PCIE_CFG_ADDR);
782 writel(val, pcie->base + PCIE_CFG_DATA);
783
784 return 0;
785}
786
787static void mtk_pcie_enable_port(struct mtk_pcie_port *port)
788{
789 struct mtk_pcie *pcie = port->pcie;
790 struct device *dev = pcie->dev;
791 int err;
792
793 err = clk_prepare_enable(port->sys_ck);
794 if (err) {
795 dev_err(dev, "failed to enable sys_ck%d clock\n", port->slot);
796 goto err_sys_clk;
797 }
798
799 err = clk_prepare_enable(port->ahb_ck);
800 if (err) {
801 dev_err(dev, "failed to enable ahb_ck%d\n", port->slot);
802 goto err_ahb_clk;
803 }
804
805 err = clk_prepare_enable(port->aux_ck);
806 if (err) {
807 dev_err(dev, "failed to enable aux_ck%d\n", port->slot);
808 goto err_aux_clk;
809 }
810
811 err = clk_prepare_enable(port->axi_ck);
812 if (err) {
813 dev_err(dev, "failed to enable axi_ck%d\n", port->slot);
814 goto err_axi_clk;
815 }
816
817 err = clk_prepare_enable(port->obff_ck);
818 if (err) {
819 dev_err(dev, "failed to enable obff_ck%d\n", port->slot);
820 goto err_obff_clk;
821 }
822
823 err = clk_prepare_enable(port->pipe_ck);
824 if (err) {
825 dev_err(dev, "failed to enable pipe_ck%d\n", port->slot);
826 goto err_pipe_clk;
827 }
828
829 reset_control_assert(port->reset);
830 reset_control_deassert(port->reset);
831
832 err = phy_init(port->phy);
833 if (err) {
834 dev_err(dev, "failed to initialize port%d phy\n", port->slot);
835 goto err_phy_init;
836 }
837
838 err = phy_power_on(port->phy);
839 if (err) {
840 dev_err(dev, "failed to power on port%d phy\n", port->slot);
841 goto err_phy_on;
842 }
843
844 if (!pcie->soc->startup(port))
845 return;
846
847 dev_info(dev, "Port%d link down\n", port->slot);
848
849 phy_power_off(port->phy);
850err_phy_on:
851 phy_exit(port->phy);
852err_phy_init:
853 clk_disable_unprepare(port->pipe_ck);
854err_pipe_clk:
855 clk_disable_unprepare(port->obff_ck);
856err_obff_clk:
857 clk_disable_unprepare(port->axi_ck);
858err_axi_clk:
859 clk_disable_unprepare(port->aux_ck);
860err_aux_clk:
861 clk_disable_unprepare(port->ahb_ck);
862err_ahb_clk:
863 clk_disable_unprepare(port->sys_ck);
864err_sys_clk:
865 mtk_pcie_port_free(port);
866}
867
868static int mtk_pcie_parse_port(struct mtk_pcie *pcie,
869 struct device_node *node,
870 int slot)
871{
872 struct mtk_pcie_port *port;
873 struct resource *regs;
874 struct device *dev = pcie->dev;
875 struct platform_device *pdev = to_platform_device(dev);
876 char name[10];
877 int err;
878
879 port = devm_kzalloc(dev, sizeof(*port), GFP_KERNEL);
880 if (!port)
881 return -ENOMEM;
882
883 err = of_property_read_u32(node, "num-lanes", &port->lane);
884 if (err) {
885 dev_err(dev, "missing num-lanes property\n");
886 return err;
887 }
888
889 snprintf(name, sizeof(name), "port%d", slot);
890 regs = platform_get_resource_byname(pdev, IORESOURCE_MEM, name);
891 port->base = devm_ioremap_resource(dev, regs);
892 if (IS_ERR(port->base)) {
893 dev_err(dev, "failed to map port%d base\n", slot);
894 return PTR_ERR(port->base);
895 }
896
897 snprintf(name, sizeof(name), "sys_ck%d", slot);
898 port->sys_ck = devm_clk_get(dev, name);
899 if (IS_ERR(port->sys_ck)) {
900 dev_err(dev, "failed to get sys_ck%d clock\n", slot);
901 return PTR_ERR(port->sys_ck);
902 }
903
904 /* sys_ck might be divided into the following parts in some chips */
905 snprintf(name, sizeof(name), "ahb_ck%d", slot);
906 port->ahb_ck = devm_clk_get(dev, name);
907 if (IS_ERR(port->ahb_ck)) {
908 if (PTR_ERR(port->ahb_ck) == -EPROBE_DEFER)
909 return -EPROBE_DEFER;
910
911 port->ahb_ck = NULL;
912 }
913
914 snprintf(name, sizeof(name), "axi_ck%d", slot);
915 port->axi_ck = devm_clk_get(dev, name);
916 if (IS_ERR(port->axi_ck)) {
917 if (PTR_ERR(port->axi_ck) == -EPROBE_DEFER)
918 return -EPROBE_DEFER;
919
920 port->axi_ck = NULL;
921 }
922
923 snprintf(name, sizeof(name), "aux_ck%d", slot);
924 port->aux_ck = devm_clk_get(dev, name);
925 if (IS_ERR(port->aux_ck)) {
926 if (PTR_ERR(port->aux_ck) == -EPROBE_DEFER)
927 return -EPROBE_DEFER;
928
929 port->aux_ck = NULL;
930 }
931
932 snprintf(name, sizeof(name), "obff_ck%d", slot);
933 port->obff_ck = devm_clk_get(dev, name);
934 if (IS_ERR(port->obff_ck)) {
935 if (PTR_ERR(port->obff_ck) == -EPROBE_DEFER)
936 return -EPROBE_DEFER;
937
938 port->obff_ck = NULL;
939 }
940
941 snprintf(name, sizeof(name), "pipe_ck%d", slot);
942 port->pipe_ck = devm_clk_get(dev, name);
943 if (IS_ERR(port->pipe_ck)) {
944 if (PTR_ERR(port->pipe_ck) == -EPROBE_DEFER)
945 return -EPROBE_DEFER;
946
947 port->pipe_ck = NULL;
948 }
949
950 snprintf(name, sizeof(name), "pcie-rst%d", slot);
951 port->reset = devm_reset_control_get_optional_exclusive(dev, name);
952 if (PTR_ERR(port->reset) == -EPROBE_DEFER)
953 return PTR_ERR(port->reset);
954
955 /* some platforms may use default PHY setting */
956 snprintf(name, sizeof(name), "pcie-phy%d", slot);
957 port->phy = devm_phy_optional_get(dev, name);
958 if (IS_ERR(port->phy))
959 return PTR_ERR(port->phy);
960
961 port->slot = slot;
962 port->pcie = pcie;
963
964 if (pcie->soc->setup_irq) {
965 err = pcie->soc->setup_irq(port, node);
966 if (err)
967 return err;
968 }
969
970 INIT_LIST_HEAD(&port->list);
971 list_add_tail(&port->list, &pcie->ports);
972
973 return 0;
974}
975
976static int mtk_pcie_subsys_powerup(struct mtk_pcie *pcie)
977{
978 struct device *dev = pcie->dev;
979 struct platform_device *pdev = to_platform_device(dev);
980 struct resource *regs;
981 int err;
982
983 /* get shared registers, which are optional */
984 regs = platform_get_resource_byname(pdev, IORESOURCE_MEM, "subsys");
985 if (regs) {
986 pcie->base = devm_ioremap_resource(dev, regs);
987 if (IS_ERR(pcie->base)) {
988 dev_err(dev, "failed to map shared register\n");
989 return PTR_ERR(pcie->base);
990 }
991 }
992
993 pcie->free_ck = devm_clk_get(dev, "free_ck");
994 if (IS_ERR(pcie->free_ck)) {
995 if (PTR_ERR(pcie->free_ck) == -EPROBE_DEFER)
996 return -EPROBE_DEFER;
997
998 pcie->free_ck = NULL;
999 }
1000
1001 if (dev->pm_domain) {
1002 pm_runtime_enable(dev);
1003 pm_runtime_get_sync(dev);
1004 }
1005
1006 /* enable top level clock */
1007 err = clk_prepare_enable(pcie->free_ck);
1008 if (err) {
1009 dev_err(dev, "failed to enable free_ck\n");
1010 goto err_free_ck;
1011 }
1012
1013 return 0;
1014
1015err_free_ck:
1016 if (dev->pm_domain) {
1017 pm_runtime_put_sync(dev);
1018 pm_runtime_disable(dev);
1019 }
1020
1021 return err;
1022}
1023
1024static int mtk_pcie_setup(struct mtk_pcie *pcie)
1025{
1026 struct device *dev = pcie->dev;
1027 struct device_node *node = dev->of_node, *child;
1028 struct of_pci_range_parser parser;
1029 struct of_pci_range range;
1030 struct resource res;
1031 struct mtk_pcie_port *port, *tmp;
1032 int err;
1033
1034 if (of_pci_range_parser_init(&parser, node)) {
1035 dev_err(dev, "missing \"ranges\" property\n");
1036 return -EINVAL;
1037 }
1038
1039 for_each_of_pci_range(&parser, &range) {
1040 err = of_pci_range_to_resource(&range, node, &res);
1041 if (err < 0)
1042 return err;
1043
1044 switch (res.flags & IORESOURCE_TYPE_BITS) {
1045 case IORESOURCE_IO:
1046 pcie->offset.io = res.start - range.pci_addr;
1047
1048 memcpy(&pcie->pio, &res, sizeof(res));
1049 pcie->pio.name = node->full_name;
1050
1051 pcie->io.start = range.cpu_addr;
1052 pcie->io.end = range.cpu_addr + range.size - 1;
1053 pcie->io.flags = IORESOURCE_MEM;
1054 pcie->io.name = "I/O";
1055
1056 memcpy(&res, &pcie->io, sizeof(res));
1057 break;
1058
1059 case IORESOURCE_MEM:
1060 pcie->offset.mem = res.start - range.pci_addr;
1061
1062 memcpy(&pcie->mem, &res, sizeof(res));
1063 pcie->mem.name = "non-prefetchable";
1064 break;
1065 }
1066 }
1067
1068 err = of_pci_parse_bus_range(node, &pcie->busn);
1069 if (err < 0) {
1070 dev_err(dev, "failed to parse bus ranges property: %d\n", err);
1071 pcie->busn.name = node->name;
1072 pcie->busn.start = 0;
1073 pcie->busn.end = 0xff;
1074 pcie->busn.flags = IORESOURCE_BUS;
1075 }
1076
1077 for_each_available_child_of_node(node, child) {
1078 int slot;
1079
1080 err = of_pci_get_devfn(child);
1081 if (err < 0) {
1082 dev_err(dev, "failed to parse devfn: %d\n", err);
1083 return err;
1084 }
1085
1086 slot = PCI_SLOT(err);
1087
1088 err = mtk_pcie_parse_port(pcie, child, slot);
1089 if (err)
1090 return err;
1091 }
1092
1093 err = mtk_pcie_subsys_powerup(pcie);
1094 if (err)
1095 return err;
1096
1097 /* enable each port, and then check link status */
1098 list_for_each_entry_safe(port, tmp, &pcie->ports, list)
1099 mtk_pcie_enable_port(port);
1100
1101 /* power down PCIe subsys if slots are all empty (link down) */
1102 if (list_empty(&pcie->ports))
1103 mtk_pcie_subsys_powerdown(pcie);
1104
1105 return 0;
1106}
1107
1108static int mtk_pcie_request_resources(struct mtk_pcie *pcie)
1109{
1110 struct pci_host_bridge *host = pci_host_bridge_from_priv(pcie);
1111 struct list_head *windows = &host->windows;
1112 struct device *dev = pcie->dev;
1113 int err;
1114
1115 pci_add_resource_offset(windows, &pcie->pio, pcie->offset.io);
1116 pci_add_resource_offset(windows, &pcie->mem, pcie->offset.mem);
1117 pci_add_resource(windows, &pcie->busn);
1118
1119 err = devm_request_pci_bus_resources(dev, windows);
1120 if (err < 0)
1121 return err;
1122
1123 devm_pci_remap_iospace(dev, &pcie->pio, pcie->io.start);
1124
1125 return 0;
1126}
1127
1128static int mtk_pcie_register_host(struct pci_host_bridge *host)
1129{
1130 struct mtk_pcie *pcie = pci_host_bridge_priv(host);
1131 struct pci_bus *child;
1132 int err;
1133
1134 host->busnr = pcie->busn.start;
1135 host->dev.parent = pcie->dev;
1136 host->ops = pcie->soc->ops;
1137 host->map_irq = of_irq_parse_and_map_pci;
1138 host->swizzle_irq = pci_common_swizzle;
1139 host->sysdata = pcie;
1140
1141 err = pci_scan_root_bus_bridge(host);
1142 if (err < 0)
1143 return err;
1144
1145 pci_bus_size_bridges(host->bus);
1146 pci_bus_assign_resources(host->bus);
1147
1148 list_for_each_entry(child, &host->bus->children, node)
1149 pcie_bus_configure_settings(child);
1150
1151 pci_bus_add_devices(host->bus);
1152
1153 return 0;
1154}
1155
1156static int mtk_pcie_probe(struct platform_device *pdev)
1157{
1158 struct device *dev = &pdev->dev;
1159 struct mtk_pcie *pcie;
1160 struct pci_host_bridge *host;
1161 int err;
1162
1163 host = devm_pci_alloc_host_bridge(dev, sizeof(*pcie));
1164 if (!host)
1165 return -ENOMEM;
1166
1167 pcie = pci_host_bridge_priv(host);
1168
1169 pcie->dev = dev;
1170 pcie->soc = of_device_get_match_data(dev);
1171 platform_set_drvdata(pdev, pcie);
1172 INIT_LIST_HEAD(&pcie->ports);
1173
1174 err = mtk_pcie_setup(pcie);
1175 if (err)
1176 return err;
1177
1178 err = mtk_pcie_request_resources(pcie);
1179 if (err)
1180 goto put_resources;
1181
1182 err = mtk_pcie_register_host(host);
1183 if (err)
1184 goto put_resources;
1185
1186 return 0;
1187
1188put_resources:
1189 if (!list_empty(&pcie->ports))
1190 mtk_pcie_put_resources(pcie);
1191
1192 return err;
1193}
1194
1195static const struct mtk_pcie_soc mtk_pcie_soc_v1 = {
1196 .ops = &mtk_pcie_ops,
1197 .startup = mtk_pcie_startup_port,
1198};
1199
1200static const struct mtk_pcie_soc mtk_pcie_soc_mt2712 = {
1201 .ops = &mtk_pcie_ops_v2,
1202 .startup = mtk_pcie_startup_port_v2,
1203 .setup_irq = mtk_pcie_setup_irq,
1204};
1205
1206static const struct mtk_pcie_soc mtk_pcie_soc_mt7622 = {
1207 .need_fix_class_id = true,
1208 .ops = &mtk_pcie_ops_v2,
1209 .startup = mtk_pcie_startup_port_v2,
1210 .setup_irq = mtk_pcie_setup_irq,
1211};
1212
1213static const struct of_device_id mtk_pcie_ids[] = {
1214 { .compatible = "mediatek,mt2701-pcie", .data = &mtk_pcie_soc_v1 },
1215 { .compatible = "mediatek,mt7623-pcie", .data = &mtk_pcie_soc_v1 },
1216 { .compatible = "mediatek,mt2712-pcie", .data = &mtk_pcie_soc_mt2712 },
1217 { .compatible = "mediatek,mt7622-pcie", .data = &mtk_pcie_soc_mt7622 },
1218 {},
1219};
1220
1221static struct platform_driver mtk_pcie_driver = {
1222 .probe = mtk_pcie_probe,
1223 .driver = {
1224 .name = "mtk-pcie",
1225 .of_match_table = mtk_pcie_ids,
1226 .suppress_bind_attrs = true,
1227 },
1228};
1229builtin_platform_driver(mtk_pcie_driver);