Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0 */ |
| 2 | #include <linux/linkage.h> |
| 3 | #include <linux/threads.h> |
| 4 | #include <asm/asm-offsets.h> |
| 5 | #include <asm/assembler.h> |
| 6 | #include <asm/glue-cache.h> |
| 7 | #include <asm/glue-proc.h> |
| 8 | .text |
| 9 | |
| 10 | /* |
| 11 | * Implementation of MPIDR hash algorithm through shifting |
| 12 | * and OR'ing. |
| 13 | * |
| 14 | * @dst: register containing hash result |
| 15 | * @rs0: register containing affinity level 0 bit shift |
| 16 | * @rs1: register containing affinity level 1 bit shift |
| 17 | * @rs2: register containing affinity level 2 bit shift |
| 18 | * @mpidr: register containing MPIDR value |
| 19 | * @mask: register containing MPIDR mask |
| 20 | * |
| 21 | * Pseudo C-code: |
| 22 | * |
| 23 | *u32 dst; |
| 24 | * |
| 25 | *compute_mpidr_hash(u32 rs0, u32 rs1, u32 rs2, u32 mpidr, u32 mask) { |
| 26 | * u32 aff0, aff1, aff2; |
| 27 | * u32 mpidr_masked = mpidr & mask; |
| 28 | * aff0 = mpidr_masked & 0xff; |
| 29 | * aff1 = mpidr_masked & 0xff00; |
| 30 | * aff2 = mpidr_masked & 0xff0000; |
| 31 | * dst = (aff0 >> rs0 | aff1 >> rs1 | aff2 >> rs2); |
| 32 | *} |
| 33 | * Input registers: rs0, rs1, rs2, mpidr, mask |
| 34 | * Output register: dst |
| 35 | * Note: input and output registers must be disjoint register sets |
| 36 | (eg: a macro instance with mpidr = r1 and dst = r1 is invalid) |
| 37 | */ |
| 38 | .macro compute_mpidr_hash dst, rs0, rs1, rs2, mpidr, mask |
| 39 | and \mpidr, \mpidr, \mask @ mask out MPIDR bits |
| 40 | and \dst, \mpidr, #0xff @ mask=aff0 |
| 41 | ARM( mov \dst, \dst, lsr \rs0 ) @ dst=aff0>>rs0 |
| 42 | THUMB( lsr \dst, \dst, \rs0 ) |
| 43 | and \mask, \mpidr, #0xff00 @ mask = aff1 |
| 44 | ARM( orr \dst, \dst, \mask, lsr \rs1 ) @ dst|=(aff1>>rs1) |
| 45 | THUMB( lsr \mask, \mask, \rs1 ) |
| 46 | THUMB( orr \dst, \dst, \mask ) |
| 47 | and \mask, \mpidr, #0xff0000 @ mask = aff2 |
| 48 | ARM( orr \dst, \dst, \mask, lsr \rs2 ) @ dst|=(aff2>>rs2) |
| 49 | THUMB( lsr \mask, \mask, \rs2 ) |
| 50 | THUMB( orr \dst, \dst, \mask ) |
| 51 | .endm |
| 52 | |
| 53 | /* |
| 54 | * Save CPU state for a suspend. This saves the CPU general purpose |
| 55 | * registers, and allocates space on the kernel stack to save the CPU |
| 56 | * specific registers and some other data for resume. |
| 57 | * r0 = suspend function arg0 |
| 58 | * r1 = suspend function |
| 59 | * r2 = MPIDR value the resuming CPU will use |
| 60 | */ |
| 61 | ENTRY(__cpu_suspend) |
| 62 | stmfd sp!, {r4 - r11, lr} |
| 63 | #ifdef MULTI_CPU |
| 64 | ldr r10, =processor |
| 65 | ldr r4, [r10, #CPU_SLEEP_SIZE] @ size of CPU sleep state |
| 66 | #else |
| 67 | ldr r4, =cpu_suspend_size |
| 68 | #endif |
| 69 | mov r5, sp @ current virtual SP |
| 70 | add r4, r4, #12 @ Space for pgd, virt sp, phys resume fn |
| 71 | sub sp, sp, r4 @ allocate CPU state on stack |
| 72 | ldr r3, =sleep_save_sp |
| 73 | stmfd sp!, {r0, r1} @ save suspend func arg and pointer |
| 74 | ldr r3, [r3, #SLEEP_SAVE_SP_VIRT] |
| 75 | ALT_SMP(ldr r0, =mpidr_hash) |
| 76 | ALT_UP_B(1f) |
| 77 | /* This ldmia relies on the memory layout of the mpidr_hash struct */ |
| 78 | ldmia r0, {r1, r6-r8} @ r1 = mpidr mask (r6,r7,r8) = l[0,1,2] shifts |
| 79 | compute_mpidr_hash r0, r6, r7, r8, r2, r1 |
| 80 | add r3, r3, r0, lsl #2 |
| 81 | 1: mov r2, r5 @ virtual SP |
| 82 | mov r1, r4 @ size of save block |
| 83 | add r0, sp, #8 @ pointer to save block |
| 84 | bl __cpu_suspend_save |
| 85 | badr lr, cpu_suspend_abort |
| 86 | ldmfd sp!, {r0, pc} @ call suspend fn |
| 87 | ENDPROC(__cpu_suspend) |
| 88 | .ltorg |
| 89 | |
| 90 | cpu_suspend_abort: |
| 91 | ldmia sp!, {r1 - r3} @ pop phys pgd, virt SP, phys resume fn |
| 92 | teq r0, #0 |
| 93 | moveq r0, #1 @ force non-zero value |
| 94 | mov sp, r2 |
| 95 | ldmfd sp!, {r4 - r11, pc} |
| 96 | ENDPROC(cpu_suspend_abort) |
| 97 | |
| 98 | /* |
| 99 | * r0 = control register value |
| 100 | */ |
| 101 | .align 5 |
| 102 | .pushsection .idmap.text,"ax" |
| 103 | ENTRY(cpu_resume_mmu) |
| 104 | ldr r3, =cpu_resume_after_mmu |
| 105 | instr_sync |
| 106 | mcr p15, 0, r0, c1, c0, 0 @ turn on MMU, I-cache, etc |
| 107 | mrc p15, 0, r0, c0, c0, 0 @ read id reg |
| 108 | instr_sync |
| 109 | mov r0, r0 |
| 110 | mov r0, r0 |
| 111 | ret r3 @ jump to virtual address |
| 112 | ENDPROC(cpu_resume_mmu) |
| 113 | .popsection |
| 114 | cpu_resume_after_mmu: |
| 115 | bl cpu_init @ restore the und/abt/irq banked regs |
| 116 | mov r0, #0 @ return zero on success |
| 117 | ldmfd sp!, {r4 - r11, pc} |
| 118 | ENDPROC(cpu_resume_after_mmu) |
| 119 | |
| 120 | .text |
| 121 | .align |
| 122 | |
| 123 | #ifdef CONFIG_MMU |
| 124 | .arm |
| 125 | ENTRY(cpu_resume_arm) |
| 126 | THUMB( badr r9, 1f ) @ Kernel is entered in ARM. |
| 127 | THUMB( bx r9 ) @ If this is a Thumb-2 kernel, |
| 128 | THUMB( .thumb ) @ switch to Thumb now. |
| 129 | THUMB(1: ) |
| 130 | #endif |
| 131 | |
| 132 | ENTRY(cpu_resume) |
| 133 | ARM_BE8(setend be) @ ensure we are in BE mode |
| 134 | #ifdef CONFIG_ARM_VIRT_EXT |
| 135 | bl __hyp_stub_install_secondary |
| 136 | #endif |
| 137 | safe_svcmode_maskall r1 |
| 138 | mov r1, #0 |
| 139 | ALT_SMP(mrc p15, 0, r0, c0, c0, 5) |
| 140 | ALT_UP_B(1f) |
| 141 | adr r2, mpidr_hash_ptr |
| 142 | ldr r3, [r2] |
| 143 | add r2, r2, r3 @ r2 = struct mpidr_hash phys address |
| 144 | /* |
| 145 | * This ldmia relies on the memory layout of the mpidr_hash |
| 146 | * struct mpidr_hash. |
| 147 | */ |
| 148 | ldmia r2, { r3-r6 } @ r3 = mpidr mask (r4,r5,r6) = l[0,1,2] shifts |
| 149 | compute_mpidr_hash r1, r4, r5, r6, r0, r3 |
| 150 | 1: |
| 151 | adr r0, _sleep_save_sp |
| 152 | ldr r2, [r0] |
| 153 | add r0, r0, r2 |
| 154 | ldr r0, [r0, #SLEEP_SAVE_SP_PHYS] |
| 155 | ldr r0, [r0, r1, lsl #2] |
| 156 | |
| 157 | @ load phys pgd, stack, resume fn |
| 158 | ARM( ldmia r0!, {r1, sp, pc} ) |
| 159 | THUMB( ldmia r0!, {r1, r2, r3} ) |
| 160 | THUMB( mov sp, r2 ) |
| 161 | THUMB( bx r3 ) |
| 162 | ENDPROC(cpu_resume) |
| 163 | |
| 164 | #ifdef CONFIG_MMU |
| 165 | ENDPROC(cpu_resume_arm) |
| 166 | #endif |
| 167 | |
| 168 | .align 2 |
| 169 | _sleep_save_sp: |
| 170 | .long sleep_save_sp - . |
| 171 | mpidr_hash_ptr: |
| 172 | .long mpidr_hash - . @ mpidr_hash struct offset |
| 173 | |
| 174 | .data |
| 175 | .align 2 |
| 176 | .type sleep_save_sp, #object |
| 177 | ENTRY(sleep_save_sp) |
| 178 | .space SLEEP_SAVE_SP_SZ @ struct sleep_save_sp |