blob: 3153f164554aabaa6fbbed8d847b76316cc2b318 [file] [log] [blame]
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001/*
2 * This is the Fusion MPT base driver providing common API layer interface
3 * for access to MPT (Message Passing Technology) firmware.
4 *
5 * This code is based on drivers/scsi/mpt3sas/mpt3sas_base.c
6 * Copyright (C) 2012-2014 LSI Corporation
7 * Copyright (C) 2013-2014 Avago Technologies
8 * (mailto: MPT-FusionLinux.pdl@avagotech.com)
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License
12 * as published by the Free Software Foundation; either version 2
13 * of the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * NO WARRANTY
21 * THE PROGRAM IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OR
22 * CONDITIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED INCLUDING, WITHOUT
23 * LIMITATION, ANY WARRANTIES OR CONDITIONS OF TITLE, NON-INFRINGEMENT,
24 * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE. Each Recipient is
25 * solely responsible for determining the appropriateness of using and
26 * distributing the Program and assumes all risks associated with its
27 * exercise of rights under this Agreement, including but not limited to
28 * the risks and costs of program errors, damage to or loss of data,
29 * programs or equipment, and unavailability or interruption of operations.
30
31 * DISCLAIMER OF LIABILITY
32 * NEITHER RECIPIENT NOR ANY CONTRIBUTORS SHALL HAVE ANY LIABILITY FOR ANY
33 * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
34 * DAMAGES (INCLUDING WITHOUT LIMITATION LOST PROFITS), HOWEVER CAUSED AND
35 * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR
36 * TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE
37 * USE OR DISTRIBUTION OF THE PROGRAM OR THE EXERCISE OF ANY RIGHTS GRANTED
38 * HEREUNDER, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGES
39
40 * You should have received a copy of the GNU General Public License
41 * along with this program; if not, write to the Free Software
42 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301,
43 * USA.
44 */
45
46#include <linux/kernel.h>
47#include <linux/module.h>
48#include <linux/errno.h>
49#include <linux/init.h>
50#include <linux/slab.h>
51#include <linux/types.h>
52#include <linux/pci.h>
53#include <linux/kdev_t.h>
54#include <linux/blkdev.h>
55#include <linux/delay.h>
56#include <linux/interrupt.h>
57#include <linux/dma-mapping.h>
58#include <linux/io.h>
59#include <linux/time.h>
60#include <linux/ktime.h>
61#include <linux/kthread.h>
62#include <asm/page.h> /* To get host page size per arch */
63#include <linux/aer.h>
64
65
66#include "mpt3sas_base.h"
67
68static MPT_CALLBACK mpt_callbacks[MPT_MAX_CALLBACKS];
69
70
71#define FAULT_POLLING_INTERVAL 1000 /* in milliseconds */
72
73 /* maximum controller queue depth */
74#define MAX_HBA_QUEUE_DEPTH 30000
75#define MAX_CHAIN_DEPTH 100000
76static int max_queue_depth = -1;
David Brazdil0f672f62019-12-10 10:32:29 +000077module_param(max_queue_depth, int, 0444);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000078MODULE_PARM_DESC(max_queue_depth, " max controller queue depth ");
79
80static int max_sgl_entries = -1;
David Brazdil0f672f62019-12-10 10:32:29 +000081module_param(max_sgl_entries, int, 0444);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000082MODULE_PARM_DESC(max_sgl_entries, " max sg entries ");
83
84static int msix_disable = -1;
David Brazdil0f672f62019-12-10 10:32:29 +000085module_param(msix_disable, int, 0444);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000086MODULE_PARM_DESC(msix_disable, " disable msix routed interrupts (default=0)");
87
88static int smp_affinity_enable = 1;
David Brazdil0f672f62019-12-10 10:32:29 +000089module_param(smp_affinity_enable, int, 0444);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000090MODULE_PARM_DESC(smp_affinity_enable, "SMP affinity feature enable/disable Default: enable(1)");
91
92static int max_msix_vectors = -1;
David Brazdil0f672f62019-12-10 10:32:29 +000093module_param(max_msix_vectors, int, 0444);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000094MODULE_PARM_DESC(max_msix_vectors,
95 " max msix vectors");
96
David Brazdil0f672f62019-12-10 10:32:29 +000097static int irqpoll_weight = -1;
98module_param(irqpoll_weight, int, 0444);
99MODULE_PARM_DESC(irqpoll_weight,
100 "irq poll weight (default= one fourth of HBA queue depth)");
101
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000102static int mpt3sas_fwfault_debug;
103MODULE_PARM_DESC(mpt3sas_fwfault_debug,
104 " enable detection of firmware fault and halt firmware - (default=0)");
105
David Brazdil0f672f62019-12-10 10:32:29 +0000106static int perf_mode = -1;
107module_param(perf_mode, int, 0444);
108MODULE_PARM_DESC(perf_mode,
109 "Performance mode (only for Aero/Sea Generation), options:\n\t\t"
110 "0 - balanced: high iops mode is enabled &\n\t\t"
111 "interrupt coalescing is enabled only on high iops queues,\n\t\t"
112 "1 - iops: high iops mode is disabled &\n\t\t"
113 "interrupt coalescing is enabled on all queues,\n\t\t"
114 "2 - latency: high iops mode is disabled &\n\t\t"
115 "interrupt coalescing is enabled on all queues with timeout value 0xA,\n"
116 "\t\tdefault - default perf_mode is 'balanced'"
117 );
118
119enum mpt3sas_perf_mode {
120 MPT_PERF_MODE_DEFAULT = -1,
121 MPT_PERF_MODE_BALANCED = 0,
122 MPT_PERF_MODE_IOPS = 1,
123 MPT_PERF_MODE_LATENCY = 2,
124};
125
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000126static int
Olivier Deprez157378f2022-04-04 15:47:50 +0200127_base_wait_on_iocstate(struct MPT3SAS_ADAPTER *ioc,
128 u32 ioc_state, int timeout);
129static int
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000130_base_get_ioc_facts(struct MPT3SAS_ADAPTER *ioc);
Olivier Deprez157378f2022-04-04 15:47:50 +0200131static void
132_base_clear_outstanding_commands(struct MPT3SAS_ADAPTER *ioc);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000133
134/**
135 * mpt3sas_base_check_cmd_timeout - Function
136 * to check timeout and command termination due
137 * to Host reset.
138 *
139 * @ioc: per adapter object.
140 * @status: Status of issued command.
141 * @mpi_request:mf request pointer.
142 * @sz: size of buffer.
143 *
144 * @Returns - 1/0 Reset to be done or Not
145 */
146u8
147mpt3sas_base_check_cmd_timeout(struct MPT3SAS_ADAPTER *ioc,
148 u8 status, void *mpi_request, int sz)
149{
150 u8 issue_reset = 0;
151
152 if (!(status & MPT3_CMD_RESET))
153 issue_reset = 1;
154
David Brazdil0f672f62019-12-10 10:32:29 +0000155 ioc_err(ioc, "Command %s\n",
156 issue_reset == 0 ? "terminated due to Host Reset" : "Timeout");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000157 _debug_dump_mf(mpi_request, sz);
158
159 return issue_reset;
160}
161
162/**
163 * _scsih_set_fwfault_debug - global setting of ioc->fwfault_debug.
164 * @val: ?
165 * @kp: ?
166 *
167 * Return: ?
168 */
169static int
170_scsih_set_fwfault_debug(const char *val, const struct kernel_param *kp)
171{
172 int ret = param_set_int(val, kp);
173 struct MPT3SAS_ADAPTER *ioc;
174
175 if (ret)
176 return ret;
177
178 /* global ioc spinlock to protect controller list on list operations */
179 pr_info("setting fwfault_debug(%d)\n", mpt3sas_fwfault_debug);
180 spin_lock(&gioc_lock);
181 list_for_each_entry(ioc, &mpt3sas_ioc_list, list)
182 ioc->fwfault_debug = mpt3sas_fwfault_debug;
183 spin_unlock(&gioc_lock);
184 return 0;
185}
186module_param_call(mpt3sas_fwfault_debug, _scsih_set_fwfault_debug,
187 param_get_int, &mpt3sas_fwfault_debug, 0644);
188
189/**
David Brazdil0f672f62019-12-10 10:32:29 +0000190 * _base_readl_aero - retry readl for max three times.
Olivier Deprez157378f2022-04-04 15:47:50 +0200191 * @addr: MPT Fusion system interface register address
David Brazdil0f672f62019-12-10 10:32:29 +0000192 *
193 * Retry the readl() for max three times if it gets zero value
194 * while reading the system interface register.
195 */
196static inline u32
197_base_readl_aero(const volatile void __iomem *addr)
198{
199 u32 i = 0, ret_val;
200
201 do {
202 ret_val = readl(addr);
203 i++;
204 } while (ret_val == 0 && i < 3);
205
206 return ret_val;
207}
208
209static inline u32
210_base_readl(const volatile void __iomem *addr)
211{
212 return readl(addr);
213}
214
215/**
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000216 * _base_clone_reply_to_sys_mem - copies reply to reply free iomem
217 * in BAR0 space.
218 *
219 * @ioc: per adapter object
220 * @reply: reply message frame(lower 32bit addr)
221 * @index: System request message index.
222 */
223static void
224_base_clone_reply_to_sys_mem(struct MPT3SAS_ADAPTER *ioc, u32 reply,
225 u32 index)
226{
227 /*
228 * 256 is offset within sys register.
229 * 256 offset MPI frame starts. Max MPI frame supported is 32.
230 * 32 * 128 = 4K. From here, Clone of reply free for mcpu starts
231 */
232 u16 cmd_credit = ioc->facts.RequestCredit + 1;
233 void __iomem *reply_free_iomem = (void __iomem *)ioc->chip +
234 MPI_FRAME_START_OFFSET +
235 (cmd_credit * ioc->request_sz) + (index * sizeof(u32));
236
237 writel(reply, reply_free_iomem);
238}
239
240/**
241 * _base_clone_mpi_to_sys_mem - Writes/copies MPI frames
242 * to system/BAR0 region.
243 *
244 * @dst_iomem: Pointer to the destination location in BAR0 space.
245 * @src: Pointer to the Source data.
246 * @size: Size of data to be copied.
247 */
248static void
249_base_clone_mpi_to_sys_mem(void *dst_iomem, void *src, u32 size)
250{
251 int i;
252 u32 *src_virt_mem = (u32 *)src;
253
254 for (i = 0; i < size/4; i++)
255 writel((u32)src_virt_mem[i],
256 (void __iomem *)dst_iomem + (i * 4));
257}
258
259/**
260 * _base_clone_to_sys_mem - Writes/copies data to system/BAR0 region
261 *
262 * @dst_iomem: Pointer to the destination location in BAR0 space.
263 * @src: Pointer to the Source data.
264 * @size: Size of data to be copied.
265 */
266static void
267_base_clone_to_sys_mem(void __iomem *dst_iomem, void *src, u32 size)
268{
269 int i;
270 u32 *src_virt_mem = (u32 *)(src);
271
272 for (i = 0; i < size/4; i++)
273 writel((u32)src_virt_mem[i],
274 (void __iomem *)dst_iomem + (i * 4));
275}
276
277/**
278 * _base_get_chain - Calculates and Returns virtual chain address
279 * for the provided smid in BAR0 space.
280 *
281 * @ioc: per adapter object
282 * @smid: system request message index
283 * @sge_chain_count: Scatter gather chain count.
284 *
285 * Return: the chain address.
286 */
287static inline void __iomem*
288_base_get_chain(struct MPT3SAS_ADAPTER *ioc, u16 smid,
289 u8 sge_chain_count)
290{
291 void __iomem *base_chain, *chain_virt;
292 u16 cmd_credit = ioc->facts.RequestCredit + 1;
293
294 base_chain = (void __iomem *)ioc->chip + MPI_FRAME_START_OFFSET +
295 (cmd_credit * ioc->request_sz) +
296 REPLY_FREE_POOL_SIZE;
297 chain_virt = base_chain + (smid * ioc->facts.MaxChainDepth *
298 ioc->request_sz) + (sge_chain_count * ioc->request_sz);
299 return chain_virt;
300}
301
302/**
303 * _base_get_chain_phys - Calculates and Returns physical address
304 * in BAR0 for scatter gather chains, for
305 * the provided smid.
306 *
307 * @ioc: per adapter object
308 * @smid: system request message index
309 * @sge_chain_count: Scatter gather chain count.
310 *
311 * Return: Physical chain address.
312 */
313static inline phys_addr_t
314_base_get_chain_phys(struct MPT3SAS_ADAPTER *ioc, u16 smid,
315 u8 sge_chain_count)
316{
317 phys_addr_t base_chain_phys, chain_phys;
318 u16 cmd_credit = ioc->facts.RequestCredit + 1;
319
320 base_chain_phys = ioc->chip_phys + MPI_FRAME_START_OFFSET +
321 (cmd_credit * ioc->request_sz) +
322 REPLY_FREE_POOL_SIZE;
323 chain_phys = base_chain_phys + (smid * ioc->facts.MaxChainDepth *
324 ioc->request_sz) + (sge_chain_count * ioc->request_sz);
325 return chain_phys;
326}
327
328/**
329 * _base_get_buffer_bar0 - Calculates and Returns BAR0 mapped Host
330 * buffer address for the provided smid.
331 * (Each smid can have 64K starts from 17024)
332 *
333 * @ioc: per adapter object
334 * @smid: system request message index
335 *
336 * Return: Pointer to buffer location in BAR0.
337 */
338
339static void __iomem *
340_base_get_buffer_bar0(struct MPT3SAS_ADAPTER *ioc, u16 smid)
341{
342 u16 cmd_credit = ioc->facts.RequestCredit + 1;
343 // Added extra 1 to reach end of chain.
344 void __iomem *chain_end = _base_get_chain(ioc,
345 cmd_credit + 1,
346 ioc->facts.MaxChainDepth);
347 return chain_end + (smid * 64 * 1024);
348}
349
350/**
351 * _base_get_buffer_phys_bar0 - Calculates and Returns BAR0 mapped
352 * Host buffer Physical address for the provided smid.
353 * (Each smid can have 64K starts from 17024)
354 *
355 * @ioc: per adapter object
356 * @smid: system request message index
357 *
358 * Return: Pointer to buffer location in BAR0.
359 */
360static phys_addr_t
361_base_get_buffer_phys_bar0(struct MPT3SAS_ADAPTER *ioc, u16 smid)
362{
363 u16 cmd_credit = ioc->facts.RequestCredit + 1;
364 phys_addr_t chain_end_phys = _base_get_chain_phys(ioc,
365 cmd_credit + 1,
366 ioc->facts.MaxChainDepth);
367 return chain_end_phys + (smid * 64 * 1024);
368}
369
370/**
371 * _base_get_chain_buffer_dma_to_chain_buffer - Iterates chain
372 * lookup list and Provides chain_buffer
373 * address for the matching dma address.
374 * (Each smid can have 64K starts from 17024)
375 *
376 * @ioc: per adapter object
377 * @chain_buffer_dma: Chain buffer dma address.
378 *
379 * Return: Pointer to chain buffer. Or Null on Failure.
380 */
381static void *
382_base_get_chain_buffer_dma_to_chain_buffer(struct MPT3SAS_ADAPTER *ioc,
383 dma_addr_t chain_buffer_dma)
384{
385 u16 index, j;
386 struct chain_tracker *ct;
387
388 for (index = 0; index < ioc->scsiio_depth; index++) {
389 for (j = 0; j < ioc->chains_needed_per_io; j++) {
390 ct = &ioc->chain_lookup[index].chains_per_smid[j];
391 if (ct && ct->chain_buffer_dma == chain_buffer_dma)
392 return ct->chain_buffer;
393 }
394 }
David Brazdil0f672f62019-12-10 10:32:29 +0000395 ioc_info(ioc, "Provided chain_buffer_dma address is not in the lookup list\n");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000396 return NULL;
397}
398
399/**
400 * _clone_sg_entries - MPI EP's scsiio and config requests
401 * are handled here. Base function for
402 * double buffering, before submitting
403 * the requests.
404 *
405 * @ioc: per adapter object.
406 * @mpi_request: mf request pointer.
407 * @smid: system request message index.
408 */
409static void _clone_sg_entries(struct MPT3SAS_ADAPTER *ioc,
410 void *mpi_request, u16 smid)
411{
412 Mpi2SGESimple32_t *sgel, *sgel_next;
413 u32 sgl_flags, sge_chain_count = 0;
Olivier Deprez157378f2022-04-04 15:47:50 +0200414 bool is_write = false;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000415 u16 i = 0;
416 void __iomem *buffer_iomem;
417 phys_addr_t buffer_iomem_phys;
418 void __iomem *buff_ptr;
419 phys_addr_t buff_ptr_phys;
420 void __iomem *dst_chain_addr[MCPU_MAX_CHAINS_PER_IO];
421 void *src_chain_addr[MCPU_MAX_CHAINS_PER_IO];
422 phys_addr_t dst_addr_phys;
423 MPI2RequestHeader_t *request_hdr;
424 struct scsi_cmnd *scmd;
425 struct scatterlist *sg_scmd = NULL;
426 int is_scsiio_req = 0;
427
428 request_hdr = (MPI2RequestHeader_t *) mpi_request;
429
430 if (request_hdr->Function == MPI2_FUNCTION_SCSI_IO_REQUEST) {
431 Mpi25SCSIIORequest_t *scsiio_request =
432 (Mpi25SCSIIORequest_t *)mpi_request;
433 sgel = (Mpi2SGESimple32_t *) &scsiio_request->SGL;
434 is_scsiio_req = 1;
435 } else if (request_hdr->Function == MPI2_FUNCTION_CONFIG) {
436 Mpi2ConfigRequest_t *config_req =
437 (Mpi2ConfigRequest_t *)mpi_request;
438 sgel = (Mpi2SGESimple32_t *) &config_req->PageBufferSGE;
439 } else
440 return;
441
442 /* From smid we can get scsi_cmd, once we have sg_scmd,
443 * we just need to get sg_virt and sg_next to get virual
444 * address associated with sgel->Address.
445 */
446
447 if (is_scsiio_req) {
448 /* Get scsi_cmd using smid */
449 scmd = mpt3sas_scsih_scsi_lookup_get(ioc, smid);
450 if (scmd == NULL) {
David Brazdil0f672f62019-12-10 10:32:29 +0000451 ioc_err(ioc, "scmd is NULL\n");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000452 return;
453 }
454
455 /* Get sg_scmd from scmd provided */
456 sg_scmd = scsi_sglist(scmd);
457 }
458
459 /*
460 * 0 - 255 System register
461 * 256 - 4352 MPI Frame. (This is based on maxCredit 32)
462 * 4352 - 4864 Reply_free pool (512 byte is reserved
463 * considering maxCredit 32. Reply need extra
464 * room, for mCPU case kept four times of
465 * maxCredit).
466 * 4864 - 17152 SGE chain element. (32cmd * 3 chain of
467 * 128 byte size = 12288)
468 * 17152 - x Host buffer mapped with smid.
469 * (Each smid can have 64K Max IO.)
470 * BAR0+Last 1K MSIX Addr and Data
471 * Total size in use 2113664 bytes of 4MB BAR0
472 */
473
474 buffer_iomem = _base_get_buffer_bar0(ioc, smid);
475 buffer_iomem_phys = _base_get_buffer_phys_bar0(ioc, smid);
476
477 buff_ptr = buffer_iomem;
478 buff_ptr_phys = buffer_iomem_phys;
479 WARN_ON(buff_ptr_phys > U32_MAX);
480
481 if (le32_to_cpu(sgel->FlagsLength) &
482 (MPI2_SGE_FLAGS_HOST_TO_IOC << MPI2_SGE_FLAGS_SHIFT))
Olivier Deprez157378f2022-04-04 15:47:50 +0200483 is_write = true;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000484
485 for (i = 0; i < MPT_MIN_PHYS_SEGMENTS + ioc->facts.MaxChainDepth; i++) {
486
487 sgl_flags =
488 (le32_to_cpu(sgel->FlagsLength) >> MPI2_SGE_FLAGS_SHIFT);
489
490 switch (sgl_flags & MPI2_SGE_FLAGS_ELEMENT_MASK) {
491 case MPI2_SGE_FLAGS_CHAIN_ELEMENT:
492 /*
493 * Helper function which on passing
494 * chain_buffer_dma returns chain_buffer. Get
495 * the virtual address for sgel->Address
496 */
497 sgel_next =
498 _base_get_chain_buffer_dma_to_chain_buffer(ioc,
499 le32_to_cpu(sgel->Address));
500 if (sgel_next == NULL)
501 return;
502 /*
503 * This is coping 128 byte chain
504 * frame (not a host buffer)
505 */
506 dst_chain_addr[sge_chain_count] =
507 _base_get_chain(ioc,
508 smid, sge_chain_count);
509 src_chain_addr[sge_chain_count] =
510 (void *) sgel_next;
511 dst_addr_phys = _base_get_chain_phys(ioc,
512 smid, sge_chain_count);
513 WARN_ON(dst_addr_phys > U32_MAX);
514 sgel->Address =
515 cpu_to_le32(lower_32_bits(dst_addr_phys));
516 sgel = sgel_next;
517 sge_chain_count++;
518 break;
519 case MPI2_SGE_FLAGS_SIMPLE_ELEMENT:
520 if (is_write) {
521 if (is_scsiio_req) {
522 _base_clone_to_sys_mem(buff_ptr,
523 sg_virt(sg_scmd),
524 (le32_to_cpu(sgel->FlagsLength) &
525 0x00ffffff));
526 /*
527 * FIXME: this relies on a a zero
528 * PCI mem_offset.
529 */
530 sgel->Address =
531 cpu_to_le32((u32)buff_ptr_phys);
532 } else {
533 _base_clone_to_sys_mem(buff_ptr,
534 ioc->config_vaddr,
535 (le32_to_cpu(sgel->FlagsLength) &
536 0x00ffffff));
537 sgel->Address =
538 cpu_to_le32((u32)buff_ptr_phys);
539 }
540 }
541 buff_ptr += (le32_to_cpu(sgel->FlagsLength) &
542 0x00ffffff);
543 buff_ptr_phys += (le32_to_cpu(sgel->FlagsLength) &
544 0x00ffffff);
545 if ((le32_to_cpu(sgel->FlagsLength) &
546 (MPI2_SGE_FLAGS_END_OF_BUFFER
547 << MPI2_SGE_FLAGS_SHIFT)))
548 goto eob_clone_chain;
549 else {
550 /*
551 * Every single element in MPT will have
552 * associated sg_next. Better to sanity that
553 * sg_next is not NULL, but it will be a bug
554 * if it is null.
555 */
556 if (is_scsiio_req) {
557 sg_scmd = sg_next(sg_scmd);
558 if (sg_scmd)
559 sgel++;
560 else
561 goto eob_clone_chain;
562 }
563 }
564 break;
565 }
566 }
567
568eob_clone_chain:
569 for (i = 0; i < sge_chain_count; i++) {
570 if (is_scsiio_req)
571 _base_clone_to_sys_mem(dst_chain_addr[i],
572 src_chain_addr[i], ioc->request_sz);
573 }
574}
575
576/**
577 * mpt3sas_remove_dead_ioc_func - kthread context to remove dead ioc
578 * @arg: input argument, used to derive ioc
579 *
580 * Return:
581 * 0 if controller is removed from pci subsystem.
582 * -1 for other case.
583 */
584static int mpt3sas_remove_dead_ioc_func(void *arg)
585{
586 struct MPT3SAS_ADAPTER *ioc = (struct MPT3SAS_ADAPTER *)arg;
587 struct pci_dev *pdev;
588
David Brazdil0f672f62019-12-10 10:32:29 +0000589 if (!ioc)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000590 return -1;
591
592 pdev = ioc->pdev;
David Brazdil0f672f62019-12-10 10:32:29 +0000593 if (!pdev)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000594 return -1;
595 pci_stop_and_remove_bus_device_locked(pdev);
596 return 0;
597}
598
599/**
600 * _base_fault_reset_work - workq handling ioc fault conditions
601 * @work: input argument, used to derive ioc
602 *
603 * Context: sleep.
604 */
605static void
606_base_fault_reset_work(struct work_struct *work)
607{
608 struct MPT3SAS_ADAPTER *ioc =
609 container_of(work, struct MPT3SAS_ADAPTER, fault_reset_work.work);
610 unsigned long flags;
611 u32 doorbell;
612 int rc;
613 struct task_struct *p;
614
615
616 spin_lock_irqsave(&ioc->ioc_reset_in_progress_lock, flags);
Olivier Deprez157378f2022-04-04 15:47:50 +0200617 if ((ioc->shost_recovery && (ioc->ioc_coredump_loop == 0)) ||
618 ioc->pci_error_recovery)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000619 goto rearm_timer;
620 spin_unlock_irqrestore(&ioc->ioc_reset_in_progress_lock, flags);
621
622 doorbell = mpt3sas_base_get_iocstate(ioc, 0);
623 if ((doorbell & MPI2_IOC_STATE_MASK) == MPI2_IOC_STATE_MASK) {
David Brazdil0f672f62019-12-10 10:32:29 +0000624 ioc_err(ioc, "SAS host is non-operational !!!!\n");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000625
626 /* It may be possible that EEH recovery can resolve some of
627 * pci bus failure issues rather removing the dead ioc function
628 * by considering controller is in a non-operational state. So
629 * here priority is given to the EEH recovery. If it doesn't
630 * not resolve this issue, mpt3sas driver will consider this
631 * controller to non-operational state and remove the dead ioc
632 * function.
633 */
634 if (ioc->non_operational_loop++ < 5) {
635 spin_lock_irqsave(&ioc->ioc_reset_in_progress_lock,
636 flags);
637 goto rearm_timer;
638 }
639
640 /*
641 * Call _scsih_flush_pending_cmds callback so that we flush all
642 * pending commands back to OS. This call is required to aovid
643 * deadlock at block layer. Dead IOC will fail to do diag reset,
644 * and this call is safe since dead ioc will never return any
645 * command back from HW.
646 */
647 ioc->schedule_dead_ioc_flush_running_cmds(ioc);
648 /*
649 * Set remove_host flag early since kernel thread will
650 * take some time to execute.
651 */
652 ioc->remove_host = 1;
653 /*Remove the Dead Host */
654 p = kthread_run(mpt3sas_remove_dead_ioc_func, ioc,
655 "%s_dead_ioc_%d", ioc->driver_name, ioc->id);
656 if (IS_ERR(p))
David Brazdil0f672f62019-12-10 10:32:29 +0000657 ioc_err(ioc, "%s: Running mpt3sas_dead_ioc thread failed !!!!\n",
658 __func__);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000659 else
David Brazdil0f672f62019-12-10 10:32:29 +0000660 ioc_err(ioc, "%s: Running mpt3sas_dead_ioc thread success !!!!\n",
661 __func__);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000662 return; /* don't rearm timer */
663 }
664
Olivier Deprez157378f2022-04-04 15:47:50 +0200665 if ((doorbell & MPI2_IOC_STATE_MASK) == MPI2_IOC_STATE_COREDUMP) {
666 u8 timeout = (ioc->manu_pg11.CoreDumpTOSec) ?
667 ioc->manu_pg11.CoreDumpTOSec :
668 MPT3SAS_DEFAULT_COREDUMP_TIMEOUT_SECONDS;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000669
Olivier Deprez157378f2022-04-04 15:47:50 +0200670 timeout /= (FAULT_POLLING_INTERVAL/1000);
671
672 if (ioc->ioc_coredump_loop == 0) {
673 mpt3sas_print_coredump_info(ioc,
674 doorbell & MPI2_DOORBELL_DATA_MASK);
675 /* do not accept any IOs and disable the interrupts */
676 spin_lock_irqsave(
677 &ioc->ioc_reset_in_progress_lock, flags);
678 ioc->shost_recovery = 1;
679 spin_unlock_irqrestore(
680 &ioc->ioc_reset_in_progress_lock, flags);
681 mpt3sas_base_mask_interrupts(ioc);
682 _base_clear_outstanding_commands(ioc);
683 }
684
685 ioc_info(ioc, "%s: CoreDump loop %d.",
686 __func__, ioc->ioc_coredump_loop);
687
688 /* Wait until CoreDump completes or times out */
689 if (ioc->ioc_coredump_loop++ < timeout) {
690 spin_lock_irqsave(
691 &ioc->ioc_reset_in_progress_lock, flags);
692 goto rearm_timer;
693 }
694 }
695
696 if (ioc->ioc_coredump_loop) {
697 if ((doorbell & MPI2_IOC_STATE_MASK) != MPI2_IOC_STATE_COREDUMP)
698 ioc_err(ioc, "%s: CoreDump completed. LoopCount: %d",
699 __func__, ioc->ioc_coredump_loop);
700 else
701 ioc_err(ioc, "%s: CoreDump Timed out. LoopCount: %d",
702 __func__, ioc->ioc_coredump_loop);
703 ioc->ioc_coredump_loop = MPT3SAS_COREDUMP_LOOP_DONE;
704 }
705 ioc->non_operational_loop = 0;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000706 if ((doorbell & MPI2_IOC_STATE_MASK) != MPI2_IOC_STATE_OPERATIONAL) {
707 rc = mpt3sas_base_hard_reset_handler(ioc, FORCE_BIG_HAMMER);
David Brazdil0f672f62019-12-10 10:32:29 +0000708 ioc_warn(ioc, "%s: hard reset: %s\n",
709 __func__, rc == 0 ? "success" : "failed");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000710 doorbell = mpt3sas_base_get_iocstate(ioc, 0);
Olivier Deprez157378f2022-04-04 15:47:50 +0200711 if ((doorbell & MPI2_IOC_STATE_MASK) == MPI2_IOC_STATE_FAULT) {
712 mpt3sas_print_fault_code(ioc, doorbell &
713 MPI2_DOORBELL_DATA_MASK);
714 } else if ((doorbell & MPI2_IOC_STATE_MASK) ==
715 MPI2_IOC_STATE_COREDUMP)
716 mpt3sas_print_coredump_info(ioc, doorbell &
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000717 MPI2_DOORBELL_DATA_MASK);
718 if (rc && (doorbell & MPI2_IOC_STATE_MASK) !=
719 MPI2_IOC_STATE_OPERATIONAL)
720 return; /* don't rearm timer */
721 }
Olivier Deprez157378f2022-04-04 15:47:50 +0200722 ioc->ioc_coredump_loop = 0;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000723
724 spin_lock_irqsave(&ioc->ioc_reset_in_progress_lock, flags);
725 rearm_timer:
726 if (ioc->fault_reset_work_q)
727 queue_delayed_work(ioc->fault_reset_work_q,
728 &ioc->fault_reset_work,
729 msecs_to_jiffies(FAULT_POLLING_INTERVAL));
730 spin_unlock_irqrestore(&ioc->ioc_reset_in_progress_lock, flags);
731}
732
733/**
734 * mpt3sas_base_start_watchdog - start the fault_reset_work_q
735 * @ioc: per adapter object
736 *
737 * Context: sleep.
738 */
739void
740mpt3sas_base_start_watchdog(struct MPT3SAS_ADAPTER *ioc)
741{
742 unsigned long flags;
743
744 if (ioc->fault_reset_work_q)
745 return;
746
747 /* initialize fault polling */
748
749 INIT_DELAYED_WORK(&ioc->fault_reset_work, _base_fault_reset_work);
750 snprintf(ioc->fault_reset_work_q_name,
751 sizeof(ioc->fault_reset_work_q_name), "poll_%s%d_status",
752 ioc->driver_name, ioc->id);
753 ioc->fault_reset_work_q =
754 create_singlethread_workqueue(ioc->fault_reset_work_q_name);
755 if (!ioc->fault_reset_work_q) {
David Brazdil0f672f62019-12-10 10:32:29 +0000756 ioc_err(ioc, "%s: failed (line=%d)\n", __func__, __LINE__);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000757 return;
758 }
759 spin_lock_irqsave(&ioc->ioc_reset_in_progress_lock, flags);
760 if (ioc->fault_reset_work_q)
761 queue_delayed_work(ioc->fault_reset_work_q,
762 &ioc->fault_reset_work,
763 msecs_to_jiffies(FAULT_POLLING_INTERVAL));
764 spin_unlock_irqrestore(&ioc->ioc_reset_in_progress_lock, flags);
765}
766
767/**
768 * mpt3sas_base_stop_watchdog - stop the fault_reset_work_q
769 * @ioc: per adapter object
770 *
771 * Context: sleep.
772 */
773void
774mpt3sas_base_stop_watchdog(struct MPT3SAS_ADAPTER *ioc)
775{
776 unsigned long flags;
777 struct workqueue_struct *wq;
778
779 spin_lock_irqsave(&ioc->ioc_reset_in_progress_lock, flags);
780 wq = ioc->fault_reset_work_q;
781 ioc->fault_reset_work_q = NULL;
782 spin_unlock_irqrestore(&ioc->ioc_reset_in_progress_lock, flags);
783 if (wq) {
784 if (!cancel_delayed_work_sync(&ioc->fault_reset_work))
785 flush_workqueue(wq);
786 destroy_workqueue(wq);
787 }
788}
789
790/**
791 * mpt3sas_base_fault_info - verbose translation of firmware FAULT code
792 * @ioc: per adapter object
793 * @fault_code: fault code
794 */
795void
796mpt3sas_base_fault_info(struct MPT3SAS_ADAPTER *ioc , u16 fault_code)
797{
David Brazdil0f672f62019-12-10 10:32:29 +0000798 ioc_err(ioc, "fault_state(0x%04x)!\n", fault_code);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000799}
800
801/**
Olivier Deprez157378f2022-04-04 15:47:50 +0200802 * mpt3sas_base_coredump_info - verbose translation of firmware CoreDump state
803 * @ioc: per adapter object
804 * @fault_code: fault code
805 *
806 * Return nothing.
807 */
808void
809mpt3sas_base_coredump_info(struct MPT3SAS_ADAPTER *ioc, u16 fault_code)
810{
811 ioc_err(ioc, "coredump_state(0x%04x)!\n", fault_code);
812}
813
814/**
815 * mpt3sas_base_wait_for_coredump_completion - Wait until coredump
816 * completes or times out
817 * @ioc: per adapter object
818 * @caller: caller function name
819 *
820 * Returns 0 for success, non-zero for failure.
821 */
822int
823mpt3sas_base_wait_for_coredump_completion(struct MPT3SAS_ADAPTER *ioc,
824 const char *caller)
825{
826 u8 timeout = (ioc->manu_pg11.CoreDumpTOSec) ?
827 ioc->manu_pg11.CoreDumpTOSec :
828 MPT3SAS_DEFAULT_COREDUMP_TIMEOUT_SECONDS;
829
830 int ioc_state = _base_wait_on_iocstate(ioc, MPI2_IOC_STATE_FAULT,
831 timeout);
832
833 if (ioc_state)
834 ioc_err(ioc,
835 "%s: CoreDump timed out. (ioc_state=0x%x)\n",
836 caller, ioc_state);
837 else
838 ioc_info(ioc,
839 "%s: CoreDump completed. (ioc_state=0x%x)\n",
840 caller, ioc_state);
841
842 return ioc_state;
843}
844
845/**
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000846 * mpt3sas_halt_firmware - halt's mpt controller firmware
847 * @ioc: per adapter object
848 *
849 * For debugging timeout related issues. Writing 0xCOFFEE00
850 * to the doorbell register will halt controller firmware. With
851 * the purpose to stop both driver and firmware, the enduser can
852 * obtain a ring buffer from controller UART.
853 */
854void
855mpt3sas_halt_firmware(struct MPT3SAS_ADAPTER *ioc)
856{
857 u32 doorbell;
858
859 if (!ioc->fwfault_debug)
860 return;
861
862 dump_stack();
863
David Brazdil0f672f62019-12-10 10:32:29 +0000864 doorbell = ioc->base_readl(&ioc->chip->Doorbell);
Olivier Deprez157378f2022-04-04 15:47:50 +0200865 if ((doorbell & MPI2_IOC_STATE_MASK) == MPI2_IOC_STATE_FAULT) {
866 mpt3sas_print_fault_code(ioc, doorbell &
867 MPI2_DOORBELL_DATA_MASK);
868 } else if ((doorbell & MPI2_IOC_STATE_MASK) ==
869 MPI2_IOC_STATE_COREDUMP) {
870 mpt3sas_print_coredump_info(ioc, doorbell &
871 MPI2_DOORBELL_DATA_MASK);
872 } else {
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000873 writel(0xC0FFEE00, &ioc->chip->Doorbell);
David Brazdil0f672f62019-12-10 10:32:29 +0000874 ioc_err(ioc, "Firmware is halted due to command timeout\n");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000875 }
876
877 if (ioc->fwfault_debug == 2)
878 for (;;)
879 ;
880 else
881 panic("panic in %s\n", __func__);
882}
883
884/**
885 * _base_sas_ioc_info - verbose translation of the ioc status
886 * @ioc: per adapter object
887 * @mpi_reply: reply mf payload returned from firmware
888 * @request_hdr: request mf
889 */
890static void
891_base_sas_ioc_info(struct MPT3SAS_ADAPTER *ioc, MPI2DefaultReply_t *mpi_reply,
892 MPI2RequestHeader_t *request_hdr)
893{
894 u16 ioc_status = le16_to_cpu(mpi_reply->IOCStatus) &
895 MPI2_IOCSTATUS_MASK;
896 char *desc = NULL;
897 u16 frame_sz;
898 char *func_str = NULL;
899
900 /* SCSI_IO, RAID_PASS are handled from _scsih_scsi_ioc_info */
901 if (request_hdr->Function == MPI2_FUNCTION_SCSI_IO_REQUEST ||
902 request_hdr->Function == MPI2_FUNCTION_RAID_SCSI_IO_PASSTHROUGH ||
903 request_hdr->Function == MPI2_FUNCTION_EVENT_NOTIFICATION)
904 return;
905
906 if (ioc_status == MPI2_IOCSTATUS_CONFIG_INVALID_PAGE)
907 return;
908
909 switch (ioc_status) {
910
911/****************************************************************************
912* Common IOCStatus values for all replies
913****************************************************************************/
914
915 case MPI2_IOCSTATUS_INVALID_FUNCTION:
916 desc = "invalid function";
917 break;
918 case MPI2_IOCSTATUS_BUSY:
919 desc = "busy";
920 break;
921 case MPI2_IOCSTATUS_INVALID_SGL:
922 desc = "invalid sgl";
923 break;
924 case MPI2_IOCSTATUS_INTERNAL_ERROR:
925 desc = "internal error";
926 break;
927 case MPI2_IOCSTATUS_INVALID_VPID:
928 desc = "invalid vpid";
929 break;
930 case MPI2_IOCSTATUS_INSUFFICIENT_RESOURCES:
931 desc = "insufficient resources";
932 break;
933 case MPI2_IOCSTATUS_INSUFFICIENT_POWER:
934 desc = "insufficient power";
935 break;
936 case MPI2_IOCSTATUS_INVALID_FIELD:
937 desc = "invalid field";
938 break;
939 case MPI2_IOCSTATUS_INVALID_STATE:
940 desc = "invalid state";
941 break;
942 case MPI2_IOCSTATUS_OP_STATE_NOT_SUPPORTED:
943 desc = "op state not supported";
944 break;
945
946/****************************************************************************
947* Config IOCStatus values
948****************************************************************************/
949
950 case MPI2_IOCSTATUS_CONFIG_INVALID_ACTION:
951 desc = "config invalid action";
952 break;
953 case MPI2_IOCSTATUS_CONFIG_INVALID_TYPE:
954 desc = "config invalid type";
955 break;
956 case MPI2_IOCSTATUS_CONFIG_INVALID_PAGE:
957 desc = "config invalid page";
958 break;
959 case MPI2_IOCSTATUS_CONFIG_INVALID_DATA:
960 desc = "config invalid data";
961 break;
962 case MPI2_IOCSTATUS_CONFIG_NO_DEFAULTS:
963 desc = "config no defaults";
964 break;
965 case MPI2_IOCSTATUS_CONFIG_CANT_COMMIT:
966 desc = "config cant commit";
967 break;
968
969/****************************************************************************
970* SCSI IO Reply
971****************************************************************************/
972
973 case MPI2_IOCSTATUS_SCSI_RECOVERED_ERROR:
974 case MPI2_IOCSTATUS_SCSI_INVALID_DEVHANDLE:
975 case MPI2_IOCSTATUS_SCSI_DEVICE_NOT_THERE:
976 case MPI2_IOCSTATUS_SCSI_DATA_OVERRUN:
977 case MPI2_IOCSTATUS_SCSI_DATA_UNDERRUN:
978 case MPI2_IOCSTATUS_SCSI_IO_DATA_ERROR:
979 case MPI2_IOCSTATUS_SCSI_PROTOCOL_ERROR:
980 case MPI2_IOCSTATUS_SCSI_TASK_TERMINATED:
981 case MPI2_IOCSTATUS_SCSI_RESIDUAL_MISMATCH:
982 case MPI2_IOCSTATUS_SCSI_TASK_MGMT_FAILED:
983 case MPI2_IOCSTATUS_SCSI_IOC_TERMINATED:
984 case MPI2_IOCSTATUS_SCSI_EXT_TERMINATED:
985 break;
986
987/****************************************************************************
988* For use by SCSI Initiator and SCSI Target end-to-end data protection
989****************************************************************************/
990
991 case MPI2_IOCSTATUS_EEDP_GUARD_ERROR:
992 desc = "eedp guard error";
993 break;
994 case MPI2_IOCSTATUS_EEDP_REF_TAG_ERROR:
995 desc = "eedp ref tag error";
996 break;
997 case MPI2_IOCSTATUS_EEDP_APP_TAG_ERROR:
998 desc = "eedp app tag error";
999 break;
1000
1001/****************************************************************************
1002* SCSI Target values
1003****************************************************************************/
1004
1005 case MPI2_IOCSTATUS_TARGET_INVALID_IO_INDEX:
1006 desc = "target invalid io index";
1007 break;
1008 case MPI2_IOCSTATUS_TARGET_ABORTED:
1009 desc = "target aborted";
1010 break;
1011 case MPI2_IOCSTATUS_TARGET_NO_CONN_RETRYABLE:
1012 desc = "target no conn retryable";
1013 break;
1014 case MPI2_IOCSTATUS_TARGET_NO_CONNECTION:
1015 desc = "target no connection";
1016 break;
1017 case MPI2_IOCSTATUS_TARGET_XFER_COUNT_MISMATCH:
1018 desc = "target xfer count mismatch";
1019 break;
1020 case MPI2_IOCSTATUS_TARGET_DATA_OFFSET_ERROR:
1021 desc = "target data offset error";
1022 break;
1023 case MPI2_IOCSTATUS_TARGET_TOO_MUCH_WRITE_DATA:
1024 desc = "target too much write data";
1025 break;
1026 case MPI2_IOCSTATUS_TARGET_IU_TOO_SHORT:
1027 desc = "target iu too short";
1028 break;
1029 case MPI2_IOCSTATUS_TARGET_ACK_NAK_TIMEOUT:
1030 desc = "target ack nak timeout";
1031 break;
1032 case MPI2_IOCSTATUS_TARGET_NAK_RECEIVED:
1033 desc = "target nak received";
1034 break;
1035
1036/****************************************************************************
1037* Serial Attached SCSI values
1038****************************************************************************/
1039
1040 case MPI2_IOCSTATUS_SAS_SMP_REQUEST_FAILED:
1041 desc = "smp request failed";
1042 break;
1043 case MPI2_IOCSTATUS_SAS_SMP_DATA_OVERRUN:
1044 desc = "smp data overrun";
1045 break;
1046
1047/****************************************************************************
1048* Diagnostic Buffer Post / Diagnostic Release values
1049****************************************************************************/
1050
1051 case MPI2_IOCSTATUS_DIAGNOSTIC_RELEASED:
1052 desc = "diagnostic released";
1053 break;
1054 default:
1055 break;
1056 }
1057
1058 if (!desc)
1059 return;
1060
1061 switch (request_hdr->Function) {
1062 case MPI2_FUNCTION_CONFIG:
1063 frame_sz = sizeof(Mpi2ConfigRequest_t) + ioc->sge_size;
1064 func_str = "config_page";
1065 break;
1066 case MPI2_FUNCTION_SCSI_TASK_MGMT:
1067 frame_sz = sizeof(Mpi2SCSITaskManagementRequest_t);
1068 func_str = "task_mgmt";
1069 break;
1070 case MPI2_FUNCTION_SAS_IO_UNIT_CONTROL:
1071 frame_sz = sizeof(Mpi2SasIoUnitControlRequest_t);
1072 func_str = "sas_iounit_ctl";
1073 break;
1074 case MPI2_FUNCTION_SCSI_ENCLOSURE_PROCESSOR:
1075 frame_sz = sizeof(Mpi2SepRequest_t);
1076 func_str = "enclosure";
1077 break;
1078 case MPI2_FUNCTION_IOC_INIT:
1079 frame_sz = sizeof(Mpi2IOCInitRequest_t);
1080 func_str = "ioc_init";
1081 break;
1082 case MPI2_FUNCTION_PORT_ENABLE:
1083 frame_sz = sizeof(Mpi2PortEnableRequest_t);
1084 func_str = "port_enable";
1085 break;
1086 case MPI2_FUNCTION_SMP_PASSTHROUGH:
1087 frame_sz = sizeof(Mpi2SmpPassthroughRequest_t) + ioc->sge_size;
1088 func_str = "smp_passthru";
1089 break;
1090 case MPI2_FUNCTION_NVME_ENCAPSULATED:
1091 frame_sz = sizeof(Mpi26NVMeEncapsulatedRequest_t) +
1092 ioc->sge_size;
1093 func_str = "nvme_encapsulated";
1094 break;
1095 default:
1096 frame_sz = 32;
1097 func_str = "unknown";
1098 break;
1099 }
1100
David Brazdil0f672f62019-12-10 10:32:29 +00001101 ioc_warn(ioc, "ioc_status: %s(0x%04x), request(0x%p),(%s)\n",
1102 desc, ioc_status, request_hdr, func_str);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001103
1104 _debug_dump_mf(request_hdr, frame_sz/4);
1105}
1106
1107/**
1108 * _base_display_event_data - verbose translation of firmware asyn events
1109 * @ioc: per adapter object
1110 * @mpi_reply: reply mf payload returned from firmware
1111 */
1112static void
1113_base_display_event_data(struct MPT3SAS_ADAPTER *ioc,
1114 Mpi2EventNotificationReply_t *mpi_reply)
1115{
1116 char *desc = NULL;
1117 u16 event;
1118
1119 if (!(ioc->logging_level & MPT_DEBUG_EVENTS))
1120 return;
1121
1122 event = le16_to_cpu(mpi_reply->Event);
1123
1124 switch (event) {
1125 case MPI2_EVENT_LOG_DATA:
1126 desc = "Log Data";
1127 break;
1128 case MPI2_EVENT_STATE_CHANGE:
1129 desc = "Status Change";
1130 break;
1131 case MPI2_EVENT_HARD_RESET_RECEIVED:
1132 desc = "Hard Reset Received";
1133 break;
1134 case MPI2_EVENT_EVENT_CHANGE:
1135 desc = "Event Change";
1136 break;
1137 case MPI2_EVENT_SAS_DEVICE_STATUS_CHANGE:
1138 desc = "Device Status Change";
1139 break;
1140 case MPI2_EVENT_IR_OPERATION_STATUS:
1141 if (!ioc->hide_ir_msg)
1142 desc = "IR Operation Status";
1143 break;
1144 case MPI2_EVENT_SAS_DISCOVERY:
1145 {
1146 Mpi2EventDataSasDiscovery_t *event_data =
1147 (Mpi2EventDataSasDiscovery_t *)mpi_reply->EventData;
David Brazdil0f672f62019-12-10 10:32:29 +00001148 ioc_info(ioc, "Discovery: (%s)",
1149 event_data->ReasonCode == MPI2_EVENT_SAS_DISC_RC_STARTED ?
1150 "start" : "stop");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001151 if (event_data->DiscoveryStatus)
1152 pr_cont(" discovery_status(0x%08x)",
1153 le32_to_cpu(event_data->DiscoveryStatus));
1154 pr_cont("\n");
1155 return;
1156 }
1157 case MPI2_EVENT_SAS_BROADCAST_PRIMITIVE:
1158 desc = "SAS Broadcast Primitive";
1159 break;
1160 case MPI2_EVENT_SAS_INIT_DEVICE_STATUS_CHANGE:
1161 desc = "SAS Init Device Status Change";
1162 break;
1163 case MPI2_EVENT_SAS_INIT_TABLE_OVERFLOW:
1164 desc = "SAS Init Table Overflow";
1165 break;
1166 case MPI2_EVENT_SAS_TOPOLOGY_CHANGE_LIST:
1167 desc = "SAS Topology Change List";
1168 break;
1169 case MPI2_EVENT_SAS_ENCL_DEVICE_STATUS_CHANGE:
1170 desc = "SAS Enclosure Device Status Change";
1171 break;
1172 case MPI2_EVENT_IR_VOLUME:
1173 if (!ioc->hide_ir_msg)
1174 desc = "IR Volume";
1175 break;
1176 case MPI2_EVENT_IR_PHYSICAL_DISK:
1177 if (!ioc->hide_ir_msg)
1178 desc = "IR Physical Disk";
1179 break;
1180 case MPI2_EVENT_IR_CONFIGURATION_CHANGE_LIST:
1181 if (!ioc->hide_ir_msg)
1182 desc = "IR Configuration Change List";
1183 break;
1184 case MPI2_EVENT_LOG_ENTRY_ADDED:
1185 if (!ioc->hide_ir_msg)
1186 desc = "Log Entry Added";
1187 break;
1188 case MPI2_EVENT_TEMP_THRESHOLD:
1189 desc = "Temperature Threshold";
1190 break;
1191 case MPI2_EVENT_ACTIVE_CABLE_EXCEPTION:
1192 desc = "Cable Event";
1193 break;
1194 case MPI2_EVENT_SAS_DEVICE_DISCOVERY_ERROR:
1195 desc = "SAS Device Discovery Error";
1196 break;
1197 case MPI2_EVENT_PCIE_DEVICE_STATUS_CHANGE:
1198 desc = "PCIE Device Status Change";
1199 break;
1200 case MPI2_EVENT_PCIE_ENUMERATION:
1201 {
1202 Mpi26EventDataPCIeEnumeration_t *event_data =
1203 (Mpi26EventDataPCIeEnumeration_t *)mpi_reply->EventData;
David Brazdil0f672f62019-12-10 10:32:29 +00001204 ioc_info(ioc, "PCIE Enumeration: (%s)",
1205 event_data->ReasonCode == MPI26_EVENT_PCIE_ENUM_RC_STARTED ?
1206 "start" : "stop");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001207 if (event_data->EnumerationStatus)
David Brazdil0f672f62019-12-10 10:32:29 +00001208 pr_cont("enumeration_status(0x%08x)",
1209 le32_to_cpu(event_data->EnumerationStatus));
1210 pr_cont("\n");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001211 return;
1212 }
1213 case MPI2_EVENT_PCIE_TOPOLOGY_CHANGE_LIST:
1214 desc = "PCIE Topology Change List";
1215 break;
1216 }
1217
1218 if (!desc)
1219 return;
1220
David Brazdil0f672f62019-12-10 10:32:29 +00001221 ioc_info(ioc, "%s\n", desc);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001222}
1223
1224/**
1225 * _base_sas_log_info - verbose translation of firmware log info
1226 * @ioc: per adapter object
1227 * @log_info: log info
1228 */
1229static void
1230_base_sas_log_info(struct MPT3SAS_ADAPTER *ioc , u32 log_info)
1231{
1232 union loginfo_type {
1233 u32 loginfo;
1234 struct {
1235 u32 subcode:16;
1236 u32 code:8;
1237 u32 originator:4;
1238 u32 bus_type:4;
1239 } dw;
1240 };
1241 union loginfo_type sas_loginfo;
1242 char *originator_str = NULL;
1243
1244 sas_loginfo.loginfo = log_info;
1245 if (sas_loginfo.dw.bus_type != 3 /*SAS*/)
1246 return;
1247
1248 /* each nexus loss loginfo */
1249 if (log_info == 0x31170000)
1250 return;
1251
1252 /* eat the loginfos associated with task aborts */
1253 if (ioc->ignore_loginfos && (log_info == 0x30050000 || log_info ==
1254 0x31140000 || log_info == 0x31130000))
1255 return;
1256
1257 switch (sas_loginfo.dw.originator) {
1258 case 0:
1259 originator_str = "IOP";
1260 break;
1261 case 1:
1262 originator_str = "PL";
1263 break;
1264 case 2:
1265 if (!ioc->hide_ir_msg)
1266 originator_str = "IR";
1267 else
1268 originator_str = "WarpDrive";
1269 break;
1270 }
1271
David Brazdil0f672f62019-12-10 10:32:29 +00001272 ioc_warn(ioc, "log_info(0x%08x): originator(%s), code(0x%02x), sub_code(0x%04x)\n",
1273 log_info,
1274 originator_str, sas_loginfo.dw.code, sas_loginfo.dw.subcode);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001275}
1276
1277/**
1278 * _base_display_reply_info -
1279 * @ioc: per adapter object
1280 * @smid: system request message index
1281 * @msix_index: MSIX table index supplied by the OS
1282 * @reply: reply message frame(lower 32bit addr)
1283 */
1284static void
1285_base_display_reply_info(struct MPT3SAS_ADAPTER *ioc, u16 smid, u8 msix_index,
1286 u32 reply)
1287{
1288 MPI2DefaultReply_t *mpi_reply;
1289 u16 ioc_status;
1290 u32 loginfo = 0;
1291
1292 mpi_reply = mpt3sas_base_get_reply_virt_addr(ioc, reply);
1293 if (unlikely(!mpi_reply)) {
David Brazdil0f672f62019-12-10 10:32:29 +00001294 ioc_err(ioc, "mpi_reply not valid at %s:%d/%s()!\n",
1295 __FILE__, __LINE__, __func__);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001296 return;
1297 }
1298 ioc_status = le16_to_cpu(mpi_reply->IOCStatus);
1299
1300 if ((ioc_status & MPI2_IOCSTATUS_MASK) &&
1301 (ioc->logging_level & MPT_DEBUG_REPLY)) {
1302 _base_sas_ioc_info(ioc , mpi_reply,
1303 mpt3sas_base_get_msg_frame(ioc, smid));
1304 }
1305
1306 if (ioc_status & MPI2_IOCSTATUS_FLAG_LOG_INFO_AVAILABLE) {
1307 loginfo = le32_to_cpu(mpi_reply->IOCLogInfo);
1308 _base_sas_log_info(ioc, loginfo);
1309 }
1310
1311 if (ioc_status || loginfo) {
1312 ioc_status &= MPI2_IOCSTATUS_MASK;
1313 mpt3sas_trigger_mpi(ioc, ioc_status, loginfo);
1314 }
1315}
1316
1317/**
1318 * mpt3sas_base_done - base internal command completion routine
1319 * @ioc: per adapter object
1320 * @smid: system request message index
1321 * @msix_index: MSIX table index supplied by the OS
1322 * @reply: reply message frame(lower 32bit addr)
1323 *
1324 * Return:
1325 * 1 meaning mf should be freed from _base_interrupt
1326 * 0 means the mf is freed from this function.
1327 */
1328u8
1329mpt3sas_base_done(struct MPT3SAS_ADAPTER *ioc, u16 smid, u8 msix_index,
1330 u32 reply)
1331{
1332 MPI2DefaultReply_t *mpi_reply;
1333
1334 mpi_reply = mpt3sas_base_get_reply_virt_addr(ioc, reply);
1335 if (mpi_reply && mpi_reply->Function == MPI2_FUNCTION_EVENT_ACK)
1336 return mpt3sas_check_for_pending_internal_cmds(ioc, smid);
1337
1338 if (ioc->base_cmds.status == MPT3_CMD_NOT_USED)
1339 return 1;
1340
1341 ioc->base_cmds.status |= MPT3_CMD_COMPLETE;
1342 if (mpi_reply) {
1343 ioc->base_cmds.status |= MPT3_CMD_REPLY_VALID;
1344 memcpy(ioc->base_cmds.reply, mpi_reply, mpi_reply->MsgLength*4);
1345 }
1346 ioc->base_cmds.status &= ~MPT3_CMD_PENDING;
1347
1348 complete(&ioc->base_cmds.done);
1349 return 1;
1350}
1351
1352/**
1353 * _base_async_event - main callback handler for firmware asyn events
1354 * @ioc: per adapter object
1355 * @msix_index: MSIX table index supplied by the OS
1356 * @reply: reply message frame(lower 32bit addr)
1357 *
1358 * Return:
1359 * 1 meaning mf should be freed from _base_interrupt
1360 * 0 means the mf is freed from this function.
1361 */
1362static u8
1363_base_async_event(struct MPT3SAS_ADAPTER *ioc, u8 msix_index, u32 reply)
1364{
1365 Mpi2EventNotificationReply_t *mpi_reply;
1366 Mpi2EventAckRequest_t *ack_request;
1367 u16 smid;
1368 struct _event_ack_list *delayed_event_ack;
1369
1370 mpi_reply = mpt3sas_base_get_reply_virt_addr(ioc, reply);
1371 if (!mpi_reply)
1372 return 1;
1373 if (mpi_reply->Function != MPI2_FUNCTION_EVENT_NOTIFICATION)
1374 return 1;
1375
1376 _base_display_event_data(ioc, mpi_reply);
1377
1378 if (!(mpi_reply->AckRequired & MPI2_EVENT_NOTIFICATION_ACK_REQUIRED))
1379 goto out;
1380 smid = mpt3sas_base_get_smid(ioc, ioc->base_cb_idx);
1381 if (!smid) {
1382 delayed_event_ack = kzalloc(sizeof(*delayed_event_ack),
1383 GFP_ATOMIC);
1384 if (!delayed_event_ack)
1385 goto out;
1386 INIT_LIST_HEAD(&delayed_event_ack->list);
1387 delayed_event_ack->Event = mpi_reply->Event;
1388 delayed_event_ack->EventContext = mpi_reply->EventContext;
1389 list_add_tail(&delayed_event_ack->list,
1390 &ioc->delayed_event_ack_list);
David Brazdil0f672f62019-12-10 10:32:29 +00001391 dewtprintk(ioc,
1392 ioc_info(ioc, "DELAYED: EVENT ACK: event (0x%04x)\n",
1393 le16_to_cpu(mpi_reply->Event)));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001394 goto out;
1395 }
1396
1397 ack_request = mpt3sas_base_get_msg_frame(ioc, smid);
1398 memset(ack_request, 0, sizeof(Mpi2EventAckRequest_t));
1399 ack_request->Function = MPI2_FUNCTION_EVENT_ACK;
1400 ack_request->Event = mpi_reply->Event;
1401 ack_request->EventContext = mpi_reply->EventContext;
1402 ack_request->VF_ID = 0; /* TODO */
1403 ack_request->VP_ID = 0;
David Brazdil0f672f62019-12-10 10:32:29 +00001404 ioc->put_smid_default(ioc, smid);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001405
1406 out:
1407
1408 /* scsih callback handler */
1409 mpt3sas_scsih_event_callback(ioc, msix_index, reply);
1410
1411 /* ctl callback handler */
1412 mpt3sas_ctl_event_callback(ioc, msix_index, reply);
1413
1414 return 1;
1415}
1416
1417static struct scsiio_tracker *
1418_get_st_from_smid(struct MPT3SAS_ADAPTER *ioc, u16 smid)
1419{
1420 struct scsi_cmnd *cmd;
1421
1422 if (WARN_ON(!smid) ||
1423 WARN_ON(smid >= ioc->hi_priority_smid))
1424 return NULL;
1425
1426 cmd = mpt3sas_scsih_scsi_lookup_get(ioc, smid);
1427 if (cmd)
1428 return scsi_cmd_priv(cmd);
1429
1430 return NULL;
1431}
1432
1433/**
1434 * _base_get_cb_idx - obtain the callback index
1435 * @ioc: per adapter object
1436 * @smid: system request message index
1437 *
1438 * Return: callback index.
1439 */
1440static u8
1441_base_get_cb_idx(struct MPT3SAS_ADAPTER *ioc, u16 smid)
1442{
1443 int i;
1444 u16 ctl_smid = ioc->scsiio_depth - INTERNAL_SCSIIO_CMDS_COUNT + 1;
1445 u8 cb_idx = 0xFF;
1446
1447 if (smid < ioc->hi_priority_smid) {
1448 struct scsiio_tracker *st;
1449
1450 if (smid < ctl_smid) {
1451 st = _get_st_from_smid(ioc, smid);
1452 if (st)
1453 cb_idx = st->cb_idx;
1454 } else if (smid == ctl_smid)
1455 cb_idx = ioc->ctl_cb_idx;
1456 } else if (smid < ioc->internal_smid) {
1457 i = smid - ioc->hi_priority_smid;
1458 cb_idx = ioc->hpr_lookup[i].cb_idx;
1459 } else if (smid <= ioc->hba_queue_depth) {
1460 i = smid - ioc->internal_smid;
1461 cb_idx = ioc->internal_lookup[i].cb_idx;
1462 }
1463 return cb_idx;
1464}
1465
1466/**
Olivier Deprez157378f2022-04-04 15:47:50 +02001467 * mpt3sas_base_mask_interrupts - disable interrupts
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001468 * @ioc: per adapter object
1469 *
1470 * Disabling ResetIRQ, Reply and Doorbell Interrupts
1471 */
Olivier Deprez157378f2022-04-04 15:47:50 +02001472void
1473mpt3sas_base_mask_interrupts(struct MPT3SAS_ADAPTER *ioc)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001474{
1475 u32 him_register;
1476
1477 ioc->mask_interrupts = 1;
David Brazdil0f672f62019-12-10 10:32:29 +00001478 him_register = ioc->base_readl(&ioc->chip->HostInterruptMask);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001479 him_register |= MPI2_HIM_DIM + MPI2_HIM_RIM + MPI2_HIM_RESET_IRQ_MASK;
1480 writel(him_register, &ioc->chip->HostInterruptMask);
David Brazdil0f672f62019-12-10 10:32:29 +00001481 ioc->base_readl(&ioc->chip->HostInterruptMask);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001482}
1483
1484/**
Olivier Deprez157378f2022-04-04 15:47:50 +02001485 * mpt3sas_base_unmask_interrupts - enable interrupts
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001486 * @ioc: per adapter object
1487 *
1488 * Enabling only Reply Interrupts
1489 */
Olivier Deprez157378f2022-04-04 15:47:50 +02001490void
1491mpt3sas_base_unmask_interrupts(struct MPT3SAS_ADAPTER *ioc)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001492{
1493 u32 him_register;
1494
David Brazdil0f672f62019-12-10 10:32:29 +00001495 him_register = ioc->base_readl(&ioc->chip->HostInterruptMask);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001496 him_register &= ~MPI2_HIM_RIM;
1497 writel(him_register, &ioc->chip->HostInterruptMask);
1498 ioc->mask_interrupts = 0;
1499}
1500
1501union reply_descriptor {
1502 u64 word;
1503 struct {
1504 u32 low;
1505 u32 high;
1506 } u;
1507};
1508
David Brazdil0f672f62019-12-10 10:32:29 +00001509static u32 base_mod64(u64 dividend, u32 divisor)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001510{
David Brazdil0f672f62019-12-10 10:32:29 +00001511 u32 remainder;
1512
1513 if (!divisor)
1514 pr_err("mpt3sas: DIVISOR is zero, in div fn\n");
1515 remainder = do_div(dividend, divisor);
1516 return remainder;
1517}
1518
1519/**
1520 * _base_process_reply_queue - Process reply descriptors from reply
1521 * descriptor post queue.
1522 * @reply_q: per IRQ's reply queue object.
1523 *
1524 * Return: number of reply descriptors processed from reply
1525 * descriptor queue.
1526 */
1527static int
1528_base_process_reply_queue(struct adapter_reply_queue *reply_q)
1529{
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001530 union reply_descriptor rd;
David Brazdil0f672f62019-12-10 10:32:29 +00001531 u64 completed_cmds;
1532 u8 request_descript_type;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001533 u16 smid;
1534 u8 cb_idx;
1535 u32 reply;
1536 u8 msix_index = reply_q->msix_index;
1537 struct MPT3SAS_ADAPTER *ioc = reply_q->ioc;
1538 Mpi2ReplyDescriptorsUnion_t *rpf;
1539 u8 rc;
1540
David Brazdil0f672f62019-12-10 10:32:29 +00001541 completed_cmds = 0;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001542 if (!atomic_add_unless(&reply_q->busy, 1, 1))
David Brazdil0f672f62019-12-10 10:32:29 +00001543 return completed_cmds;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001544
1545 rpf = &reply_q->reply_post_free[reply_q->reply_post_host_index];
David Brazdil0f672f62019-12-10 10:32:29 +00001546 request_descript_type = rpf->Default.ReplyFlags
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001547 & MPI2_RPY_DESCRIPT_FLAGS_TYPE_MASK;
David Brazdil0f672f62019-12-10 10:32:29 +00001548 if (request_descript_type == MPI2_RPY_DESCRIPT_FLAGS_UNUSED) {
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001549 atomic_dec(&reply_q->busy);
David Brazdil0f672f62019-12-10 10:32:29 +00001550 return completed_cmds;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001551 }
1552
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001553 cb_idx = 0xFF;
1554 do {
1555 rd.word = le64_to_cpu(rpf->Words);
1556 if (rd.u.low == UINT_MAX || rd.u.high == UINT_MAX)
1557 goto out;
1558 reply = 0;
1559 smid = le16_to_cpu(rpf->Default.DescriptorTypeDependent1);
David Brazdil0f672f62019-12-10 10:32:29 +00001560 if (request_descript_type ==
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001561 MPI25_RPY_DESCRIPT_FLAGS_FAST_PATH_SCSI_IO_SUCCESS ||
David Brazdil0f672f62019-12-10 10:32:29 +00001562 request_descript_type ==
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001563 MPI2_RPY_DESCRIPT_FLAGS_SCSI_IO_SUCCESS ||
David Brazdil0f672f62019-12-10 10:32:29 +00001564 request_descript_type ==
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001565 MPI26_RPY_DESCRIPT_FLAGS_PCIE_ENCAPSULATED_SUCCESS) {
1566 cb_idx = _base_get_cb_idx(ioc, smid);
1567 if ((likely(cb_idx < MPT_MAX_CALLBACKS)) &&
1568 (likely(mpt_callbacks[cb_idx] != NULL))) {
1569 rc = mpt_callbacks[cb_idx](ioc, smid,
1570 msix_index, 0);
1571 if (rc)
1572 mpt3sas_base_free_smid(ioc, smid);
1573 }
David Brazdil0f672f62019-12-10 10:32:29 +00001574 } else if (request_descript_type ==
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001575 MPI2_RPY_DESCRIPT_FLAGS_ADDRESS_REPLY) {
1576 reply = le32_to_cpu(
1577 rpf->AddressReply.ReplyFrameAddress);
1578 if (reply > ioc->reply_dma_max_address ||
1579 reply < ioc->reply_dma_min_address)
1580 reply = 0;
1581 if (smid) {
1582 cb_idx = _base_get_cb_idx(ioc, smid);
1583 if ((likely(cb_idx < MPT_MAX_CALLBACKS)) &&
1584 (likely(mpt_callbacks[cb_idx] != NULL))) {
1585 rc = mpt_callbacks[cb_idx](ioc, smid,
1586 msix_index, reply);
1587 if (reply)
1588 _base_display_reply_info(ioc,
1589 smid, msix_index, reply);
1590 if (rc)
1591 mpt3sas_base_free_smid(ioc,
1592 smid);
1593 }
1594 } else {
1595 _base_async_event(ioc, msix_index, reply);
1596 }
1597
1598 /* reply free queue handling */
1599 if (reply) {
1600 ioc->reply_free_host_index =
1601 (ioc->reply_free_host_index ==
1602 (ioc->reply_free_queue_depth - 1)) ?
1603 0 : ioc->reply_free_host_index + 1;
1604 ioc->reply_free[ioc->reply_free_host_index] =
1605 cpu_to_le32(reply);
1606 if (ioc->is_mcpu_endpoint)
1607 _base_clone_reply_to_sys_mem(ioc,
1608 reply,
1609 ioc->reply_free_host_index);
1610 writel(ioc->reply_free_host_index,
1611 &ioc->chip->ReplyFreeHostIndex);
1612 }
1613 }
1614
1615 rpf->Words = cpu_to_le64(ULLONG_MAX);
1616 reply_q->reply_post_host_index =
1617 (reply_q->reply_post_host_index ==
1618 (ioc->reply_post_queue_depth - 1)) ? 0 :
1619 reply_q->reply_post_host_index + 1;
David Brazdil0f672f62019-12-10 10:32:29 +00001620 request_descript_type =
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001621 reply_q->reply_post_free[reply_q->reply_post_host_index].
1622 Default.ReplyFlags & MPI2_RPY_DESCRIPT_FLAGS_TYPE_MASK;
1623 completed_cmds++;
1624 /* Update the reply post host index after continuously
1625 * processing the threshold number of Reply Descriptors.
1626 * So that FW can find enough entries to post the Reply
1627 * Descriptors in the reply descriptor post queue.
1628 */
Olivier Deprez157378f2022-04-04 15:47:50 +02001629 if (completed_cmds >= ioc->thresh_hold) {
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001630 if (ioc->combined_reply_queue) {
1631 writel(reply_q->reply_post_host_index |
1632 ((msix_index & 7) <<
1633 MPI2_RPHI_MSIX_INDEX_SHIFT),
1634 ioc->replyPostRegisterIndex[msix_index/8]);
1635 } else {
1636 writel(reply_q->reply_post_host_index |
1637 (msix_index <<
1638 MPI2_RPHI_MSIX_INDEX_SHIFT),
1639 &ioc->chip->ReplyPostHostIndex);
1640 }
David Brazdil0f672f62019-12-10 10:32:29 +00001641 if (!reply_q->irq_poll_scheduled) {
1642 reply_q->irq_poll_scheduled = true;
1643 irq_poll_sched(&reply_q->irqpoll);
1644 }
1645 atomic_dec(&reply_q->busy);
1646 return completed_cmds;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001647 }
David Brazdil0f672f62019-12-10 10:32:29 +00001648 if (request_descript_type == MPI2_RPY_DESCRIPT_FLAGS_UNUSED)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001649 goto out;
1650 if (!reply_q->reply_post_host_index)
1651 rpf = reply_q->reply_post_free;
1652 else
1653 rpf++;
1654 } while (1);
1655
1656 out:
1657
1658 if (!completed_cmds) {
1659 atomic_dec(&reply_q->busy);
David Brazdil0f672f62019-12-10 10:32:29 +00001660 return completed_cmds;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001661 }
1662
1663 if (ioc->is_warpdrive) {
1664 writel(reply_q->reply_post_host_index,
1665 ioc->reply_post_host_index[msix_index]);
1666 atomic_dec(&reply_q->busy);
David Brazdil0f672f62019-12-10 10:32:29 +00001667 return completed_cmds;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001668 }
1669
1670 /* Update Reply Post Host Index.
1671 * For those HBA's which support combined reply queue feature
1672 * 1. Get the correct Supplemental Reply Post Host Index Register.
1673 * i.e. (msix_index / 8)th entry from Supplemental Reply Post Host
1674 * Index Register address bank i.e replyPostRegisterIndex[],
1675 * 2. Then update this register with new reply host index value
1676 * in ReplyPostIndex field and the MSIxIndex field with
1677 * msix_index value reduced to a value between 0 and 7,
1678 * using a modulo 8 operation. Since each Supplemental Reply Post
1679 * Host Index Register supports 8 MSI-X vectors.
1680 *
1681 * For other HBA's just update the Reply Post Host Index register with
1682 * new reply host index value in ReplyPostIndex Field and msix_index
1683 * value in MSIxIndex field.
1684 */
1685 if (ioc->combined_reply_queue)
1686 writel(reply_q->reply_post_host_index | ((msix_index & 7) <<
1687 MPI2_RPHI_MSIX_INDEX_SHIFT),
1688 ioc->replyPostRegisterIndex[msix_index/8]);
1689 else
1690 writel(reply_q->reply_post_host_index | (msix_index <<
1691 MPI2_RPHI_MSIX_INDEX_SHIFT),
1692 &ioc->chip->ReplyPostHostIndex);
1693 atomic_dec(&reply_q->busy);
David Brazdil0f672f62019-12-10 10:32:29 +00001694 return completed_cmds;
1695}
1696
1697/**
1698 * _base_interrupt - MPT adapter (IOC) specific interrupt handler.
1699 * @irq: irq number (not used)
1700 * @bus_id: bus identifier cookie == pointer to MPT_ADAPTER structure
1701 *
1702 * Return: IRQ_HANDLED if processed, else IRQ_NONE.
1703 */
1704static irqreturn_t
1705_base_interrupt(int irq, void *bus_id)
1706{
1707 struct adapter_reply_queue *reply_q = bus_id;
1708 struct MPT3SAS_ADAPTER *ioc = reply_q->ioc;
1709
1710 if (ioc->mask_interrupts)
1711 return IRQ_NONE;
1712 if (reply_q->irq_poll_scheduled)
1713 return IRQ_HANDLED;
1714 return ((_base_process_reply_queue(reply_q) > 0) ?
1715 IRQ_HANDLED : IRQ_NONE);
1716}
1717
1718/**
1719 * _base_irqpoll - IRQ poll callback handler
Olivier Deprez157378f2022-04-04 15:47:50 +02001720 * @irqpoll: irq_poll object
1721 * @budget: irq poll weight
David Brazdil0f672f62019-12-10 10:32:29 +00001722 *
1723 * returns number of reply descriptors processed
1724 */
1725static int
1726_base_irqpoll(struct irq_poll *irqpoll, int budget)
1727{
1728 struct adapter_reply_queue *reply_q;
1729 int num_entries = 0;
1730
1731 reply_q = container_of(irqpoll, struct adapter_reply_queue,
1732 irqpoll);
1733 if (reply_q->irq_line_enable) {
Olivier Deprez0e641232021-09-23 10:07:05 +02001734 disable_irq_nosync(reply_q->os_irq);
David Brazdil0f672f62019-12-10 10:32:29 +00001735 reply_q->irq_line_enable = false;
1736 }
1737 num_entries = _base_process_reply_queue(reply_q);
1738 if (num_entries < budget) {
1739 irq_poll_complete(irqpoll);
1740 reply_q->irq_poll_scheduled = false;
1741 reply_q->irq_line_enable = true;
1742 enable_irq(reply_q->os_irq);
Olivier Deprez0e641232021-09-23 10:07:05 +02001743 /*
1744 * Go for one more round of processing the
1745 * reply descriptor post queue incase if HBA
1746 * Firmware has posted some reply descriptors
1747 * while reenabling the IRQ.
1748 */
1749 _base_process_reply_queue(reply_q);
David Brazdil0f672f62019-12-10 10:32:29 +00001750 }
1751
1752 return num_entries;
1753}
1754
1755/**
1756 * _base_init_irqpolls - initliaze IRQ polls
1757 * @ioc: per adapter object
1758 *
1759 * returns nothing
1760 */
1761static void
1762_base_init_irqpolls(struct MPT3SAS_ADAPTER *ioc)
1763{
1764 struct adapter_reply_queue *reply_q, *next;
1765
1766 if (list_empty(&ioc->reply_queue_list))
1767 return;
1768
1769 list_for_each_entry_safe(reply_q, next, &ioc->reply_queue_list, list) {
1770 irq_poll_init(&reply_q->irqpoll,
1771 ioc->hba_queue_depth/4, _base_irqpoll);
1772 reply_q->irq_poll_scheduled = false;
1773 reply_q->irq_line_enable = true;
1774 reply_q->os_irq = pci_irq_vector(ioc->pdev,
1775 reply_q->msix_index);
1776 }
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001777}
1778
1779/**
1780 * _base_is_controller_msix_enabled - is controller support muli-reply queues
1781 * @ioc: per adapter object
1782 *
1783 * Return: Whether or not MSI/X is enabled.
1784 */
1785static inline int
1786_base_is_controller_msix_enabled(struct MPT3SAS_ADAPTER *ioc)
1787{
1788 return (ioc->facts.IOCCapabilities &
1789 MPI2_IOCFACTS_CAPABILITY_MSI_X_INDEX) && ioc->msix_enable;
1790}
1791
1792/**
1793 * mpt3sas_base_sync_reply_irqs - flush pending MSIX interrupts
1794 * @ioc: per adapter object
Olivier Deprez157378f2022-04-04 15:47:50 +02001795 * @poll: poll over reply descriptor pools incase interrupt for
1796 * timed-out SCSI command got delayed
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001797 * Context: non ISR conext
1798 *
1799 * Called when a Task Management request has completed.
1800 */
1801void
Olivier Deprez157378f2022-04-04 15:47:50 +02001802mpt3sas_base_sync_reply_irqs(struct MPT3SAS_ADAPTER *ioc, u8 poll)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001803{
1804 struct adapter_reply_queue *reply_q;
1805
1806 /* If MSIX capability is turned off
1807 * then multi-queues are not enabled
1808 */
1809 if (!_base_is_controller_msix_enabled(ioc))
1810 return;
1811
1812 list_for_each_entry(reply_q, &ioc->reply_queue_list, list) {
1813 if (ioc->shost_recovery || ioc->remove_host ||
1814 ioc->pci_error_recovery)
1815 return;
1816 /* TMs are on msix_index == 0 */
1817 if (reply_q->msix_index == 0)
1818 continue;
Olivier Deprez0e641232021-09-23 10:07:05 +02001819 synchronize_irq(pci_irq_vector(ioc->pdev, reply_q->msix_index));
David Brazdil0f672f62019-12-10 10:32:29 +00001820 if (reply_q->irq_poll_scheduled) {
1821 /* Calling irq_poll_disable will wait for any pending
1822 * callbacks to have completed.
1823 */
1824 irq_poll_disable(&reply_q->irqpoll);
1825 irq_poll_enable(&reply_q->irqpoll);
Olivier Deprez0e641232021-09-23 10:07:05 +02001826 /* check how the scheduled poll has ended,
1827 * clean up only if necessary
1828 */
1829 if (reply_q->irq_poll_scheduled) {
1830 reply_q->irq_poll_scheduled = false;
1831 reply_q->irq_line_enable = true;
1832 enable_irq(reply_q->os_irq);
1833 }
David Brazdil0f672f62019-12-10 10:32:29 +00001834 }
Olivier Deprez157378f2022-04-04 15:47:50 +02001835
1836 if (poll)
1837 _base_process_reply_queue(reply_q);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001838 }
1839}
1840
1841/**
1842 * mpt3sas_base_release_callback_handler - clear interrupt callback handler
1843 * @cb_idx: callback index
1844 */
1845void
1846mpt3sas_base_release_callback_handler(u8 cb_idx)
1847{
1848 mpt_callbacks[cb_idx] = NULL;
1849}
1850
1851/**
1852 * mpt3sas_base_register_callback_handler - obtain index for the interrupt callback handler
1853 * @cb_func: callback function
1854 *
1855 * Return: Index of @cb_func.
1856 */
1857u8
1858mpt3sas_base_register_callback_handler(MPT_CALLBACK cb_func)
1859{
1860 u8 cb_idx;
1861
1862 for (cb_idx = MPT_MAX_CALLBACKS-1; cb_idx; cb_idx--)
1863 if (mpt_callbacks[cb_idx] == NULL)
1864 break;
1865
1866 mpt_callbacks[cb_idx] = cb_func;
1867 return cb_idx;
1868}
1869
1870/**
1871 * mpt3sas_base_initialize_callback_handler - initialize the interrupt callback handler
1872 */
1873void
1874mpt3sas_base_initialize_callback_handler(void)
1875{
1876 u8 cb_idx;
1877
1878 for (cb_idx = 0; cb_idx < MPT_MAX_CALLBACKS; cb_idx++)
1879 mpt3sas_base_release_callback_handler(cb_idx);
1880}
1881
1882
1883/**
1884 * _base_build_zero_len_sge - build zero length sg entry
1885 * @ioc: per adapter object
1886 * @paddr: virtual address for SGE
1887 *
1888 * Create a zero length scatter gather entry to insure the IOCs hardware has
1889 * something to use if the target device goes brain dead and tries
1890 * to send data even when none is asked for.
1891 */
1892static void
1893_base_build_zero_len_sge(struct MPT3SAS_ADAPTER *ioc, void *paddr)
1894{
1895 u32 flags_length = (u32)((MPI2_SGE_FLAGS_LAST_ELEMENT |
1896 MPI2_SGE_FLAGS_END_OF_BUFFER | MPI2_SGE_FLAGS_END_OF_LIST |
1897 MPI2_SGE_FLAGS_SIMPLE_ELEMENT) <<
1898 MPI2_SGE_FLAGS_SHIFT);
1899 ioc->base_add_sg_single(paddr, flags_length, -1);
1900}
1901
1902/**
1903 * _base_add_sg_single_32 - Place a simple 32 bit SGE at address pAddr.
1904 * @paddr: virtual address for SGE
1905 * @flags_length: SGE flags and data transfer length
1906 * @dma_addr: Physical address
1907 */
1908static void
1909_base_add_sg_single_32(void *paddr, u32 flags_length, dma_addr_t dma_addr)
1910{
1911 Mpi2SGESimple32_t *sgel = paddr;
1912
1913 flags_length |= (MPI2_SGE_FLAGS_32_BIT_ADDRESSING |
1914 MPI2_SGE_FLAGS_SYSTEM_ADDRESS) << MPI2_SGE_FLAGS_SHIFT;
1915 sgel->FlagsLength = cpu_to_le32(flags_length);
1916 sgel->Address = cpu_to_le32(dma_addr);
1917}
1918
1919
1920/**
1921 * _base_add_sg_single_64 - Place a simple 64 bit SGE at address pAddr.
1922 * @paddr: virtual address for SGE
1923 * @flags_length: SGE flags and data transfer length
1924 * @dma_addr: Physical address
1925 */
1926static void
1927_base_add_sg_single_64(void *paddr, u32 flags_length, dma_addr_t dma_addr)
1928{
1929 Mpi2SGESimple64_t *sgel = paddr;
1930
1931 flags_length |= (MPI2_SGE_FLAGS_64_BIT_ADDRESSING |
1932 MPI2_SGE_FLAGS_SYSTEM_ADDRESS) << MPI2_SGE_FLAGS_SHIFT;
1933 sgel->FlagsLength = cpu_to_le32(flags_length);
1934 sgel->Address = cpu_to_le64(dma_addr);
1935}
1936
1937/**
1938 * _base_get_chain_buffer_tracker - obtain chain tracker
1939 * @ioc: per adapter object
1940 * @scmd: SCSI commands of the IO request
1941 *
1942 * Return: chain tracker from chain_lookup table using key as
1943 * smid and smid's chain_offset.
1944 */
1945static struct chain_tracker *
1946_base_get_chain_buffer_tracker(struct MPT3SAS_ADAPTER *ioc,
1947 struct scsi_cmnd *scmd)
1948{
1949 struct chain_tracker *chain_req;
1950 struct scsiio_tracker *st = scsi_cmd_priv(scmd);
1951 u16 smid = st->smid;
1952 u8 chain_offset =
1953 atomic_read(&ioc->chain_lookup[smid - 1].chain_offset);
1954
1955 if (chain_offset == ioc->chains_needed_per_io)
1956 return NULL;
1957
1958 chain_req = &ioc->chain_lookup[smid - 1].chains_per_smid[chain_offset];
1959 atomic_inc(&ioc->chain_lookup[smid - 1].chain_offset);
1960 return chain_req;
1961}
1962
1963
1964/**
1965 * _base_build_sg - build generic sg
1966 * @ioc: per adapter object
1967 * @psge: virtual address for SGE
1968 * @data_out_dma: physical address for WRITES
1969 * @data_out_sz: data xfer size for WRITES
1970 * @data_in_dma: physical address for READS
1971 * @data_in_sz: data xfer size for READS
1972 */
1973static void
1974_base_build_sg(struct MPT3SAS_ADAPTER *ioc, void *psge,
1975 dma_addr_t data_out_dma, size_t data_out_sz, dma_addr_t data_in_dma,
1976 size_t data_in_sz)
1977{
1978 u32 sgl_flags;
1979
1980 if (!data_out_sz && !data_in_sz) {
1981 _base_build_zero_len_sge(ioc, psge);
1982 return;
1983 }
1984
1985 if (data_out_sz && data_in_sz) {
1986 /* WRITE sgel first */
1987 sgl_flags = (MPI2_SGE_FLAGS_SIMPLE_ELEMENT |
1988 MPI2_SGE_FLAGS_END_OF_BUFFER | MPI2_SGE_FLAGS_HOST_TO_IOC);
1989 sgl_flags = sgl_flags << MPI2_SGE_FLAGS_SHIFT;
1990 ioc->base_add_sg_single(psge, sgl_flags |
1991 data_out_sz, data_out_dma);
1992
1993 /* incr sgel */
1994 psge += ioc->sge_size;
1995
1996 /* READ sgel last */
1997 sgl_flags = (MPI2_SGE_FLAGS_SIMPLE_ELEMENT |
1998 MPI2_SGE_FLAGS_LAST_ELEMENT | MPI2_SGE_FLAGS_END_OF_BUFFER |
1999 MPI2_SGE_FLAGS_END_OF_LIST);
2000 sgl_flags = sgl_flags << MPI2_SGE_FLAGS_SHIFT;
2001 ioc->base_add_sg_single(psge, sgl_flags |
2002 data_in_sz, data_in_dma);
2003 } else if (data_out_sz) /* WRITE */ {
2004 sgl_flags = (MPI2_SGE_FLAGS_SIMPLE_ELEMENT |
2005 MPI2_SGE_FLAGS_LAST_ELEMENT | MPI2_SGE_FLAGS_END_OF_BUFFER |
2006 MPI2_SGE_FLAGS_END_OF_LIST | MPI2_SGE_FLAGS_HOST_TO_IOC);
2007 sgl_flags = sgl_flags << MPI2_SGE_FLAGS_SHIFT;
2008 ioc->base_add_sg_single(psge, sgl_flags |
2009 data_out_sz, data_out_dma);
2010 } else if (data_in_sz) /* READ */ {
2011 sgl_flags = (MPI2_SGE_FLAGS_SIMPLE_ELEMENT |
2012 MPI2_SGE_FLAGS_LAST_ELEMENT | MPI2_SGE_FLAGS_END_OF_BUFFER |
2013 MPI2_SGE_FLAGS_END_OF_LIST);
2014 sgl_flags = sgl_flags << MPI2_SGE_FLAGS_SHIFT;
2015 ioc->base_add_sg_single(psge, sgl_flags |
2016 data_in_sz, data_in_dma);
2017 }
2018}
2019
2020/* IEEE format sgls */
2021
2022/**
2023 * _base_build_nvme_prp - This function is called for NVMe end devices to build
2024 * a native SGL (NVMe PRP). The native SGL is built starting in the first PRP
2025 * entry of the NVMe message (PRP1). If the data buffer is small enough to be
2026 * described entirely using PRP1, then PRP2 is not used. If needed, PRP2 is
2027 * used to describe a larger data buffer. If the data buffer is too large to
2028 * describe using the two PRP entriess inside the NVMe message, then PRP1
2029 * describes the first data memory segment, and PRP2 contains a pointer to a PRP
2030 * list located elsewhere in memory to describe the remaining data memory
2031 * segments. The PRP list will be contiguous.
2032 *
2033 * The native SGL for NVMe devices is a Physical Region Page (PRP). A PRP
2034 * consists of a list of PRP entries to describe a number of noncontigous
2035 * physical memory segments as a single memory buffer, just as a SGL does. Note
2036 * however, that this function is only used by the IOCTL call, so the memory
2037 * given will be guaranteed to be contiguous. There is no need to translate
2038 * non-contiguous SGL into a PRP in this case. All PRPs will describe
2039 * contiguous space that is one page size each.
2040 *
2041 * Each NVMe message contains two PRP entries. The first (PRP1) either contains
2042 * a PRP list pointer or a PRP element, depending upon the command. PRP2
2043 * contains the second PRP element if the memory being described fits within 2
2044 * PRP entries, or a PRP list pointer if the PRP spans more than two entries.
2045 *
2046 * A PRP list pointer contains the address of a PRP list, structured as a linear
2047 * array of PRP entries. Each PRP entry in this list describes a segment of
2048 * physical memory.
2049 *
2050 * Each 64-bit PRP entry comprises an address and an offset field. The address
2051 * always points at the beginning of a 4KB physical memory page, and the offset
2052 * describes where within that 4KB page the memory segment begins. Only the
2053 * first element in a PRP list may contain a non-zero offest, implying that all
2054 * memory segments following the first begin at the start of a 4KB page.
2055 *
2056 * Each PRP element normally describes 4KB of physical memory, with exceptions
2057 * for the first and last elements in the list. If the memory being described
2058 * by the list begins at a non-zero offset within the first 4KB page, then the
2059 * first PRP element will contain a non-zero offset indicating where the region
2060 * begins within the 4KB page. The last memory segment may end before the end
2061 * of the 4KB segment, depending upon the overall size of the memory being
2062 * described by the PRP list.
2063 *
2064 * Since PRP entries lack any indication of size, the overall data buffer length
2065 * is used to determine where the end of the data memory buffer is located, and
2066 * how many PRP entries are required to describe it.
2067 *
2068 * @ioc: per adapter object
2069 * @smid: system request message index for getting asscociated SGL
2070 * @nvme_encap_request: the NVMe request msg frame pointer
2071 * @data_out_dma: physical address for WRITES
2072 * @data_out_sz: data xfer size for WRITES
2073 * @data_in_dma: physical address for READS
2074 * @data_in_sz: data xfer size for READS
2075 */
2076static void
2077_base_build_nvme_prp(struct MPT3SAS_ADAPTER *ioc, u16 smid,
2078 Mpi26NVMeEncapsulatedRequest_t *nvme_encap_request,
2079 dma_addr_t data_out_dma, size_t data_out_sz, dma_addr_t data_in_dma,
2080 size_t data_in_sz)
2081{
2082 int prp_size = NVME_PRP_SIZE;
2083 __le64 *prp_entry, *prp1_entry, *prp2_entry;
2084 __le64 *prp_page;
2085 dma_addr_t prp_entry_dma, prp_page_dma, dma_addr;
2086 u32 offset, entry_len;
2087 u32 page_mask_result, page_mask;
2088 size_t length;
2089 struct mpt3sas_nvme_cmd *nvme_cmd =
2090 (void *)nvme_encap_request->NVMe_Command;
2091
2092 /*
2093 * Not all commands require a data transfer. If no data, just return
2094 * without constructing any PRP.
2095 */
2096 if (!data_in_sz && !data_out_sz)
2097 return;
2098 prp1_entry = &nvme_cmd->prp1;
2099 prp2_entry = &nvme_cmd->prp2;
2100 prp_entry = prp1_entry;
2101 /*
2102 * For the PRP entries, use the specially allocated buffer of
2103 * contiguous memory.
2104 */
2105 prp_page = (__le64 *)mpt3sas_base_get_pcie_sgl(ioc, smid);
2106 prp_page_dma = mpt3sas_base_get_pcie_sgl_dma(ioc, smid);
2107
2108 /*
2109 * Check if we are within 1 entry of a page boundary we don't
2110 * want our first entry to be a PRP List entry.
2111 */
2112 page_mask = ioc->page_size - 1;
2113 page_mask_result = (uintptr_t)((u8 *)prp_page + prp_size) & page_mask;
2114 if (!page_mask_result) {
2115 /* Bump up to next page boundary. */
2116 prp_page = (__le64 *)((u8 *)prp_page + prp_size);
2117 prp_page_dma = prp_page_dma + prp_size;
2118 }
2119
2120 /*
2121 * Set PRP physical pointer, which initially points to the current PRP
2122 * DMA memory page.
2123 */
2124 prp_entry_dma = prp_page_dma;
2125
2126 /* Get physical address and length of the data buffer. */
2127 if (data_in_sz) {
2128 dma_addr = data_in_dma;
2129 length = data_in_sz;
2130 } else {
2131 dma_addr = data_out_dma;
2132 length = data_out_sz;
2133 }
2134
2135 /* Loop while the length is not zero. */
2136 while (length) {
2137 /*
2138 * Check if we need to put a list pointer here if we are at
2139 * page boundary - prp_size (8 bytes).
2140 */
2141 page_mask_result = (prp_entry_dma + prp_size) & page_mask;
2142 if (!page_mask_result) {
2143 /*
2144 * This is the last entry in a PRP List, so we need to
2145 * put a PRP list pointer here. What this does is:
2146 * - bump the current memory pointer to the next
2147 * address, which will be the next full page.
2148 * - set the PRP Entry to point to that page. This
2149 * is now the PRP List pointer.
2150 * - bump the PRP Entry pointer the start of the
2151 * next page. Since all of this PRP memory is
2152 * contiguous, no need to get a new page - it's
2153 * just the next address.
2154 */
2155 prp_entry_dma++;
2156 *prp_entry = cpu_to_le64(prp_entry_dma);
2157 prp_entry++;
2158 }
2159
2160 /* Need to handle if entry will be part of a page. */
2161 offset = dma_addr & page_mask;
2162 entry_len = ioc->page_size - offset;
2163
2164 if (prp_entry == prp1_entry) {
2165 /*
2166 * Must fill in the first PRP pointer (PRP1) before
2167 * moving on.
2168 */
2169 *prp1_entry = cpu_to_le64(dma_addr);
2170
2171 /*
2172 * Now point to the second PRP entry within the
2173 * command (PRP2).
2174 */
2175 prp_entry = prp2_entry;
2176 } else if (prp_entry == prp2_entry) {
2177 /*
2178 * Should the PRP2 entry be a PRP List pointer or just
2179 * a regular PRP pointer? If there is more than one
2180 * more page of data, must use a PRP List pointer.
2181 */
2182 if (length > ioc->page_size) {
2183 /*
2184 * PRP2 will contain a PRP List pointer because
2185 * more PRP's are needed with this command. The
2186 * list will start at the beginning of the
2187 * contiguous buffer.
2188 */
2189 *prp2_entry = cpu_to_le64(prp_entry_dma);
2190
2191 /*
2192 * The next PRP Entry will be the start of the
2193 * first PRP List.
2194 */
2195 prp_entry = prp_page;
2196 } else {
2197 /*
2198 * After this, the PRP Entries are complete.
2199 * This command uses 2 PRP's and no PRP list.
2200 */
2201 *prp2_entry = cpu_to_le64(dma_addr);
2202 }
2203 } else {
2204 /*
2205 * Put entry in list and bump the addresses.
2206 *
2207 * After PRP1 and PRP2 are filled in, this will fill in
2208 * all remaining PRP entries in a PRP List, one per
2209 * each time through the loop.
2210 */
2211 *prp_entry = cpu_to_le64(dma_addr);
2212 prp_entry++;
2213 prp_entry_dma++;
2214 }
2215
2216 /*
2217 * Bump the phys address of the command's data buffer by the
2218 * entry_len.
2219 */
2220 dma_addr += entry_len;
2221
2222 /* Decrement length accounting for last partial page. */
2223 if (entry_len > length)
2224 length = 0;
2225 else
2226 length -= entry_len;
2227 }
2228}
2229
2230/**
2231 * base_make_prp_nvme -
2232 * Prepare PRPs(Physical Region Page)- SGLs specific to NVMe drives only
2233 *
2234 * @ioc: per adapter object
2235 * @scmd: SCSI command from the mid-layer
2236 * @mpi_request: mpi request
2237 * @smid: msg Index
2238 * @sge_count: scatter gather element count.
2239 *
2240 * Return: true: PRPs are built
2241 * false: IEEE SGLs needs to be built
2242 */
2243static void
2244base_make_prp_nvme(struct MPT3SAS_ADAPTER *ioc,
2245 struct scsi_cmnd *scmd,
2246 Mpi25SCSIIORequest_t *mpi_request,
2247 u16 smid, int sge_count)
2248{
2249 int sge_len, num_prp_in_chain = 0;
2250 Mpi25IeeeSgeChain64_t *main_chain_element, *ptr_first_sgl;
2251 __le64 *curr_buff;
2252 dma_addr_t msg_dma, sge_addr, offset;
2253 u32 page_mask, page_mask_result;
2254 struct scatterlist *sg_scmd;
2255 u32 first_prp_len;
2256 int data_len = scsi_bufflen(scmd);
2257 u32 nvme_pg_size;
2258
2259 nvme_pg_size = max_t(u32, ioc->page_size, NVME_PRP_PAGE_SIZE);
2260 /*
2261 * Nvme has a very convoluted prp format. One prp is required
2262 * for each page or partial page. Driver need to split up OS sg_list
2263 * entries if it is longer than one page or cross a page
2264 * boundary. Driver also have to insert a PRP list pointer entry as
2265 * the last entry in each physical page of the PRP list.
2266 *
2267 * NOTE: The first PRP "entry" is actually placed in the first
2268 * SGL entry in the main message as IEEE 64 format. The 2nd
2269 * entry in the main message is the chain element, and the rest
2270 * of the PRP entries are built in the contiguous pcie buffer.
2271 */
2272 page_mask = nvme_pg_size - 1;
2273
2274 /*
2275 * Native SGL is needed.
2276 * Put a chain element in main message frame that points to the first
2277 * chain buffer.
2278 *
2279 * NOTE: The ChainOffset field must be 0 when using a chain pointer to
2280 * a native SGL.
2281 */
2282
2283 /* Set main message chain element pointer */
2284 main_chain_element = (pMpi25IeeeSgeChain64_t)&mpi_request->SGL;
2285 /*
2286 * For NVMe the chain element needs to be the 2nd SG entry in the main
2287 * message.
2288 */
2289 main_chain_element = (Mpi25IeeeSgeChain64_t *)
2290 ((u8 *)main_chain_element + sizeof(MPI25_IEEE_SGE_CHAIN64));
2291
2292 /*
2293 * For the PRP entries, use the specially allocated buffer of
2294 * contiguous memory. Normal chain buffers can't be used
2295 * because each chain buffer would need to be the size of an OS
2296 * page (4k).
2297 */
2298 curr_buff = mpt3sas_base_get_pcie_sgl(ioc, smid);
2299 msg_dma = mpt3sas_base_get_pcie_sgl_dma(ioc, smid);
2300
2301 main_chain_element->Address = cpu_to_le64(msg_dma);
2302 main_chain_element->NextChainOffset = 0;
2303 main_chain_element->Flags = MPI2_IEEE_SGE_FLAGS_CHAIN_ELEMENT |
2304 MPI2_IEEE_SGE_FLAGS_SYSTEM_ADDR |
2305 MPI26_IEEE_SGE_FLAGS_NSF_NVME_PRP;
2306
2307 /* Build first prp, sge need not to be page aligned*/
2308 ptr_first_sgl = (pMpi25IeeeSgeChain64_t)&mpi_request->SGL;
2309 sg_scmd = scsi_sglist(scmd);
2310 sge_addr = sg_dma_address(sg_scmd);
2311 sge_len = sg_dma_len(sg_scmd);
2312
2313 offset = sge_addr & page_mask;
2314 first_prp_len = nvme_pg_size - offset;
2315
2316 ptr_first_sgl->Address = cpu_to_le64(sge_addr);
2317 ptr_first_sgl->Length = cpu_to_le32(first_prp_len);
2318
2319 data_len -= first_prp_len;
2320
2321 if (sge_len > first_prp_len) {
2322 sge_addr += first_prp_len;
2323 sge_len -= first_prp_len;
2324 } else if (data_len && (sge_len == first_prp_len)) {
2325 sg_scmd = sg_next(sg_scmd);
2326 sge_addr = sg_dma_address(sg_scmd);
2327 sge_len = sg_dma_len(sg_scmd);
2328 }
2329
2330 for (;;) {
2331 offset = sge_addr & page_mask;
2332
2333 /* Put PRP pointer due to page boundary*/
2334 page_mask_result = (uintptr_t)(curr_buff + 1) & page_mask;
2335 if (unlikely(!page_mask_result)) {
2336 scmd_printk(KERN_NOTICE,
2337 scmd, "page boundary curr_buff: 0x%p\n",
2338 curr_buff);
2339 msg_dma += 8;
2340 *curr_buff = cpu_to_le64(msg_dma);
2341 curr_buff++;
2342 num_prp_in_chain++;
2343 }
2344
2345 *curr_buff = cpu_to_le64(sge_addr);
2346 curr_buff++;
2347 msg_dma += 8;
2348 num_prp_in_chain++;
2349
2350 sge_addr += nvme_pg_size;
2351 sge_len -= nvme_pg_size;
2352 data_len -= nvme_pg_size;
2353
2354 if (data_len <= 0)
2355 break;
2356
2357 if (sge_len > 0)
2358 continue;
2359
2360 sg_scmd = sg_next(sg_scmd);
2361 sge_addr = sg_dma_address(sg_scmd);
2362 sge_len = sg_dma_len(sg_scmd);
2363 }
2364
2365 main_chain_element->Length =
2366 cpu_to_le32(num_prp_in_chain * sizeof(u64));
2367 return;
2368}
2369
2370static bool
2371base_is_prp_possible(struct MPT3SAS_ADAPTER *ioc,
2372 struct _pcie_device *pcie_device, struct scsi_cmnd *scmd, int sge_count)
2373{
2374 u32 data_length = 0;
2375 bool build_prp = true;
2376
2377 data_length = scsi_bufflen(scmd);
David Brazdil0f672f62019-12-10 10:32:29 +00002378 if (pcie_device &&
2379 (mpt3sas_scsih_is_pcie_scsi_device(pcie_device->device_info))) {
2380 build_prp = false;
2381 return build_prp;
2382 }
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002383
2384 /* If Datalenth is <= 16K and number of SGE’s entries are <= 2
2385 * we built IEEE SGL
2386 */
2387 if ((data_length <= NVME_PRP_PAGE_SIZE*4) && (sge_count <= 2))
2388 build_prp = false;
2389
2390 return build_prp;
2391}
2392
2393/**
2394 * _base_check_pcie_native_sgl - This function is called for PCIe end devices to
2395 * determine if the driver needs to build a native SGL. If so, that native
2396 * SGL is built in the special contiguous buffers allocated especially for
2397 * PCIe SGL creation. If the driver will not build a native SGL, return
2398 * TRUE and a normal IEEE SGL will be built. Currently this routine
2399 * supports NVMe.
2400 * @ioc: per adapter object
2401 * @mpi_request: mf request pointer
2402 * @smid: system request message index
2403 * @scmd: scsi command
2404 * @pcie_device: points to the PCIe device's info
2405 *
2406 * Return: 0 if native SGL was built, 1 if no SGL was built
2407 */
2408static int
2409_base_check_pcie_native_sgl(struct MPT3SAS_ADAPTER *ioc,
2410 Mpi25SCSIIORequest_t *mpi_request, u16 smid, struct scsi_cmnd *scmd,
2411 struct _pcie_device *pcie_device)
2412{
2413 int sges_left;
2414
2415 /* Get the SG list pointer and info. */
2416 sges_left = scsi_dma_map(scmd);
2417 if (sges_left < 0) {
2418 sdev_printk(KERN_ERR, scmd->device,
2419 "scsi_dma_map failed: request for %d bytes!\n",
2420 scsi_bufflen(scmd));
2421 return 1;
2422 }
2423
2424 /* Check if we need to build a native SG list. */
2425 if (base_is_prp_possible(ioc, pcie_device,
2426 scmd, sges_left) == 0) {
2427 /* We built a native SG list, just return. */
2428 goto out;
2429 }
2430
2431 /*
2432 * Build native NVMe PRP.
2433 */
2434 base_make_prp_nvme(ioc, scmd, mpi_request,
2435 smid, sges_left);
2436
2437 return 0;
2438out:
2439 scsi_dma_unmap(scmd);
2440 return 1;
2441}
2442
2443/**
2444 * _base_add_sg_single_ieee - add sg element for IEEE format
2445 * @paddr: virtual address for SGE
2446 * @flags: SGE flags
2447 * @chain_offset: number of 128 byte elements from start of segment
2448 * @length: data transfer length
2449 * @dma_addr: Physical address
2450 */
2451static void
2452_base_add_sg_single_ieee(void *paddr, u8 flags, u8 chain_offset, u32 length,
2453 dma_addr_t dma_addr)
2454{
2455 Mpi25IeeeSgeChain64_t *sgel = paddr;
2456
2457 sgel->Flags = flags;
2458 sgel->NextChainOffset = chain_offset;
2459 sgel->Length = cpu_to_le32(length);
2460 sgel->Address = cpu_to_le64(dma_addr);
2461}
2462
2463/**
2464 * _base_build_zero_len_sge_ieee - build zero length sg entry for IEEE format
2465 * @ioc: per adapter object
2466 * @paddr: virtual address for SGE
2467 *
2468 * Create a zero length scatter gather entry to insure the IOCs hardware has
2469 * something to use if the target device goes brain dead and tries
2470 * to send data even when none is asked for.
2471 */
2472static void
2473_base_build_zero_len_sge_ieee(struct MPT3SAS_ADAPTER *ioc, void *paddr)
2474{
2475 u8 sgl_flags = (MPI2_IEEE_SGE_FLAGS_SIMPLE_ELEMENT |
2476 MPI2_IEEE_SGE_FLAGS_SYSTEM_ADDR |
2477 MPI25_IEEE_SGE_FLAGS_END_OF_LIST);
2478
2479 _base_add_sg_single_ieee(paddr, sgl_flags, 0, 0, -1);
2480}
2481
2482/**
2483 * _base_build_sg_scmd - main sg creation routine
2484 * pcie_device is unused here!
2485 * @ioc: per adapter object
2486 * @scmd: scsi command
2487 * @smid: system request message index
2488 * @unused: unused pcie_device pointer
2489 * Context: none.
2490 *
2491 * The main routine that builds scatter gather table from a given
2492 * scsi request sent via the .queuecommand main handler.
2493 *
2494 * Return: 0 success, anything else error
2495 */
2496static int
2497_base_build_sg_scmd(struct MPT3SAS_ADAPTER *ioc,
2498 struct scsi_cmnd *scmd, u16 smid, struct _pcie_device *unused)
2499{
2500 Mpi2SCSIIORequest_t *mpi_request;
2501 dma_addr_t chain_dma;
2502 struct scatterlist *sg_scmd;
2503 void *sg_local, *chain;
2504 u32 chain_offset;
2505 u32 chain_length;
2506 u32 chain_flags;
2507 int sges_left;
2508 u32 sges_in_segment;
2509 u32 sgl_flags;
2510 u32 sgl_flags_last_element;
2511 u32 sgl_flags_end_buffer;
2512 struct chain_tracker *chain_req;
2513
2514 mpi_request = mpt3sas_base_get_msg_frame(ioc, smid);
2515
2516 /* init scatter gather flags */
2517 sgl_flags = MPI2_SGE_FLAGS_SIMPLE_ELEMENT;
2518 if (scmd->sc_data_direction == DMA_TO_DEVICE)
2519 sgl_flags |= MPI2_SGE_FLAGS_HOST_TO_IOC;
2520 sgl_flags_last_element = (sgl_flags | MPI2_SGE_FLAGS_LAST_ELEMENT)
2521 << MPI2_SGE_FLAGS_SHIFT;
2522 sgl_flags_end_buffer = (sgl_flags | MPI2_SGE_FLAGS_LAST_ELEMENT |
2523 MPI2_SGE_FLAGS_END_OF_BUFFER | MPI2_SGE_FLAGS_END_OF_LIST)
2524 << MPI2_SGE_FLAGS_SHIFT;
2525 sgl_flags = sgl_flags << MPI2_SGE_FLAGS_SHIFT;
2526
2527 sg_scmd = scsi_sglist(scmd);
2528 sges_left = scsi_dma_map(scmd);
2529 if (sges_left < 0) {
2530 sdev_printk(KERN_ERR, scmd->device,
David Brazdil0f672f62019-12-10 10:32:29 +00002531 "scsi_dma_map failed: request for %d bytes!\n",
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002532 scsi_bufflen(scmd));
2533 return -ENOMEM;
2534 }
2535
2536 sg_local = &mpi_request->SGL;
2537 sges_in_segment = ioc->max_sges_in_main_message;
2538 if (sges_left <= sges_in_segment)
2539 goto fill_in_last_segment;
2540
2541 mpi_request->ChainOffset = (offsetof(Mpi2SCSIIORequest_t, SGL) +
2542 (sges_in_segment * ioc->sge_size))/4;
2543
2544 /* fill in main message segment when there is a chain following */
2545 while (sges_in_segment) {
2546 if (sges_in_segment == 1)
2547 ioc->base_add_sg_single(sg_local,
2548 sgl_flags_last_element | sg_dma_len(sg_scmd),
2549 sg_dma_address(sg_scmd));
2550 else
2551 ioc->base_add_sg_single(sg_local, sgl_flags |
2552 sg_dma_len(sg_scmd), sg_dma_address(sg_scmd));
2553 sg_scmd = sg_next(sg_scmd);
2554 sg_local += ioc->sge_size;
2555 sges_left--;
2556 sges_in_segment--;
2557 }
2558
2559 /* initializing the chain flags and pointers */
2560 chain_flags = MPI2_SGE_FLAGS_CHAIN_ELEMENT << MPI2_SGE_FLAGS_SHIFT;
2561 chain_req = _base_get_chain_buffer_tracker(ioc, scmd);
2562 if (!chain_req)
2563 return -1;
2564 chain = chain_req->chain_buffer;
2565 chain_dma = chain_req->chain_buffer_dma;
2566 do {
2567 sges_in_segment = (sges_left <=
2568 ioc->max_sges_in_chain_message) ? sges_left :
2569 ioc->max_sges_in_chain_message;
2570 chain_offset = (sges_left == sges_in_segment) ?
2571 0 : (sges_in_segment * ioc->sge_size)/4;
2572 chain_length = sges_in_segment * ioc->sge_size;
2573 if (chain_offset) {
2574 chain_offset = chain_offset <<
2575 MPI2_SGE_CHAIN_OFFSET_SHIFT;
2576 chain_length += ioc->sge_size;
2577 }
2578 ioc->base_add_sg_single(sg_local, chain_flags | chain_offset |
2579 chain_length, chain_dma);
2580 sg_local = chain;
2581 if (!chain_offset)
2582 goto fill_in_last_segment;
2583
2584 /* fill in chain segments */
2585 while (sges_in_segment) {
2586 if (sges_in_segment == 1)
2587 ioc->base_add_sg_single(sg_local,
2588 sgl_flags_last_element |
2589 sg_dma_len(sg_scmd),
2590 sg_dma_address(sg_scmd));
2591 else
2592 ioc->base_add_sg_single(sg_local, sgl_flags |
2593 sg_dma_len(sg_scmd),
2594 sg_dma_address(sg_scmd));
2595 sg_scmd = sg_next(sg_scmd);
2596 sg_local += ioc->sge_size;
2597 sges_left--;
2598 sges_in_segment--;
2599 }
2600
2601 chain_req = _base_get_chain_buffer_tracker(ioc, scmd);
2602 if (!chain_req)
2603 return -1;
2604 chain = chain_req->chain_buffer;
2605 chain_dma = chain_req->chain_buffer_dma;
2606 } while (1);
2607
2608
2609 fill_in_last_segment:
2610
2611 /* fill the last segment */
2612 while (sges_left) {
2613 if (sges_left == 1)
2614 ioc->base_add_sg_single(sg_local, sgl_flags_end_buffer |
2615 sg_dma_len(sg_scmd), sg_dma_address(sg_scmd));
2616 else
2617 ioc->base_add_sg_single(sg_local, sgl_flags |
2618 sg_dma_len(sg_scmd), sg_dma_address(sg_scmd));
2619 sg_scmd = sg_next(sg_scmd);
2620 sg_local += ioc->sge_size;
2621 sges_left--;
2622 }
2623
2624 return 0;
2625}
2626
2627/**
2628 * _base_build_sg_scmd_ieee - main sg creation routine for IEEE format
2629 * @ioc: per adapter object
2630 * @scmd: scsi command
2631 * @smid: system request message index
2632 * @pcie_device: Pointer to pcie_device. If set, the pcie native sgl will be
2633 * constructed on need.
2634 * Context: none.
2635 *
2636 * The main routine that builds scatter gather table from a given
2637 * scsi request sent via the .queuecommand main handler.
2638 *
2639 * Return: 0 success, anything else error
2640 */
2641static int
2642_base_build_sg_scmd_ieee(struct MPT3SAS_ADAPTER *ioc,
2643 struct scsi_cmnd *scmd, u16 smid, struct _pcie_device *pcie_device)
2644{
2645 Mpi25SCSIIORequest_t *mpi_request;
2646 dma_addr_t chain_dma;
2647 struct scatterlist *sg_scmd;
2648 void *sg_local, *chain;
2649 u32 chain_offset;
2650 u32 chain_length;
2651 int sges_left;
2652 u32 sges_in_segment;
2653 u8 simple_sgl_flags;
2654 u8 simple_sgl_flags_last;
2655 u8 chain_sgl_flags;
2656 struct chain_tracker *chain_req;
2657
2658 mpi_request = mpt3sas_base_get_msg_frame(ioc, smid);
2659
2660 /* init scatter gather flags */
2661 simple_sgl_flags = MPI2_IEEE_SGE_FLAGS_SIMPLE_ELEMENT |
2662 MPI2_IEEE_SGE_FLAGS_SYSTEM_ADDR;
2663 simple_sgl_flags_last = simple_sgl_flags |
2664 MPI25_IEEE_SGE_FLAGS_END_OF_LIST;
2665 chain_sgl_flags = MPI2_IEEE_SGE_FLAGS_CHAIN_ELEMENT |
2666 MPI2_IEEE_SGE_FLAGS_SYSTEM_ADDR;
2667
2668 /* Check if we need to build a native SG list. */
2669 if ((pcie_device) && (_base_check_pcie_native_sgl(ioc, mpi_request,
2670 smid, scmd, pcie_device) == 0)) {
2671 /* We built a native SG list, just return. */
2672 return 0;
2673 }
2674
2675 sg_scmd = scsi_sglist(scmd);
2676 sges_left = scsi_dma_map(scmd);
2677 if (sges_left < 0) {
2678 sdev_printk(KERN_ERR, scmd->device,
David Brazdil0f672f62019-12-10 10:32:29 +00002679 "scsi_dma_map failed: request for %d bytes!\n",
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002680 scsi_bufflen(scmd));
2681 return -ENOMEM;
2682 }
2683
2684 sg_local = &mpi_request->SGL;
2685 sges_in_segment = (ioc->request_sz -
2686 offsetof(Mpi25SCSIIORequest_t, SGL))/ioc->sge_size_ieee;
2687 if (sges_left <= sges_in_segment)
2688 goto fill_in_last_segment;
2689
2690 mpi_request->ChainOffset = (sges_in_segment - 1 /* chain element */) +
2691 (offsetof(Mpi25SCSIIORequest_t, SGL)/ioc->sge_size_ieee);
2692
2693 /* fill in main message segment when there is a chain following */
2694 while (sges_in_segment > 1) {
2695 _base_add_sg_single_ieee(sg_local, simple_sgl_flags, 0,
2696 sg_dma_len(sg_scmd), sg_dma_address(sg_scmd));
2697 sg_scmd = sg_next(sg_scmd);
2698 sg_local += ioc->sge_size_ieee;
2699 sges_left--;
2700 sges_in_segment--;
2701 }
2702
2703 /* initializing the pointers */
2704 chain_req = _base_get_chain_buffer_tracker(ioc, scmd);
2705 if (!chain_req)
2706 return -1;
2707 chain = chain_req->chain_buffer;
2708 chain_dma = chain_req->chain_buffer_dma;
2709 do {
2710 sges_in_segment = (sges_left <=
2711 ioc->max_sges_in_chain_message) ? sges_left :
2712 ioc->max_sges_in_chain_message;
2713 chain_offset = (sges_left == sges_in_segment) ?
2714 0 : sges_in_segment;
2715 chain_length = sges_in_segment * ioc->sge_size_ieee;
2716 if (chain_offset)
2717 chain_length += ioc->sge_size_ieee;
2718 _base_add_sg_single_ieee(sg_local, chain_sgl_flags,
2719 chain_offset, chain_length, chain_dma);
2720
2721 sg_local = chain;
2722 if (!chain_offset)
2723 goto fill_in_last_segment;
2724
2725 /* fill in chain segments */
2726 while (sges_in_segment) {
2727 _base_add_sg_single_ieee(sg_local, simple_sgl_flags, 0,
2728 sg_dma_len(sg_scmd), sg_dma_address(sg_scmd));
2729 sg_scmd = sg_next(sg_scmd);
2730 sg_local += ioc->sge_size_ieee;
2731 sges_left--;
2732 sges_in_segment--;
2733 }
2734
2735 chain_req = _base_get_chain_buffer_tracker(ioc, scmd);
2736 if (!chain_req)
2737 return -1;
2738 chain = chain_req->chain_buffer;
2739 chain_dma = chain_req->chain_buffer_dma;
2740 } while (1);
2741
2742
2743 fill_in_last_segment:
2744
2745 /* fill the last segment */
2746 while (sges_left > 0) {
2747 if (sges_left == 1)
2748 _base_add_sg_single_ieee(sg_local,
2749 simple_sgl_flags_last, 0, sg_dma_len(sg_scmd),
2750 sg_dma_address(sg_scmd));
2751 else
2752 _base_add_sg_single_ieee(sg_local, simple_sgl_flags, 0,
2753 sg_dma_len(sg_scmd), sg_dma_address(sg_scmd));
2754 sg_scmd = sg_next(sg_scmd);
2755 sg_local += ioc->sge_size_ieee;
2756 sges_left--;
2757 }
2758
2759 return 0;
2760}
2761
2762/**
2763 * _base_build_sg_ieee - build generic sg for IEEE format
2764 * @ioc: per adapter object
2765 * @psge: virtual address for SGE
2766 * @data_out_dma: physical address for WRITES
2767 * @data_out_sz: data xfer size for WRITES
2768 * @data_in_dma: physical address for READS
2769 * @data_in_sz: data xfer size for READS
2770 */
2771static void
2772_base_build_sg_ieee(struct MPT3SAS_ADAPTER *ioc, void *psge,
2773 dma_addr_t data_out_dma, size_t data_out_sz, dma_addr_t data_in_dma,
2774 size_t data_in_sz)
2775{
2776 u8 sgl_flags;
2777
2778 if (!data_out_sz && !data_in_sz) {
2779 _base_build_zero_len_sge_ieee(ioc, psge);
2780 return;
2781 }
2782
2783 if (data_out_sz && data_in_sz) {
2784 /* WRITE sgel first */
2785 sgl_flags = MPI2_IEEE_SGE_FLAGS_SIMPLE_ELEMENT |
2786 MPI2_IEEE_SGE_FLAGS_SYSTEM_ADDR;
2787 _base_add_sg_single_ieee(psge, sgl_flags, 0, data_out_sz,
2788 data_out_dma);
2789
2790 /* incr sgel */
2791 psge += ioc->sge_size_ieee;
2792
2793 /* READ sgel last */
2794 sgl_flags |= MPI25_IEEE_SGE_FLAGS_END_OF_LIST;
2795 _base_add_sg_single_ieee(psge, sgl_flags, 0, data_in_sz,
2796 data_in_dma);
2797 } else if (data_out_sz) /* WRITE */ {
2798 sgl_flags = MPI2_IEEE_SGE_FLAGS_SIMPLE_ELEMENT |
2799 MPI25_IEEE_SGE_FLAGS_END_OF_LIST |
2800 MPI2_IEEE_SGE_FLAGS_SYSTEM_ADDR;
2801 _base_add_sg_single_ieee(psge, sgl_flags, 0, data_out_sz,
2802 data_out_dma);
2803 } else if (data_in_sz) /* READ */ {
2804 sgl_flags = MPI2_IEEE_SGE_FLAGS_SIMPLE_ELEMENT |
2805 MPI25_IEEE_SGE_FLAGS_END_OF_LIST |
2806 MPI2_IEEE_SGE_FLAGS_SYSTEM_ADDR;
2807 _base_add_sg_single_ieee(psge, sgl_flags, 0, data_in_sz,
2808 data_in_dma);
2809 }
2810}
2811
2812#define convert_to_kb(x) ((x) << (PAGE_SHIFT - 10))
2813
2814/**
2815 * _base_config_dma_addressing - set dma addressing
2816 * @ioc: per adapter object
2817 * @pdev: PCI device struct
2818 *
2819 * Return: 0 for success, non-zero for failure.
2820 */
2821static int
2822_base_config_dma_addressing(struct MPT3SAS_ADAPTER *ioc, struct pci_dev *pdev)
2823{
2824 struct sysinfo s;
Olivier Deprez157378f2022-04-04 15:47:50 +02002825 int dma_mask;
2826
2827 if (ioc->is_mcpu_endpoint ||
2828 sizeof(dma_addr_t) == 4 || ioc->use_32bit_dma ||
2829 dma_get_required_mask(&pdev->dev) <= 32)
2830 dma_mask = 32;
David Brazdil0f672f62019-12-10 10:32:29 +00002831 /* Set 63 bit DMA mask for all SAS3 and SAS35 controllers */
Olivier Deprez157378f2022-04-04 15:47:50 +02002832 else if (ioc->hba_mpi_version_belonged > MPI2_VERSION)
2833 dma_mask = 63;
David Brazdil0f672f62019-12-10 10:32:29 +00002834 else
Olivier Deprez157378f2022-04-04 15:47:50 +02002835 dma_mask = 64;
David Brazdil0f672f62019-12-10 10:32:29 +00002836
2837 if (dma_set_mask(&pdev->dev, DMA_BIT_MASK(dma_mask)) ||
Olivier Deprez157378f2022-04-04 15:47:50 +02002838 dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(dma_mask)))
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002839 return -ENODEV;
2840
Olivier Deprez157378f2022-04-04 15:47:50 +02002841 if (dma_mask > 32) {
2842 ioc->base_add_sg_single = &_base_add_sg_single_64;
2843 ioc->sge_size = sizeof(Mpi2SGESimple64_t);
2844 } else {
2845 ioc->base_add_sg_single = &_base_add_sg_single_32;
2846 ioc->sge_size = sizeof(Mpi2SGESimple32_t);
2847 }
2848
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002849 si_meminfo(&s);
David Brazdil0f672f62019-12-10 10:32:29 +00002850 ioc_info(ioc, "%d BIT PCI BUS DMA ADDRESSING SUPPORTED, total mem (%ld kB)\n",
Olivier Deprez157378f2022-04-04 15:47:50 +02002851 dma_mask, convert_to_kb(s.totalram));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002852
2853 return 0;
2854}
2855
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002856/**
2857 * _base_check_enable_msix - checks MSIX capabable.
2858 * @ioc: per adapter object
2859 *
2860 * Check to see if card is capable of MSIX, and set number
2861 * of available msix vectors
2862 */
2863static int
2864_base_check_enable_msix(struct MPT3SAS_ADAPTER *ioc)
2865{
2866 int base;
2867 u16 message_control;
2868
2869 /* Check whether controller SAS2008 B0 controller,
2870 * if it is SAS2008 B0 controller use IO-APIC instead of MSIX
2871 */
2872 if (ioc->pdev->device == MPI2_MFGPAGE_DEVID_SAS2008 &&
2873 ioc->pdev->revision == SAS2_PCI_DEVICE_B0_REVISION) {
2874 return -EINVAL;
2875 }
2876
2877 base = pci_find_capability(ioc->pdev, PCI_CAP_ID_MSIX);
2878 if (!base) {
David Brazdil0f672f62019-12-10 10:32:29 +00002879 dfailprintk(ioc, ioc_info(ioc, "msix not supported\n"));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002880 return -EINVAL;
2881 }
2882
2883 /* get msix vector count */
2884 /* NUMA_IO not supported for older controllers */
2885 if (ioc->pdev->device == MPI2_MFGPAGE_DEVID_SAS2004 ||
2886 ioc->pdev->device == MPI2_MFGPAGE_DEVID_SAS2008 ||
2887 ioc->pdev->device == MPI2_MFGPAGE_DEVID_SAS2108_1 ||
2888 ioc->pdev->device == MPI2_MFGPAGE_DEVID_SAS2108_2 ||
2889 ioc->pdev->device == MPI2_MFGPAGE_DEVID_SAS2108_3 ||
2890 ioc->pdev->device == MPI2_MFGPAGE_DEVID_SAS2116_1 ||
2891 ioc->pdev->device == MPI2_MFGPAGE_DEVID_SAS2116_2)
2892 ioc->msix_vector_count = 1;
2893 else {
2894 pci_read_config_word(ioc->pdev, base + 2, &message_control);
2895 ioc->msix_vector_count = (message_control & 0x3FF) + 1;
2896 }
David Brazdil0f672f62019-12-10 10:32:29 +00002897 dinitprintk(ioc, ioc_info(ioc, "msix is supported, vector_count(%d)\n",
2898 ioc->msix_vector_count));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002899 return 0;
2900}
2901
2902/**
2903 * _base_free_irq - free irq
2904 * @ioc: per adapter object
2905 *
2906 * Freeing respective reply_queue from the list.
2907 */
2908static void
2909_base_free_irq(struct MPT3SAS_ADAPTER *ioc)
2910{
2911 struct adapter_reply_queue *reply_q, *next;
2912
2913 if (list_empty(&ioc->reply_queue_list))
2914 return;
2915
2916 list_for_each_entry_safe(reply_q, next, &ioc->reply_queue_list, list) {
2917 list_del(&reply_q->list);
David Brazdil0f672f62019-12-10 10:32:29 +00002918 if (ioc->smp_affinity_enable)
2919 irq_set_affinity_hint(pci_irq_vector(ioc->pdev,
2920 reply_q->msix_index), NULL);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002921 free_irq(pci_irq_vector(ioc->pdev, reply_q->msix_index),
2922 reply_q);
2923 kfree(reply_q);
2924 }
2925}
2926
2927/**
2928 * _base_request_irq - request irq
2929 * @ioc: per adapter object
2930 * @index: msix index into vector table
2931 *
2932 * Inserting respective reply_queue into the list.
2933 */
2934static int
2935_base_request_irq(struct MPT3SAS_ADAPTER *ioc, u8 index)
2936{
2937 struct pci_dev *pdev = ioc->pdev;
2938 struct adapter_reply_queue *reply_q;
2939 int r;
2940
2941 reply_q = kzalloc(sizeof(struct adapter_reply_queue), GFP_KERNEL);
2942 if (!reply_q) {
David Brazdil0f672f62019-12-10 10:32:29 +00002943 ioc_err(ioc, "unable to allocate memory %zu!\n",
2944 sizeof(struct adapter_reply_queue));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002945 return -ENOMEM;
2946 }
2947 reply_q->ioc = ioc;
2948 reply_q->msix_index = index;
2949
2950 atomic_set(&reply_q->busy, 0);
2951 if (ioc->msix_enable)
2952 snprintf(reply_q->name, MPT_NAME_LENGTH, "%s%d-msix%d",
2953 ioc->driver_name, ioc->id, index);
2954 else
2955 snprintf(reply_q->name, MPT_NAME_LENGTH, "%s%d",
2956 ioc->driver_name, ioc->id);
2957 r = request_irq(pci_irq_vector(pdev, index), _base_interrupt,
2958 IRQF_SHARED, reply_q->name, reply_q);
2959 if (r) {
David Brazdil0f672f62019-12-10 10:32:29 +00002960 pr_err("%s: unable to allocate interrupt %d!\n",
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002961 reply_q->name, pci_irq_vector(pdev, index));
2962 kfree(reply_q);
2963 return -EBUSY;
2964 }
2965
2966 INIT_LIST_HEAD(&reply_q->list);
2967 list_add_tail(&reply_q->list, &ioc->reply_queue_list);
2968 return 0;
2969}
2970
2971/**
2972 * _base_assign_reply_queues - assigning msix index for each cpu
2973 * @ioc: per adapter object
2974 *
2975 * The enduser would need to set the affinity via /proc/irq/#/smp_affinity
2976 *
2977 * It would nice if we could call irq_set_affinity, however it is not
2978 * an exported symbol
2979 */
2980static void
2981_base_assign_reply_queues(struct MPT3SAS_ADAPTER *ioc)
2982{
2983 unsigned int cpu, nr_cpus, nr_msix, index = 0;
2984 struct adapter_reply_queue *reply_q;
David Brazdil0f672f62019-12-10 10:32:29 +00002985 int local_numa_node;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002986
2987 if (!_base_is_controller_msix_enabled(ioc))
2988 return;
2989
David Brazdil0f672f62019-12-10 10:32:29 +00002990 if (ioc->msix_load_balance)
2991 return;
2992
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002993 memset(ioc->cpu_msix_table, 0, ioc->cpu_msix_table_sz);
2994
2995 nr_cpus = num_online_cpus();
2996 nr_msix = ioc->reply_queue_count = min(ioc->reply_queue_count,
2997 ioc->facts.MaxMSIxVectors);
2998 if (!nr_msix)
2999 return;
3000
David Brazdil0f672f62019-12-10 10:32:29 +00003001 if (ioc->smp_affinity_enable) {
3002
3003 /*
3004 * set irq affinity to local numa node for those irqs
3005 * corresponding to high iops queues.
3006 */
3007 if (ioc->high_iops_queues) {
3008 local_numa_node = dev_to_node(&ioc->pdev->dev);
3009 for (index = 0; index < ioc->high_iops_queues;
3010 index++) {
3011 irq_set_affinity_hint(pci_irq_vector(ioc->pdev,
3012 index), cpumask_of_node(local_numa_node));
3013 }
3014 }
3015
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003016 list_for_each_entry(reply_q, &ioc->reply_queue_list, list) {
David Brazdil0f672f62019-12-10 10:32:29 +00003017 const cpumask_t *mask;
3018
3019 if (reply_q->msix_index < ioc->high_iops_queues)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003020 continue;
David Brazdil0f672f62019-12-10 10:32:29 +00003021
3022 mask = pci_irq_get_affinity(ioc->pdev,
3023 reply_q->msix_index);
3024 if (!mask) {
3025 ioc_warn(ioc, "no affinity for msi %x\n",
3026 reply_q->msix_index);
3027 goto fall_back;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003028 }
3029
3030 for_each_cpu_and(cpu, mask, cpu_online_mask) {
3031 if (cpu >= ioc->cpu_msix_table_sz)
3032 break;
3033 ioc->cpu_msix_table[cpu] = reply_q->msix_index;
3034 }
3035 }
3036 return;
3037 }
David Brazdil0f672f62019-12-10 10:32:29 +00003038
3039fall_back:
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003040 cpu = cpumask_first(cpu_online_mask);
David Brazdil0f672f62019-12-10 10:32:29 +00003041 nr_msix -= ioc->high_iops_queues;
3042 index = 0;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003043
3044 list_for_each_entry(reply_q, &ioc->reply_queue_list, list) {
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003045 unsigned int i, group = nr_cpus / nr_msix;
3046
David Brazdil0f672f62019-12-10 10:32:29 +00003047 if (reply_q->msix_index < ioc->high_iops_queues)
3048 continue;
3049
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003050 if (cpu >= nr_cpus)
3051 break;
3052
3053 if (index < nr_cpus % nr_msix)
3054 group++;
3055
3056 for (i = 0 ; i < group ; i++) {
3057 ioc->cpu_msix_table[cpu] = reply_q->msix_index;
3058 cpu = cpumask_next(cpu, cpu_online_mask);
3059 }
3060 index++;
3061 }
3062}
3063
3064/**
David Brazdil0f672f62019-12-10 10:32:29 +00003065 * _base_check_and_enable_high_iops_queues - enable high iops mode
Olivier Deprez157378f2022-04-04 15:47:50 +02003066 * @ioc: per adapter object
3067 * @hba_msix_vector_count: msix vectors supported by HBA
David Brazdil0f672f62019-12-10 10:32:29 +00003068 *
3069 * Enable high iops queues only if
3070 * - HBA is a SEA/AERO controller and
3071 * - MSI-Xs vector supported by the HBA is 128 and
3072 * - total CPU count in the system >=16 and
3073 * - loaded driver with default max_msix_vectors module parameter and
3074 * - system booted in non kdump mode
3075 *
3076 * returns nothing.
3077 */
3078static void
3079_base_check_and_enable_high_iops_queues(struct MPT3SAS_ADAPTER *ioc,
3080 int hba_msix_vector_count)
3081{
3082 u16 lnksta, speed;
3083
3084 if (perf_mode == MPT_PERF_MODE_IOPS ||
3085 perf_mode == MPT_PERF_MODE_LATENCY) {
3086 ioc->high_iops_queues = 0;
3087 return;
3088 }
3089
3090 if (perf_mode == MPT_PERF_MODE_DEFAULT) {
3091
3092 pcie_capability_read_word(ioc->pdev, PCI_EXP_LNKSTA, &lnksta);
3093 speed = lnksta & PCI_EXP_LNKSTA_CLS;
3094
3095 if (speed < 0x4) {
3096 ioc->high_iops_queues = 0;
3097 return;
3098 }
3099 }
3100
3101 if (!reset_devices && ioc->is_aero_ioc &&
3102 hba_msix_vector_count == MPT3SAS_GEN35_MAX_MSIX_QUEUES &&
3103 num_online_cpus() >= MPT3SAS_HIGH_IOPS_REPLY_QUEUES &&
3104 max_msix_vectors == -1)
3105 ioc->high_iops_queues = MPT3SAS_HIGH_IOPS_REPLY_QUEUES;
3106 else
3107 ioc->high_iops_queues = 0;
3108}
3109
3110/**
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003111 * _base_disable_msix - disables msix
3112 * @ioc: per adapter object
3113 *
3114 */
3115static void
3116_base_disable_msix(struct MPT3SAS_ADAPTER *ioc)
3117{
3118 if (!ioc->msix_enable)
3119 return;
David Brazdil0f672f62019-12-10 10:32:29 +00003120 pci_free_irq_vectors(ioc->pdev);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003121 ioc->msix_enable = 0;
3122}
3123
3124/**
David Brazdil0f672f62019-12-10 10:32:29 +00003125 * _base_alloc_irq_vectors - allocate msix vectors
3126 * @ioc: per adapter object
3127 *
3128 */
3129static int
3130_base_alloc_irq_vectors(struct MPT3SAS_ADAPTER *ioc)
3131{
3132 int i, irq_flags = PCI_IRQ_MSIX;
3133 struct irq_affinity desc = { .pre_vectors = ioc->high_iops_queues };
3134 struct irq_affinity *descp = &desc;
3135
3136 if (ioc->smp_affinity_enable)
3137 irq_flags |= PCI_IRQ_AFFINITY;
3138 else
3139 descp = NULL;
3140
3141 ioc_info(ioc, " %d %d\n", ioc->high_iops_queues,
Olivier Deprez157378f2022-04-04 15:47:50 +02003142 ioc->reply_queue_count);
David Brazdil0f672f62019-12-10 10:32:29 +00003143
3144 i = pci_alloc_irq_vectors_affinity(ioc->pdev,
3145 ioc->high_iops_queues,
Olivier Deprez157378f2022-04-04 15:47:50 +02003146 ioc->reply_queue_count, irq_flags, descp);
David Brazdil0f672f62019-12-10 10:32:29 +00003147
3148 return i;
3149}
3150
3151/**
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003152 * _base_enable_msix - enables msix, failback to io_apic
3153 * @ioc: per adapter object
3154 *
3155 */
3156static int
3157_base_enable_msix(struct MPT3SAS_ADAPTER *ioc)
3158{
3159 int r;
3160 int i, local_max_msix_vectors;
3161 u8 try_msix = 0;
David Brazdil0f672f62019-12-10 10:32:29 +00003162
3163 ioc->msix_load_balance = false;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003164
3165 if (msix_disable == -1 || msix_disable == 0)
3166 try_msix = 1;
3167
3168 if (!try_msix)
3169 goto try_ioapic;
3170
3171 if (_base_check_enable_msix(ioc) != 0)
3172 goto try_ioapic;
3173
David Brazdil0f672f62019-12-10 10:32:29 +00003174 ioc_info(ioc, "MSI-X vectors supported: %d\n", ioc->msix_vector_count);
3175 pr_info("\t no of cores: %d, max_msix_vectors: %d\n",
3176 ioc->cpu_count, max_msix_vectors);
3177 if (ioc->is_aero_ioc)
3178 _base_check_and_enable_high_iops_queues(ioc,
3179 ioc->msix_vector_count);
3180 ioc->reply_queue_count =
3181 min_t(int, ioc->cpu_count + ioc->high_iops_queues,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003182 ioc->msix_vector_count);
3183
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003184 if (!ioc->rdpq_array_enable && max_msix_vectors == -1)
3185 local_max_msix_vectors = (reset_devices) ? 1 : 8;
3186 else
3187 local_max_msix_vectors = max_msix_vectors;
3188
3189 if (local_max_msix_vectors > 0)
3190 ioc->reply_queue_count = min_t(int, local_max_msix_vectors,
3191 ioc->reply_queue_count);
3192 else if (local_max_msix_vectors == 0)
3193 goto try_ioapic;
3194
David Brazdil0f672f62019-12-10 10:32:29 +00003195 /*
3196 * Enable msix_load_balance only if combined reply queue mode is
3197 * disabled on SAS3 & above generation HBA devices.
3198 */
3199 if (!ioc->combined_reply_queue &&
3200 ioc->hba_mpi_version_belonged != MPI2_VERSION) {
Olivier Deprez157378f2022-04-04 15:47:50 +02003201 ioc_info(ioc,
3202 "combined ReplyQueue is off, Enabling msix load balance\n");
David Brazdil0f672f62019-12-10 10:32:29 +00003203 ioc->msix_load_balance = true;
3204 }
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003205
David Brazdil0f672f62019-12-10 10:32:29 +00003206 /*
3207 * smp affinity setting is not need when msix load balance
3208 * is enabled.
3209 */
3210 if (ioc->msix_load_balance)
3211 ioc->smp_affinity_enable = 0;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003212
David Brazdil0f672f62019-12-10 10:32:29 +00003213 r = _base_alloc_irq_vectors(ioc);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003214 if (r < 0) {
Olivier Deprez157378f2022-04-04 15:47:50 +02003215 ioc_info(ioc, "pci_alloc_irq_vectors failed (r=%d) !!!\n", r);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003216 goto try_ioapic;
3217 }
3218
3219 ioc->msix_enable = 1;
3220 ioc->reply_queue_count = r;
3221 for (i = 0; i < ioc->reply_queue_count; i++) {
3222 r = _base_request_irq(ioc, i);
3223 if (r) {
3224 _base_free_irq(ioc);
3225 _base_disable_msix(ioc);
3226 goto try_ioapic;
3227 }
3228 }
3229
David Brazdil0f672f62019-12-10 10:32:29 +00003230 ioc_info(ioc, "High IOPs queues : %s\n",
3231 ioc->high_iops_queues ? "enabled" : "disabled");
3232
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003233 return 0;
3234
3235/* failback to io_apic interrupt routing */
3236 try_ioapic:
David Brazdil0f672f62019-12-10 10:32:29 +00003237 ioc->high_iops_queues = 0;
3238 ioc_info(ioc, "High IOPs queues : disabled\n");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003239 ioc->reply_queue_count = 1;
3240 r = pci_alloc_irq_vectors(ioc->pdev, 1, 1, PCI_IRQ_LEGACY);
3241 if (r < 0) {
David Brazdil0f672f62019-12-10 10:32:29 +00003242 dfailprintk(ioc,
3243 ioc_info(ioc, "pci_alloc_irq_vector(legacy) failed (r=%d) !!!\n",
3244 r));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003245 } else
3246 r = _base_request_irq(ioc, 0);
3247
3248 return r;
3249}
3250
3251/**
3252 * mpt3sas_base_unmap_resources - free controller resources
3253 * @ioc: per adapter object
3254 */
3255static void
3256mpt3sas_base_unmap_resources(struct MPT3SAS_ADAPTER *ioc)
3257{
3258 struct pci_dev *pdev = ioc->pdev;
3259
David Brazdil0f672f62019-12-10 10:32:29 +00003260 dexitprintk(ioc, ioc_info(ioc, "%s\n", __func__));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003261
3262 _base_free_irq(ioc);
3263 _base_disable_msix(ioc);
3264
3265 kfree(ioc->replyPostRegisterIndex);
3266 ioc->replyPostRegisterIndex = NULL;
3267
3268
3269 if (ioc->chip_phys) {
3270 iounmap(ioc->chip);
3271 ioc->chip_phys = 0;
3272 }
3273
3274 if (pci_is_enabled(pdev)) {
3275 pci_release_selected_regions(ioc->pdev, ioc->bars);
3276 pci_disable_pcie_error_reporting(pdev);
3277 pci_disable_device(pdev);
3278 }
3279}
3280
David Brazdil0f672f62019-12-10 10:32:29 +00003281static int
3282_base_diag_reset(struct MPT3SAS_ADAPTER *ioc);
3283
3284/**
3285 * _base_check_for_fault_and_issue_reset - check if IOC is in fault state
3286 * and if it is in fault state then issue diag reset.
3287 * @ioc: per adapter object
3288 *
3289 * Returns: 0 for success, non-zero for failure.
3290 */
3291static int
3292_base_check_for_fault_and_issue_reset(struct MPT3SAS_ADAPTER *ioc)
3293{
3294 u32 ioc_state;
3295 int rc = -EFAULT;
3296
3297 dinitprintk(ioc, pr_info("%s\n", __func__));
3298 if (ioc->pci_error_recovery)
3299 return 0;
3300 ioc_state = mpt3sas_base_get_iocstate(ioc, 0);
3301 dhsprintk(ioc, pr_info("%s: ioc_state(0x%08x)\n", __func__, ioc_state));
3302
3303 if ((ioc_state & MPI2_IOC_STATE_MASK) == MPI2_IOC_STATE_FAULT) {
Olivier Deprez157378f2022-04-04 15:47:50 +02003304 mpt3sas_print_fault_code(ioc, ioc_state &
David Brazdil0f672f62019-12-10 10:32:29 +00003305 MPI2_DOORBELL_DATA_MASK);
3306 rc = _base_diag_reset(ioc);
Olivier Deprez157378f2022-04-04 15:47:50 +02003307 } else if ((ioc_state & MPI2_IOC_STATE_MASK) ==
3308 MPI2_IOC_STATE_COREDUMP) {
3309 mpt3sas_print_coredump_info(ioc, ioc_state &
3310 MPI2_DOORBELL_DATA_MASK);
3311 mpt3sas_base_wait_for_coredump_completion(ioc, __func__);
3312 rc = _base_diag_reset(ioc);
David Brazdil0f672f62019-12-10 10:32:29 +00003313 }
3314
3315 return rc;
3316}
3317
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003318/**
3319 * mpt3sas_base_map_resources - map in controller resources (io/irq/memap)
3320 * @ioc: per adapter object
3321 *
3322 * Return: 0 for success, non-zero for failure.
3323 */
3324int
3325mpt3sas_base_map_resources(struct MPT3SAS_ADAPTER *ioc)
3326{
3327 struct pci_dev *pdev = ioc->pdev;
3328 u32 memap_sz;
3329 u32 pio_sz;
David Brazdil0f672f62019-12-10 10:32:29 +00003330 int i, r = 0, rc;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003331 u64 pio_chip = 0;
3332 phys_addr_t chip_phys = 0;
3333 struct adapter_reply_queue *reply_q;
3334
David Brazdil0f672f62019-12-10 10:32:29 +00003335 dinitprintk(ioc, ioc_info(ioc, "%s\n", __func__));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003336
3337 ioc->bars = pci_select_bars(pdev, IORESOURCE_MEM);
3338 if (pci_enable_device_mem(pdev)) {
David Brazdil0f672f62019-12-10 10:32:29 +00003339 ioc_warn(ioc, "pci_enable_device_mem: failed\n");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003340 ioc->bars = 0;
3341 return -ENODEV;
3342 }
3343
3344
3345 if (pci_request_selected_regions(pdev, ioc->bars,
3346 ioc->driver_name)) {
David Brazdil0f672f62019-12-10 10:32:29 +00003347 ioc_warn(ioc, "pci_request_selected_regions: failed\n");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003348 ioc->bars = 0;
3349 r = -ENODEV;
3350 goto out_fail;
3351 }
3352
3353/* AER (Advanced Error Reporting) hooks */
3354 pci_enable_pcie_error_reporting(pdev);
3355
3356 pci_set_master(pdev);
3357
3358
3359 if (_base_config_dma_addressing(ioc, pdev) != 0) {
David Brazdil0f672f62019-12-10 10:32:29 +00003360 ioc_warn(ioc, "no suitable DMA mask for %s\n", pci_name(pdev));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003361 r = -ENODEV;
3362 goto out_fail;
3363 }
3364
3365 for (i = 0, memap_sz = 0, pio_sz = 0; (i < DEVICE_COUNT_RESOURCE) &&
3366 (!memap_sz || !pio_sz); i++) {
3367 if (pci_resource_flags(pdev, i) & IORESOURCE_IO) {
3368 if (pio_sz)
3369 continue;
3370 pio_chip = (u64)pci_resource_start(pdev, i);
3371 pio_sz = pci_resource_len(pdev, i);
3372 } else if (pci_resource_flags(pdev, i) & IORESOURCE_MEM) {
3373 if (memap_sz)
3374 continue;
3375 ioc->chip_phys = pci_resource_start(pdev, i);
3376 chip_phys = ioc->chip_phys;
3377 memap_sz = pci_resource_len(pdev, i);
3378 ioc->chip = ioremap(ioc->chip_phys, memap_sz);
3379 }
3380 }
3381
3382 if (ioc->chip == NULL) {
Olivier Deprez157378f2022-04-04 15:47:50 +02003383 ioc_err(ioc,
3384 "unable to map adapter memory! or resource not found\n");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003385 r = -EINVAL;
3386 goto out_fail;
3387 }
3388
Olivier Deprez157378f2022-04-04 15:47:50 +02003389 mpt3sas_base_mask_interrupts(ioc);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003390
3391 r = _base_get_ioc_facts(ioc);
David Brazdil0f672f62019-12-10 10:32:29 +00003392 if (r) {
3393 rc = _base_check_for_fault_and_issue_reset(ioc);
3394 if (rc || (_base_get_ioc_facts(ioc)))
3395 goto out_fail;
3396 }
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003397
3398 if (!ioc->rdpq_array_enable_assigned) {
3399 ioc->rdpq_array_enable = ioc->rdpq_array_capable;
3400 ioc->rdpq_array_enable_assigned = 1;
3401 }
3402
3403 r = _base_enable_msix(ioc);
3404 if (r)
3405 goto out_fail;
3406
David Brazdil0f672f62019-12-10 10:32:29 +00003407 if (!ioc->is_driver_loading)
3408 _base_init_irqpolls(ioc);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003409 /* Use the Combined reply queue feature only for SAS3 C0 & higher
3410 * revision HBAs and also only when reply queue count is greater than 8
3411 */
3412 if (ioc->combined_reply_queue) {
3413 /* Determine the Supplemental Reply Post Host Index Registers
3414 * Addresse. Supplemental Reply Post Host Index Registers
3415 * starts at offset MPI25_SUP_REPLY_POST_HOST_INDEX_OFFSET and
3416 * each register is at offset bytes of
3417 * MPT3_SUP_REPLY_POST_HOST_INDEX_REG_OFFSET from previous one.
3418 */
3419 ioc->replyPostRegisterIndex = kcalloc(
3420 ioc->combined_reply_index_count,
3421 sizeof(resource_size_t *), GFP_KERNEL);
3422 if (!ioc->replyPostRegisterIndex) {
Olivier Deprez157378f2022-04-04 15:47:50 +02003423 ioc_err(ioc,
3424 "allocation for replyPostRegisterIndex failed!\n");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003425 r = -ENOMEM;
3426 goto out_fail;
3427 }
3428
3429 for (i = 0; i < ioc->combined_reply_index_count; i++) {
3430 ioc->replyPostRegisterIndex[i] = (resource_size_t *)
3431 ((u8 __force *)&ioc->chip->Doorbell +
3432 MPI25_SUP_REPLY_POST_HOST_INDEX_OFFSET +
3433 (i * MPT3_SUP_REPLY_POST_HOST_INDEX_REG_OFFSET));
3434 }
3435 }
3436
3437 if (ioc->is_warpdrive) {
3438 ioc->reply_post_host_index[0] = (resource_size_t __iomem *)
3439 &ioc->chip->ReplyPostHostIndex;
3440
3441 for (i = 1; i < ioc->cpu_msix_table_sz; i++)
3442 ioc->reply_post_host_index[i] =
3443 (resource_size_t __iomem *)
3444 ((u8 __iomem *)&ioc->chip->Doorbell + (0x4000 + ((i - 1)
3445 * 4)));
3446 }
3447
3448 list_for_each_entry(reply_q, &ioc->reply_queue_list, list)
David Brazdil0f672f62019-12-10 10:32:29 +00003449 pr_info("%s: %s enabled: IRQ %d\n",
3450 reply_q->name,
3451 ioc->msix_enable ? "PCI-MSI-X" : "IO-APIC",
3452 pci_irq_vector(ioc->pdev, reply_q->msix_index));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003453
David Brazdil0f672f62019-12-10 10:32:29 +00003454 ioc_info(ioc, "iomem(%pap), mapped(0x%p), size(%d)\n",
3455 &chip_phys, ioc->chip, memap_sz);
3456 ioc_info(ioc, "ioport(0x%016llx), size(%d)\n",
3457 (unsigned long long)pio_chip, pio_sz);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003458
3459 /* Save PCI configuration state for recovery from PCI AER/EEH errors */
3460 pci_save_state(pdev);
3461 return 0;
3462
3463 out_fail:
3464 mpt3sas_base_unmap_resources(ioc);
3465 return r;
3466}
3467
3468/**
3469 * mpt3sas_base_get_msg_frame - obtain request mf pointer
3470 * @ioc: per adapter object
3471 * @smid: system request message index(smid zero is invalid)
3472 *
3473 * Return: virt pointer to message frame.
3474 */
3475void *
3476mpt3sas_base_get_msg_frame(struct MPT3SAS_ADAPTER *ioc, u16 smid)
3477{
3478 return (void *)(ioc->request + (smid * ioc->request_sz));
3479}
3480
3481/**
3482 * mpt3sas_base_get_sense_buffer - obtain a sense buffer virt addr
3483 * @ioc: per adapter object
3484 * @smid: system request message index
3485 *
3486 * Return: virt pointer to sense buffer.
3487 */
3488void *
3489mpt3sas_base_get_sense_buffer(struct MPT3SAS_ADAPTER *ioc, u16 smid)
3490{
3491 return (void *)(ioc->sense + ((smid - 1) * SCSI_SENSE_BUFFERSIZE));
3492}
3493
3494/**
3495 * mpt3sas_base_get_sense_buffer_dma - obtain a sense buffer dma addr
3496 * @ioc: per adapter object
3497 * @smid: system request message index
3498 *
3499 * Return: phys pointer to the low 32bit address of the sense buffer.
3500 */
3501__le32
3502mpt3sas_base_get_sense_buffer_dma(struct MPT3SAS_ADAPTER *ioc, u16 smid)
3503{
3504 return cpu_to_le32(ioc->sense_dma + ((smid - 1) *
3505 SCSI_SENSE_BUFFERSIZE));
3506}
3507
3508/**
3509 * mpt3sas_base_get_pcie_sgl - obtain a PCIe SGL virt addr
3510 * @ioc: per adapter object
3511 * @smid: system request message index
3512 *
3513 * Return: virt pointer to a PCIe SGL.
3514 */
3515void *
3516mpt3sas_base_get_pcie_sgl(struct MPT3SAS_ADAPTER *ioc, u16 smid)
3517{
3518 return (void *)(ioc->pcie_sg_lookup[smid - 1].pcie_sgl);
3519}
3520
3521/**
3522 * mpt3sas_base_get_pcie_sgl_dma - obtain a PCIe SGL dma addr
3523 * @ioc: per adapter object
3524 * @smid: system request message index
3525 *
3526 * Return: phys pointer to the address of the PCIe buffer.
3527 */
3528dma_addr_t
3529mpt3sas_base_get_pcie_sgl_dma(struct MPT3SAS_ADAPTER *ioc, u16 smid)
3530{
3531 return ioc->pcie_sg_lookup[smid - 1].pcie_sgl_dma;
3532}
3533
3534/**
3535 * mpt3sas_base_get_reply_virt_addr - obtain reply frames virt address
3536 * @ioc: per adapter object
3537 * @phys_addr: lower 32 physical addr of the reply
3538 *
3539 * Converts 32bit lower physical addr into a virt address.
3540 */
3541void *
3542mpt3sas_base_get_reply_virt_addr(struct MPT3SAS_ADAPTER *ioc, u32 phys_addr)
3543{
3544 if (!phys_addr)
3545 return NULL;
3546 return ioc->reply + (phys_addr - (u32)ioc->reply_dma);
3547}
3548
David Brazdil0f672f62019-12-10 10:32:29 +00003549/**
3550 * _base_get_msix_index - get the msix index
3551 * @ioc: per adapter object
3552 * @scmd: scsi_cmnd object
3553 *
3554 * returns msix index of general reply queues,
3555 * i.e. reply queue on which IO request's reply
3556 * should be posted by the HBA firmware.
3557 */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003558static inline u8
David Brazdil0f672f62019-12-10 10:32:29 +00003559_base_get_msix_index(struct MPT3SAS_ADAPTER *ioc,
3560 struct scsi_cmnd *scmd)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003561{
David Brazdil0f672f62019-12-10 10:32:29 +00003562 /* Enables reply_queue load balancing */
3563 if (ioc->msix_load_balance)
3564 return ioc->reply_queue_count ?
3565 base_mod64(atomic64_add_return(1,
3566 &ioc->total_io_cnt), ioc->reply_queue_count) : 0;
3567
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003568 return ioc->cpu_msix_table[raw_smp_processor_id()];
3569}
3570
3571/**
Olivier Deprez157378f2022-04-04 15:47:50 +02003572 * _base_sdev_nr_inflight_request -get number of inflight requests
3573 * of a request queue.
3574 * @q: request_queue object
3575 *
3576 * returns number of inflight request of a request queue.
3577 */
3578inline unsigned long
3579_base_sdev_nr_inflight_request(struct request_queue *q)
3580{
3581 struct blk_mq_hw_ctx *hctx = q->queue_hw_ctx[0];
3582
3583 return atomic_read(&hctx->nr_active);
3584}
3585
3586
3587/**
David Brazdil0f672f62019-12-10 10:32:29 +00003588 * _base_get_high_iops_msix_index - get the msix index of
3589 * high iops queues
3590 * @ioc: per adapter object
3591 * @scmd: scsi_cmnd object
3592 *
3593 * Returns: msix index of high iops reply queues.
3594 * i.e. high iops reply queue on which IO request's
3595 * reply should be posted by the HBA firmware.
3596 */
3597static inline u8
3598_base_get_high_iops_msix_index(struct MPT3SAS_ADAPTER *ioc,
3599 struct scsi_cmnd *scmd)
3600{
3601 /**
3602 * Round robin the IO interrupts among the high iops
3603 * reply queues in terms of batch count 16 when outstanding
3604 * IOs on the target device is >=8.
3605 */
Olivier Deprez157378f2022-04-04 15:47:50 +02003606 if (_base_sdev_nr_inflight_request(scmd->device->request_queue) >
David Brazdil0f672f62019-12-10 10:32:29 +00003607 MPT3SAS_DEVICE_HIGH_IOPS_DEPTH)
3608 return base_mod64((
3609 atomic64_add_return(1, &ioc->high_iops_outstanding) /
3610 MPT3SAS_HIGH_IOPS_BATCH_COUNT),
3611 MPT3SAS_HIGH_IOPS_REPLY_QUEUES);
3612
3613 return _base_get_msix_index(ioc, scmd);
3614}
3615
3616/**
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003617 * mpt3sas_base_get_smid - obtain a free smid from internal queue
3618 * @ioc: per adapter object
3619 * @cb_idx: callback index
3620 *
3621 * Return: smid (zero is invalid)
3622 */
3623u16
3624mpt3sas_base_get_smid(struct MPT3SAS_ADAPTER *ioc, u8 cb_idx)
3625{
3626 unsigned long flags;
3627 struct request_tracker *request;
3628 u16 smid;
3629
3630 spin_lock_irqsave(&ioc->scsi_lookup_lock, flags);
3631 if (list_empty(&ioc->internal_free_list)) {
3632 spin_unlock_irqrestore(&ioc->scsi_lookup_lock, flags);
David Brazdil0f672f62019-12-10 10:32:29 +00003633 ioc_err(ioc, "%s: smid not available\n", __func__);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003634 return 0;
3635 }
3636
3637 request = list_entry(ioc->internal_free_list.next,
3638 struct request_tracker, tracker_list);
3639 request->cb_idx = cb_idx;
3640 smid = request->smid;
3641 list_del(&request->tracker_list);
3642 spin_unlock_irqrestore(&ioc->scsi_lookup_lock, flags);
3643 return smid;
3644}
3645
3646/**
3647 * mpt3sas_base_get_smid_scsiio - obtain a free smid from scsiio queue
3648 * @ioc: per adapter object
3649 * @cb_idx: callback index
3650 * @scmd: pointer to scsi command object
3651 *
3652 * Return: smid (zero is invalid)
3653 */
3654u16
3655mpt3sas_base_get_smid_scsiio(struct MPT3SAS_ADAPTER *ioc, u8 cb_idx,
3656 struct scsi_cmnd *scmd)
3657{
3658 struct scsiio_tracker *request = scsi_cmd_priv(scmd);
3659 unsigned int tag = scmd->request->tag;
3660 u16 smid;
3661
3662 smid = tag + 1;
3663 request->cb_idx = cb_idx;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003664 request->smid = smid;
David Brazdil0f672f62019-12-10 10:32:29 +00003665 request->scmd = scmd;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003666 INIT_LIST_HEAD(&request->chain_list);
3667 return smid;
3668}
3669
3670/**
3671 * mpt3sas_base_get_smid_hpr - obtain a free smid from hi-priority queue
3672 * @ioc: per adapter object
3673 * @cb_idx: callback index
3674 *
3675 * Return: smid (zero is invalid)
3676 */
3677u16
3678mpt3sas_base_get_smid_hpr(struct MPT3SAS_ADAPTER *ioc, u8 cb_idx)
3679{
3680 unsigned long flags;
3681 struct request_tracker *request;
3682 u16 smid;
3683
3684 spin_lock_irqsave(&ioc->scsi_lookup_lock, flags);
3685 if (list_empty(&ioc->hpr_free_list)) {
3686 spin_unlock_irqrestore(&ioc->scsi_lookup_lock, flags);
3687 return 0;
3688 }
3689
3690 request = list_entry(ioc->hpr_free_list.next,
3691 struct request_tracker, tracker_list);
3692 request->cb_idx = cb_idx;
3693 smid = request->smid;
3694 list_del(&request->tracker_list);
3695 spin_unlock_irqrestore(&ioc->scsi_lookup_lock, flags);
3696 return smid;
3697}
3698
3699static void
3700_base_recovery_check(struct MPT3SAS_ADAPTER *ioc)
3701{
3702 /*
3703 * See _wait_for_commands_to_complete() call with regards to this code.
3704 */
3705 if (ioc->shost_recovery && ioc->pending_io_count) {
3706 ioc->pending_io_count = scsi_host_busy(ioc->shost);
3707 if (ioc->pending_io_count == 0)
3708 wake_up(&ioc->reset_wq);
3709 }
3710}
3711
3712void mpt3sas_base_clear_st(struct MPT3SAS_ADAPTER *ioc,
3713 struct scsiio_tracker *st)
3714{
3715 if (WARN_ON(st->smid == 0))
3716 return;
3717 st->cb_idx = 0xFF;
3718 st->direct_io = 0;
David Brazdil0f672f62019-12-10 10:32:29 +00003719 st->scmd = NULL;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003720 atomic_set(&ioc->chain_lookup[st->smid - 1].chain_offset, 0);
3721 st->smid = 0;
3722}
3723
3724/**
3725 * mpt3sas_base_free_smid - put smid back on free_list
3726 * @ioc: per adapter object
3727 * @smid: system request message index
3728 */
3729void
3730mpt3sas_base_free_smid(struct MPT3SAS_ADAPTER *ioc, u16 smid)
3731{
3732 unsigned long flags;
3733 int i;
3734
3735 if (smid < ioc->hi_priority_smid) {
3736 struct scsiio_tracker *st;
David Brazdil0f672f62019-12-10 10:32:29 +00003737 void *request;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003738
3739 st = _get_st_from_smid(ioc, smid);
3740 if (!st) {
3741 _base_recovery_check(ioc);
3742 return;
3743 }
David Brazdil0f672f62019-12-10 10:32:29 +00003744
3745 /* Clear MPI request frame */
3746 request = mpt3sas_base_get_msg_frame(ioc, smid);
3747 memset(request, 0, ioc->request_sz);
3748
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003749 mpt3sas_base_clear_st(ioc, st);
3750 _base_recovery_check(ioc);
3751 return;
3752 }
3753
3754 spin_lock_irqsave(&ioc->scsi_lookup_lock, flags);
3755 if (smid < ioc->internal_smid) {
3756 /* hi-priority */
3757 i = smid - ioc->hi_priority_smid;
3758 ioc->hpr_lookup[i].cb_idx = 0xFF;
3759 list_add(&ioc->hpr_lookup[i].tracker_list, &ioc->hpr_free_list);
3760 } else if (smid <= ioc->hba_queue_depth) {
3761 /* internal queue */
3762 i = smid - ioc->internal_smid;
3763 ioc->internal_lookup[i].cb_idx = 0xFF;
3764 list_add(&ioc->internal_lookup[i].tracker_list,
3765 &ioc->internal_free_list);
3766 }
3767 spin_unlock_irqrestore(&ioc->scsi_lookup_lock, flags);
3768}
3769
3770/**
3771 * _base_mpi_ep_writeq - 32 bit write to MMIO
3772 * @b: data payload
3773 * @addr: address in MMIO space
3774 * @writeq_lock: spin lock
3775 *
3776 * This special handling for MPI EP to take care of 32 bit
3777 * environment where its not quarenteed to send the entire word
3778 * in one transfer.
3779 */
3780static inline void
3781_base_mpi_ep_writeq(__u64 b, volatile void __iomem *addr,
3782 spinlock_t *writeq_lock)
3783{
3784 unsigned long flags;
3785
3786 spin_lock_irqsave(writeq_lock, flags);
3787 __raw_writel((u32)(b), addr);
3788 __raw_writel((u32)(b >> 32), (addr + 4));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003789 spin_unlock_irqrestore(writeq_lock, flags);
3790}
3791
3792/**
3793 * _base_writeq - 64 bit write to MMIO
3794 * @b: data payload
3795 * @addr: address in MMIO space
3796 * @writeq_lock: spin lock
3797 *
3798 * Glue for handling an atomic 64 bit word to MMIO. This special handling takes
3799 * care of 32 bit environment where its not quarenteed to send the entire word
3800 * in one transfer.
3801 */
3802#if defined(writeq) && defined(CONFIG_64BIT)
3803static inline void
3804_base_writeq(__u64 b, volatile void __iomem *addr, spinlock_t *writeq_lock)
3805{
David Brazdil0f672f62019-12-10 10:32:29 +00003806 wmb();
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003807 __raw_writeq(b, addr);
David Brazdil0f672f62019-12-10 10:32:29 +00003808 barrier();
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003809}
3810#else
3811static inline void
3812_base_writeq(__u64 b, volatile void __iomem *addr, spinlock_t *writeq_lock)
3813{
3814 _base_mpi_ep_writeq(b, addr, writeq_lock);
3815}
3816#endif
3817
3818/**
David Brazdil0f672f62019-12-10 10:32:29 +00003819 * _base_set_and_get_msix_index - get the msix index and assign to msix_io
3820 * variable of scsi tracker
3821 * @ioc: per adapter object
3822 * @smid: system request message index
3823 *
3824 * returns msix index.
3825 */
3826static u8
3827_base_set_and_get_msix_index(struct MPT3SAS_ADAPTER *ioc, u16 smid)
3828{
3829 struct scsiio_tracker *st = NULL;
3830
3831 if (smid < ioc->hi_priority_smid)
3832 st = _get_st_from_smid(ioc, smid);
3833
3834 if (st == NULL)
3835 return _base_get_msix_index(ioc, NULL);
3836
3837 st->msix_io = ioc->get_msix_index_for_smlio(ioc, st->scmd);
3838 return st->msix_io;
3839}
3840
3841/**
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003842 * _base_put_smid_mpi_ep_scsi_io - send SCSI_IO request to firmware
3843 * @ioc: per adapter object
3844 * @smid: system request message index
3845 * @handle: device handle
3846 */
3847static void
David Brazdil0f672f62019-12-10 10:32:29 +00003848_base_put_smid_mpi_ep_scsi_io(struct MPT3SAS_ADAPTER *ioc,
3849 u16 smid, u16 handle)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003850{
3851 Mpi2RequestDescriptorUnion_t descriptor;
3852 u64 *request = (u64 *)&descriptor;
3853 void *mpi_req_iomem;
3854 __le32 *mfp = (__le32 *)mpt3sas_base_get_msg_frame(ioc, smid);
3855
3856 _clone_sg_entries(ioc, (void *) mfp, smid);
3857 mpi_req_iomem = (void __force *)ioc->chip +
3858 MPI_FRAME_START_OFFSET + (smid * ioc->request_sz);
3859 _base_clone_mpi_to_sys_mem(mpi_req_iomem, (void *)mfp,
3860 ioc->request_sz);
3861 descriptor.SCSIIO.RequestFlags = MPI2_REQ_DESCRIPT_FLAGS_SCSI_IO;
David Brazdil0f672f62019-12-10 10:32:29 +00003862 descriptor.SCSIIO.MSIxIndex = _base_set_and_get_msix_index(ioc, smid);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003863 descriptor.SCSIIO.SMID = cpu_to_le16(smid);
3864 descriptor.SCSIIO.DevHandle = cpu_to_le16(handle);
3865 descriptor.SCSIIO.LMID = 0;
3866 _base_mpi_ep_writeq(*request, &ioc->chip->RequestDescriptorPostLow,
3867 &ioc->scsi_lookup_lock);
3868}
3869
3870/**
3871 * _base_put_smid_scsi_io - send SCSI_IO request to firmware
3872 * @ioc: per adapter object
3873 * @smid: system request message index
3874 * @handle: device handle
3875 */
3876static void
3877_base_put_smid_scsi_io(struct MPT3SAS_ADAPTER *ioc, u16 smid, u16 handle)
3878{
3879 Mpi2RequestDescriptorUnion_t descriptor;
3880 u64 *request = (u64 *)&descriptor;
3881
3882
3883 descriptor.SCSIIO.RequestFlags = MPI2_REQ_DESCRIPT_FLAGS_SCSI_IO;
David Brazdil0f672f62019-12-10 10:32:29 +00003884 descriptor.SCSIIO.MSIxIndex = _base_set_and_get_msix_index(ioc, smid);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003885 descriptor.SCSIIO.SMID = cpu_to_le16(smid);
3886 descriptor.SCSIIO.DevHandle = cpu_to_le16(handle);
3887 descriptor.SCSIIO.LMID = 0;
3888 _base_writeq(*request, &ioc->chip->RequestDescriptorPostLow,
3889 &ioc->scsi_lookup_lock);
3890}
3891
3892/**
David Brazdil0f672f62019-12-10 10:32:29 +00003893 * _base_put_smid_fast_path - send fast path request to firmware
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003894 * @ioc: per adapter object
3895 * @smid: system request message index
3896 * @handle: device handle
3897 */
David Brazdil0f672f62019-12-10 10:32:29 +00003898static void
3899_base_put_smid_fast_path(struct MPT3SAS_ADAPTER *ioc, u16 smid,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003900 u16 handle)
3901{
3902 Mpi2RequestDescriptorUnion_t descriptor;
3903 u64 *request = (u64 *)&descriptor;
3904
3905 descriptor.SCSIIO.RequestFlags =
3906 MPI25_REQ_DESCRIPT_FLAGS_FAST_PATH_SCSI_IO;
David Brazdil0f672f62019-12-10 10:32:29 +00003907 descriptor.SCSIIO.MSIxIndex = _base_set_and_get_msix_index(ioc, smid);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003908 descriptor.SCSIIO.SMID = cpu_to_le16(smid);
3909 descriptor.SCSIIO.DevHandle = cpu_to_le16(handle);
3910 descriptor.SCSIIO.LMID = 0;
3911 _base_writeq(*request, &ioc->chip->RequestDescriptorPostLow,
3912 &ioc->scsi_lookup_lock);
3913}
3914
3915/**
David Brazdil0f672f62019-12-10 10:32:29 +00003916 * _base_put_smid_hi_priority - send Task Management request to firmware
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003917 * @ioc: per adapter object
3918 * @smid: system request message index
3919 * @msix_task: msix_task will be same as msix of IO incase of task abort else 0.
3920 */
David Brazdil0f672f62019-12-10 10:32:29 +00003921static void
3922_base_put_smid_hi_priority(struct MPT3SAS_ADAPTER *ioc, u16 smid,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003923 u16 msix_task)
3924{
3925 Mpi2RequestDescriptorUnion_t descriptor;
3926 void *mpi_req_iomem;
3927 u64 *request;
3928
3929 if (ioc->is_mcpu_endpoint) {
3930 __le32 *mfp = (__le32 *)mpt3sas_base_get_msg_frame(ioc, smid);
3931
3932 /* TBD 256 is offset within sys register. */
3933 mpi_req_iomem = (void __force *)ioc->chip
3934 + MPI_FRAME_START_OFFSET
3935 + (smid * ioc->request_sz);
3936 _base_clone_mpi_to_sys_mem(mpi_req_iomem, (void *)mfp,
3937 ioc->request_sz);
3938 }
3939
3940 request = (u64 *)&descriptor;
3941
3942 descriptor.HighPriority.RequestFlags =
3943 MPI2_REQ_DESCRIPT_FLAGS_HIGH_PRIORITY;
3944 descriptor.HighPriority.MSIxIndex = msix_task;
3945 descriptor.HighPriority.SMID = cpu_to_le16(smid);
3946 descriptor.HighPriority.LMID = 0;
3947 descriptor.HighPriority.Reserved1 = 0;
3948 if (ioc->is_mcpu_endpoint)
3949 _base_mpi_ep_writeq(*request,
3950 &ioc->chip->RequestDescriptorPostLow,
3951 &ioc->scsi_lookup_lock);
3952 else
3953 _base_writeq(*request, &ioc->chip->RequestDescriptorPostLow,
3954 &ioc->scsi_lookup_lock);
3955}
3956
3957/**
3958 * mpt3sas_base_put_smid_nvme_encap - send NVMe encapsulated request to
3959 * firmware
3960 * @ioc: per adapter object
3961 * @smid: system request message index
3962 */
3963void
3964mpt3sas_base_put_smid_nvme_encap(struct MPT3SAS_ADAPTER *ioc, u16 smid)
3965{
3966 Mpi2RequestDescriptorUnion_t descriptor;
3967 u64 *request = (u64 *)&descriptor;
3968
3969 descriptor.Default.RequestFlags =
3970 MPI26_REQ_DESCRIPT_FLAGS_PCIE_ENCAPSULATED;
David Brazdil0f672f62019-12-10 10:32:29 +00003971 descriptor.Default.MSIxIndex = _base_set_and_get_msix_index(ioc, smid);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003972 descriptor.Default.SMID = cpu_to_le16(smid);
3973 descriptor.Default.LMID = 0;
3974 descriptor.Default.DescriptorTypeDependent = 0;
3975 _base_writeq(*request, &ioc->chip->RequestDescriptorPostLow,
3976 &ioc->scsi_lookup_lock);
3977}
3978
3979/**
David Brazdil0f672f62019-12-10 10:32:29 +00003980 * _base_put_smid_default - Default, primarily used for config pages
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003981 * @ioc: per adapter object
3982 * @smid: system request message index
3983 */
David Brazdil0f672f62019-12-10 10:32:29 +00003984static void
3985_base_put_smid_default(struct MPT3SAS_ADAPTER *ioc, u16 smid)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00003986{
3987 Mpi2RequestDescriptorUnion_t descriptor;
3988 void *mpi_req_iomem;
3989 u64 *request;
3990
3991 if (ioc->is_mcpu_endpoint) {
3992 __le32 *mfp = (__le32 *)mpt3sas_base_get_msg_frame(ioc, smid);
3993
3994 _clone_sg_entries(ioc, (void *) mfp, smid);
3995 /* TBD 256 is offset within sys register */
3996 mpi_req_iomem = (void __force *)ioc->chip +
3997 MPI_FRAME_START_OFFSET + (smid * ioc->request_sz);
3998 _base_clone_mpi_to_sys_mem(mpi_req_iomem, (void *)mfp,
3999 ioc->request_sz);
4000 }
4001 request = (u64 *)&descriptor;
4002 descriptor.Default.RequestFlags = MPI2_REQ_DESCRIPT_FLAGS_DEFAULT_TYPE;
David Brazdil0f672f62019-12-10 10:32:29 +00004003 descriptor.Default.MSIxIndex = _base_set_and_get_msix_index(ioc, smid);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004004 descriptor.Default.SMID = cpu_to_le16(smid);
4005 descriptor.Default.LMID = 0;
4006 descriptor.Default.DescriptorTypeDependent = 0;
4007 if (ioc->is_mcpu_endpoint)
4008 _base_mpi_ep_writeq(*request,
4009 &ioc->chip->RequestDescriptorPostLow,
4010 &ioc->scsi_lookup_lock);
4011 else
4012 _base_writeq(*request, &ioc->chip->RequestDescriptorPostLow,
4013 &ioc->scsi_lookup_lock);
4014}
4015
4016/**
David Brazdil0f672f62019-12-10 10:32:29 +00004017 * _base_put_smid_scsi_io_atomic - send SCSI_IO request to firmware using
4018 * Atomic Request Descriptor
4019 * @ioc: per adapter object
4020 * @smid: system request message index
4021 * @handle: device handle, unused in this function, for function type match
4022 *
4023 * Return nothing.
4024 */
4025static void
4026_base_put_smid_scsi_io_atomic(struct MPT3SAS_ADAPTER *ioc, u16 smid,
4027 u16 handle)
4028{
4029 Mpi26AtomicRequestDescriptor_t descriptor;
4030 u32 *request = (u32 *)&descriptor;
4031
4032 descriptor.RequestFlags = MPI2_REQ_DESCRIPT_FLAGS_SCSI_IO;
4033 descriptor.MSIxIndex = _base_set_and_get_msix_index(ioc, smid);
4034 descriptor.SMID = cpu_to_le16(smid);
4035
4036 writel(cpu_to_le32(*request), &ioc->chip->AtomicRequestDescriptorPost);
4037}
4038
4039/**
4040 * _base_put_smid_fast_path_atomic - send fast path request to firmware
4041 * using Atomic Request Descriptor
4042 * @ioc: per adapter object
4043 * @smid: system request message index
4044 * @handle: device handle, unused in this function, for function type match
4045 * Return nothing
4046 */
4047static void
4048_base_put_smid_fast_path_atomic(struct MPT3SAS_ADAPTER *ioc, u16 smid,
4049 u16 handle)
4050{
4051 Mpi26AtomicRequestDescriptor_t descriptor;
4052 u32 *request = (u32 *)&descriptor;
4053
4054 descriptor.RequestFlags = MPI25_REQ_DESCRIPT_FLAGS_FAST_PATH_SCSI_IO;
4055 descriptor.MSIxIndex = _base_set_and_get_msix_index(ioc, smid);
4056 descriptor.SMID = cpu_to_le16(smid);
4057
4058 writel(cpu_to_le32(*request), &ioc->chip->AtomicRequestDescriptorPost);
4059}
4060
4061/**
4062 * _base_put_smid_hi_priority_atomic - send Task Management request to
4063 * firmware using Atomic Request Descriptor
4064 * @ioc: per adapter object
4065 * @smid: system request message index
4066 * @msix_task: msix_task will be same as msix of IO incase of task abort else 0
4067 *
4068 * Return nothing.
4069 */
4070static void
4071_base_put_smid_hi_priority_atomic(struct MPT3SAS_ADAPTER *ioc, u16 smid,
4072 u16 msix_task)
4073{
4074 Mpi26AtomicRequestDescriptor_t descriptor;
4075 u32 *request = (u32 *)&descriptor;
4076
4077 descriptor.RequestFlags = MPI2_REQ_DESCRIPT_FLAGS_HIGH_PRIORITY;
4078 descriptor.MSIxIndex = msix_task;
4079 descriptor.SMID = cpu_to_le16(smid);
4080
4081 writel(cpu_to_le32(*request), &ioc->chip->AtomicRequestDescriptorPost);
4082}
4083
4084/**
4085 * _base_put_smid_default - Default, primarily used for config pages
4086 * use Atomic Request Descriptor
4087 * @ioc: per adapter object
4088 * @smid: system request message index
4089 *
4090 * Return nothing.
4091 */
4092static void
4093_base_put_smid_default_atomic(struct MPT3SAS_ADAPTER *ioc, u16 smid)
4094{
4095 Mpi26AtomicRequestDescriptor_t descriptor;
4096 u32 *request = (u32 *)&descriptor;
4097
4098 descriptor.RequestFlags = MPI2_REQ_DESCRIPT_FLAGS_DEFAULT_TYPE;
4099 descriptor.MSIxIndex = _base_set_and_get_msix_index(ioc, smid);
4100 descriptor.SMID = cpu_to_le16(smid);
4101
4102 writel(cpu_to_le32(*request), &ioc->chip->AtomicRequestDescriptorPost);
4103}
4104
4105/**
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004106 * _base_display_OEMs_branding - Display branding string
4107 * @ioc: per adapter object
4108 */
4109static void
4110_base_display_OEMs_branding(struct MPT3SAS_ADAPTER *ioc)
4111{
4112 if (ioc->pdev->subsystem_vendor != PCI_VENDOR_ID_INTEL)
4113 return;
4114
4115 switch (ioc->pdev->subsystem_vendor) {
4116 case PCI_VENDOR_ID_INTEL:
4117 switch (ioc->pdev->device) {
4118 case MPI2_MFGPAGE_DEVID_SAS2008:
4119 switch (ioc->pdev->subsystem_device) {
4120 case MPT2SAS_INTEL_RMS2LL080_SSDID:
David Brazdil0f672f62019-12-10 10:32:29 +00004121 ioc_info(ioc, "%s\n",
4122 MPT2SAS_INTEL_RMS2LL080_BRANDING);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004123 break;
4124 case MPT2SAS_INTEL_RMS2LL040_SSDID:
David Brazdil0f672f62019-12-10 10:32:29 +00004125 ioc_info(ioc, "%s\n",
4126 MPT2SAS_INTEL_RMS2LL040_BRANDING);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004127 break;
4128 case MPT2SAS_INTEL_SSD910_SSDID:
David Brazdil0f672f62019-12-10 10:32:29 +00004129 ioc_info(ioc, "%s\n",
4130 MPT2SAS_INTEL_SSD910_BRANDING);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004131 break;
4132 default:
David Brazdil0f672f62019-12-10 10:32:29 +00004133 ioc_info(ioc, "Intel(R) Controller: Subsystem ID: 0x%X\n",
4134 ioc->pdev->subsystem_device);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004135 break;
4136 }
David Brazdil0f672f62019-12-10 10:32:29 +00004137 break;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004138 case MPI2_MFGPAGE_DEVID_SAS2308_2:
4139 switch (ioc->pdev->subsystem_device) {
4140 case MPT2SAS_INTEL_RS25GB008_SSDID:
David Brazdil0f672f62019-12-10 10:32:29 +00004141 ioc_info(ioc, "%s\n",
4142 MPT2SAS_INTEL_RS25GB008_BRANDING);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004143 break;
4144 case MPT2SAS_INTEL_RMS25JB080_SSDID:
David Brazdil0f672f62019-12-10 10:32:29 +00004145 ioc_info(ioc, "%s\n",
4146 MPT2SAS_INTEL_RMS25JB080_BRANDING);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004147 break;
4148 case MPT2SAS_INTEL_RMS25JB040_SSDID:
David Brazdil0f672f62019-12-10 10:32:29 +00004149 ioc_info(ioc, "%s\n",
4150 MPT2SAS_INTEL_RMS25JB040_BRANDING);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004151 break;
4152 case MPT2SAS_INTEL_RMS25KB080_SSDID:
David Brazdil0f672f62019-12-10 10:32:29 +00004153 ioc_info(ioc, "%s\n",
4154 MPT2SAS_INTEL_RMS25KB080_BRANDING);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004155 break;
4156 case MPT2SAS_INTEL_RMS25KB040_SSDID:
David Brazdil0f672f62019-12-10 10:32:29 +00004157 ioc_info(ioc, "%s\n",
4158 MPT2SAS_INTEL_RMS25KB040_BRANDING);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004159 break;
4160 case MPT2SAS_INTEL_RMS25LB040_SSDID:
David Brazdil0f672f62019-12-10 10:32:29 +00004161 ioc_info(ioc, "%s\n",
4162 MPT2SAS_INTEL_RMS25LB040_BRANDING);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004163 break;
4164 case MPT2SAS_INTEL_RMS25LB080_SSDID:
David Brazdil0f672f62019-12-10 10:32:29 +00004165 ioc_info(ioc, "%s\n",
4166 MPT2SAS_INTEL_RMS25LB080_BRANDING);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004167 break;
4168 default:
David Brazdil0f672f62019-12-10 10:32:29 +00004169 ioc_info(ioc, "Intel(R) Controller: Subsystem ID: 0x%X\n",
4170 ioc->pdev->subsystem_device);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004171 break;
4172 }
David Brazdil0f672f62019-12-10 10:32:29 +00004173 break;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004174 case MPI25_MFGPAGE_DEVID_SAS3008:
4175 switch (ioc->pdev->subsystem_device) {
4176 case MPT3SAS_INTEL_RMS3JC080_SSDID:
David Brazdil0f672f62019-12-10 10:32:29 +00004177 ioc_info(ioc, "%s\n",
4178 MPT3SAS_INTEL_RMS3JC080_BRANDING);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004179 break;
4180
4181 case MPT3SAS_INTEL_RS3GC008_SSDID:
David Brazdil0f672f62019-12-10 10:32:29 +00004182 ioc_info(ioc, "%s\n",
4183 MPT3SAS_INTEL_RS3GC008_BRANDING);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004184 break;
4185 case MPT3SAS_INTEL_RS3FC044_SSDID:
David Brazdil0f672f62019-12-10 10:32:29 +00004186 ioc_info(ioc, "%s\n",
4187 MPT3SAS_INTEL_RS3FC044_BRANDING);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004188 break;
4189 case MPT3SAS_INTEL_RS3UC080_SSDID:
David Brazdil0f672f62019-12-10 10:32:29 +00004190 ioc_info(ioc, "%s\n",
4191 MPT3SAS_INTEL_RS3UC080_BRANDING);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004192 break;
4193 default:
David Brazdil0f672f62019-12-10 10:32:29 +00004194 ioc_info(ioc, "Intel(R) Controller: Subsystem ID: 0x%X\n",
4195 ioc->pdev->subsystem_device);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004196 break;
4197 }
4198 break;
4199 default:
David Brazdil0f672f62019-12-10 10:32:29 +00004200 ioc_info(ioc, "Intel(R) Controller: Subsystem ID: 0x%X\n",
4201 ioc->pdev->subsystem_device);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004202 break;
4203 }
4204 break;
4205 case PCI_VENDOR_ID_DELL:
4206 switch (ioc->pdev->device) {
4207 case MPI2_MFGPAGE_DEVID_SAS2008:
4208 switch (ioc->pdev->subsystem_device) {
4209 case MPT2SAS_DELL_6GBPS_SAS_HBA_SSDID:
David Brazdil0f672f62019-12-10 10:32:29 +00004210 ioc_info(ioc, "%s\n",
4211 MPT2SAS_DELL_6GBPS_SAS_HBA_BRANDING);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004212 break;
4213 case MPT2SAS_DELL_PERC_H200_ADAPTER_SSDID:
David Brazdil0f672f62019-12-10 10:32:29 +00004214 ioc_info(ioc, "%s\n",
4215 MPT2SAS_DELL_PERC_H200_ADAPTER_BRANDING);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004216 break;
4217 case MPT2SAS_DELL_PERC_H200_INTEGRATED_SSDID:
David Brazdil0f672f62019-12-10 10:32:29 +00004218 ioc_info(ioc, "%s\n",
4219 MPT2SAS_DELL_PERC_H200_INTEGRATED_BRANDING);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004220 break;
4221 case MPT2SAS_DELL_PERC_H200_MODULAR_SSDID:
David Brazdil0f672f62019-12-10 10:32:29 +00004222 ioc_info(ioc, "%s\n",
4223 MPT2SAS_DELL_PERC_H200_MODULAR_BRANDING);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004224 break;
4225 case MPT2SAS_DELL_PERC_H200_EMBEDDED_SSDID:
David Brazdil0f672f62019-12-10 10:32:29 +00004226 ioc_info(ioc, "%s\n",
4227 MPT2SAS_DELL_PERC_H200_EMBEDDED_BRANDING);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004228 break;
4229 case MPT2SAS_DELL_PERC_H200_SSDID:
David Brazdil0f672f62019-12-10 10:32:29 +00004230 ioc_info(ioc, "%s\n",
4231 MPT2SAS_DELL_PERC_H200_BRANDING);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004232 break;
4233 case MPT2SAS_DELL_6GBPS_SAS_SSDID:
David Brazdil0f672f62019-12-10 10:32:29 +00004234 ioc_info(ioc, "%s\n",
4235 MPT2SAS_DELL_6GBPS_SAS_BRANDING);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004236 break;
4237 default:
David Brazdil0f672f62019-12-10 10:32:29 +00004238 ioc_info(ioc, "Dell 6Gbps HBA: Subsystem ID: 0x%X\n",
4239 ioc->pdev->subsystem_device);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004240 break;
4241 }
4242 break;
4243 case MPI25_MFGPAGE_DEVID_SAS3008:
4244 switch (ioc->pdev->subsystem_device) {
4245 case MPT3SAS_DELL_12G_HBA_SSDID:
David Brazdil0f672f62019-12-10 10:32:29 +00004246 ioc_info(ioc, "%s\n",
4247 MPT3SAS_DELL_12G_HBA_BRANDING);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004248 break;
4249 default:
David Brazdil0f672f62019-12-10 10:32:29 +00004250 ioc_info(ioc, "Dell 12Gbps HBA: Subsystem ID: 0x%X\n",
4251 ioc->pdev->subsystem_device);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004252 break;
4253 }
4254 break;
4255 default:
David Brazdil0f672f62019-12-10 10:32:29 +00004256 ioc_info(ioc, "Dell HBA: Subsystem ID: 0x%X\n",
4257 ioc->pdev->subsystem_device);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004258 break;
4259 }
4260 break;
4261 case PCI_VENDOR_ID_CISCO:
4262 switch (ioc->pdev->device) {
4263 case MPI25_MFGPAGE_DEVID_SAS3008:
4264 switch (ioc->pdev->subsystem_device) {
4265 case MPT3SAS_CISCO_12G_8E_HBA_SSDID:
David Brazdil0f672f62019-12-10 10:32:29 +00004266 ioc_info(ioc, "%s\n",
4267 MPT3SAS_CISCO_12G_8E_HBA_BRANDING);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004268 break;
4269 case MPT3SAS_CISCO_12G_8I_HBA_SSDID:
David Brazdil0f672f62019-12-10 10:32:29 +00004270 ioc_info(ioc, "%s\n",
4271 MPT3SAS_CISCO_12G_8I_HBA_BRANDING);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004272 break;
4273 case MPT3SAS_CISCO_12G_AVILA_HBA_SSDID:
David Brazdil0f672f62019-12-10 10:32:29 +00004274 ioc_info(ioc, "%s\n",
4275 MPT3SAS_CISCO_12G_AVILA_HBA_BRANDING);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004276 break;
4277 default:
David Brazdil0f672f62019-12-10 10:32:29 +00004278 ioc_info(ioc, "Cisco 12Gbps SAS HBA: Subsystem ID: 0x%X\n",
4279 ioc->pdev->subsystem_device);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004280 break;
4281 }
4282 break;
4283 case MPI25_MFGPAGE_DEVID_SAS3108_1:
4284 switch (ioc->pdev->subsystem_device) {
4285 case MPT3SAS_CISCO_12G_AVILA_HBA_SSDID:
David Brazdil0f672f62019-12-10 10:32:29 +00004286 ioc_info(ioc, "%s\n",
4287 MPT3SAS_CISCO_12G_AVILA_HBA_BRANDING);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004288 break;
4289 case MPT3SAS_CISCO_12G_COLUSA_MEZZANINE_HBA_SSDID:
David Brazdil0f672f62019-12-10 10:32:29 +00004290 ioc_info(ioc, "%s\n",
4291 MPT3SAS_CISCO_12G_COLUSA_MEZZANINE_HBA_BRANDING);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004292 break;
4293 default:
David Brazdil0f672f62019-12-10 10:32:29 +00004294 ioc_info(ioc, "Cisco 12Gbps SAS HBA: Subsystem ID: 0x%X\n",
4295 ioc->pdev->subsystem_device);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004296 break;
4297 }
4298 break;
4299 default:
David Brazdil0f672f62019-12-10 10:32:29 +00004300 ioc_info(ioc, "Cisco SAS HBA: Subsystem ID: 0x%X\n",
4301 ioc->pdev->subsystem_device);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004302 break;
4303 }
4304 break;
4305 case MPT2SAS_HP_3PAR_SSVID:
4306 switch (ioc->pdev->device) {
4307 case MPI2_MFGPAGE_DEVID_SAS2004:
4308 switch (ioc->pdev->subsystem_device) {
4309 case MPT2SAS_HP_DAUGHTER_2_4_INTERNAL_SSDID:
David Brazdil0f672f62019-12-10 10:32:29 +00004310 ioc_info(ioc, "%s\n",
4311 MPT2SAS_HP_DAUGHTER_2_4_INTERNAL_BRANDING);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004312 break;
4313 default:
David Brazdil0f672f62019-12-10 10:32:29 +00004314 ioc_info(ioc, "HP 6Gbps SAS HBA: Subsystem ID: 0x%X\n",
4315 ioc->pdev->subsystem_device);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004316 break;
4317 }
David Brazdil0f672f62019-12-10 10:32:29 +00004318 break;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004319 case MPI2_MFGPAGE_DEVID_SAS2308_2:
4320 switch (ioc->pdev->subsystem_device) {
4321 case MPT2SAS_HP_2_4_INTERNAL_SSDID:
David Brazdil0f672f62019-12-10 10:32:29 +00004322 ioc_info(ioc, "%s\n",
4323 MPT2SAS_HP_2_4_INTERNAL_BRANDING);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004324 break;
4325 case MPT2SAS_HP_2_4_EXTERNAL_SSDID:
David Brazdil0f672f62019-12-10 10:32:29 +00004326 ioc_info(ioc, "%s\n",
4327 MPT2SAS_HP_2_4_EXTERNAL_BRANDING);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004328 break;
4329 case MPT2SAS_HP_1_4_INTERNAL_1_4_EXTERNAL_SSDID:
David Brazdil0f672f62019-12-10 10:32:29 +00004330 ioc_info(ioc, "%s\n",
4331 MPT2SAS_HP_1_4_INTERNAL_1_4_EXTERNAL_BRANDING);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004332 break;
4333 case MPT2SAS_HP_EMBEDDED_2_4_INTERNAL_SSDID:
David Brazdil0f672f62019-12-10 10:32:29 +00004334 ioc_info(ioc, "%s\n",
4335 MPT2SAS_HP_EMBEDDED_2_4_INTERNAL_BRANDING);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004336 break;
4337 default:
David Brazdil0f672f62019-12-10 10:32:29 +00004338 ioc_info(ioc, "HP 6Gbps SAS HBA: Subsystem ID: 0x%X\n",
4339 ioc->pdev->subsystem_device);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004340 break;
4341 }
David Brazdil0f672f62019-12-10 10:32:29 +00004342 break;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004343 default:
David Brazdil0f672f62019-12-10 10:32:29 +00004344 ioc_info(ioc, "HP SAS HBA: Subsystem ID: 0x%X\n",
4345 ioc->pdev->subsystem_device);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004346 break;
4347 }
4348 default:
4349 break;
4350 }
4351}
4352
4353/**
4354 * _base_display_fwpkg_version - sends FWUpload request to pull FWPkg
4355 * version from FW Image Header.
4356 * @ioc: per adapter object
4357 *
4358 * Return: 0 for success, non-zero for failure.
4359 */
4360 static int
4361_base_display_fwpkg_version(struct MPT3SAS_ADAPTER *ioc)
4362{
Olivier Deprez157378f2022-04-04 15:47:50 +02004363 Mpi2FWImageHeader_t *fw_img_hdr;
4364 Mpi26ComponentImageHeader_t *cmp_img_hdr;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004365 Mpi25FWUploadRequest_t *mpi_request;
4366 Mpi2FWUploadReply_t mpi_reply;
4367 int r = 0;
Olivier Deprez157378f2022-04-04 15:47:50 +02004368 u32 package_version = 0;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004369 void *fwpkg_data = NULL;
4370 dma_addr_t fwpkg_data_dma;
4371 u16 smid, ioc_status;
4372 size_t data_length;
4373
David Brazdil0f672f62019-12-10 10:32:29 +00004374 dinitprintk(ioc, ioc_info(ioc, "%s\n", __func__));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004375
4376 if (ioc->base_cmds.status & MPT3_CMD_PENDING) {
David Brazdil0f672f62019-12-10 10:32:29 +00004377 ioc_err(ioc, "%s: internal command already in use\n", __func__);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004378 return -EAGAIN;
4379 }
4380
4381 data_length = sizeof(Mpi2FWImageHeader_t);
David Brazdil0f672f62019-12-10 10:32:29 +00004382 fwpkg_data = dma_alloc_coherent(&ioc->pdev->dev, data_length,
4383 &fwpkg_data_dma, GFP_KERNEL);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004384 if (!fwpkg_data) {
Olivier Deprez157378f2022-04-04 15:47:50 +02004385 ioc_err(ioc,
4386 "Memory allocation for fwpkg data failed at %s:%d/%s()!\n",
David Brazdil0f672f62019-12-10 10:32:29 +00004387 __FILE__, __LINE__, __func__);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004388 return -ENOMEM;
4389 }
4390
4391 smid = mpt3sas_base_get_smid(ioc, ioc->base_cb_idx);
4392 if (!smid) {
David Brazdil0f672f62019-12-10 10:32:29 +00004393 ioc_err(ioc, "%s: failed obtaining a smid\n", __func__);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004394 r = -EAGAIN;
4395 goto out;
4396 }
4397
4398 ioc->base_cmds.status = MPT3_CMD_PENDING;
4399 mpi_request = mpt3sas_base_get_msg_frame(ioc, smid);
4400 ioc->base_cmds.smid = smid;
4401 memset(mpi_request, 0, sizeof(Mpi25FWUploadRequest_t));
4402 mpi_request->Function = MPI2_FUNCTION_FW_UPLOAD;
4403 mpi_request->ImageType = MPI2_FW_UPLOAD_ITYPE_FW_FLASH;
4404 mpi_request->ImageSize = cpu_to_le32(data_length);
4405 ioc->build_sg(ioc, &mpi_request->SGL, 0, 0, fwpkg_data_dma,
4406 data_length);
4407 init_completion(&ioc->base_cmds.done);
David Brazdil0f672f62019-12-10 10:32:29 +00004408 ioc->put_smid_default(ioc, smid);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004409 /* Wait for 15 seconds */
4410 wait_for_completion_timeout(&ioc->base_cmds.done,
4411 FW_IMG_HDR_READ_TIMEOUT*HZ);
David Brazdil0f672f62019-12-10 10:32:29 +00004412 ioc_info(ioc, "%s: complete\n", __func__);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004413 if (!(ioc->base_cmds.status & MPT3_CMD_COMPLETE)) {
David Brazdil0f672f62019-12-10 10:32:29 +00004414 ioc_err(ioc, "%s: timeout\n", __func__);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004415 _debug_dump_mf(mpi_request,
4416 sizeof(Mpi25FWUploadRequest_t)/4);
4417 r = -ETIME;
4418 } else {
4419 memset(&mpi_reply, 0, sizeof(Mpi2FWUploadReply_t));
4420 if (ioc->base_cmds.status & MPT3_CMD_REPLY_VALID) {
4421 memcpy(&mpi_reply, ioc->base_cmds.reply,
4422 sizeof(Mpi2FWUploadReply_t));
4423 ioc_status = le16_to_cpu(mpi_reply.IOCStatus) &
4424 MPI2_IOCSTATUS_MASK;
4425 if (ioc_status == MPI2_IOCSTATUS_SUCCESS) {
Olivier Deprez157378f2022-04-04 15:47:50 +02004426 fw_img_hdr = (Mpi2FWImageHeader_t *)fwpkg_data;
4427 if (le32_to_cpu(fw_img_hdr->Signature) ==
4428 MPI26_IMAGE_HEADER_SIGNATURE0_MPI26) {
4429 cmp_img_hdr =
4430 (Mpi26ComponentImageHeader_t *)
4431 (fwpkg_data);
4432 package_version =
4433 le32_to_cpu(
4434 cmp_img_hdr->ApplicationSpecific);
4435 } else
4436 package_version =
4437 le32_to_cpu(
4438 fw_img_hdr->PackageVersion.Word);
4439 if (package_version)
4440 ioc_info(ioc,
4441 "FW Package Ver(%02d.%02d.%02d.%02d)\n",
4442 ((package_version) & 0xFF000000) >> 24,
4443 ((package_version) & 0x00FF0000) >> 16,
4444 ((package_version) & 0x0000FF00) >> 8,
4445 (package_version) & 0x000000FF);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004446 } else {
4447 _debug_dump_mf(&mpi_reply,
4448 sizeof(Mpi2FWUploadReply_t)/4);
4449 }
4450 }
4451 }
4452 ioc->base_cmds.status = MPT3_CMD_NOT_USED;
4453out:
4454 if (fwpkg_data)
David Brazdil0f672f62019-12-10 10:32:29 +00004455 dma_free_coherent(&ioc->pdev->dev, data_length, fwpkg_data,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004456 fwpkg_data_dma);
4457 return r;
4458}
4459
4460/**
4461 * _base_display_ioc_capabilities - Disply IOC's capabilities.
4462 * @ioc: per adapter object
4463 */
4464static void
4465_base_display_ioc_capabilities(struct MPT3SAS_ADAPTER *ioc)
4466{
4467 int i = 0;
4468 char desc[16];
4469 u32 iounit_pg1_flags;
4470 u32 bios_version;
4471
4472 bios_version = le32_to_cpu(ioc->bios_pg3.BiosVersion);
4473 strncpy(desc, ioc->manu_pg0.ChipName, 16);
David Brazdil0f672f62019-12-10 10:32:29 +00004474 ioc_info(ioc, "%s: FWVersion(%02d.%02d.%02d.%02d), ChipRevision(0x%02x), BiosVersion(%02d.%02d.%02d.%02d)\n",
4475 desc,
4476 (ioc->facts.FWVersion.Word & 0xFF000000) >> 24,
4477 (ioc->facts.FWVersion.Word & 0x00FF0000) >> 16,
4478 (ioc->facts.FWVersion.Word & 0x0000FF00) >> 8,
4479 ioc->facts.FWVersion.Word & 0x000000FF,
4480 ioc->pdev->revision,
4481 (bios_version & 0xFF000000) >> 24,
4482 (bios_version & 0x00FF0000) >> 16,
4483 (bios_version & 0x0000FF00) >> 8,
4484 bios_version & 0x000000FF);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004485
4486 _base_display_OEMs_branding(ioc);
4487
4488 if (ioc->facts.ProtocolFlags & MPI2_IOCFACTS_PROTOCOL_NVME_DEVICES) {
4489 pr_info("%sNVMe", i ? "," : "");
4490 i++;
4491 }
4492
David Brazdil0f672f62019-12-10 10:32:29 +00004493 ioc_info(ioc, "Protocol=(");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004494
4495 if (ioc->facts.ProtocolFlags & MPI2_IOCFACTS_PROTOCOL_SCSI_INITIATOR) {
David Brazdil0f672f62019-12-10 10:32:29 +00004496 pr_cont("Initiator");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004497 i++;
4498 }
4499
4500 if (ioc->facts.ProtocolFlags & MPI2_IOCFACTS_PROTOCOL_SCSI_TARGET) {
David Brazdil0f672f62019-12-10 10:32:29 +00004501 pr_cont("%sTarget", i ? "," : "");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004502 i++;
4503 }
4504
4505 i = 0;
David Brazdil0f672f62019-12-10 10:32:29 +00004506 pr_cont("), Capabilities=(");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004507
4508 if (!ioc->hide_ir_msg) {
4509 if (ioc->facts.IOCCapabilities &
4510 MPI2_IOCFACTS_CAPABILITY_INTEGRATED_RAID) {
David Brazdil0f672f62019-12-10 10:32:29 +00004511 pr_cont("Raid");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004512 i++;
4513 }
4514 }
4515
4516 if (ioc->facts.IOCCapabilities & MPI2_IOCFACTS_CAPABILITY_TLR) {
David Brazdil0f672f62019-12-10 10:32:29 +00004517 pr_cont("%sTLR", i ? "," : "");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004518 i++;
4519 }
4520
4521 if (ioc->facts.IOCCapabilities & MPI2_IOCFACTS_CAPABILITY_MULTICAST) {
David Brazdil0f672f62019-12-10 10:32:29 +00004522 pr_cont("%sMulticast", i ? "," : "");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004523 i++;
4524 }
4525
4526 if (ioc->facts.IOCCapabilities &
4527 MPI2_IOCFACTS_CAPABILITY_BIDIRECTIONAL_TARGET) {
David Brazdil0f672f62019-12-10 10:32:29 +00004528 pr_cont("%sBIDI Target", i ? "," : "");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004529 i++;
4530 }
4531
4532 if (ioc->facts.IOCCapabilities & MPI2_IOCFACTS_CAPABILITY_EEDP) {
David Brazdil0f672f62019-12-10 10:32:29 +00004533 pr_cont("%sEEDP", i ? "," : "");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004534 i++;
4535 }
4536
4537 if (ioc->facts.IOCCapabilities &
4538 MPI2_IOCFACTS_CAPABILITY_SNAPSHOT_BUFFER) {
David Brazdil0f672f62019-12-10 10:32:29 +00004539 pr_cont("%sSnapshot Buffer", i ? "," : "");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004540 i++;
4541 }
4542
4543 if (ioc->facts.IOCCapabilities &
4544 MPI2_IOCFACTS_CAPABILITY_DIAG_TRACE_BUFFER) {
David Brazdil0f672f62019-12-10 10:32:29 +00004545 pr_cont("%sDiag Trace Buffer", i ? "," : "");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004546 i++;
4547 }
4548
4549 if (ioc->facts.IOCCapabilities &
4550 MPI2_IOCFACTS_CAPABILITY_EXTENDED_BUFFER) {
David Brazdil0f672f62019-12-10 10:32:29 +00004551 pr_cont("%sDiag Extended Buffer", i ? "," : "");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004552 i++;
4553 }
4554
4555 if (ioc->facts.IOCCapabilities &
4556 MPI2_IOCFACTS_CAPABILITY_TASK_SET_FULL_HANDLING) {
David Brazdil0f672f62019-12-10 10:32:29 +00004557 pr_cont("%sTask Set Full", i ? "," : "");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004558 i++;
4559 }
4560
4561 iounit_pg1_flags = le32_to_cpu(ioc->iounit_pg1.Flags);
4562 if (!(iounit_pg1_flags & MPI2_IOUNITPAGE1_NATIVE_COMMAND_Q_DISABLE)) {
David Brazdil0f672f62019-12-10 10:32:29 +00004563 pr_cont("%sNCQ", i ? "," : "");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004564 i++;
4565 }
4566
David Brazdil0f672f62019-12-10 10:32:29 +00004567 pr_cont(")\n");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004568}
4569
4570/**
4571 * mpt3sas_base_update_missing_delay - change the missing delay timers
4572 * @ioc: per adapter object
4573 * @device_missing_delay: amount of time till device is reported missing
4574 * @io_missing_delay: interval IO is returned when there is a missing device
4575 *
4576 * Passed on the command line, this function will modify the device missing
4577 * delay, as well as the io missing delay. This should be called at driver
4578 * load time.
4579 */
4580void
4581mpt3sas_base_update_missing_delay(struct MPT3SAS_ADAPTER *ioc,
4582 u16 device_missing_delay, u8 io_missing_delay)
4583{
4584 u16 dmd, dmd_new, dmd_orignal;
4585 u8 io_missing_delay_original;
4586 u16 sz;
4587 Mpi2SasIOUnitPage1_t *sas_iounit_pg1 = NULL;
4588 Mpi2ConfigReply_t mpi_reply;
4589 u8 num_phys = 0;
4590 u16 ioc_status;
4591
4592 mpt3sas_config_get_number_hba_phys(ioc, &num_phys);
4593 if (!num_phys)
4594 return;
4595
4596 sz = offsetof(Mpi2SasIOUnitPage1_t, PhyData) + (num_phys *
4597 sizeof(Mpi2SasIOUnit1PhyData_t));
4598 sas_iounit_pg1 = kzalloc(sz, GFP_KERNEL);
4599 if (!sas_iounit_pg1) {
David Brazdil0f672f62019-12-10 10:32:29 +00004600 ioc_err(ioc, "failure at %s:%d/%s()!\n",
4601 __FILE__, __LINE__, __func__);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004602 goto out;
4603 }
4604 if ((mpt3sas_config_get_sas_iounit_pg1(ioc, &mpi_reply,
4605 sas_iounit_pg1, sz))) {
David Brazdil0f672f62019-12-10 10:32:29 +00004606 ioc_err(ioc, "failure at %s:%d/%s()!\n",
4607 __FILE__, __LINE__, __func__);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004608 goto out;
4609 }
4610 ioc_status = le16_to_cpu(mpi_reply.IOCStatus) &
4611 MPI2_IOCSTATUS_MASK;
4612 if (ioc_status != MPI2_IOCSTATUS_SUCCESS) {
David Brazdil0f672f62019-12-10 10:32:29 +00004613 ioc_err(ioc, "failure at %s:%d/%s()!\n",
4614 __FILE__, __LINE__, __func__);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004615 goto out;
4616 }
4617
4618 /* device missing delay */
4619 dmd = sas_iounit_pg1->ReportDeviceMissingDelay;
4620 if (dmd & MPI2_SASIOUNIT1_REPORT_MISSING_UNIT_16)
4621 dmd = (dmd & MPI2_SASIOUNIT1_REPORT_MISSING_TIMEOUT_MASK) * 16;
4622 else
4623 dmd = dmd & MPI2_SASIOUNIT1_REPORT_MISSING_TIMEOUT_MASK;
4624 dmd_orignal = dmd;
4625 if (device_missing_delay > 0x7F) {
4626 dmd = (device_missing_delay > 0x7F0) ? 0x7F0 :
4627 device_missing_delay;
4628 dmd = dmd / 16;
4629 dmd |= MPI2_SASIOUNIT1_REPORT_MISSING_UNIT_16;
4630 } else
4631 dmd = device_missing_delay;
4632 sas_iounit_pg1->ReportDeviceMissingDelay = dmd;
4633
4634 /* io missing delay */
4635 io_missing_delay_original = sas_iounit_pg1->IODeviceMissingDelay;
4636 sas_iounit_pg1->IODeviceMissingDelay = io_missing_delay;
4637
4638 if (!mpt3sas_config_set_sas_iounit_pg1(ioc, &mpi_reply, sas_iounit_pg1,
4639 sz)) {
4640 if (dmd & MPI2_SASIOUNIT1_REPORT_MISSING_UNIT_16)
4641 dmd_new = (dmd &
4642 MPI2_SASIOUNIT1_REPORT_MISSING_TIMEOUT_MASK) * 16;
4643 else
4644 dmd_new =
4645 dmd & MPI2_SASIOUNIT1_REPORT_MISSING_TIMEOUT_MASK;
David Brazdil0f672f62019-12-10 10:32:29 +00004646 ioc_info(ioc, "device_missing_delay: old(%d), new(%d)\n",
4647 dmd_orignal, dmd_new);
4648 ioc_info(ioc, "ioc_missing_delay: old(%d), new(%d)\n",
4649 io_missing_delay_original,
4650 io_missing_delay);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004651 ioc->device_missing_delay = dmd_new;
4652 ioc->io_missing_delay = io_missing_delay;
4653 }
4654
4655out:
4656 kfree(sas_iounit_pg1);
4657}
4658
4659/**
David Brazdil0f672f62019-12-10 10:32:29 +00004660 * _base_update_ioc_page1_inlinewith_perf_mode - Update IOC Page1 fields
4661 * according to performance mode.
4662 * @ioc : per adapter object
4663 *
4664 * Return nothing.
4665 */
4666static void
4667_base_update_ioc_page1_inlinewith_perf_mode(struct MPT3SAS_ADAPTER *ioc)
4668{
4669 Mpi2IOCPage1_t ioc_pg1;
4670 Mpi2ConfigReply_t mpi_reply;
4671
4672 mpt3sas_config_get_ioc_pg1(ioc, &mpi_reply, &ioc->ioc_pg1_copy);
4673 memcpy(&ioc_pg1, &ioc->ioc_pg1_copy, sizeof(Mpi2IOCPage1_t));
4674
4675 switch (perf_mode) {
4676 case MPT_PERF_MODE_DEFAULT:
4677 case MPT_PERF_MODE_BALANCED:
4678 if (ioc->high_iops_queues) {
4679 ioc_info(ioc,
4680 "Enable interrupt coalescing only for first\t"
4681 "%d reply queues\n",
4682 MPT3SAS_HIGH_IOPS_REPLY_QUEUES);
4683 /*
4684 * If 31st bit is zero then interrupt coalescing is
4685 * enabled for all reply descriptor post queues.
4686 * If 31st bit is set to one then user can
4687 * enable/disable interrupt coalescing on per reply
4688 * descriptor post queue group(8) basis. So to enable
4689 * interrupt coalescing only on first reply descriptor
4690 * post queue group 31st bit and zero th bit is enabled.
4691 */
4692 ioc_pg1.ProductSpecific = cpu_to_le32(0x80000000 |
4693 ((1 << MPT3SAS_HIGH_IOPS_REPLY_QUEUES/8) - 1));
4694 mpt3sas_config_set_ioc_pg1(ioc, &mpi_reply, &ioc_pg1);
4695 ioc_info(ioc, "performance mode: balanced\n");
4696 return;
4697 }
Olivier Deprez157378f2022-04-04 15:47:50 +02004698 fallthrough;
David Brazdil0f672f62019-12-10 10:32:29 +00004699 case MPT_PERF_MODE_LATENCY:
4700 /*
4701 * Enable interrupt coalescing on all reply queues
4702 * with timeout value 0xA
4703 */
4704 ioc_pg1.CoalescingTimeout = cpu_to_le32(0xa);
4705 ioc_pg1.Flags |= cpu_to_le32(MPI2_IOCPAGE1_REPLY_COALESCING);
4706 ioc_pg1.ProductSpecific = 0;
4707 mpt3sas_config_set_ioc_pg1(ioc, &mpi_reply, &ioc_pg1);
4708 ioc_info(ioc, "performance mode: latency\n");
4709 break;
4710 case MPT_PERF_MODE_IOPS:
4711 /*
4712 * Enable interrupt coalescing on all reply queues.
4713 */
4714 ioc_info(ioc,
4715 "performance mode: iops with coalescing timeout: 0x%x\n",
4716 le32_to_cpu(ioc_pg1.CoalescingTimeout));
4717 ioc_pg1.Flags |= cpu_to_le32(MPI2_IOCPAGE1_REPLY_COALESCING);
4718 ioc_pg1.ProductSpecific = 0;
4719 mpt3sas_config_set_ioc_pg1(ioc, &mpi_reply, &ioc_pg1);
4720 break;
4721 }
4722}
4723
4724/**
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004725 * _base_static_config_pages - static start of day config pages
4726 * @ioc: per adapter object
4727 */
4728static void
4729_base_static_config_pages(struct MPT3SAS_ADAPTER *ioc)
4730{
4731 Mpi2ConfigReply_t mpi_reply;
4732 u32 iounit_pg1_flags;
4733
4734 ioc->nvme_abort_timeout = 30;
4735 mpt3sas_config_get_manufacturing_pg0(ioc, &mpi_reply, &ioc->manu_pg0);
4736 if (ioc->ir_firmware)
4737 mpt3sas_config_get_manufacturing_pg10(ioc, &mpi_reply,
4738 &ioc->manu_pg10);
4739
4740 /*
4741 * Ensure correct T10 PI operation if vendor left EEDPTagMode
4742 * flag unset in NVDATA.
4743 */
4744 mpt3sas_config_get_manufacturing_pg11(ioc, &mpi_reply, &ioc->manu_pg11);
David Brazdil0f672f62019-12-10 10:32:29 +00004745 if (!ioc->is_gen35_ioc && ioc->manu_pg11.EEDPTagMode == 0) {
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004746 pr_err("%s: overriding NVDATA EEDPTagMode setting\n",
4747 ioc->name);
4748 ioc->manu_pg11.EEDPTagMode &= ~0x3;
4749 ioc->manu_pg11.EEDPTagMode |= 0x1;
4750 mpt3sas_config_set_manufacturing_pg11(ioc, &mpi_reply,
4751 &ioc->manu_pg11);
4752 }
4753 if (ioc->manu_pg11.AddlFlags2 & NVME_TASK_MNGT_CUSTOM_MASK)
4754 ioc->tm_custom_handling = 1;
4755 else {
4756 ioc->tm_custom_handling = 0;
4757 if (ioc->manu_pg11.NVMeAbortTO < NVME_TASK_ABORT_MIN_TIMEOUT)
4758 ioc->nvme_abort_timeout = NVME_TASK_ABORT_MIN_TIMEOUT;
4759 else if (ioc->manu_pg11.NVMeAbortTO >
4760 NVME_TASK_ABORT_MAX_TIMEOUT)
4761 ioc->nvme_abort_timeout = NVME_TASK_ABORT_MAX_TIMEOUT;
4762 else
4763 ioc->nvme_abort_timeout = ioc->manu_pg11.NVMeAbortTO;
4764 }
4765
4766 mpt3sas_config_get_bios_pg2(ioc, &mpi_reply, &ioc->bios_pg2);
4767 mpt3sas_config_get_bios_pg3(ioc, &mpi_reply, &ioc->bios_pg3);
4768 mpt3sas_config_get_ioc_pg8(ioc, &mpi_reply, &ioc->ioc_pg8);
4769 mpt3sas_config_get_iounit_pg0(ioc, &mpi_reply, &ioc->iounit_pg0);
4770 mpt3sas_config_get_iounit_pg1(ioc, &mpi_reply, &ioc->iounit_pg1);
4771 mpt3sas_config_get_iounit_pg8(ioc, &mpi_reply, &ioc->iounit_pg8);
4772 _base_display_ioc_capabilities(ioc);
4773
4774 /*
4775 * Enable task_set_full handling in iounit_pg1 when the
4776 * facts capabilities indicate that its supported.
4777 */
4778 iounit_pg1_flags = le32_to_cpu(ioc->iounit_pg1.Flags);
4779 if ((ioc->facts.IOCCapabilities &
4780 MPI2_IOCFACTS_CAPABILITY_TASK_SET_FULL_HANDLING))
4781 iounit_pg1_flags &=
4782 ~MPI2_IOUNITPAGE1_DISABLE_TASK_SET_FULL_HANDLING;
4783 else
4784 iounit_pg1_flags |=
4785 MPI2_IOUNITPAGE1_DISABLE_TASK_SET_FULL_HANDLING;
4786 ioc->iounit_pg1.Flags = cpu_to_le32(iounit_pg1_flags);
4787 mpt3sas_config_set_iounit_pg1(ioc, &mpi_reply, &ioc->iounit_pg1);
4788
4789 if (ioc->iounit_pg8.NumSensors)
4790 ioc->temp_sensors_count = ioc->iounit_pg8.NumSensors;
David Brazdil0f672f62019-12-10 10:32:29 +00004791 if (ioc->is_aero_ioc)
4792 _base_update_ioc_page1_inlinewith_perf_mode(ioc);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004793}
4794
4795/**
4796 * mpt3sas_free_enclosure_list - release memory
4797 * @ioc: per adapter object
4798 *
4799 * Free memory allocated during encloure add.
4800 */
4801void
4802mpt3sas_free_enclosure_list(struct MPT3SAS_ADAPTER *ioc)
4803{
4804 struct _enclosure_node *enclosure_dev, *enclosure_dev_next;
4805
4806 /* Free enclosure list */
4807 list_for_each_entry_safe(enclosure_dev,
4808 enclosure_dev_next, &ioc->enclosure_list, list) {
4809 list_del(&enclosure_dev->list);
4810 kfree(enclosure_dev);
4811 }
4812}
4813
4814/**
4815 * _base_release_memory_pools - release memory
4816 * @ioc: per adapter object
4817 *
4818 * Free memory allocated from _base_allocate_memory_pools.
4819 */
4820static void
4821_base_release_memory_pools(struct MPT3SAS_ADAPTER *ioc)
4822{
4823 int i = 0;
4824 int j = 0;
Olivier Deprez157378f2022-04-04 15:47:50 +02004825 int dma_alloc_count = 0;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004826 struct chain_tracker *ct;
Olivier Deprez157378f2022-04-04 15:47:50 +02004827 int count = ioc->rdpq_array_enable ? ioc->reply_queue_count : 1;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004828
David Brazdil0f672f62019-12-10 10:32:29 +00004829 dexitprintk(ioc, ioc_info(ioc, "%s\n", __func__));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004830
4831 if (ioc->request) {
David Brazdil0f672f62019-12-10 10:32:29 +00004832 dma_free_coherent(&ioc->pdev->dev, ioc->request_dma_sz,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004833 ioc->request, ioc->request_dma);
David Brazdil0f672f62019-12-10 10:32:29 +00004834 dexitprintk(ioc,
4835 ioc_info(ioc, "request_pool(0x%p): free\n",
4836 ioc->request));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004837 ioc->request = NULL;
4838 }
4839
4840 if (ioc->sense) {
4841 dma_pool_free(ioc->sense_dma_pool, ioc->sense, ioc->sense_dma);
4842 dma_pool_destroy(ioc->sense_dma_pool);
David Brazdil0f672f62019-12-10 10:32:29 +00004843 dexitprintk(ioc,
4844 ioc_info(ioc, "sense_pool(0x%p): free\n",
4845 ioc->sense));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004846 ioc->sense = NULL;
4847 }
4848
4849 if (ioc->reply) {
4850 dma_pool_free(ioc->reply_dma_pool, ioc->reply, ioc->reply_dma);
4851 dma_pool_destroy(ioc->reply_dma_pool);
David Brazdil0f672f62019-12-10 10:32:29 +00004852 dexitprintk(ioc,
4853 ioc_info(ioc, "reply_pool(0x%p): free\n",
4854 ioc->reply));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004855 ioc->reply = NULL;
4856 }
4857
4858 if (ioc->reply_free) {
4859 dma_pool_free(ioc->reply_free_dma_pool, ioc->reply_free,
4860 ioc->reply_free_dma);
4861 dma_pool_destroy(ioc->reply_free_dma_pool);
David Brazdil0f672f62019-12-10 10:32:29 +00004862 dexitprintk(ioc,
4863 ioc_info(ioc, "reply_free_pool(0x%p): free\n",
4864 ioc->reply_free));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004865 ioc->reply_free = NULL;
4866 }
4867
4868 if (ioc->reply_post) {
Olivier Deprez157378f2022-04-04 15:47:50 +02004869 dma_alloc_count = DIV_ROUND_UP(count,
4870 RDPQ_MAX_INDEX_IN_ONE_CHUNK);
4871 for (i = 0; i < count; i++) {
4872 if (i % RDPQ_MAX_INDEX_IN_ONE_CHUNK == 0
4873 && dma_alloc_count) {
4874 if (ioc->reply_post[i].reply_post_free) {
4875 dma_pool_free(
4876 ioc->reply_post_free_dma_pool,
4877 ioc->reply_post[i].reply_post_free,
4878 ioc->reply_post[i].reply_post_free_dma);
4879 dexitprintk(ioc, ioc_info(ioc,
4880 "reply_post_free_pool(0x%p): free\n",
4881 ioc->reply_post[i].reply_post_free));
4882 ioc->reply_post[i].reply_post_free =
4883 NULL;
4884 }
4885 --dma_alloc_count;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004886 }
Olivier Deprez157378f2022-04-04 15:47:50 +02004887 }
4888 dma_pool_destroy(ioc->reply_post_free_dma_pool);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004889 if (ioc->reply_post_free_array &&
4890 ioc->rdpq_array_enable) {
4891 dma_pool_free(ioc->reply_post_free_array_dma_pool,
Olivier Deprez157378f2022-04-04 15:47:50 +02004892 ioc->reply_post_free_array,
4893 ioc->reply_post_free_array_dma);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004894 ioc->reply_post_free_array = NULL;
4895 }
4896 dma_pool_destroy(ioc->reply_post_free_array_dma_pool);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004897 kfree(ioc->reply_post);
4898 }
4899
4900 if (ioc->pcie_sgl_dma_pool) {
4901 for (i = 0; i < ioc->scsiio_depth; i++) {
4902 dma_pool_free(ioc->pcie_sgl_dma_pool,
4903 ioc->pcie_sg_lookup[i].pcie_sgl,
4904 ioc->pcie_sg_lookup[i].pcie_sgl_dma);
4905 }
Olivier Deprez157378f2022-04-04 15:47:50 +02004906 dma_pool_destroy(ioc->pcie_sgl_dma_pool);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004907 }
4908
4909 if (ioc->config_page) {
David Brazdil0f672f62019-12-10 10:32:29 +00004910 dexitprintk(ioc,
4911 ioc_info(ioc, "config_page(0x%p): free\n",
4912 ioc->config_page));
4913 dma_free_coherent(&ioc->pdev->dev, ioc->config_page_sz,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004914 ioc->config_page, ioc->config_page_dma);
4915 }
4916
4917 kfree(ioc->hpr_lookup);
Olivier Deprez0e641232021-09-23 10:07:05 +02004918 ioc->hpr_lookup = NULL;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004919 kfree(ioc->internal_lookup);
Olivier Deprez0e641232021-09-23 10:07:05 +02004920 ioc->internal_lookup = NULL;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004921 if (ioc->chain_lookup) {
4922 for (i = 0; i < ioc->scsiio_depth; i++) {
4923 for (j = ioc->chains_per_prp_buffer;
4924 j < ioc->chains_needed_per_io; j++) {
4925 ct = &ioc->chain_lookup[i].chains_per_smid[j];
4926 if (ct && ct->chain_buffer)
4927 dma_pool_free(ioc->chain_dma_pool,
4928 ct->chain_buffer,
4929 ct->chain_buffer_dma);
4930 }
4931 kfree(ioc->chain_lookup[i].chains_per_smid);
4932 }
4933 dma_pool_destroy(ioc->chain_dma_pool);
4934 kfree(ioc->chain_lookup);
4935 ioc->chain_lookup = NULL;
4936 }
4937}
4938
4939/**
Olivier Deprez157378f2022-04-04 15:47:50 +02004940 * mpt3sas_check_same_4gb_region - checks whether all reply queues in a set are
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004941 * having same upper 32bits in their base memory address.
4942 * @reply_pool_start_address: Base address of a reply queue set
4943 * @pool_sz: Size of single Reply Descriptor Post Queues pool size
4944 *
4945 * Return: 1 if reply queues in a set have a same upper 32bits in their base
4946 * memory address, else 0.
4947 */
4948
4949static int
Olivier Deprez157378f2022-04-04 15:47:50 +02004950mpt3sas_check_same_4gb_region(long reply_pool_start_address, u32 pool_sz)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004951{
4952 long reply_pool_end_address;
4953
4954 reply_pool_end_address = reply_pool_start_address + pool_sz;
4955
4956 if (upper_32_bits(reply_pool_start_address) ==
4957 upper_32_bits(reply_pool_end_address))
4958 return 1;
4959 else
4960 return 0;
4961}
4962
4963/**
Olivier Deprez157378f2022-04-04 15:47:50 +02004964 * base_alloc_rdpq_dma_pool - Allocating DMA'able memory
4965 * for reply queues.
4966 * @ioc: per adapter object
4967 * @sz: DMA Pool size
4968 * Return: 0 for success, non-zero for failure.
4969 */
4970static int
4971base_alloc_rdpq_dma_pool(struct MPT3SAS_ADAPTER *ioc, int sz)
4972{
4973 int i = 0;
4974 u32 dma_alloc_count = 0;
4975 int reply_post_free_sz = ioc->reply_post_queue_depth *
4976 sizeof(Mpi2DefaultReplyDescriptor_t);
4977 int count = ioc->rdpq_array_enable ? ioc->reply_queue_count : 1;
4978
4979 ioc->reply_post = kcalloc(count, sizeof(struct reply_post_struct),
4980 GFP_KERNEL);
4981 if (!ioc->reply_post)
4982 return -ENOMEM;
4983 /*
4984 * For INVADER_SERIES each set of 8 reply queues(0-7, 8-15, ..) and
4985 * VENTURA_SERIES each set of 16 reply queues(0-15, 16-31, ..) should
4986 * be within 4GB boundary i.e reply queues in a set must have same
4987 * upper 32-bits in their memory address. so here driver is allocating
4988 * the DMA'able memory for reply queues according.
4989 * Driver uses limitation of
4990 * VENTURA_SERIES to manage INVADER_SERIES as well.
4991 */
4992 dma_alloc_count = DIV_ROUND_UP(count,
4993 RDPQ_MAX_INDEX_IN_ONE_CHUNK);
4994 ioc->reply_post_free_dma_pool =
4995 dma_pool_create("reply_post_free pool",
4996 &ioc->pdev->dev, sz, 16, 0);
4997 if (!ioc->reply_post_free_dma_pool)
4998 return -ENOMEM;
4999 for (i = 0; i < count; i++) {
5000 if ((i % RDPQ_MAX_INDEX_IN_ONE_CHUNK == 0) && dma_alloc_count) {
5001 ioc->reply_post[i].reply_post_free =
5002 dma_pool_zalloc(ioc->reply_post_free_dma_pool,
5003 GFP_KERNEL,
5004 &ioc->reply_post[i].reply_post_free_dma);
5005 if (!ioc->reply_post[i].reply_post_free)
5006 return -ENOMEM;
5007 /*
5008 * Each set of RDPQ pool must satisfy 4gb boundary
5009 * restriction.
5010 * 1) Check if allocated resources for RDPQ pool are in
5011 * the same 4GB range.
5012 * 2) If #1 is true, continue with 64 bit DMA.
5013 * 3) If #1 is false, return 1. which means free all the
5014 * resources and set DMA mask to 32 and allocate.
5015 */
5016 if (!mpt3sas_check_same_4gb_region(
5017 (long)ioc->reply_post[i].reply_post_free, sz)) {
5018 dinitprintk(ioc,
5019 ioc_err(ioc, "bad Replypost free pool(0x%p)"
5020 "reply_post_free_dma = (0x%llx)\n",
5021 ioc->reply_post[i].reply_post_free,
5022 (unsigned long long)
5023 ioc->reply_post[i].reply_post_free_dma));
5024 return -EAGAIN;
5025 }
5026 dma_alloc_count--;
5027
5028 } else {
5029 ioc->reply_post[i].reply_post_free =
5030 (Mpi2ReplyDescriptorsUnion_t *)
5031 ((long)ioc->reply_post[i-1].reply_post_free
5032 + reply_post_free_sz);
5033 ioc->reply_post[i].reply_post_free_dma =
5034 (dma_addr_t)
5035 (ioc->reply_post[i-1].reply_post_free_dma +
5036 reply_post_free_sz);
5037 }
5038 }
5039 return 0;
5040}
5041
5042/**
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005043 * _base_allocate_memory_pools - allocate start of day memory pools
5044 * @ioc: per adapter object
5045 *
5046 * Return: 0 success, anything else error.
5047 */
5048static int
5049_base_allocate_memory_pools(struct MPT3SAS_ADAPTER *ioc)
5050{
5051 struct mpt3sas_facts *facts;
5052 u16 max_sge_elements;
5053 u16 chains_needed_per_io;
5054 u32 sz, total_sz, reply_post_free_sz, reply_post_free_array_sz;
5055 u32 retry_sz;
Olivier Deprez157378f2022-04-04 15:47:50 +02005056 u32 rdpq_sz = 0;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005057 u16 max_request_credit, nvme_blocks_needed;
5058 unsigned short sg_tablesize;
5059 u16 sge_size;
5060 int i, j;
Olivier Deprez157378f2022-04-04 15:47:50 +02005061 int ret = 0;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005062 struct chain_tracker *ct;
5063
David Brazdil0f672f62019-12-10 10:32:29 +00005064 dinitprintk(ioc, ioc_info(ioc, "%s\n", __func__));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005065
5066
5067 retry_sz = 0;
5068 facts = &ioc->facts;
5069
5070 /* command line tunables for max sgl entries */
5071 if (max_sgl_entries != -1)
5072 sg_tablesize = max_sgl_entries;
5073 else {
5074 if (ioc->hba_mpi_version_belonged == MPI2_VERSION)
5075 sg_tablesize = MPT2SAS_SG_DEPTH;
5076 else
5077 sg_tablesize = MPT3SAS_SG_DEPTH;
5078 }
5079
5080 /* max sgl entries <= MPT_KDUMP_MIN_PHYS_SEGMENTS in KDUMP mode */
5081 if (reset_devices)
5082 sg_tablesize = min_t(unsigned short, sg_tablesize,
5083 MPT_KDUMP_MIN_PHYS_SEGMENTS);
5084
5085 if (ioc->is_mcpu_endpoint)
5086 ioc->shost->sg_tablesize = MPT_MIN_PHYS_SEGMENTS;
5087 else {
5088 if (sg_tablesize < MPT_MIN_PHYS_SEGMENTS)
5089 sg_tablesize = MPT_MIN_PHYS_SEGMENTS;
5090 else if (sg_tablesize > MPT_MAX_PHYS_SEGMENTS) {
5091 sg_tablesize = min_t(unsigned short, sg_tablesize,
5092 SG_MAX_SEGMENTS);
David Brazdil0f672f62019-12-10 10:32:29 +00005093 ioc_warn(ioc, "sg_tablesize(%u) is bigger than kernel defined SG_CHUNK_SIZE(%u)\n",
5094 sg_tablesize, MPT_MAX_PHYS_SEGMENTS);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005095 }
5096 ioc->shost->sg_tablesize = sg_tablesize;
5097 }
5098
5099 ioc->internal_depth = min_t(int, (facts->HighPriorityCredit + (5)),
5100 (facts->RequestCredit / 4));
5101 if (ioc->internal_depth < INTERNAL_CMDS_COUNT) {
5102 if (facts->RequestCredit <= (INTERNAL_CMDS_COUNT +
5103 INTERNAL_SCSIIO_CMDS_COUNT)) {
David Brazdil0f672f62019-12-10 10:32:29 +00005104 ioc_err(ioc, "IOC doesn't have enough Request Credits, it has just %d number of credits\n",
5105 facts->RequestCredit);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005106 return -ENOMEM;
5107 }
5108 ioc->internal_depth = 10;
5109 }
5110
5111 ioc->hi_priority_depth = ioc->internal_depth - (5);
5112 /* command line tunables for max controller queue depth */
5113 if (max_queue_depth != -1 && max_queue_depth != 0) {
5114 max_request_credit = min_t(u16, max_queue_depth +
5115 ioc->internal_depth, facts->RequestCredit);
5116 if (max_request_credit > MAX_HBA_QUEUE_DEPTH)
5117 max_request_credit = MAX_HBA_QUEUE_DEPTH;
5118 } else if (reset_devices)
5119 max_request_credit = min_t(u16, facts->RequestCredit,
5120 (MPT3SAS_KDUMP_SCSI_IO_DEPTH + ioc->internal_depth));
5121 else
5122 max_request_credit = min_t(u16, facts->RequestCredit,
5123 MAX_HBA_QUEUE_DEPTH);
5124
5125 /* Firmware maintains additional facts->HighPriorityCredit number of
5126 * credits for HiPriprity Request messages, so hba queue depth will be
5127 * sum of max_request_credit and high priority queue depth.
5128 */
5129 ioc->hba_queue_depth = max_request_credit + ioc->hi_priority_depth;
5130
5131 /* request frame size */
5132 ioc->request_sz = facts->IOCRequestFrameSize * 4;
5133
5134 /* reply frame size */
5135 ioc->reply_sz = facts->ReplyFrameSize * 4;
5136
5137 /* chain segment size */
5138 if (ioc->hba_mpi_version_belonged != MPI2_VERSION) {
5139 if (facts->IOCMaxChainSegmentSize)
5140 ioc->chain_segment_sz =
5141 facts->IOCMaxChainSegmentSize *
5142 MAX_CHAIN_ELEMT_SZ;
5143 else
5144 /* set to 128 bytes size if IOCMaxChainSegmentSize is zero */
5145 ioc->chain_segment_sz = DEFAULT_NUM_FWCHAIN_ELEMTS *
5146 MAX_CHAIN_ELEMT_SZ;
5147 } else
5148 ioc->chain_segment_sz = ioc->request_sz;
5149
5150 /* calculate the max scatter element size */
5151 sge_size = max_t(u16, ioc->sge_size, ioc->sge_size_ieee);
5152
5153 retry_allocation:
5154 total_sz = 0;
5155 /* calculate number of sg elements left over in the 1st frame */
5156 max_sge_elements = ioc->request_sz - ((sizeof(Mpi2SCSIIORequest_t) -
5157 sizeof(Mpi2SGEIOUnion_t)) + sge_size);
5158 ioc->max_sges_in_main_message = max_sge_elements/sge_size;
5159
5160 /* now do the same for a chain buffer */
5161 max_sge_elements = ioc->chain_segment_sz - sge_size;
5162 ioc->max_sges_in_chain_message = max_sge_elements/sge_size;
5163
5164 /*
5165 * MPT3SAS_SG_DEPTH = CONFIG_FUSION_MAX_SGE
5166 */
5167 chains_needed_per_io = ((ioc->shost->sg_tablesize -
5168 ioc->max_sges_in_main_message)/ioc->max_sges_in_chain_message)
5169 + 1;
5170 if (chains_needed_per_io > facts->MaxChainDepth) {
5171 chains_needed_per_io = facts->MaxChainDepth;
5172 ioc->shost->sg_tablesize = min_t(u16,
5173 ioc->max_sges_in_main_message + (ioc->max_sges_in_chain_message
5174 * chains_needed_per_io), ioc->shost->sg_tablesize);
5175 }
5176 ioc->chains_needed_per_io = chains_needed_per_io;
5177
5178 /* reply free queue sizing - taking into account for 64 FW events */
5179 ioc->reply_free_queue_depth = ioc->hba_queue_depth + 64;
5180
5181 /* mCPU manage single counters for simplicity */
5182 if (ioc->is_mcpu_endpoint)
5183 ioc->reply_post_queue_depth = ioc->reply_free_queue_depth;
5184 else {
5185 /* calculate reply descriptor post queue depth */
5186 ioc->reply_post_queue_depth = ioc->hba_queue_depth +
5187 ioc->reply_free_queue_depth + 1;
5188 /* align the reply post queue on the next 16 count boundary */
5189 if (ioc->reply_post_queue_depth % 16)
5190 ioc->reply_post_queue_depth += 16 -
5191 (ioc->reply_post_queue_depth % 16);
5192 }
5193
5194 if (ioc->reply_post_queue_depth >
5195 facts->MaxReplyDescriptorPostQueueDepth) {
5196 ioc->reply_post_queue_depth =
5197 facts->MaxReplyDescriptorPostQueueDepth -
5198 (facts->MaxReplyDescriptorPostQueueDepth % 16);
5199 ioc->hba_queue_depth =
5200 ((ioc->reply_post_queue_depth - 64) / 2) - 1;
5201 ioc->reply_free_queue_depth = ioc->hba_queue_depth + 64;
5202 }
5203
Olivier Deprez157378f2022-04-04 15:47:50 +02005204 ioc_info(ioc,
5205 "scatter gather: sge_in_main_msg(%d), sge_per_chain(%d), "
5206 "sge_per_io(%d), chains_per_io(%d)\n",
5207 ioc->max_sges_in_main_message,
5208 ioc->max_sges_in_chain_message,
5209 ioc->shost->sg_tablesize,
5210 ioc->chains_needed_per_io);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005211
5212 /* reply post queue, 16 byte align */
5213 reply_post_free_sz = ioc->reply_post_queue_depth *
5214 sizeof(Mpi2DefaultReplyDescriptor_t);
Olivier Deprez157378f2022-04-04 15:47:50 +02005215 rdpq_sz = reply_post_free_sz * RDPQ_MAX_INDEX_IN_ONE_CHUNK;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005216 if (_base_is_controller_msix_enabled(ioc) && !ioc->rdpq_array_enable)
Olivier Deprez157378f2022-04-04 15:47:50 +02005217 rdpq_sz = reply_post_free_sz * ioc->reply_queue_count;
5218 ret = base_alloc_rdpq_dma_pool(ioc, rdpq_sz);
5219 if (ret == -EAGAIN) {
5220 /*
5221 * Free allocated bad RDPQ memory pools.
5222 * Change dma coherent mask to 32 bit and reallocate RDPQ
5223 */
5224 _base_release_memory_pools(ioc);
5225 ioc->use_32bit_dma = true;
5226 if (_base_config_dma_addressing(ioc, ioc->pdev) != 0) {
5227 ioc_err(ioc,
5228 "32 DMA mask failed %s\n", pci_name(ioc->pdev));
5229 return -ENODEV;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005230 }
Olivier Deprez157378f2022-04-04 15:47:50 +02005231 if (base_alloc_rdpq_dma_pool(ioc, rdpq_sz))
5232 return -ENOMEM;
5233 } else if (ret == -ENOMEM)
5234 return -ENOMEM;
5235 total_sz = rdpq_sz * (!ioc->rdpq_array_enable ? 1 :
5236 DIV_ROUND_UP(ioc->reply_queue_count, RDPQ_MAX_INDEX_IN_ONE_CHUNK));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005237 ioc->scsiio_depth = ioc->hba_queue_depth -
5238 ioc->hi_priority_depth - ioc->internal_depth;
5239
5240 /* set the scsi host can_queue depth
5241 * with some internal commands that could be outstanding
5242 */
5243 ioc->shost->can_queue = ioc->scsiio_depth - INTERNAL_SCSIIO_CMDS_COUNT;
David Brazdil0f672f62019-12-10 10:32:29 +00005244 dinitprintk(ioc,
5245 ioc_info(ioc, "scsi host: can_queue depth (%d)\n",
5246 ioc->shost->can_queue));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005247
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005248 /* contiguous pool for request and chains, 16 byte align, one extra "
5249 * "frame for smid=0
5250 */
5251 ioc->chain_depth = ioc->chains_needed_per_io * ioc->scsiio_depth;
5252 sz = ((ioc->scsiio_depth + 1) * ioc->request_sz);
5253
5254 /* hi-priority queue */
5255 sz += (ioc->hi_priority_depth * ioc->request_sz);
5256
5257 /* internal queue */
5258 sz += (ioc->internal_depth * ioc->request_sz);
5259
5260 ioc->request_dma_sz = sz;
David Brazdil0f672f62019-12-10 10:32:29 +00005261 ioc->request = dma_alloc_coherent(&ioc->pdev->dev, sz,
5262 &ioc->request_dma, GFP_KERNEL);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005263 if (!ioc->request) {
David Brazdil0f672f62019-12-10 10:32:29 +00005264 ioc_err(ioc, "request pool: dma_alloc_coherent failed: hba_depth(%d), chains_per_io(%d), frame_sz(%d), total(%d kB)\n",
5265 ioc->hba_queue_depth, ioc->chains_needed_per_io,
5266 ioc->request_sz, sz / 1024);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005267 if (ioc->scsiio_depth < MPT3SAS_SAS_QUEUE_DEPTH)
5268 goto out;
5269 retry_sz = 64;
5270 ioc->hba_queue_depth -= retry_sz;
5271 _base_release_memory_pools(ioc);
5272 goto retry_allocation;
5273 }
5274
5275 if (retry_sz)
David Brazdil0f672f62019-12-10 10:32:29 +00005276 ioc_err(ioc, "request pool: dma_alloc_coherent succeed: hba_depth(%d), chains_per_io(%d), frame_sz(%d), total(%d kb)\n",
5277 ioc->hba_queue_depth, ioc->chains_needed_per_io,
5278 ioc->request_sz, sz / 1024);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005279
5280 /* hi-priority queue */
5281 ioc->hi_priority = ioc->request + ((ioc->scsiio_depth + 1) *
5282 ioc->request_sz);
5283 ioc->hi_priority_dma = ioc->request_dma + ((ioc->scsiio_depth + 1) *
5284 ioc->request_sz);
5285
5286 /* internal queue */
5287 ioc->internal = ioc->hi_priority + (ioc->hi_priority_depth *
5288 ioc->request_sz);
5289 ioc->internal_dma = ioc->hi_priority_dma + (ioc->hi_priority_depth *
5290 ioc->request_sz);
5291
Olivier Deprez157378f2022-04-04 15:47:50 +02005292 ioc_info(ioc,
5293 "request pool(0x%p) - dma(0x%llx): "
5294 "depth(%d), frame_size(%d), pool_size(%d kB)\n",
5295 ioc->request, (unsigned long long) ioc->request_dma,
5296 ioc->hba_queue_depth, ioc->request_sz,
5297 (ioc->hba_queue_depth * ioc->request_sz) / 1024);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005298
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005299 total_sz += sz;
5300
David Brazdil0f672f62019-12-10 10:32:29 +00005301 dinitprintk(ioc,
5302 ioc_info(ioc, "scsiio(0x%p): depth(%d)\n",
5303 ioc->request, ioc->scsiio_depth));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005304
5305 ioc->chain_depth = min_t(u32, ioc->chain_depth, MAX_CHAIN_DEPTH);
5306 sz = ioc->scsiio_depth * sizeof(struct chain_lookup);
5307 ioc->chain_lookup = kzalloc(sz, GFP_KERNEL);
5308 if (!ioc->chain_lookup) {
David Brazdil0f672f62019-12-10 10:32:29 +00005309 ioc_err(ioc, "chain_lookup: __get_free_pages failed\n");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005310 goto out;
5311 }
5312
5313 sz = ioc->chains_needed_per_io * sizeof(struct chain_tracker);
5314 for (i = 0; i < ioc->scsiio_depth; i++) {
5315 ioc->chain_lookup[i].chains_per_smid = kzalloc(sz, GFP_KERNEL);
5316 if (!ioc->chain_lookup[i].chains_per_smid) {
David Brazdil0f672f62019-12-10 10:32:29 +00005317 ioc_err(ioc, "chain_lookup: kzalloc failed\n");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005318 goto out;
5319 }
5320 }
5321
5322 /* initialize hi-priority queue smid's */
5323 ioc->hpr_lookup = kcalloc(ioc->hi_priority_depth,
5324 sizeof(struct request_tracker), GFP_KERNEL);
5325 if (!ioc->hpr_lookup) {
David Brazdil0f672f62019-12-10 10:32:29 +00005326 ioc_err(ioc, "hpr_lookup: kcalloc failed\n");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005327 goto out;
5328 }
5329 ioc->hi_priority_smid = ioc->scsiio_depth + 1;
David Brazdil0f672f62019-12-10 10:32:29 +00005330 dinitprintk(ioc,
5331 ioc_info(ioc, "hi_priority(0x%p): depth(%d), start smid(%d)\n",
5332 ioc->hi_priority,
5333 ioc->hi_priority_depth, ioc->hi_priority_smid));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005334
5335 /* initialize internal queue smid's */
5336 ioc->internal_lookup = kcalloc(ioc->internal_depth,
5337 sizeof(struct request_tracker), GFP_KERNEL);
5338 if (!ioc->internal_lookup) {
David Brazdil0f672f62019-12-10 10:32:29 +00005339 ioc_err(ioc, "internal_lookup: kcalloc failed\n");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005340 goto out;
5341 }
5342 ioc->internal_smid = ioc->hi_priority_smid + ioc->hi_priority_depth;
David Brazdil0f672f62019-12-10 10:32:29 +00005343 dinitprintk(ioc,
5344 ioc_info(ioc, "internal(0x%p): depth(%d), start smid(%d)\n",
5345 ioc->internal,
5346 ioc->internal_depth, ioc->internal_smid));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005347 /*
5348 * The number of NVMe page sized blocks needed is:
5349 * (((sg_tablesize * 8) - 1) / (page_size - 8)) + 1
5350 * ((sg_tablesize * 8) - 1) is the max PRP's minus the first PRP entry
5351 * that is placed in the main message frame. 8 is the size of each PRP
5352 * entry or PRP list pointer entry. 8 is subtracted from page_size
5353 * because of the PRP list pointer entry at the end of a page, so this
5354 * is not counted as a PRP entry. The 1 added page is a round up.
5355 *
5356 * To avoid allocation failures due to the amount of memory that could
5357 * be required for NVMe PRP's, only each set of NVMe blocks will be
5358 * contiguous, so a new set is allocated for each possible I/O.
5359 */
5360 ioc->chains_per_prp_buffer = 0;
5361 if (ioc->facts.ProtocolFlags & MPI2_IOCFACTS_PROTOCOL_NVME_DEVICES) {
5362 nvme_blocks_needed =
5363 (ioc->shost->sg_tablesize * NVME_PRP_SIZE) - 1;
5364 nvme_blocks_needed /= (ioc->page_size - NVME_PRP_SIZE);
5365 nvme_blocks_needed++;
5366
5367 sz = sizeof(struct pcie_sg_list) * ioc->scsiio_depth;
5368 ioc->pcie_sg_lookup = kzalloc(sz, GFP_KERNEL);
5369 if (!ioc->pcie_sg_lookup) {
David Brazdil0f672f62019-12-10 10:32:29 +00005370 ioc_info(ioc, "PCIe SGL lookup: kzalloc failed\n");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005371 goto out;
5372 }
5373 sz = nvme_blocks_needed * ioc->page_size;
5374 ioc->pcie_sgl_dma_pool =
5375 dma_pool_create("PCIe SGL pool", &ioc->pdev->dev, sz, 16, 0);
5376 if (!ioc->pcie_sgl_dma_pool) {
David Brazdil0f672f62019-12-10 10:32:29 +00005377 ioc_info(ioc, "PCIe SGL pool: dma_pool_create failed\n");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005378 goto out;
5379 }
5380
5381 ioc->chains_per_prp_buffer = sz/ioc->chain_segment_sz;
5382 ioc->chains_per_prp_buffer = min(ioc->chains_per_prp_buffer,
5383 ioc->chains_needed_per_io);
5384
5385 for (i = 0; i < ioc->scsiio_depth; i++) {
5386 ioc->pcie_sg_lookup[i].pcie_sgl = dma_pool_alloc(
5387 ioc->pcie_sgl_dma_pool, GFP_KERNEL,
5388 &ioc->pcie_sg_lookup[i].pcie_sgl_dma);
5389 if (!ioc->pcie_sg_lookup[i].pcie_sgl) {
David Brazdil0f672f62019-12-10 10:32:29 +00005390 ioc_info(ioc, "PCIe SGL pool: dma_pool_alloc failed\n");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005391 goto out;
5392 }
5393 for (j = 0; j < ioc->chains_per_prp_buffer; j++) {
5394 ct = &ioc->chain_lookup[i].chains_per_smid[j];
5395 ct->chain_buffer =
5396 ioc->pcie_sg_lookup[i].pcie_sgl +
5397 (j * ioc->chain_segment_sz);
5398 ct->chain_buffer_dma =
5399 ioc->pcie_sg_lookup[i].pcie_sgl_dma +
5400 (j * ioc->chain_segment_sz);
5401 }
5402 }
5403
David Brazdil0f672f62019-12-10 10:32:29 +00005404 dinitprintk(ioc,
5405 ioc_info(ioc, "PCIe sgl pool depth(%d), element_size(%d), pool_size(%d kB)\n",
5406 ioc->scsiio_depth, sz,
5407 (sz * ioc->scsiio_depth) / 1024));
5408 dinitprintk(ioc,
5409 ioc_info(ioc, "Number of chains can fit in a PRP page(%d)\n",
5410 ioc->chains_per_prp_buffer));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005411 total_sz += sz * ioc->scsiio_depth;
5412 }
5413
5414 ioc->chain_dma_pool = dma_pool_create("chain pool", &ioc->pdev->dev,
5415 ioc->chain_segment_sz, 16, 0);
5416 if (!ioc->chain_dma_pool) {
David Brazdil0f672f62019-12-10 10:32:29 +00005417 ioc_err(ioc, "chain_dma_pool: dma_pool_create failed\n");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005418 goto out;
5419 }
5420 for (i = 0; i < ioc->scsiio_depth; i++) {
5421 for (j = ioc->chains_per_prp_buffer;
5422 j < ioc->chains_needed_per_io; j++) {
5423 ct = &ioc->chain_lookup[i].chains_per_smid[j];
5424 ct->chain_buffer = dma_pool_alloc(
5425 ioc->chain_dma_pool, GFP_KERNEL,
5426 &ct->chain_buffer_dma);
5427 if (!ct->chain_buffer) {
David Brazdil0f672f62019-12-10 10:32:29 +00005428 ioc_err(ioc, "chain_lookup: pci_pool_alloc failed\n");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005429 goto out;
5430 }
5431 }
5432 total_sz += ioc->chain_segment_sz;
5433 }
5434
David Brazdil0f672f62019-12-10 10:32:29 +00005435 dinitprintk(ioc,
5436 ioc_info(ioc, "chain pool depth(%d), frame_size(%d), pool_size(%d kB)\n",
5437 ioc->chain_depth, ioc->chain_segment_sz,
5438 (ioc->chain_depth * ioc->chain_segment_sz) / 1024));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005439
5440 /* sense buffers, 4 byte align */
5441 sz = ioc->scsiio_depth * SCSI_SENSE_BUFFERSIZE;
5442 ioc->sense_dma_pool = dma_pool_create("sense pool", &ioc->pdev->dev, sz,
5443 4, 0);
5444 if (!ioc->sense_dma_pool) {
David Brazdil0f672f62019-12-10 10:32:29 +00005445 ioc_err(ioc, "sense pool: dma_pool_create failed\n");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005446 goto out;
5447 }
5448 ioc->sense = dma_pool_alloc(ioc->sense_dma_pool, GFP_KERNEL,
5449 &ioc->sense_dma);
5450 if (!ioc->sense) {
David Brazdil0f672f62019-12-10 10:32:29 +00005451 ioc_err(ioc, "sense pool: dma_pool_alloc failed\n");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005452 goto out;
5453 }
5454 /* sense buffer requires to be in same 4 gb region.
5455 * Below function will check the same.
5456 * In case of failure, new pci pool will be created with updated
5457 * alignment. Older allocation and pool will be destroyed.
5458 * Alignment will be used such a way that next allocation if
5459 * success, will always meet same 4gb region requirement.
5460 * Actual requirement is not alignment, but we need start and end of
5461 * DMA address must have same upper 32 bit address.
5462 */
Olivier Deprez157378f2022-04-04 15:47:50 +02005463 if (!mpt3sas_check_same_4gb_region((long)ioc->sense, sz)) {
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005464 //Release Sense pool & Reallocate
5465 dma_pool_free(ioc->sense_dma_pool, ioc->sense, ioc->sense_dma);
5466 dma_pool_destroy(ioc->sense_dma_pool);
5467 ioc->sense = NULL;
5468
5469 ioc->sense_dma_pool =
5470 dma_pool_create("sense pool", &ioc->pdev->dev, sz,
5471 roundup_pow_of_two(sz), 0);
5472 if (!ioc->sense_dma_pool) {
David Brazdil0f672f62019-12-10 10:32:29 +00005473 ioc_err(ioc, "sense pool: pci_pool_create failed\n");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005474 goto out;
5475 }
5476 ioc->sense = dma_pool_alloc(ioc->sense_dma_pool, GFP_KERNEL,
5477 &ioc->sense_dma);
5478 if (!ioc->sense) {
David Brazdil0f672f62019-12-10 10:32:29 +00005479 ioc_err(ioc, "sense pool: pci_pool_alloc failed\n");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005480 goto out;
5481 }
5482 }
Olivier Deprez157378f2022-04-04 15:47:50 +02005483 ioc_info(ioc,
5484 "sense pool(0x%p)- dma(0x%llx): depth(%d),"
5485 "element_size(%d), pool_size(%d kB)\n",
5486 ioc->sense, (unsigned long long)ioc->sense_dma, ioc->scsiio_depth,
5487 SCSI_SENSE_BUFFERSIZE, sz / 1024);
5488
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005489 total_sz += sz;
5490
5491 /* reply pool, 4 byte align */
5492 sz = ioc->reply_free_queue_depth * ioc->reply_sz;
5493 ioc->reply_dma_pool = dma_pool_create("reply pool", &ioc->pdev->dev, sz,
5494 4, 0);
5495 if (!ioc->reply_dma_pool) {
David Brazdil0f672f62019-12-10 10:32:29 +00005496 ioc_err(ioc, "reply pool: dma_pool_create failed\n");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005497 goto out;
5498 }
5499 ioc->reply = dma_pool_alloc(ioc->reply_dma_pool, GFP_KERNEL,
5500 &ioc->reply_dma);
5501 if (!ioc->reply) {
David Brazdil0f672f62019-12-10 10:32:29 +00005502 ioc_err(ioc, "reply pool: dma_pool_alloc failed\n");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005503 goto out;
5504 }
5505 ioc->reply_dma_min_address = (u32)(ioc->reply_dma);
5506 ioc->reply_dma_max_address = (u32)(ioc->reply_dma) + sz;
David Brazdil0f672f62019-12-10 10:32:29 +00005507 dinitprintk(ioc,
5508 ioc_info(ioc, "reply pool(0x%p): depth(%d), frame_size(%d), pool_size(%d kB)\n",
5509 ioc->reply, ioc->reply_free_queue_depth,
5510 ioc->reply_sz, sz / 1024));
5511 dinitprintk(ioc,
5512 ioc_info(ioc, "reply_dma(0x%llx)\n",
5513 (unsigned long long)ioc->reply_dma));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005514 total_sz += sz;
5515
5516 /* reply free queue, 16 byte align */
5517 sz = ioc->reply_free_queue_depth * 4;
5518 ioc->reply_free_dma_pool = dma_pool_create("reply_free pool",
5519 &ioc->pdev->dev, sz, 16, 0);
5520 if (!ioc->reply_free_dma_pool) {
David Brazdil0f672f62019-12-10 10:32:29 +00005521 ioc_err(ioc, "reply_free pool: dma_pool_create failed\n");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005522 goto out;
5523 }
David Brazdil0f672f62019-12-10 10:32:29 +00005524 ioc->reply_free = dma_pool_zalloc(ioc->reply_free_dma_pool, GFP_KERNEL,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005525 &ioc->reply_free_dma);
5526 if (!ioc->reply_free) {
David Brazdil0f672f62019-12-10 10:32:29 +00005527 ioc_err(ioc, "reply_free pool: dma_pool_alloc failed\n");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005528 goto out;
5529 }
David Brazdil0f672f62019-12-10 10:32:29 +00005530 dinitprintk(ioc,
5531 ioc_info(ioc, "reply_free pool(0x%p): depth(%d), element_size(%d), pool_size(%d kB)\n",
5532 ioc->reply_free, ioc->reply_free_queue_depth,
5533 4, sz / 1024));
5534 dinitprintk(ioc,
5535 ioc_info(ioc, "reply_free_dma (0x%llx)\n",
5536 (unsigned long long)ioc->reply_free_dma));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005537 total_sz += sz;
5538
5539 if (ioc->rdpq_array_enable) {
5540 reply_post_free_array_sz = ioc->reply_queue_count *
5541 sizeof(Mpi2IOCInitRDPQArrayEntry);
5542 ioc->reply_post_free_array_dma_pool =
5543 dma_pool_create("reply_post_free_array pool",
5544 &ioc->pdev->dev, reply_post_free_array_sz, 16, 0);
5545 if (!ioc->reply_post_free_array_dma_pool) {
5546 dinitprintk(ioc,
David Brazdil0f672f62019-12-10 10:32:29 +00005547 ioc_info(ioc, "reply_post_free_array pool: dma_pool_create failed\n"));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005548 goto out;
5549 }
5550 ioc->reply_post_free_array =
5551 dma_pool_alloc(ioc->reply_post_free_array_dma_pool,
5552 GFP_KERNEL, &ioc->reply_post_free_array_dma);
5553 if (!ioc->reply_post_free_array) {
5554 dinitprintk(ioc,
David Brazdil0f672f62019-12-10 10:32:29 +00005555 ioc_info(ioc, "reply_post_free_array pool: dma_pool_alloc failed\n"));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005556 goto out;
5557 }
5558 }
5559 ioc->config_page_sz = 512;
David Brazdil0f672f62019-12-10 10:32:29 +00005560 ioc->config_page = dma_alloc_coherent(&ioc->pdev->dev,
5561 ioc->config_page_sz, &ioc->config_page_dma, GFP_KERNEL);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005562 if (!ioc->config_page) {
David Brazdil0f672f62019-12-10 10:32:29 +00005563 ioc_err(ioc, "config page: dma_pool_alloc failed\n");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005564 goto out;
5565 }
Olivier Deprez157378f2022-04-04 15:47:50 +02005566
5567 ioc_info(ioc, "config page(0x%p) - dma(0x%llx): size(%d)\n",
5568 ioc->config_page, (unsigned long long)ioc->config_page_dma,
5569 ioc->config_page_sz);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005570 total_sz += ioc->config_page_sz;
5571
David Brazdil0f672f62019-12-10 10:32:29 +00005572 ioc_info(ioc, "Allocated physical memory: size(%d kB)\n",
5573 total_sz / 1024);
5574 ioc_info(ioc, "Current Controller Queue Depth(%d),Max Controller Queue Depth(%d)\n",
5575 ioc->shost->can_queue, facts->RequestCredit);
5576 ioc_info(ioc, "Scatter Gather Elements per IO(%d)\n",
5577 ioc->shost->sg_tablesize);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005578 return 0;
5579
5580 out:
5581 return -ENOMEM;
5582}
5583
5584/**
5585 * mpt3sas_base_get_iocstate - Get the current state of a MPT adapter.
5586 * @ioc: Pointer to MPT_ADAPTER structure
5587 * @cooked: Request raw or cooked IOC state
5588 *
5589 * Return: all IOC Doorbell register bits if cooked==0, else just the
5590 * Doorbell bits in MPI_IOC_STATE_MASK.
5591 */
5592u32
5593mpt3sas_base_get_iocstate(struct MPT3SAS_ADAPTER *ioc, int cooked)
5594{
5595 u32 s, sc;
5596
David Brazdil0f672f62019-12-10 10:32:29 +00005597 s = ioc->base_readl(&ioc->chip->Doorbell);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005598 sc = s & MPI2_IOC_STATE_MASK;
5599 return cooked ? sc : s;
5600}
5601
5602/**
5603 * _base_wait_on_iocstate - waiting on a particular ioc state
5604 * @ioc: ?
5605 * @ioc_state: controller state { READY, OPERATIONAL, or RESET }
5606 * @timeout: timeout in second
5607 *
5608 * Return: 0 for success, non-zero for failure.
5609 */
5610static int
5611_base_wait_on_iocstate(struct MPT3SAS_ADAPTER *ioc, u32 ioc_state, int timeout)
5612{
5613 u32 count, cntdn;
5614 u32 current_state;
5615
5616 count = 0;
5617 cntdn = 1000 * timeout;
5618 do {
5619 current_state = mpt3sas_base_get_iocstate(ioc, 1);
5620 if (current_state == ioc_state)
5621 return 0;
5622 if (count && current_state == MPI2_IOC_STATE_FAULT)
5623 break;
Olivier Deprez157378f2022-04-04 15:47:50 +02005624 if (count && current_state == MPI2_IOC_STATE_COREDUMP)
5625 break;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005626
5627 usleep_range(1000, 1500);
5628 count++;
5629 } while (--cntdn);
5630
5631 return current_state;
5632}
5633
5634/**
Olivier Deprez157378f2022-04-04 15:47:50 +02005635 * _base_dump_reg_set - This function will print hexdump of register set.
5636 * @ioc: per adapter object
5637 *
5638 * Returns nothing.
5639 */
5640static inline void
5641_base_dump_reg_set(struct MPT3SAS_ADAPTER *ioc)
5642{
5643 unsigned int i, sz = 256;
5644 u32 __iomem *reg = (u32 __iomem *)ioc->chip;
5645
5646 ioc_info(ioc, "System Register set:\n");
5647 for (i = 0; i < (sz / sizeof(u32)); i++)
5648 pr_info("%08x: %08x\n", (i * 4), readl(&reg[i]));
5649}
5650
5651/**
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005652 * _base_wait_for_doorbell_int - waiting for controller interrupt(generated by
5653 * a write to the doorbell)
5654 * @ioc: per adapter object
Olivier Deprez157378f2022-04-04 15:47:50 +02005655 * @timeout: timeout in seconds
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005656 *
5657 * Return: 0 for success, non-zero for failure.
5658 *
5659 * Notes: MPI2_HIS_IOC2SYS_DB_STATUS - set to one when IOC writes to doorbell.
5660 */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005661
5662static int
5663_base_wait_for_doorbell_int(struct MPT3SAS_ADAPTER *ioc, int timeout)
5664{
5665 u32 cntdn, count;
5666 u32 int_status;
5667
5668 count = 0;
5669 cntdn = 1000 * timeout;
5670 do {
David Brazdil0f672f62019-12-10 10:32:29 +00005671 int_status = ioc->base_readl(&ioc->chip->HostInterruptStatus);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005672 if (int_status & MPI2_HIS_IOC2SYS_DB_STATUS) {
David Brazdil0f672f62019-12-10 10:32:29 +00005673 dhsprintk(ioc,
5674 ioc_info(ioc, "%s: successful count(%d), timeout(%d)\n",
5675 __func__, count, timeout));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005676 return 0;
5677 }
5678
5679 usleep_range(1000, 1500);
5680 count++;
5681 } while (--cntdn);
5682
David Brazdil0f672f62019-12-10 10:32:29 +00005683 ioc_err(ioc, "%s: failed due to timeout count(%d), int_status(%x)!\n",
5684 __func__, count, int_status);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005685 return -EFAULT;
5686}
5687
5688static int
5689_base_spin_on_doorbell_int(struct MPT3SAS_ADAPTER *ioc, int timeout)
5690{
5691 u32 cntdn, count;
5692 u32 int_status;
5693
5694 count = 0;
5695 cntdn = 2000 * timeout;
5696 do {
David Brazdil0f672f62019-12-10 10:32:29 +00005697 int_status = ioc->base_readl(&ioc->chip->HostInterruptStatus);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005698 if (int_status & MPI2_HIS_IOC2SYS_DB_STATUS) {
David Brazdil0f672f62019-12-10 10:32:29 +00005699 dhsprintk(ioc,
5700 ioc_info(ioc, "%s: successful count(%d), timeout(%d)\n",
5701 __func__, count, timeout));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005702 return 0;
5703 }
5704
5705 udelay(500);
5706 count++;
5707 } while (--cntdn);
5708
David Brazdil0f672f62019-12-10 10:32:29 +00005709 ioc_err(ioc, "%s: failed due to timeout count(%d), int_status(%x)!\n",
5710 __func__, count, int_status);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005711 return -EFAULT;
5712
5713}
5714
5715/**
5716 * _base_wait_for_doorbell_ack - waiting for controller to read the doorbell.
5717 * @ioc: per adapter object
5718 * @timeout: timeout in second
5719 *
5720 * Return: 0 for success, non-zero for failure.
5721 *
5722 * Notes: MPI2_HIS_SYS2IOC_DB_STATUS - set to one when host writes to
5723 * doorbell.
5724 */
5725static int
5726_base_wait_for_doorbell_ack(struct MPT3SAS_ADAPTER *ioc, int timeout)
5727{
5728 u32 cntdn, count;
5729 u32 int_status;
5730 u32 doorbell;
5731
5732 count = 0;
5733 cntdn = 1000 * timeout;
5734 do {
David Brazdil0f672f62019-12-10 10:32:29 +00005735 int_status = ioc->base_readl(&ioc->chip->HostInterruptStatus);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005736 if (!(int_status & MPI2_HIS_SYS2IOC_DB_STATUS)) {
David Brazdil0f672f62019-12-10 10:32:29 +00005737 dhsprintk(ioc,
5738 ioc_info(ioc, "%s: successful count(%d), timeout(%d)\n",
5739 __func__, count, timeout));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005740 return 0;
5741 } else if (int_status & MPI2_HIS_IOC2SYS_DB_STATUS) {
David Brazdil0f672f62019-12-10 10:32:29 +00005742 doorbell = ioc->base_readl(&ioc->chip->Doorbell);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005743 if ((doorbell & MPI2_IOC_STATE_MASK) ==
5744 MPI2_IOC_STATE_FAULT) {
Olivier Deprez157378f2022-04-04 15:47:50 +02005745 mpt3sas_print_fault_code(ioc, doorbell);
5746 return -EFAULT;
5747 }
5748 if ((doorbell & MPI2_IOC_STATE_MASK) ==
5749 MPI2_IOC_STATE_COREDUMP) {
5750 mpt3sas_print_coredump_info(ioc, doorbell);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005751 return -EFAULT;
5752 }
5753 } else if (int_status == 0xFFFFFFFF)
5754 goto out;
5755
5756 usleep_range(1000, 1500);
5757 count++;
5758 } while (--cntdn);
5759
5760 out:
David Brazdil0f672f62019-12-10 10:32:29 +00005761 ioc_err(ioc, "%s: failed due to timeout count(%d), int_status(%x)!\n",
5762 __func__, count, int_status);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005763 return -EFAULT;
5764}
5765
5766/**
5767 * _base_wait_for_doorbell_not_used - waiting for doorbell to not be in use
5768 * @ioc: per adapter object
5769 * @timeout: timeout in second
5770 *
5771 * Return: 0 for success, non-zero for failure.
5772 */
5773static int
5774_base_wait_for_doorbell_not_used(struct MPT3SAS_ADAPTER *ioc, int timeout)
5775{
5776 u32 cntdn, count;
5777 u32 doorbell_reg;
5778
5779 count = 0;
5780 cntdn = 1000 * timeout;
5781 do {
David Brazdil0f672f62019-12-10 10:32:29 +00005782 doorbell_reg = ioc->base_readl(&ioc->chip->Doorbell);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005783 if (!(doorbell_reg & MPI2_DOORBELL_USED)) {
David Brazdil0f672f62019-12-10 10:32:29 +00005784 dhsprintk(ioc,
5785 ioc_info(ioc, "%s: successful count(%d), timeout(%d)\n",
5786 __func__, count, timeout));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005787 return 0;
5788 }
5789
5790 usleep_range(1000, 1500);
5791 count++;
5792 } while (--cntdn);
5793
David Brazdil0f672f62019-12-10 10:32:29 +00005794 ioc_err(ioc, "%s: failed due to timeout count(%d), doorbell_reg(%x)!\n",
5795 __func__, count, doorbell_reg);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005796 return -EFAULT;
5797}
5798
5799/**
5800 * _base_send_ioc_reset - send doorbell reset
5801 * @ioc: per adapter object
5802 * @reset_type: currently only supports: MPI2_FUNCTION_IOC_MESSAGE_UNIT_RESET
5803 * @timeout: timeout in second
5804 *
5805 * Return: 0 for success, non-zero for failure.
5806 */
5807static int
5808_base_send_ioc_reset(struct MPT3SAS_ADAPTER *ioc, u8 reset_type, int timeout)
5809{
5810 u32 ioc_state;
5811 int r = 0;
Olivier Deprez157378f2022-04-04 15:47:50 +02005812 unsigned long flags;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005813
5814 if (reset_type != MPI2_FUNCTION_IOC_MESSAGE_UNIT_RESET) {
David Brazdil0f672f62019-12-10 10:32:29 +00005815 ioc_err(ioc, "%s: unknown reset_type\n", __func__);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005816 return -EFAULT;
5817 }
5818
5819 if (!(ioc->facts.IOCCapabilities &
5820 MPI2_IOCFACTS_CAPABILITY_EVENT_REPLAY))
5821 return -EFAULT;
5822
David Brazdil0f672f62019-12-10 10:32:29 +00005823 ioc_info(ioc, "sending message unit reset !!\n");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005824
5825 writel(reset_type << MPI2_DOORBELL_FUNCTION_SHIFT,
5826 &ioc->chip->Doorbell);
5827 if ((_base_wait_for_doorbell_ack(ioc, 15))) {
5828 r = -EFAULT;
5829 goto out;
5830 }
Olivier Deprez157378f2022-04-04 15:47:50 +02005831
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005832 ioc_state = _base_wait_on_iocstate(ioc, MPI2_IOC_STATE_READY, timeout);
5833 if (ioc_state) {
David Brazdil0f672f62019-12-10 10:32:29 +00005834 ioc_err(ioc, "%s: failed going to ready state (ioc_state=0x%x)\n",
5835 __func__, ioc_state);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005836 r = -EFAULT;
5837 goto out;
5838 }
5839 out:
Olivier Deprez157378f2022-04-04 15:47:50 +02005840 if (r != 0) {
5841 ioc_state = mpt3sas_base_get_iocstate(ioc, 0);
5842 spin_lock_irqsave(&ioc->ioc_reset_in_progress_lock, flags);
5843 /*
5844 * Wait for IOC state CoreDump to clear only during
5845 * HBA initialization & release time.
5846 */
5847 if ((ioc_state & MPI2_IOC_STATE_MASK) ==
5848 MPI2_IOC_STATE_COREDUMP && (ioc->is_driver_loading == 1 ||
5849 ioc->fault_reset_work_q == NULL)) {
5850 spin_unlock_irqrestore(
5851 &ioc->ioc_reset_in_progress_lock, flags);
5852 mpt3sas_print_coredump_info(ioc, ioc_state);
5853 mpt3sas_base_wait_for_coredump_completion(ioc,
5854 __func__);
5855 spin_lock_irqsave(
5856 &ioc->ioc_reset_in_progress_lock, flags);
5857 }
5858 spin_unlock_irqrestore(&ioc->ioc_reset_in_progress_lock, flags);
5859 }
David Brazdil0f672f62019-12-10 10:32:29 +00005860 ioc_info(ioc, "message unit reset: %s\n",
5861 r == 0 ? "SUCCESS" : "FAILED");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005862 return r;
5863}
5864
5865/**
David Brazdil0f672f62019-12-10 10:32:29 +00005866 * mpt3sas_wait_for_ioc - IOC's operational state is checked here.
5867 * @ioc: per adapter object
Olivier Deprez157378f2022-04-04 15:47:50 +02005868 * @timeout: timeout in seconds
David Brazdil0f672f62019-12-10 10:32:29 +00005869 *
5870 * Return: Waits up to timeout seconds for the IOC to
5871 * become operational. Returns 0 if IOC is present
5872 * and operational; otherwise returns -EFAULT.
5873 */
5874
5875int
5876mpt3sas_wait_for_ioc(struct MPT3SAS_ADAPTER *ioc, int timeout)
5877{
5878 int wait_state_count = 0;
5879 u32 ioc_state;
5880
5881 do {
5882 ioc_state = mpt3sas_base_get_iocstate(ioc, 1);
5883 if (ioc_state == MPI2_IOC_STATE_OPERATIONAL)
5884 break;
5885 ssleep(1);
5886 ioc_info(ioc, "%s: waiting for operational state(count=%d)\n",
5887 __func__, ++wait_state_count);
5888 } while (--timeout);
5889 if (!timeout) {
5890 ioc_err(ioc, "%s: failed due to ioc not operational\n", __func__);
5891 return -EFAULT;
5892 }
5893 if (wait_state_count)
5894 ioc_info(ioc, "ioc is operational\n");
5895 return 0;
5896}
5897
5898/**
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005899 * _base_handshake_req_reply_wait - send request thru doorbell interface
5900 * @ioc: per adapter object
5901 * @request_bytes: request length
5902 * @request: pointer having request payload
5903 * @reply_bytes: reply length
5904 * @reply: pointer to reply payload
5905 * @timeout: timeout in second
5906 *
5907 * Return: 0 for success, non-zero for failure.
5908 */
5909static int
5910_base_handshake_req_reply_wait(struct MPT3SAS_ADAPTER *ioc, int request_bytes,
5911 u32 *request, int reply_bytes, u16 *reply, int timeout)
5912{
5913 MPI2DefaultReply_t *default_reply = (MPI2DefaultReply_t *)reply;
5914 int i;
5915 u8 failed;
5916 __le32 *mfp;
5917
5918 /* make sure doorbell is not in use */
David Brazdil0f672f62019-12-10 10:32:29 +00005919 if ((ioc->base_readl(&ioc->chip->Doorbell) & MPI2_DOORBELL_USED)) {
5920 ioc_err(ioc, "doorbell is in use (line=%d)\n", __LINE__);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005921 return -EFAULT;
5922 }
5923
5924 /* clear pending doorbell interrupts from previous state changes */
David Brazdil0f672f62019-12-10 10:32:29 +00005925 if (ioc->base_readl(&ioc->chip->HostInterruptStatus) &
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005926 MPI2_HIS_IOC2SYS_DB_STATUS)
5927 writel(0, &ioc->chip->HostInterruptStatus);
5928
5929 /* send message to ioc */
5930 writel(((MPI2_FUNCTION_HANDSHAKE<<MPI2_DOORBELL_FUNCTION_SHIFT) |
5931 ((request_bytes/4)<<MPI2_DOORBELL_ADD_DWORDS_SHIFT)),
5932 &ioc->chip->Doorbell);
5933
5934 if ((_base_spin_on_doorbell_int(ioc, 5))) {
David Brazdil0f672f62019-12-10 10:32:29 +00005935 ioc_err(ioc, "doorbell handshake int failed (line=%d)\n",
5936 __LINE__);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005937 return -EFAULT;
5938 }
5939 writel(0, &ioc->chip->HostInterruptStatus);
5940
5941 if ((_base_wait_for_doorbell_ack(ioc, 5))) {
David Brazdil0f672f62019-12-10 10:32:29 +00005942 ioc_err(ioc, "doorbell handshake ack failed (line=%d)\n",
5943 __LINE__);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005944 return -EFAULT;
5945 }
5946
5947 /* send message 32-bits at a time */
5948 for (i = 0, failed = 0; i < request_bytes/4 && !failed; i++) {
5949 writel(cpu_to_le32(request[i]), &ioc->chip->Doorbell);
5950 if ((_base_wait_for_doorbell_ack(ioc, 5)))
5951 failed = 1;
5952 }
5953
5954 if (failed) {
David Brazdil0f672f62019-12-10 10:32:29 +00005955 ioc_err(ioc, "doorbell handshake sending request failed (line=%d)\n",
5956 __LINE__);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005957 return -EFAULT;
5958 }
5959
5960 /* now wait for the reply */
5961 if ((_base_wait_for_doorbell_int(ioc, timeout))) {
David Brazdil0f672f62019-12-10 10:32:29 +00005962 ioc_err(ioc, "doorbell handshake int failed (line=%d)\n",
5963 __LINE__);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005964 return -EFAULT;
5965 }
5966
5967 /* read the first two 16-bits, it gives the total length of the reply */
David Brazdil0f672f62019-12-10 10:32:29 +00005968 reply[0] = le16_to_cpu(ioc->base_readl(&ioc->chip->Doorbell)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005969 & MPI2_DOORBELL_DATA_MASK);
5970 writel(0, &ioc->chip->HostInterruptStatus);
5971 if ((_base_wait_for_doorbell_int(ioc, 5))) {
David Brazdil0f672f62019-12-10 10:32:29 +00005972 ioc_err(ioc, "doorbell handshake int failed (line=%d)\n",
5973 __LINE__);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005974 return -EFAULT;
5975 }
David Brazdil0f672f62019-12-10 10:32:29 +00005976 reply[1] = le16_to_cpu(ioc->base_readl(&ioc->chip->Doorbell)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005977 & MPI2_DOORBELL_DATA_MASK);
5978 writel(0, &ioc->chip->HostInterruptStatus);
5979
5980 for (i = 2; i < default_reply->MsgLength * 2; i++) {
5981 if ((_base_wait_for_doorbell_int(ioc, 5))) {
David Brazdil0f672f62019-12-10 10:32:29 +00005982 ioc_err(ioc, "doorbell handshake int failed (line=%d)\n",
5983 __LINE__);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005984 return -EFAULT;
5985 }
5986 if (i >= reply_bytes/2) /* overflow case */
David Brazdil0f672f62019-12-10 10:32:29 +00005987 ioc->base_readl(&ioc->chip->Doorbell);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005988 else
David Brazdil0f672f62019-12-10 10:32:29 +00005989 reply[i] = le16_to_cpu(
5990 ioc->base_readl(&ioc->chip->Doorbell)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00005991 & MPI2_DOORBELL_DATA_MASK);
5992 writel(0, &ioc->chip->HostInterruptStatus);
5993 }
5994
5995 _base_wait_for_doorbell_int(ioc, 5);
5996 if (_base_wait_for_doorbell_not_used(ioc, 5) != 0) {
David Brazdil0f672f62019-12-10 10:32:29 +00005997 dhsprintk(ioc,
5998 ioc_info(ioc, "doorbell is in use (line=%d)\n",
5999 __LINE__));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006000 }
6001 writel(0, &ioc->chip->HostInterruptStatus);
6002
6003 if (ioc->logging_level & MPT_DEBUG_INIT) {
6004 mfp = (__le32 *)reply;
6005 pr_info("\toffset:data\n");
6006 for (i = 0; i < reply_bytes/4; i++)
Olivier Deprez157378f2022-04-04 15:47:50 +02006007 ioc_info(ioc, "\t[0x%02x]:%08x\n", i*4,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006008 le32_to_cpu(mfp[i]));
6009 }
6010 return 0;
6011}
6012
6013/**
6014 * mpt3sas_base_sas_iounit_control - send sas iounit control to FW
6015 * @ioc: per adapter object
6016 * @mpi_reply: the reply payload from FW
6017 * @mpi_request: the request payload sent to FW
6018 *
6019 * The SAS IO Unit Control Request message allows the host to perform low-level
6020 * operations, such as resets on the PHYs of the IO Unit, also allows the host
6021 * to obtain the IOC assigned device handles for a device if it has other
6022 * identifying information about the device, in addition allows the host to
6023 * remove IOC resources associated with the device.
6024 *
6025 * Return: 0 for success, non-zero for failure.
6026 */
6027int
6028mpt3sas_base_sas_iounit_control(struct MPT3SAS_ADAPTER *ioc,
6029 Mpi2SasIoUnitControlReply_t *mpi_reply,
6030 Mpi2SasIoUnitControlRequest_t *mpi_request)
6031{
6032 u16 smid;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006033 u8 issue_reset = 0;
6034 int rc;
6035 void *request;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006036
David Brazdil0f672f62019-12-10 10:32:29 +00006037 dinitprintk(ioc, ioc_info(ioc, "%s\n", __func__));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006038
6039 mutex_lock(&ioc->base_cmds.mutex);
6040
6041 if (ioc->base_cmds.status != MPT3_CMD_NOT_USED) {
David Brazdil0f672f62019-12-10 10:32:29 +00006042 ioc_err(ioc, "%s: base_cmd in use\n", __func__);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006043 rc = -EAGAIN;
6044 goto out;
6045 }
6046
David Brazdil0f672f62019-12-10 10:32:29 +00006047 rc = mpt3sas_wait_for_ioc(ioc, IOC_OPERATIONAL_WAIT_COUNT);
6048 if (rc)
6049 goto out;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006050
6051 smid = mpt3sas_base_get_smid(ioc, ioc->base_cb_idx);
6052 if (!smid) {
David Brazdil0f672f62019-12-10 10:32:29 +00006053 ioc_err(ioc, "%s: failed obtaining a smid\n", __func__);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006054 rc = -EAGAIN;
6055 goto out;
6056 }
6057
6058 rc = 0;
6059 ioc->base_cmds.status = MPT3_CMD_PENDING;
6060 request = mpt3sas_base_get_msg_frame(ioc, smid);
6061 ioc->base_cmds.smid = smid;
6062 memcpy(request, mpi_request, sizeof(Mpi2SasIoUnitControlRequest_t));
6063 if (mpi_request->Operation == MPI2_SAS_OP_PHY_HARD_RESET ||
6064 mpi_request->Operation == MPI2_SAS_OP_PHY_LINK_RESET)
6065 ioc->ioc_link_reset_in_progress = 1;
6066 init_completion(&ioc->base_cmds.done);
David Brazdil0f672f62019-12-10 10:32:29 +00006067 ioc->put_smid_default(ioc, smid);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006068 wait_for_completion_timeout(&ioc->base_cmds.done,
6069 msecs_to_jiffies(10000));
6070 if ((mpi_request->Operation == MPI2_SAS_OP_PHY_HARD_RESET ||
6071 mpi_request->Operation == MPI2_SAS_OP_PHY_LINK_RESET) &&
6072 ioc->ioc_link_reset_in_progress)
6073 ioc->ioc_link_reset_in_progress = 0;
6074 if (!(ioc->base_cmds.status & MPT3_CMD_COMPLETE)) {
Olivier Deprez157378f2022-04-04 15:47:50 +02006075 mpt3sas_check_cmd_timeout(ioc, ioc->base_cmds.status,
6076 mpi_request, sizeof(Mpi2SasIoUnitControlRequest_t)/4,
6077 issue_reset);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006078 goto issue_host_reset;
6079 }
6080 if (ioc->base_cmds.status & MPT3_CMD_REPLY_VALID)
6081 memcpy(mpi_reply, ioc->base_cmds.reply,
6082 sizeof(Mpi2SasIoUnitControlReply_t));
6083 else
6084 memset(mpi_reply, 0, sizeof(Mpi2SasIoUnitControlReply_t));
6085 ioc->base_cmds.status = MPT3_CMD_NOT_USED;
6086 goto out;
6087
6088 issue_host_reset:
6089 if (issue_reset)
6090 mpt3sas_base_hard_reset_handler(ioc, FORCE_BIG_HAMMER);
6091 ioc->base_cmds.status = MPT3_CMD_NOT_USED;
6092 rc = -EFAULT;
6093 out:
6094 mutex_unlock(&ioc->base_cmds.mutex);
6095 return rc;
6096}
6097
6098/**
6099 * mpt3sas_base_scsi_enclosure_processor - sending request to sep device
6100 * @ioc: per adapter object
6101 * @mpi_reply: the reply payload from FW
6102 * @mpi_request: the request payload sent to FW
6103 *
6104 * The SCSI Enclosure Processor request message causes the IOC to
6105 * communicate with SES devices to control LED status signals.
6106 *
6107 * Return: 0 for success, non-zero for failure.
6108 */
6109int
6110mpt3sas_base_scsi_enclosure_processor(struct MPT3SAS_ADAPTER *ioc,
6111 Mpi2SepReply_t *mpi_reply, Mpi2SepRequest_t *mpi_request)
6112{
6113 u16 smid;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006114 u8 issue_reset = 0;
6115 int rc;
6116 void *request;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006117
David Brazdil0f672f62019-12-10 10:32:29 +00006118 dinitprintk(ioc, ioc_info(ioc, "%s\n", __func__));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006119
6120 mutex_lock(&ioc->base_cmds.mutex);
6121
6122 if (ioc->base_cmds.status != MPT3_CMD_NOT_USED) {
David Brazdil0f672f62019-12-10 10:32:29 +00006123 ioc_err(ioc, "%s: base_cmd in use\n", __func__);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006124 rc = -EAGAIN;
6125 goto out;
6126 }
6127
David Brazdil0f672f62019-12-10 10:32:29 +00006128 rc = mpt3sas_wait_for_ioc(ioc, IOC_OPERATIONAL_WAIT_COUNT);
6129 if (rc)
6130 goto out;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006131
6132 smid = mpt3sas_base_get_smid(ioc, ioc->base_cb_idx);
6133 if (!smid) {
David Brazdil0f672f62019-12-10 10:32:29 +00006134 ioc_err(ioc, "%s: failed obtaining a smid\n", __func__);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006135 rc = -EAGAIN;
6136 goto out;
6137 }
6138
6139 rc = 0;
6140 ioc->base_cmds.status = MPT3_CMD_PENDING;
6141 request = mpt3sas_base_get_msg_frame(ioc, smid);
6142 ioc->base_cmds.smid = smid;
David Brazdil0f672f62019-12-10 10:32:29 +00006143 memset(request, 0, ioc->request_sz);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006144 memcpy(request, mpi_request, sizeof(Mpi2SepReply_t));
6145 init_completion(&ioc->base_cmds.done);
David Brazdil0f672f62019-12-10 10:32:29 +00006146 ioc->put_smid_default(ioc, smid);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006147 wait_for_completion_timeout(&ioc->base_cmds.done,
6148 msecs_to_jiffies(10000));
6149 if (!(ioc->base_cmds.status & MPT3_CMD_COMPLETE)) {
Olivier Deprez157378f2022-04-04 15:47:50 +02006150 mpt3sas_check_cmd_timeout(ioc,
6151 ioc->base_cmds.status, mpi_request,
6152 sizeof(Mpi2SepRequest_t)/4, issue_reset);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006153 goto issue_host_reset;
6154 }
6155 if (ioc->base_cmds.status & MPT3_CMD_REPLY_VALID)
6156 memcpy(mpi_reply, ioc->base_cmds.reply,
6157 sizeof(Mpi2SepReply_t));
6158 else
6159 memset(mpi_reply, 0, sizeof(Mpi2SepReply_t));
6160 ioc->base_cmds.status = MPT3_CMD_NOT_USED;
6161 goto out;
6162
6163 issue_host_reset:
6164 if (issue_reset)
6165 mpt3sas_base_hard_reset_handler(ioc, FORCE_BIG_HAMMER);
6166 ioc->base_cmds.status = MPT3_CMD_NOT_USED;
6167 rc = -EFAULT;
6168 out:
6169 mutex_unlock(&ioc->base_cmds.mutex);
6170 return rc;
6171}
6172
6173/**
6174 * _base_get_port_facts - obtain port facts reply and save in ioc
6175 * @ioc: per adapter object
6176 * @port: ?
6177 *
6178 * Return: 0 for success, non-zero for failure.
6179 */
6180static int
6181_base_get_port_facts(struct MPT3SAS_ADAPTER *ioc, int port)
6182{
6183 Mpi2PortFactsRequest_t mpi_request;
6184 Mpi2PortFactsReply_t mpi_reply;
6185 struct mpt3sas_port_facts *pfacts;
6186 int mpi_reply_sz, mpi_request_sz, r;
6187
David Brazdil0f672f62019-12-10 10:32:29 +00006188 dinitprintk(ioc, ioc_info(ioc, "%s\n", __func__));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006189
6190 mpi_reply_sz = sizeof(Mpi2PortFactsReply_t);
6191 mpi_request_sz = sizeof(Mpi2PortFactsRequest_t);
6192 memset(&mpi_request, 0, mpi_request_sz);
6193 mpi_request.Function = MPI2_FUNCTION_PORT_FACTS;
6194 mpi_request.PortNumber = port;
6195 r = _base_handshake_req_reply_wait(ioc, mpi_request_sz,
6196 (u32 *)&mpi_request, mpi_reply_sz, (u16 *)&mpi_reply, 5);
6197
6198 if (r != 0) {
David Brazdil0f672f62019-12-10 10:32:29 +00006199 ioc_err(ioc, "%s: handshake failed (r=%d)\n", __func__, r);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006200 return r;
6201 }
6202
6203 pfacts = &ioc->pfacts[port];
6204 memset(pfacts, 0, sizeof(struct mpt3sas_port_facts));
6205 pfacts->PortNumber = mpi_reply.PortNumber;
6206 pfacts->VP_ID = mpi_reply.VP_ID;
6207 pfacts->VF_ID = mpi_reply.VF_ID;
6208 pfacts->MaxPostedCmdBuffers =
6209 le16_to_cpu(mpi_reply.MaxPostedCmdBuffers);
6210
6211 return 0;
6212}
6213
6214/**
6215 * _base_wait_for_iocstate - Wait until the card is in READY or OPERATIONAL
6216 * @ioc: per adapter object
6217 * @timeout:
6218 *
6219 * Return: 0 for success, non-zero for failure.
6220 */
6221static int
6222_base_wait_for_iocstate(struct MPT3SAS_ADAPTER *ioc, int timeout)
6223{
6224 u32 ioc_state;
6225 int rc;
6226
David Brazdil0f672f62019-12-10 10:32:29 +00006227 dinitprintk(ioc, ioc_info(ioc, "%s\n", __func__));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006228
6229 if (ioc->pci_error_recovery) {
David Brazdil0f672f62019-12-10 10:32:29 +00006230 dfailprintk(ioc,
6231 ioc_info(ioc, "%s: host in pci error recovery\n",
6232 __func__));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006233 return -EFAULT;
6234 }
6235
6236 ioc_state = mpt3sas_base_get_iocstate(ioc, 0);
David Brazdil0f672f62019-12-10 10:32:29 +00006237 dhsprintk(ioc,
6238 ioc_info(ioc, "%s: ioc_state(0x%08x)\n",
6239 __func__, ioc_state));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006240
6241 if (((ioc_state & MPI2_IOC_STATE_MASK) == MPI2_IOC_STATE_READY) ||
6242 (ioc_state & MPI2_IOC_STATE_MASK) == MPI2_IOC_STATE_OPERATIONAL)
6243 return 0;
6244
6245 if (ioc_state & MPI2_DOORBELL_USED) {
David Brazdil0f672f62019-12-10 10:32:29 +00006246 dhsprintk(ioc, ioc_info(ioc, "unexpected doorbell active!\n"));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006247 goto issue_diag_reset;
6248 }
6249
6250 if ((ioc_state & MPI2_IOC_STATE_MASK) == MPI2_IOC_STATE_FAULT) {
Olivier Deprez157378f2022-04-04 15:47:50 +02006251 mpt3sas_print_fault_code(ioc, ioc_state &
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006252 MPI2_DOORBELL_DATA_MASK);
6253 goto issue_diag_reset;
Olivier Deprez157378f2022-04-04 15:47:50 +02006254 } else if ((ioc_state & MPI2_IOC_STATE_MASK) ==
6255 MPI2_IOC_STATE_COREDUMP) {
6256 ioc_info(ioc,
6257 "%s: Skipping the diag reset here. (ioc_state=0x%x)\n",
6258 __func__, ioc_state);
6259 return -EFAULT;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006260 }
6261
6262 ioc_state = _base_wait_on_iocstate(ioc, MPI2_IOC_STATE_READY, timeout);
6263 if (ioc_state) {
David Brazdil0f672f62019-12-10 10:32:29 +00006264 dfailprintk(ioc,
6265 ioc_info(ioc, "%s: failed going to ready state (ioc_state=0x%x)\n",
6266 __func__, ioc_state));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006267 return -EFAULT;
6268 }
6269
6270 issue_diag_reset:
6271 rc = _base_diag_reset(ioc);
6272 return rc;
6273}
6274
6275/**
6276 * _base_get_ioc_facts - obtain ioc facts reply and save in ioc
6277 * @ioc: per adapter object
6278 *
6279 * Return: 0 for success, non-zero for failure.
6280 */
6281static int
6282_base_get_ioc_facts(struct MPT3SAS_ADAPTER *ioc)
6283{
6284 Mpi2IOCFactsRequest_t mpi_request;
6285 Mpi2IOCFactsReply_t mpi_reply;
6286 struct mpt3sas_facts *facts;
6287 int mpi_reply_sz, mpi_request_sz, r;
6288
David Brazdil0f672f62019-12-10 10:32:29 +00006289 dinitprintk(ioc, ioc_info(ioc, "%s\n", __func__));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006290
6291 r = _base_wait_for_iocstate(ioc, 10);
6292 if (r) {
David Brazdil0f672f62019-12-10 10:32:29 +00006293 dfailprintk(ioc,
6294 ioc_info(ioc, "%s: failed getting to correct state\n",
6295 __func__));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006296 return r;
6297 }
6298 mpi_reply_sz = sizeof(Mpi2IOCFactsReply_t);
6299 mpi_request_sz = sizeof(Mpi2IOCFactsRequest_t);
6300 memset(&mpi_request, 0, mpi_request_sz);
6301 mpi_request.Function = MPI2_FUNCTION_IOC_FACTS;
6302 r = _base_handshake_req_reply_wait(ioc, mpi_request_sz,
6303 (u32 *)&mpi_request, mpi_reply_sz, (u16 *)&mpi_reply, 5);
6304
6305 if (r != 0) {
David Brazdil0f672f62019-12-10 10:32:29 +00006306 ioc_err(ioc, "%s: handshake failed (r=%d)\n", __func__, r);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006307 return r;
6308 }
6309
6310 facts = &ioc->facts;
6311 memset(facts, 0, sizeof(struct mpt3sas_facts));
6312 facts->MsgVersion = le16_to_cpu(mpi_reply.MsgVersion);
6313 facts->HeaderVersion = le16_to_cpu(mpi_reply.HeaderVersion);
6314 facts->VP_ID = mpi_reply.VP_ID;
6315 facts->VF_ID = mpi_reply.VF_ID;
6316 facts->IOCExceptions = le16_to_cpu(mpi_reply.IOCExceptions);
6317 facts->MaxChainDepth = mpi_reply.MaxChainDepth;
6318 facts->WhoInit = mpi_reply.WhoInit;
6319 facts->NumberOfPorts = mpi_reply.NumberOfPorts;
6320 facts->MaxMSIxVectors = mpi_reply.MaxMSIxVectors;
6321 if (ioc->msix_enable && (facts->MaxMSIxVectors <=
6322 MAX_COMBINED_MSIX_VECTORS(ioc->is_gen35_ioc)))
6323 ioc->combined_reply_queue = 0;
6324 facts->RequestCredit = le16_to_cpu(mpi_reply.RequestCredit);
6325 facts->MaxReplyDescriptorPostQueueDepth =
6326 le16_to_cpu(mpi_reply.MaxReplyDescriptorPostQueueDepth);
6327 facts->ProductID = le16_to_cpu(mpi_reply.ProductID);
6328 facts->IOCCapabilities = le32_to_cpu(mpi_reply.IOCCapabilities);
6329 if ((facts->IOCCapabilities & MPI2_IOCFACTS_CAPABILITY_INTEGRATED_RAID))
6330 ioc->ir_firmware = 1;
6331 if ((facts->IOCCapabilities &
6332 MPI2_IOCFACTS_CAPABILITY_RDPQ_ARRAY_CAPABLE) && (!reset_devices))
6333 ioc->rdpq_array_capable = 1;
David Brazdil0f672f62019-12-10 10:32:29 +00006334 if ((facts->IOCCapabilities & MPI26_IOCFACTS_CAPABILITY_ATOMIC_REQ)
6335 && ioc->is_aero_ioc)
6336 ioc->atomic_desc_capable = 1;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006337 facts->FWVersion.Word = le32_to_cpu(mpi_reply.FWVersion.Word);
6338 facts->IOCRequestFrameSize =
6339 le16_to_cpu(mpi_reply.IOCRequestFrameSize);
6340 if (ioc->hba_mpi_version_belonged != MPI2_VERSION) {
6341 facts->IOCMaxChainSegmentSize =
6342 le16_to_cpu(mpi_reply.IOCMaxChainSegmentSize);
6343 }
6344 facts->MaxInitiators = le16_to_cpu(mpi_reply.MaxInitiators);
6345 facts->MaxTargets = le16_to_cpu(mpi_reply.MaxTargets);
6346 ioc->shost->max_id = -1;
6347 facts->MaxSasExpanders = le16_to_cpu(mpi_reply.MaxSasExpanders);
6348 facts->MaxEnclosures = le16_to_cpu(mpi_reply.MaxEnclosures);
6349 facts->ProtocolFlags = le16_to_cpu(mpi_reply.ProtocolFlags);
6350 facts->HighPriorityCredit =
6351 le16_to_cpu(mpi_reply.HighPriorityCredit);
6352 facts->ReplyFrameSize = mpi_reply.ReplyFrameSize;
6353 facts->MaxDevHandle = le16_to_cpu(mpi_reply.MaxDevHandle);
6354 facts->CurrentHostPageSize = mpi_reply.CurrentHostPageSize;
6355
6356 /*
6357 * Get the Page Size from IOC Facts. If it's 0, default to 4k.
6358 */
6359 ioc->page_size = 1 << facts->CurrentHostPageSize;
6360 if (ioc->page_size == 1) {
David Brazdil0f672f62019-12-10 10:32:29 +00006361 ioc_info(ioc, "CurrentHostPageSize is 0: Setting default host page size to 4k\n");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006362 ioc->page_size = 1 << MPT3SAS_HOST_PAGE_SIZE_4K;
6363 }
David Brazdil0f672f62019-12-10 10:32:29 +00006364 dinitprintk(ioc,
6365 ioc_info(ioc, "CurrentHostPageSize(%d)\n",
6366 facts->CurrentHostPageSize));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006367
David Brazdil0f672f62019-12-10 10:32:29 +00006368 dinitprintk(ioc,
6369 ioc_info(ioc, "hba queue depth(%d), max chains per io(%d)\n",
6370 facts->RequestCredit, facts->MaxChainDepth));
6371 dinitprintk(ioc,
6372 ioc_info(ioc, "request frame size(%d), reply frame size(%d)\n",
6373 facts->IOCRequestFrameSize * 4,
6374 facts->ReplyFrameSize * 4));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006375 return 0;
6376}
6377
6378/**
6379 * _base_send_ioc_init - send ioc_init to firmware
6380 * @ioc: per adapter object
6381 *
6382 * Return: 0 for success, non-zero for failure.
6383 */
6384static int
6385_base_send_ioc_init(struct MPT3SAS_ADAPTER *ioc)
6386{
6387 Mpi2IOCInitRequest_t mpi_request;
6388 Mpi2IOCInitReply_t mpi_reply;
6389 int i, r = 0;
6390 ktime_t current_time;
6391 u16 ioc_status;
6392 u32 reply_post_free_array_sz = 0;
6393
David Brazdil0f672f62019-12-10 10:32:29 +00006394 dinitprintk(ioc, ioc_info(ioc, "%s\n", __func__));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006395
6396 memset(&mpi_request, 0, sizeof(Mpi2IOCInitRequest_t));
6397 mpi_request.Function = MPI2_FUNCTION_IOC_INIT;
6398 mpi_request.WhoInit = MPI2_WHOINIT_HOST_DRIVER;
6399 mpi_request.VF_ID = 0; /* TODO */
6400 mpi_request.VP_ID = 0;
6401 mpi_request.MsgVersion = cpu_to_le16(ioc->hba_mpi_version_belonged);
6402 mpi_request.HeaderVersion = cpu_to_le16(MPI2_HEADER_VERSION);
6403 mpi_request.HostPageSize = MPT3SAS_HOST_PAGE_SIZE_4K;
6404
6405 if (_base_is_controller_msix_enabled(ioc))
6406 mpi_request.HostMSIxVectors = ioc->reply_queue_count;
6407 mpi_request.SystemRequestFrameSize = cpu_to_le16(ioc->request_sz/4);
6408 mpi_request.ReplyDescriptorPostQueueDepth =
6409 cpu_to_le16(ioc->reply_post_queue_depth);
6410 mpi_request.ReplyFreeQueueDepth =
6411 cpu_to_le16(ioc->reply_free_queue_depth);
6412
6413 mpi_request.SenseBufferAddressHigh =
6414 cpu_to_le32((u64)ioc->sense_dma >> 32);
6415 mpi_request.SystemReplyAddressHigh =
6416 cpu_to_le32((u64)ioc->reply_dma >> 32);
6417 mpi_request.SystemRequestFrameBaseAddress =
6418 cpu_to_le64((u64)ioc->request_dma);
6419 mpi_request.ReplyFreeQueueAddress =
6420 cpu_to_le64((u64)ioc->reply_free_dma);
6421
6422 if (ioc->rdpq_array_enable) {
6423 reply_post_free_array_sz = ioc->reply_queue_count *
6424 sizeof(Mpi2IOCInitRDPQArrayEntry);
6425 memset(ioc->reply_post_free_array, 0, reply_post_free_array_sz);
6426 for (i = 0; i < ioc->reply_queue_count; i++)
6427 ioc->reply_post_free_array[i].RDPQBaseAddress =
6428 cpu_to_le64(
6429 (u64)ioc->reply_post[i].reply_post_free_dma);
6430 mpi_request.MsgFlags = MPI2_IOCINIT_MSGFLAG_RDPQ_ARRAY_MODE;
6431 mpi_request.ReplyDescriptorPostQueueAddress =
6432 cpu_to_le64((u64)ioc->reply_post_free_array_dma);
6433 } else {
6434 mpi_request.ReplyDescriptorPostQueueAddress =
6435 cpu_to_le64((u64)ioc->reply_post[0].reply_post_free_dma);
6436 }
6437
Olivier Deprez157378f2022-04-04 15:47:50 +02006438 /*
6439 * Set the flag to enable CoreDump state feature in IOC firmware.
6440 */
6441 mpi_request.ConfigurationFlags |=
6442 cpu_to_le16(MPI26_IOCINIT_CFGFLAGS_COREDUMP_ENABLE);
6443
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006444 /* This time stamp specifies number of milliseconds
6445 * since epoch ~ midnight January 1, 1970.
6446 */
6447 current_time = ktime_get_real();
6448 mpi_request.TimeStamp = cpu_to_le64(ktime_to_ms(current_time));
6449
6450 if (ioc->logging_level & MPT_DEBUG_INIT) {
6451 __le32 *mfp;
6452 int i;
6453
6454 mfp = (__le32 *)&mpi_request;
Olivier Deprez157378f2022-04-04 15:47:50 +02006455 ioc_info(ioc, "\toffset:data\n");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006456 for (i = 0; i < sizeof(Mpi2IOCInitRequest_t)/4; i++)
Olivier Deprez157378f2022-04-04 15:47:50 +02006457 ioc_info(ioc, "\t[0x%02x]:%08x\n", i*4,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006458 le32_to_cpu(mfp[i]));
6459 }
6460
6461 r = _base_handshake_req_reply_wait(ioc,
6462 sizeof(Mpi2IOCInitRequest_t), (u32 *)&mpi_request,
Olivier Deprez0e641232021-09-23 10:07:05 +02006463 sizeof(Mpi2IOCInitReply_t), (u16 *)&mpi_reply, 30);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006464
6465 if (r != 0) {
David Brazdil0f672f62019-12-10 10:32:29 +00006466 ioc_err(ioc, "%s: handshake failed (r=%d)\n", __func__, r);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006467 return r;
6468 }
6469
6470 ioc_status = le16_to_cpu(mpi_reply.IOCStatus) & MPI2_IOCSTATUS_MASK;
6471 if (ioc_status != MPI2_IOCSTATUS_SUCCESS ||
6472 mpi_reply.IOCLogInfo) {
David Brazdil0f672f62019-12-10 10:32:29 +00006473 ioc_err(ioc, "%s: failed\n", __func__);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006474 r = -EIO;
6475 }
6476
6477 return r;
6478}
6479
6480/**
6481 * mpt3sas_port_enable_done - command completion routine for port enable
6482 * @ioc: per adapter object
6483 * @smid: system request message index
6484 * @msix_index: MSIX table index supplied by the OS
6485 * @reply: reply message frame(lower 32bit addr)
6486 *
6487 * Return: 1 meaning mf should be freed from _base_interrupt
6488 * 0 means the mf is freed from this function.
6489 */
6490u8
6491mpt3sas_port_enable_done(struct MPT3SAS_ADAPTER *ioc, u16 smid, u8 msix_index,
6492 u32 reply)
6493{
6494 MPI2DefaultReply_t *mpi_reply;
6495 u16 ioc_status;
6496
6497 if (ioc->port_enable_cmds.status == MPT3_CMD_NOT_USED)
6498 return 1;
6499
6500 mpi_reply = mpt3sas_base_get_reply_virt_addr(ioc, reply);
6501 if (!mpi_reply)
6502 return 1;
6503
6504 if (mpi_reply->Function != MPI2_FUNCTION_PORT_ENABLE)
6505 return 1;
6506
6507 ioc->port_enable_cmds.status &= ~MPT3_CMD_PENDING;
6508 ioc->port_enable_cmds.status |= MPT3_CMD_COMPLETE;
6509 ioc->port_enable_cmds.status |= MPT3_CMD_REPLY_VALID;
6510 memcpy(ioc->port_enable_cmds.reply, mpi_reply, mpi_reply->MsgLength*4);
6511 ioc_status = le16_to_cpu(mpi_reply->IOCStatus) & MPI2_IOCSTATUS_MASK;
6512 if (ioc_status != MPI2_IOCSTATUS_SUCCESS)
6513 ioc->port_enable_failed = 1;
6514
6515 if (ioc->is_driver_loading) {
6516 if (ioc_status == MPI2_IOCSTATUS_SUCCESS) {
6517 mpt3sas_port_enable_complete(ioc);
6518 return 1;
6519 } else {
6520 ioc->start_scan_failed = ioc_status;
6521 ioc->start_scan = 0;
6522 return 1;
6523 }
6524 }
6525 complete(&ioc->port_enable_cmds.done);
6526 return 1;
6527}
6528
6529/**
6530 * _base_send_port_enable - send port_enable(discovery stuff) to firmware
6531 * @ioc: per adapter object
6532 *
6533 * Return: 0 for success, non-zero for failure.
6534 */
6535static int
6536_base_send_port_enable(struct MPT3SAS_ADAPTER *ioc)
6537{
6538 Mpi2PortEnableRequest_t *mpi_request;
6539 Mpi2PortEnableReply_t *mpi_reply;
6540 int r = 0;
6541 u16 smid;
6542 u16 ioc_status;
6543
David Brazdil0f672f62019-12-10 10:32:29 +00006544 ioc_info(ioc, "sending port enable !!\n");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006545
6546 if (ioc->port_enable_cmds.status & MPT3_CMD_PENDING) {
David Brazdil0f672f62019-12-10 10:32:29 +00006547 ioc_err(ioc, "%s: internal command already in use\n", __func__);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006548 return -EAGAIN;
6549 }
6550
6551 smid = mpt3sas_base_get_smid(ioc, ioc->port_enable_cb_idx);
6552 if (!smid) {
David Brazdil0f672f62019-12-10 10:32:29 +00006553 ioc_err(ioc, "%s: failed obtaining a smid\n", __func__);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006554 return -EAGAIN;
6555 }
6556
6557 ioc->port_enable_cmds.status = MPT3_CMD_PENDING;
6558 mpi_request = mpt3sas_base_get_msg_frame(ioc, smid);
6559 ioc->port_enable_cmds.smid = smid;
6560 memset(mpi_request, 0, sizeof(Mpi2PortEnableRequest_t));
6561 mpi_request->Function = MPI2_FUNCTION_PORT_ENABLE;
6562
6563 init_completion(&ioc->port_enable_cmds.done);
David Brazdil0f672f62019-12-10 10:32:29 +00006564 ioc->put_smid_default(ioc, smid);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006565 wait_for_completion_timeout(&ioc->port_enable_cmds.done, 300*HZ);
6566 if (!(ioc->port_enable_cmds.status & MPT3_CMD_COMPLETE)) {
David Brazdil0f672f62019-12-10 10:32:29 +00006567 ioc_err(ioc, "%s: timeout\n", __func__);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006568 _debug_dump_mf(mpi_request,
6569 sizeof(Mpi2PortEnableRequest_t)/4);
6570 if (ioc->port_enable_cmds.status & MPT3_CMD_RESET)
6571 r = -EFAULT;
6572 else
6573 r = -ETIME;
6574 goto out;
6575 }
6576
6577 mpi_reply = ioc->port_enable_cmds.reply;
6578 ioc_status = le16_to_cpu(mpi_reply->IOCStatus) & MPI2_IOCSTATUS_MASK;
6579 if (ioc_status != MPI2_IOCSTATUS_SUCCESS) {
David Brazdil0f672f62019-12-10 10:32:29 +00006580 ioc_err(ioc, "%s: failed with (ioc_status=0x%08x)\n",
6581 __func__, ioc_status);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006582 r = -EFAULT;
6583 goto out;
6584 }
6585
6586 out:
6587 ioc->port_enable_cmds.status = MPT3_CMD_NOT_USED;
David Brazdil0f672f62019-12-10 10:32:29 +00006588 ioc_info(ioc, "port enable: %s\n", r == 0 ? "SUCCESS" : "FAILED");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006589 return r;
6590}
6591
6592/**
6593 * mpt3sas_port_enable - initiate firmware discovery (don't wait for reply)
6594 * @ioc: per adapter object
6595 *
6596 * Return: 0 for success, non-zero for failure.
6597 */
6598int
6599mpt3sas_port_enable(struct MPT3SAS_ADAPTER *ioc)
6600{
6601 Mpi2PortEnableRequest_t *mpi_request;
6602 u16 smid;
6603
David Brazdil0f672f62019-12-10 10:32:29 +00006604 ioc_info(ioc, "sending port enable !!\n");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006605
6606 if (ioc->port_enable_cmds.status & MPT3_CMD_PENDING) {
David Brazdil0f672f62019-12-10 10:32:29 +00006607 ioc_err(ioc, "%s: internal command already in use\n", __func__);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006608 return -EAGAIN;
6609 }
6610
6611 smid = mpt3sas_base_get_smid(ioc, ioc->port_enable_cb_idx);
6612 if (!smid) {
David Brazdil0f672f62019-12-10 10:32:29 +00006613 ioc_err(ioc, "%s: failed obtaining a smid\n", __func__);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006614 return -EAGAIN;
6615 }
6616
6617 ioc->port_enable_cmds.status = MPT3_CMD_PENDING;
6618 mpi_request = mpt3sas_base_get_msg_frame(ioc, smid);
6619 ioc->port_enable_cmds.smid = smid;
6620 memset(mpi_request, 0, sizeof(Mpi2PortEnableRequest_t));
6621 mpi_request->Function = MPI2_FUNCTION_PORT_ENABLE;
6622
David Brazdil0f672f62019-12-10 10:32:29 +00006623 ioc->put_smid_default(ioc, smid);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006624 return 0;
6625}
6626
6627/**
6628 * _base_determine_wait_on_discovery - desposition
6629 * @ioc: per adapter object
6630 *
6631 * Decide whether to wait on discovery to complete. Used to either
6632 * locate boot device, or report volumes ahead of physical devices.
6633 *
6634 * Return: 1 for wait, 0 for don't wait.
6635 */
6636static int
6637_base_determine_wait_on_discovery(struct MPT3SAS_ADAPTER *ioc)
6638{
6639 /* We wait for discovery to complete if IR firmware is loaded.
6640 * The sas topology events arrive before PD events, so we need time to
6641 * turn on the bit in ioc->pd_handles to indicate PD
6642 * Also, it maybe required to report Volumes ahead of physical
6643 * devices when MPI2_IOCPAGE8_IRFLAGS_LOW_VOLUME_MAPPING is set.
6644 */
6645 if (ioc->ir_firmware)
6646 return 1;
6647
6648 /* if no Bios, then we don't need to wait */
6649 if (!ioc->bios_pg3.BiosVersion)
6650 return 0;
6651
6652 /* Bios is present, then we drop down here.
6653 *
6654 * If there any entries in the Bios Page 2, then we wait
6655 * for discovery to complete.
6656 */
6657
6658 /* Current Boot Device */
6659 if ((ioc->bios_pg2.CurrentBootDeviceForm &
6660 MPI2_BIOSPAGE2_FORM_MASK) ==
6661 MPI2_BIOSPAGE2_FORM_NO_DEVICE_SPECIFIED &&
6662 /* Request Boot Device */
6663 (ioc->bios_pg2.ReqBootDeviceForm &
6664 MPI2_BIOSPAGE2_FORM_MASK) ==
6665 MPI2_BIOSPAGE2_FORM_NO_DEVICE_SPECIFIED &&
6666 /* Alternate Request Boot Device */
6667 (ioc->bios_pg2.ReqAltBootDeviceForm &
6668 MPI2_BIOSPAGE2_FORM_MASK) ==
6669 MPI2_BIOSPAGE2_FORM_NO_DEVICE_SPECIFIED)
6670 return 0;
6671
6672 return 1;
6673}
6674
6675/**
6676 * _base_unmask_events - turn on notification for this event
6677 * @ioc: per adapter object
6678 * @event: firmware event
6679 *
6680 * The mask is stored in ioc->event_masks.
6681 */
6682static void
6683_base_unmask_events(struct MPT3SAS_ADAPTER *ioc, u16 event)
6684{
6685 u32 desired_event;
6686
6687 if (event >= 128)
6688 return;
6689
6690 desired_event = (1 << (event % 32));
6691
6692 if (event < 32)
6693 ioc->event_masks[0] &= ~desired_event;
6694 else if (event < 64)
6695 ioc->event_masks[1] &= ~desired_event;
6696 else if (event < 96)
6697 ioc->event_masks[2] &= ~desired_event;
6698 else if (event < 128)
6699 ioc->event_masks[3] &= ~desired_event;
6700}
6701
6702/**
6703 * _base_event_notification - send event notification
6704 * @ioc: per adapter object
6705 *
6706 * Return: 0 for success, non-zero for failure.
6707 */
6708static int
6709_base_event_notification(struct MPT3SAS_ADAPTER *ioc)
6710{
6711 Mpi2EventNotificationRequest_t *mpi_request;
6712 u16 smid;
6713 int r = 0;
6714 int i;
6715
David Brazdil0f672f62019-12-10 10:32:29 +00006716 dinitprintk(ioc, ioc_info(ioc, "%s\n", __func__));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006717
6718 if (ioc->base_cmds.status & MPT3_CMD_PENDING) {
David Brazdil0f672f62019-12-10 10:32:29 +00006719 ioc_err(ioc, "%s: internal command already in use\n", __func__);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006720 return -EAGAIN;
6721 }
6722
6723 smid = mpt3sas_base_get_smid(ioc, ioc->base_cb_idx);
6724 if (!smid) {
David Brazdil0f672f62019-12-10 10:32:29 +00006725 ioc_err(ioc, "%s: failed obtaining a smid\n", __func__);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006726 return -EAGAIN;
6727 }
6728 ioc->base_cmds.status = MPT3_CMD_PENDING;
6729 mpi_request = mpt3sas_base_get_msg_frame(ioc, smid);
6730 ioc->base_cmds.smid = smid;
6731 memset(mpi_request, 0, sizeof(Mpi2EventNotificationRequest_t));
6732 mpi_request->Function = MPI2_FUNCTION_EVENT_NOTIFICATION;
6733 mpi_request->VF_ID = 0; /* TODO */
6734 mpi_request->VP_ID = 0;
6735 for (i = 0; i < MPI2_EVENT_NOTIFY_EVENTMASK_WORDS; i++)
6736 mpi_request->EventMasks[i] =
6737 cpu_to_le32(ioc->event_masks[i]);
6738 init_completion(&ioc->base_cmds.done);
David Brazdil0f672f62019-12-10 10:32:29 +00006739 ioc->put_smid_default(ioc, smid);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006740 wait_for_completion_timeout(&ioc->base_cmds.done, 30*HZ);
6741 if (!(ioc->base_cmds.status & MPT3_CMD_COMPLETE)) {
David Brazdil0f672f62019-12-10 10:32:29 +00006742 ioc_err(ioc, "%s: timeout\n", __func__);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006743 _debug_dump_mf(mpi_request,
6744 sizeof(Mpi2EventNotificationRequest_t)/4);
6745 if (ioc->base_cmds.status & MPT3_CMD_RESET)
6746 r = -EFAULT;
6747 else
6748 r = -ETIME;
6749 } else
David Brazdil0f672f62019-12-10 10:32:29 +00006750 dinitprintk(ioc, ioc_info(ioc, "%s: complete\n", __func__));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006751 ioc->base_cmds.status = MPT3_CMD_NOT_USED;
6752 return r;
6753}
6754
6755/**
6756 * mpt3sas_base_validate_event_type - validating event types
6757 * @ioc: per adapter object
6758 * @event_type: firmware event
6759 *
6760 * This will turn on firmware event notification when application
6761 * ask for that event. We don't mask events that are already enabled.
6762 */
6763void
6764mpt3sas_base_validate_event_type(struct MPT3SAS_ADAPTER *ioc, u32 *event_type)
6765{
6766 int i, j;
6767 u32 event_mask, desired_event;
6768 u8 send_update_to_fw;
6769
6770 for (i = 0, send_update_to_fw = 0; i <
6771 MPI2_EVENT_NOTIFY_EVENTMASK_WORDS; i++) {
6772 event_mask = ~event_type[i];
6773 desired_event = 1;
6774 for (j = 0; j < 32; j++) {
6775 if (!(event_mask & desired_event) &&
6776 (ioc->event_masks[i] & desired_event)) {
6777 ioc->event_masks[i] &= ~desired_event;
6778 send_update_to_fw = 1;
6779 }
6780 desired_event = (desired_event << 1);
6781 }
6782 }
6783
6784 if (!send_update_to_fw)
6785 return;
6786
6787 mutex_lock(&ioc->base_cmds.mutex);
6788 _base_event_notification(ioc);
6789 mutex_unlock(&ioc->base_cmds.mutex);
6790}
6791
6792/**
6793 * _base_diag_reset - the "big hammer" start of day reset
6794 * @ioc: per adapter object
6795 *
6796 * Return: 0 for success, non-zero for failure.
6797 */
6798static int
6799_base_diag_reset(struct MPT3SAS_ADAPTER *ioc)
6800{
6801 u32 host_diagnostic;
6802 u32 ioc_state;
6803 u32 count;
6804 u32 hcb_size;
6805
David Brazdil0f672f62019-12-10 10:32:29 +00006806 ioc_info(ioc, "sending diag reset !!\n");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006807
Olivier Deprez0e641232021-09-23 10:07:05 +02006808 pci_cfg_access_lock(ioc->pdev);
6809
David Brazdil0f672f62019-12-10 10:32:29 +00006810 drsprintk(ioc, ioc_info(ioc, "clear interrupts\n"));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006811
6812 count = 0;
6813 do {
6814 /* Write magic sequence to WriteSequence register
6815 * Loop until in diagnostic mode
6816 */
David Brazdil0f672f62019-12-10 10:32:29 +00006817 drsprintk(ioc, ioc_info(ioc, "write magic sequence\n"));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006818 writel(MPI2_WRSEQ_FLUSH_KEY_VALUE, &ioc->chip->WriteSequence);
6819 writel(MPI2_WRSEQ_1ST_KEY_VALUE, &ioc->chip->WriteSequence);
6820 writel(MPI2_WRSEQ_2ND_KEY_VALUE, &ioc->chip->WriteSequence);
6821 writel(MPI2_WRSEQ_3RD_KEY_VALUE, &ioc->chip->WriteSequence);
6822 writel(MPI2_WRSEQ_4TH_KEY_VALUE, &ioc->chip->WriteSequence);
6823 writel(MPI2_WRSEQ_5TH_KEY_VALUE, &ioc->chip->WriteSequence);
6824 writel(MPI2_WRSEQ_6TH_KEY_VALUE, &ioc->chip->WriteSequence);
6825
6826 /* wait 100 msec */
6827 msleep(100);
6828
Olivier Deprez157378f2022-04-04 15:47:50 +02006829 if (count++ > 20) {
6830 ioc_info(ioc,
6831 "Stop writing magic sequence after 20 retries\n");
6832 _base_dump_reg_set(ioc);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006833 goto out;
Olivier Deprez157378f2022-04-04 15:47:50 +02006834 }
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006835
David Brazdil0f672f62019-12-10 10:32:29 +00006836 host_diagnostic = ioc->base_readl(&ioc->chip->HostDiagnostic);
6837 drsprintk(ioc,
6838 ioc_info(ioc, "wrote magic sequence: count(%d), host_diagnostic(0x%08x)\n",
6839 count, host_diagnostic));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006840
6841 } while ((host_diagnostic & MPI2_DIAG_DIAG_WRITE_ENABLE) == 0);
6842
David Brazdil0f672f62019-12-10 10:32:29 +00006843 hcb_size = ioc->base_readl(&ioc->chip->HCBSize);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006844
David Brazdil0f672f62019-12-10 10:32:29 +00006845 drsprintk(ioc, ioc_info(ioc, "diag reset: issued\n"));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006846 writel(host_diagnostic | MPI2_DIAG_RESET_ADAPTER,
6847 &ioc->chip->HostDiagnostic);
6848
6849 /*This delay allows the chip PCIe hardware time to finish reset tasks*/
6850 msleep(MPI2_HARD_RESET_PCIE_FIRST_READ_DELAY_MICRO_SEC/1000);
6851
6852 /* Approximately 300 second max wait */
6853 for (count = 0; count < (300000000 /
6854 MPI2_HARD_RESET_PCIE_SECOND_READ_DELAY_MICRO_SEC); count++) {
6855
David Brazdil0f672f62019-12-10 10:32:29 +00006856 host_diagnostic = ioc->base_readl(&ioc->chip->HostDiagnostic);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006857
Olivier Deprez157378f2022-04-04 15:47:50 +02006858 if (host_diagnostic == 0xFFFFFFFF) {
6859 ioc_info(ioc,
6860 "Invalid host diagnostic register value\n");
6861 _base_dump_reg_set(ioc);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006862 goto out;
Olivier Deprez157378f2022-04-04 15:47:50 +02006863 }
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006864 if (!(host_diagnostic & MPI2_DIAG_RESET_ADAPTER))
6865 break;
6866
6867 msleep(MPI2_HARD_RESET_PCIE_SECOND_READ_DELAY_MICRO_SEC / 1000);
6868 }
6869
6870 if (host_diagnostic & MPI2_DIAG_HCB_MODE) {
6871
David Brazdil0f672f62019-12-10 10:32:29 +00006872 drsprintk(ioc,
6873 ioc_info(ioc, "restart the adapter assuming the HCB Address points to good F/W\n"));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006874 host_diagnostic &= ~MPI2_DIAG_BOOT_DEVICE_SELECT_MASK;
6875 host_diagnostic |= MPI2_DIAG_BOOT_DEVICE_SELECT_HCDW;
6876 writel(host_diagnostic, &ioc->chip->HostDiagnostic);
6877
David Brazdil0f672f62019-12-10 10:32:29 +00006878 drsprintk(ioc, ioc_info(ioc, "re-enable the HCDW\n"));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006879 writel(hcb_size | MPI2_HCB_SIZE_HCB_ENABLE,
6880 &ioc->chip->HCBSize);
6881 }
6882
David Brazdil0f672f62019-12-10 10:32:29 +00006883 drsprintk(ioc, ioc_info(ioc, "restart the adapter\n"));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006884 writel(host_diagnostic & ~MPI2_DIAG_HOLD_IOC_RESET,
6885 &ioc->chip->HostDiagnostic);
6886
David Brazdil0f672f62019-12-10 10:32:29 +00006887 drsprintk(ioc,
6888 ioc_info(ioc, "disable writes to the diagnostic register\n"));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006889 writel(MPI2_WRSEQ_FLUSH_KEY_VALUE, &ioc->chip->WriteSequence);
6890
David Brazdil0f672f62019-12-10 10:32:29 +00006891 drsprintk(ioc, ioc_info(ioc, "Wait for FW to go to the READY state\n"));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006892 ioc_state = _base_wait_on_iocstate(ioc, MPI2_IOC_STATE_READY, 20);
6893 if (ioc_state) {
David Brazdil0f672f62019-12-10 10:32:29 +00006894 ioc_err(ioc, "%s: failed going to ready state (ioc_state=0x%x)\n",
6895 __func__, ioc_state);
Olivier Deprez157378f2022-04-04 15:47:50 +02006896 _base_dump_reg_set(ioc);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006897 goto out;
6898 }
6899
Olivier Deprez0e641232021-09-23 10:07:05 +02006900 pci_cfg_access_unlock(ioc->pdev);
David Brazdil0f672f62019-12-10 10:32:29 +00006901 ioc_info(ioc, "diag reset: SUCCESS\n");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006902 return 0;
6903
6904 out:
Olivier Deprez0e641232021-09-23 10:07:05 +02006905 pci_cfg_access_unlock(ioc->pdev);
David Brazdil0f672f62019-12-10 10:32:29 +00006906 ioc_err(ioc, "diag reset: FAILED\n");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006907 return -EFAULT;
6908}
6909
6910/**
6911 * _base_make_ioc_ready - put controller in READY state
6912 * @ioc: per adapter object
6913 * @type: FORCE_BIG_HAMMER or SOFT_RESET
6914 *
6915 * Return: 0 for success, non-zero for failure.
6916 */
6917static int
6918_base_make_ioc_ready(struct MPT3SAS_ADAPTER *ioc, enum reset_type type)
6919{
6920 u32 ioc_state;
6921 int rc;
6922 int count;
6923
David Brazdil0f672f62019-12-10 10:32:29 +00006924 dinitprintk(ioc, ioc_info(ioc, "%s\n", __func__));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006925
6926 if (ioc->pci_error_recovery)
6927 return 0;
6928
6929 ioc_state = mpt3sas_base_get_iocstate(ioc, 0);
David Brazdil0f672f62019-12-10 10:32:29 +00006930 dhsprintk(ioc,
6931 ioc_info(ioc, "%s: ioc_state(0x%08x)\n",
6932 __func__, ioc_state));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006933
6934 /* if in RESET state, it should move to READY state shortly */
6935 count = 0;
6936 if ((ioc_state & MPI2_IOC_STATE_MASK) == MPI2_IOC_STATE_RESET) {
6937 while ((ioc_state & MPI2_IOC_STATE_MASK) !=
6938 MPI2_IOC_STATE_READY) {
6939 if (count++ == 10) {
David Brazdil0f672f62019-12-10 10:32:29 +00006940 ioc_err(ioc, "%s: failed going to ready state (ioc_state=0x%x)\n",
6941 __func__, ioc_state);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006942 return -EFAULT;
6943 }
6944 ssleep(1);
6945 ioc_state = mpt3sas_base_get_iocstate(ioc, 0);
6946 }
6947 }
6948
6949 if ((ioc_state & MPI2_IOC_STATE_MASK) == MPI2_IOC_STATE_READY)
6950 return 0;
6951
6952 if (ioc_state & MPI2_DOORBELL_USED) {
Olivier Deprez157378f2022-04-04 15:47:50 +02006953 ioc_info(ioc, "unexpected doorbell active!\n");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006954 goto issue_diag_reset;
6955 }
6956
6957 if ((ioc_state & MPI2_IOC_STATE_MASK) == MPI2_IOC_STATE_FAULT) {
Olivier Deprez157378f2022-04-04 15:47:50 +02006958 mpt3sas_print_fault_code(ioc, ioc_state &
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006959 MPI2_DOORBELL_DATA_MASK);
6960 goto issue_diag_reset;
6961 }
6962
Olivier Deprez157378f2022-04-04 15:47:50 +02006963 if ((ioc_state & MPI2_IOC_STATE_MASK) == MPI2_IOC_STATE_COREDUMP) {
6964 /*
6965 * if host reset is invoked while watch dog thread is waiting
6966 * for IOC state to be changed to Fault state then driver has
6967 * to wait here for CoreDump state to clear otherwise reset
6968 * will be issued to the FW and FW move the IOC state to
6969 * reset state without copying the FW logs to coredump region.
6970 */
6971 if (ioc->ioc_coredump_loop != MPT3SAS_COREDUMP_LOOP_DONE) {
6972 mpt3sas_print_coredump_info(ioc, ioc_state &
6973 MPI2_DOORBELL_DATA_MASK);
6974 mpt3sas_base_wait_for_coredump_completion(ioc,
6975 __func__);
6976 }
6977 goto issue_diag_reset;
6978 }
6979
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006980 if (type == FORCE_BIG_HAMMER)
6981 goto issue_diag_reset;
6982
6983 if ((ioc_state & MPI2_IOC_STATE_MASK) == MPI2_IOC_STATE_OPERATIONAL)
6984 if (!(_base_send_ioc_reset(ioc,
6985 MPI2_FUNCTION_IOC_MESSAGE_UNIT_RESET, 15))) {
6986 return 0;
6987 }
6988
6989 issue_diag_reset:
6990 rc = _base_diag_reset(ioc);
6991 return rc;
6992}
6993
6994/**
6995 * _base_make_ioc_operational - put controller in OPERATIONAL state
6996 * @ioc: per adapter object
6997 *
6998 * Return: 0 for success, non-zero for failure.
6999 */
7000static int
7001_base_make_ioc_operational(struct MPT3SAS_ADAPTER *ioc)
7002{
David Brazdil0f672f62019-12-10 10:32:29 +00007003 int r, i, index, rc;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00007004 unsigned long flags;
7005 u32 reply_address;
7006 u16 smid;
7007 struct _tr_list *delayed_tr, *delayed_tr_next;
7008 struct _sc_list *delayed_sc, *delayed_sc_next;
7009 struct _event_ack_list *delayed_event_ack, *delayed_event_ack_next;
7010 u8 hide_flag;
7011 struct adapter_reply_queue *reply_q;
7012 Mpi2ReplyDescriptorsUnion_t *reply_post_free_contig;
7013
David Brazdil0f672f62019-12-10 10:32:29 +00007014 dinitprintk(ioc, ioc_info(ioc, "%s\n", __func__));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00007015
7016 /* clean the delayed target reset list */
7017 list_for_each_entry_safe(delayed_tr, delayed_tr_next,
7018 &ioc->delayed_tr_list, list) {
7019 list_del(&delayed_tr->list);
7020 kfree(delayed_tr);
7021 }
7022
7023
7024 list_for_each_entry_safe(delayed_tr, delayed_tr_next,
7025 &ioc->delayed_tr_volume_list, list) {
7026 list_del(&delayed_tr->list);
7027 kfree(delayed_tr);
7028 }
7029
7030 list_for_each_entry_safe(delayed_sc, delayed_sc_next,
7031 &ioc->delayed_sc_list, list) {
7032 list_del(&delayed_sc->list);
7033 kfree(delayed_sc);
7034 }
7035
7036 list_for_each_entry_safe(delayed_event_ack, delayed_event_ack_next,
7037 &ioc->delayed_event_ack_list, list) {
7038 list_del(&delayed_event_ack->list);
7039 kfree(delayed_event_ack);
7040 }
7041
7042 spin_lock_irqsave(&ioc->scsi_lookup_lock, flags);
7043
7044 /* hi-priority queue */
7045 INIT_LIST_HEAD(&ioc->hpr_free_list);
7046 smid = ioc->hi_priority_smid;
7047 for (i = 0; i < ioc->hi_priority_depth; i++, smid++) {
7048 ioc->hpr_lookup[i].cb_idx = 0xFF;
7049 ioc->hpr_lookup[i].smid = smid;
7050 list_add_tail(&ioc->hpr_lookup[i].tracker_list,
7051 &ioc->hpr_free_list);
7052 }
7053
7054 /* internal queue */
7055 INIT_LIST_HEAD(&ioc->internal_free_list);
7056 smid = ioc->internal_smid;
7057 for (i = 0; i < ioc->internal_depth; i++, smid++) {
7058 ioc->internal_lookup[i].cb_idx = 0xFF;
7059 ioc->internal_lookup[i].smid = smid;
7060 list_add_tail(&ioc->internal_lookup[i].tracker_list,
7061 &ioc->internal_free_list);
7062 }
7063
7064 spin_unlock_irqrestore(&ioc->scsi_lookup_lock, flags);
7065
7066 /* initialize Reply Free Queue */
7067 for (i = 0, reply_address = (u32)ioc->reply_dma ;
7068 i < ioc->reply_free_queue_depth ; i++, reply_address +=
7069 ioc->reply_sz) {
7070 ioc->reply_free[i] = cpu_to_le32(reply_address);
7071 if (ioc->is_mcpu_endpoint)
7072 _base_clone_reply_to_sys_mem(ioc,
7073 reply_address, i);
7074 }
7075
7076 /* initialize reply queues */
7077 if (ioc->is_driver_loading)
7078 _base_assign_reply_queues(ioc);
7079
7080 /* initialize Reply Post Free Queue */
7081 index = 0;
7082 reply_post_free_contig = ioc->reply_post[0].reply_post_free;
7083 list_for_each_entry(reply_q, &ioc->reply_queue_list, list) {
7084 /*
7085 * If RDPQ is enabled, switch to the next allocation.
7086 * Otherwise advance within the contiguous region.
7087 */
7088 if (ioc->rdpq_array_enable) {
7089 reply_q->reply_post_free =
7090 ioc->reply_post[index++].reply_post_free;
7091 } else {
7092 reply_q->reply_post_free = reply_post_free_contig;
7093 reply_post_free_contig += ioc->reply_post_queue_depth;
7094 }
7095
7096 reply_q->reply_post_host_index = 0;
7097 for (i = 0; i < ioc->reply_post_queue_depth; i++)
7098 reply_q->reply_post_free[i].Words =
7099 cpu_to_le64(ULLONG_MAX);
7100 if (!_base_is_controller_msix_enabled(ioc))
7101 goto skip_init_reply_post_free_queue;
7102 }
7103 skip_init_reply_post_free_queue:
7104
7105 r = _base_send_ioc_init(ioc);
David Brazdil0f672f62019-12-10 10:32:29 +00007106 if (r) {
7107 /*
7108 * No need to check IOC state for fault state & issue
7109 * diag reset during host reset. This check is need
7110 * only during driver load time.
7111 */
7112 if (!ioc->is_driver_loading)
7113 return r;
7114
7115 rc = _base_check_for_fault_and_issue_reset(ioc);
7116 if (rc || (_base_send_ioc_init(ioc)))
7117 return r;
7118 }
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00007119
7120 /* initialize reply free host index */
7121 ioc->reply_free_host_index = ioc->reply_free_queue_depth - 1;
7122 writel(ioc->reply_free_host_index, &ioc->chip->ReplyFreeHostIndex);
7123
7124 /* initialize reply post host index */
7125 list_for_each_entry(reply_q, &ioc->reply_queue_list, list) {
7126 if (ioc->combined_reply_queue)
7127 writel((reply_q->msix_index & 7)<<
7128 MPI2_RPHI_MSIX_INDEX_SHIFT,
7129 ioc->replyPostRegisterIndex[reply_q->msix_index/8]);
7130 else
7131 writel(reply_q->msix_index <<
7132 MPI2_RPHI_MSIX_INDEX_SHIFT,
7133 &ioc->chip->ReplyPostHostIndex);
7134
7135 if (!_base_is_controller_msix_enabled(ioc))
7136 goto skip_init_reply_post_host_index;
7137 }
7138
7139 skip_init_reply_post_host_index:
7140
Olivier Deprez157378f2022-04-04 15:47:50 +02007141 mpt3sas_base_unmask_interrupts(ioc);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00007142
7143 if (ioc->hba_mpi_version_belonged != MPI2_VERSION) {
7144 r = _base_display_fwpkg_version(ioc);
7145 if (r)
7146 return r;
7147 }
7148
7149 _base_static_config_pages(ioc);
7150 r = _base_event_notification(ioc);
7151 if (r)
7152 return r;
7153
7154 if (ioc->is_driver_loading) {
7155
7156 if (ioc->is_warpdrive && ioc->manu_pg10.OEMIdentifier
7157 == 0x80) {
7158 hide_flag = (u8) (
7159 le32_to_cpu(ioc->manu_pg10.OEMSpecificFlags0) &
7160 MFG_PAGE10_HIDE_SSDS_MASK);
7161 if (hide_flag != MFG_PAGE10_HIDE_SSDS_MASK)
7162 ioc->mfg_pg10_hide_flag = hide_flag;
7163 }
7164
7165 ioc->wait_for_discovery_to_complete =
7166 _base_determine_wait_on_discovery(ioc);
7167
7168 return r; /* scan_start and scan_finished support */
7169 }
7170
7171 r = _base_send_port_enable(ioc);
7172 if (r)
7173 return r;
7174
7175 return r;
7176}
7177
7178/**
7179 * mpt3sas_base_free_resources - free resources controller resources
7180 * @ioc: per adapter object
7181 */
7182void
7183mpt3sas_base_free_resources(struct MPT3SAS_ADAPTER *ioc)
7184{
David Brazdil0f672f62019-12-10 10:32:29 +00007185 dexitprintk(ioc, ioc_info(ioc, "%s\n", __func__));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00007186
7187 /* synchronizing freeing resource with pci_access_mutex lock */
7188 mutex_lock(&ioc->pci_access_mutex);
7189 if (ioc->chip_phys && ioc->chip) {
Olivier Deprez157378f2022-04-04 15:47:50 +02007190 mpt3sas_base_mask_interrupts(ioc);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00007191 ioc->shost_recovery = 1;
7192 _base_make_ioc_ready(ioc, SOFT_RESET);
7193 ioc->shost_recovery = 0;
7194 }
7195
7196 mpt3sas_base_unmap_resources(ioc);
7197 mutex_unlock(&ioc->pci_access_mutex);
7198 return;
7199}
7200
7201/**
7202 * mpt3sas_base_attach - attach controller instance
7203 * @ioc: per adapter object
7204 *
7205 * Return: 0 for success, non-zero for failure.
7206 */
7207int
7208mpt3sas_base_attach(struct MPT3SAS_ADAPTER *ioc)
7209{
David Brazdil0f672f62019-12-10 10:32:29 +00007210 int r, i, rc;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00007211 int cpu_id, last_cpu_id = 0;
7212
David Brazdil0f672f62019-12-10 10:32:29 +00007213 dinitprintk(ioc, ioc_info(ioc, "%s\n", __func__));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00007214
7215 /* setup cpu_msix_table */
7216 ioc->cpu_count = num_online_cpus();
7217 for_each_online_cpu(cpu_id)
7218 last_cpu_id = cpu_id;
7219 ioc->cpu_msix_table_sz = last_cpu_id + 1;
7220 ioc->cpu_msix_table = kzalloc(ioc->cpu_msix_table_sz, GFP_KERNEL);
7221 ioc->reply_queue_count = 1;
7222 if (!ioc->cpu_msix_table) {
Olivier Deprez157378f2022-04-04 15:47:50 +02007223 ioc_info(ioc, "Allocation for cpu_msix_table failed!!!\n");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00007224 r = -ENOMEM;
7225 goto out_free_resources;
7226 }
7227
7228 if (ioc->is_warpdrive) {
7229 ioc->reply_post_host_index = kcalloc(ioc->cpu_msix_table_sz,
7230 sizeof(resource_size_t *), GFP_KERNEL);
7231 if (!ioc->reply_post_host_index) {
Olivier Deprez157378f2022-04-04 15:47:50 +02007232 ioc_info(ioc, "Allocation for reply_post_host_index failed!!!\n");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00007233 r = -ENOMEM;
7234 goto out_free_resources;
7235 }
7236 }
7237
David Brazdil0f672f62019-12-10 10:32:29 +00007238 ioc->smp_affinity_enable = smp_affinity_enable;
7239
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00007240 ioc->rdpq_array_enable_assigned = 0;
Olivier Deprez157378f2022-04-04 15:47:50 +02007241 ioc->use_32bit_dma = false;
David Brazdil0f672f62019-12-10 10:32:29 +00007242 if (ioc->is_aero_ioc)
7243 ioc->base_readl = &_base_readl_aero;
7244 else
7245 ioc->base_readl = &_base_readl;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00007246 r = mpt3sas_base_map_resources(ioc);
7247 if (r)
7248 goto out_free_resources;
7249
7250 pci_set_drvdata(ioc->pdev, ioc->shost);
7251 r = _base_get_ioc_facts(ioc);
David Brazdil0f672f62019-12-10 10:32:29 +00007252 if (r) {
7253 rc = _base_check_for_fault_and_issue_reset(ioc);
7254 if (rc || (_base_get_ioc_facts(ioc)))
7255 goto out_free_resources;
7256 }
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00007257
7258 switch (ioc->hba_mpi_version_belonged) {
7259 case MPI2_VERSION:
7260 ioc->build_sg_scmd = &_base_build_sg_scmd;
7261 ioc->build_sg = &_base_build_sg;
7262 ioc->build_zero_len_sge = &_base_build_zero_len_sge;
David Brazdil0f672f62019-12-10 10:32:29 +00007263 ioc->get_msix_index_for_smlio = &_base_get_msix_index;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00007264 break;
7265 case MPI25_VERSION:
7266 case MPI26_VERSION:
7267 /*
7268 * In SAS3.0,
7269 * SCSI_IO, SMP_PASSTHRU, SATA_PASSTHRU, Target Assist, and
7270 * Target Status - all require the IEEE formated scatter gather
7271 * elements.
7272 */
7273 ioc->build_sg_scmd = &_base_build_sg_scmd_ieee;
7274 ioc->build_sg = &_base_build_sg_ieee;
7275 ioc->build_nvme_prp = &_base_build_nvme_prp;
7276 ioc->build_zero_len_sge = &_base_build_zero_len_sge_ieee;
7277 ioc->sge_size_ieee = sizeof(Mpi2IeeeSgeSimple64_t);
David Brazdil0f672f62019-12-10 10:32:29 +00007278 if (ioc->high_iops_queues)
7279 ioc->get_msix_index_for_smlio =
7280 &_base_get_high_iops_msix_index;
7281 else
7282 ioc->get_msix_index_for_smlio = &_base_get_msix_index;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00007283 break;
7284 }
David Brazdil0f672f62019-12-10 10:32:29 +00007285 if (ioc->atomic_desc_capable) {
7286 ioc->put_smid_default = &_base_put_smid_default_atomic;
7287 ioc->put_smid_scsi_io = &_base_put_smid_scsi_io_atomic;
7288 ioc->put_smid_fast_path =
7289 &_base_put_smid_fast_path_atomic;
7290 ioc->put_smid_hi_priority =
7291 &_base_put_smid_hi_priority_atomic;
7292 } else {
7293 ioc->put_smid_default = &_base_put_smid_default;
7294 ioc->put_smid_fast_path = &_base_put_smid_fast_path;
7295 ioc->put_smid_hi_priority = &_base_put_smid_hi_priority;
7296 if (ioc->is_mcpu_endpoint)
7297 ioc->put_smid_scsi_io =
7298 &_base_put_smid_mpi_ep_scsi_io;
7299 else
7300 ioc->put_smid_scsi_io = &_base_put_smid_scsi_io;
7301 }
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00007302 /*
7303 * These function pointers for other requests that don't
7304 * the require IEEE scatter gather elements.
7305 *
7306 * For example Configuration Pages and SAS IOUNIT Control don't.
7307 */
7308 ioc->build_sg_mpi = &_base_build_sg;
7309 ioc->build_zero_len_sge_mpi = &_base_build_zero_len_sge;
7310
7311 r = _base_make_ioc_ready(ioc, SOFT_RESET);
7312 if (r)
7313 goto out_free_resources;
7314
7315 ioc->pfacts = kcalloc(ioc->facts.NumberOfPorts,
7316 sizeof(struct mpt3sas_port_facts), GFP_KERNEL);
7317 if (!ioc->pfacts) {
7318 r = -ENOMEM;
7319 goto out_free_resources;
7320 }
7321
7322 for (i = 0 ; i < ioc->facts.NumberOfPorts; i++) {
7323 r = _base_get_port_facts(ioc, i);
David Brazdil0f672f62019-12-10 10:32:29 +00007324 if (r) {
7325 rc = _base_check_for_fault_and_issue_reset(ioc);
7326 if (rc || (_base_get_port_facts(ioc, i)))
7327 goto out_free_resources;
7328 }
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00007329 }
7330
7331 r = _base_allocate_memory_pools(ioc);
7332 if (r)
7333 goto out_free_resources;
7334
David Brazdil0f672f62019-12-10 10:32:29 +00007335 if (irqpoll_weight > 0)
7336 ioc->thresh_hold = irqpoll_weight;
7337 else
7338 ioc->thresh_hold = ioc->hba_queue_depth/4;
7339
7340 _base_init_irqpolls(ioc);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00007341 init_waitqueue_head(&ioc->reset_wq);
7342
7343 /* allocate memory pd handle bitmask list */
7344 ioc->pd_handles_sz = (ioc->facts.MaxDevHandle / 8);
7345 if (ioc->facts.MaxDevHandle % 8)
7346 ioc->pd_handles_sz++;
7347 ioc->pd_handles = kzalloc(ioc->pd_handles_sz,
7348 GFP_KERNEL);
7349 if (!ioc->pd_handles) {
7350 r = -ENOMEM;
7351 goto out_free_resources;
7352 }
7353 ioc->blocking_handles = kzalloc(ioc->pd_handles_sz,
7354 GFP_KERNEL);
7355 if (!ioc->blocking_handles) {
7356 r = -ENOMEM;
7357 goto out_free_resources;
7358 }
7359
7360 /* allocate memory for pending OS device add list */
7361 ioc->pend_os_device_add_sz = (ioc->facts.MaxDevHandle / 8);
7362 if (ioc->facts.MaxDevHandle % 8)
7363 ioc->pend_os_device_add_sz++;
7364 ioc->pend_os_device_add = kzalloc(ioc->pend_os_device_add_sz,
7365 GFP_KERNEL);
Olivier Deprez0e641232021-09-23 10:07:05 +02007366 if (!ioc->pend_os_device_add) {
7367 r = -ENOMEM;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00007368 goto out_free_resources;
Olivier Deprez0e641232021-09-23 10:07:05 +02007369 }
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00007370
7371 ioc->device_remove_in_progress_sz = ioc->pend_os_device_add_sz;
7372 ioc->device_remove_in_progress =
7373 kzalloc(ioc->device_remove_in_progress_sz, GFP_KERNEL);
Olivier Deprez0e641232021-09-23 10:07:05 +02007374 if (!ioc->device_remove_in_progress) {
7375 r = -ENOMEM;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00007376 goto out_free_resources;
Olivier Deprez0e641232021-09-23 10:07:05 +02007377 }
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00007378
7379 ioc->fwfault_debug = mpt3sas_fwfault_debug;
7380
7381 /* base internal command bits */
7382 mutex_init(&ioc->base_cmds.mutex);
7383 ioc->base_cmds.reply = kzalloc(ioc->reply_sz, GFP_KERNEL);
7384 ioc->base_cmds.status = MPT3_CMD_NOT_USED;
7385
7386 /* port_enable command bits */
7387 ioc->port_enable_cmds.reply = kzalloc(ioc->reply_sz, GFP_KERNEL);
7388 ioc->port_enable_cmds.status = MPT3_CMD_NOT_USED;
7389
7390 /* transport internal command bits */
7391 ioc->transport_cmds.reply = kzalloc(ioc->reply_sz, GFP_KERNEL);
7392 ioc->transport_cmds.status = MPT3_CMD_NOT_USED;
7393 mutex_init(&ioc->transport_cmds.mutex);
7394
7395 /* scsih internal command bits */
7396 ioc->scsih_cmds.reply = kzalloc(ioc->reply_sz, GFP_KERNEL);
7397 ioc->scsih_cmds.status = MPT3_CMD_NOT_USED;
7398 mutex_init(&ioc->scsih_cmds.mutex);
7399
7400 /* task management internal command bits */
7401 ioc->tm_cmds.reply = kzalloc(ioc->reply_sz, GFP_KERNEL);
7402 ioc->tm_cmds.status = MPT3_CMD_NOT_USED;
7403 mutex_init(&ioc->tm_cmds.mutex);
7404
7405 /* config page internal command bits */
7406 ioc->config_cmds.reply = kzalloc(ioc->reply_sz, GFP_KERNEL);
7407 ioc->config_cmds.status = MPT3_CMD_NOT_USED;
7408 mutex_init(&ioc->config_cmds.mutex);
7409
7410 /* ctl module internal command bits */
7411 ioc->ctl_cmds.reply = kzalloc(ioc->reply_sz, GFP_KERNEL);
7412 ioc->ctl_cmds.sense = kzalloc(SCSI_SENSE_BUFFERSIZE, GFP_KERNEL);
7413 ioc->ctl_cmds.status = MPT3_CMD_NOT_USED;
7414 mutex_init(&ioc->ctl_cmds.mutex);
7415
7416 if (!ioc->base_cmds.reply || !ioc->port_enable_cmds.reply ||
7417 !ioc->transport_cmds.reply || !ioc->scsih_cmds.reply ||
7418 !ioc->tm_cmds.reply || !ioc->config_cmds.reply ||
7419 !ioc->ctl_cmds.reply || !ioc->ctl_cmds.sense) {
7420 r = -ENOMEM;
7421 goto out_free_resources;
7422 }
7423
7424 for (i = 0; i < MPI2_EVENT_NOTIFY_EVENTMASK_WORDS; i++)
7425 ioc->event_masks[i] = -1;
7426
7427 /* here we enable the events we care about */
7428 _base_unmask_events(ioc, MPI2_EVENT_SAS_DISCOVERY);
7429 _base_unmask_events(ioc, MPI2_EVENT_SAS_BROADCAST_PRIMITIVE);
7430 _base_unmask_events(ioc, MPI2_EVENT_SAS_TOPOLOGY_CHANGE_LIST);
7431 _base_unmask_events(ioc, MPI2_EVENT_SAS_DEVICE_STATUS_CHANGE);
7432 _base_unmask_events(ioc, MPI2_EVENT_SAS_ENCL_DEVICE_STATUS_CHANGE);
7433 _base_unmask_events(ioc, MPI2_EVENT_IR_CONFIGURATION_CHANGE_LIST);
7434 _base_unmask_events(ioc, MPI2_EVENT_IR_VOLUME);
7435 _base_unmask_events(ioc, MPI2_EVENT_IR_PHYSICAL_DISK);
7436 _base_unmask_events(ioc, MPI2_EVENT_IR_OPERATION_STATUS);
7437 _base_unmask_events(ioc, MPI2_EVENT_LOG_ENTRY_ADDED);
7438 _base_unmask_events(ioc, MPI2_EVENT_TEMP_THRESHOLD);
7439 _base_unmask_events(ioc, MPI2_EVENT_ACTIVE_CABLE_EXCEPTION);
7440 _base_unmask_events(ioc, MPI2_EVENT_SAS_DEVICE_DISCOVERY_ERROR);
7441 if (ioc->hba_mpi_version_belonged == MPI26_VERSION) {
7442 if (ioc->is_gen35_ioc) {
7443 _base_unmask_events(ioc,
7444 MPI2_EVENT_PCIE_DEVICE_STATUS_CHANGE);
7445 _base_unmask_events(ioc, MPI2_EVENT_PCIE_ENUMERATION);
7446 _base_unmask_events(ioc,
7447 MPI2_EVENT_PCIE_TOPOLOGY_CHANGE_LIST);
7448 }
7449 }
7450 r = _base_make_ioc_operational(ioc);
7451 if (r)
7452 goto out_free_resources;
7453
David Brazdil0f672f62019-12-10 10:32:29 +00007454 /*
7455 * Copy current copy of IOCFacts in prev_fw_facts
7456 * and it will be used during online firmware upgrade.
7457 */
7458 memcpy(&ioc->prev_fw_facts, &ioc->facts,
7459 sizeof(struct mpt3sas_facts));
7460
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00007461 ioc->non_operational_loop = 0;
Olivier Deprez157378f2022-04-04 15:47:50 +02007462 ioc->ioc_coredump_loop = 0;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00007463 ioc->got_task_abort_from_ioctl = 0;
7464 return 0;
7465
7466 out_free_resources:
7467
7468 ioc->remove_host = 1;
7469
7470 mpt3sas_base_free_resources(ioc);
7471 _base_release_memory_pools(ioc);
7472 pci_set_drvdata(ioc->pdev, NULL);
7473 kfree(ioc->cpu_msix_table);
7474 if (ioc->is_warpdrive)
7475 kfree(ioc->reply_post_host_index);
7476 kfree(ioc->pd_handles);
7477 kfree(ioc->blocking_handles);
7478 kfree(ioc->device_remove_in_progress);
7479 kfree(ioc->pend_os_device_add);
7480 kfree(ioc->tm_cmds.reply);
7481 kfree(ioc->transport_cmds.reply);
7482 kfree(ioc->scsih_cmds.reply);
7483 kfree(ioc->config_cmds.reply);
7484 kfree(ioc->base_cmds.reply);
7485 kfree(ioc->port_enable_cmds.reply);
7486 kfree(ioc->ctl_cmds.reply);
7487 kfree(ioc->ctl_cmds.sense);
7488 kfree(ioc->pfacts);
7489 ioc->ctl_cmds.reply = NULL;
7490 ioc->base_cmds.reply = NULL;
7491 ioc->tm_cmds.reply = NULL;
7492 ioc->scsih_cmds.reply = NULL;
7493 ioc->transport_cmds.reply = NULL;
7494 ioc->config_cmds.reply = NULL;
7495 ioc->pfacts = NULL;
7496 return r;
7497}
7498
7499
7500/**
7501 * mpt3sas_base_detach - remove controller instance
7502 * @ioc: per adapter object
7503 */
7504void
7505mpt3sas_base_detach(struct MPT3SAS_ADAPTER *ioc)
7506{
David Brazdil0f672f62019-12-10 10:32:29 +00007507 dexitprintk(ioc, ioc_info(ioc, "%s\n", __func__));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00007508
7509 mpt3sas_base_stop_watchdog(ioc);
7510 mpt3sas_base_free_resources(ioc);
7511 _base_release_memory_pools(ioc);
7512 mpt3sas_free_enclosure_list(ioc);
7513 pci_set_drvdata(ioc->pdev, NULL);
7514 kfree(ioc->cpu_msix_table);
7515 if (ioc->is_warpdrive)
7516 kfree(ioc->reply_post_host_index);
7517 kfree(ioc->pd_handles);
7518 kfree(ioc->blocking_handles);
7519 kfree(ioc->device_remove_in_progress);
7520 kfree(ioc->pend_os_device_add);
7521 kfree(ioc->pfacts);
7522 kfree(ioc->ctl_cmds.reply);
7523 kfree(ioc->ctl_cmds.sense);
7524 kfree(ioc->base_cmds.reply);
7525 kfree(ioc->port_enable_cmds.reply);
7526 kfree(ioc->tm_cmds.reply);
7527 kfree(ioc->transport_cmds.reply);
7528 kfree(ioc->scsih_cmds.reply);
7529 kfree(ioc->config_cmds.reply);
7530}
7531
7532/**
7533 * _base_pre_reset_handler - pre reset handler
7534 * @ioc: per adapter object
7535 */
7536static void _base_pre_reset_handler(struct MPT3SAS_ADAPTER *ioc)
7537{
7538 mpt3sas_scsih_pre_reset_handler(ioc);
7539 mpt3sas_ctl_pre_reset_handler(ioc);
David Brazdil0f672f62019-12-10 10:32:29 +00007540 dtmprintk(ioc, ioc_info(ioc, "%s: MPT3_IOC_PRE_RESET\n", __func__));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00007541}
7542
7543/**
Olivier Deprez157378f2022-04-04 15:47:50 +02007544 * _base_clear_outstanding_mpt_commands - clears outstanding mpt commands
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00007545 * @ioc: per adapter object
7546 */
Olivier Deprez157378f2022-04-04 15:47:50 +02007547static void
7548_base_clear_outstanding_mpt_commands(struct MPT3SAS_ADAPTER *ioc)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00007549{
Olivier Deprez157378f2022-04-04 15:47:50 +02007550 dtmprintk(ioc,
7551 ioc_info(ioc, "%s: clear outstanding mpt cmds\n", __func__));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00007552 if (ioc->transport_cmds.status & MPT3_CMD_PENDING) {
7553 ioc->transport_cmds.status |= MPT3_CMD_RESET;
7554 mpt3sas_base_free_smid(ioc, ioc->transport_cmds.smid);
7555 complete(&ioc->transport_cmds.done);
7556 }
7557 if (ioc->base_cmds.status & MPT3_CMD_PENDING) {
7558 ioc->base_cmds.status |= MPT3_CMD_RESET;
7559 mpt3sas_base_free_smid(ioc, ioc->base_cmds.smid);
7560 complete(&ioc->base_cmds.done);
7561 }
7562 if (ioc->port_enable_cmds.status & MPT3_CMD_PENDING) {
7563 ioc->port_enable_failed = 1;
7564 ioc->port_enable_cmds.status |= MPT3_CMD_RESET;
7565 mpt3sas_base_free_smid(ioc, ioc->port_enable_cmds.smid);
7566 if (ioc->is_driver_loading) {
7567 ioc->start_scan_failed =
7568 MPI2_IOCSTATUS_INTERNAL_ERROR;
7569 ioc->start_scan = 0;
7570 ioc->port_enable_cmds.status =
7571 MPT3_CMD_NOT_USED;
7572 } else {
7573 complete(&ioc->port_enable_cmds.done);
7574 }
7575 }
7576 if (ioc->config_cmds.status & MPT3_CMD_PENDING) {
7577 ioc->config_cmds.status |= MPT3_CMD_RESET;
7578 mpt3sas_base_free_smid(ioc, ioc->config_cmds.smid);
7579 ioc->config_cmds.smid = USHRT_MAX;
7580 complete(&ioc->config_cmds.done);
7581 }
7582}
7583
7584/**
Olivier Deprez157378f2022-04-04 15:47:50 +02007585 * _base_clear_outstanding_commands - clear all outstanding commands
7586 * @ioc: per adapter object
7587 */
7588static void _base_clear_outstanding_commands(struct MPT3SAS_ADAPTER *ioc)
7589{
7590 mpt3sas_scsih_clear_outstanding_scsi_tm_commands(ioc);
7591 mpt3sas_ctl_clear_outstanding_ioctls(ioc);
7592 _base_clear_outstanding_mpt_commands(ioc);
7593}
7594
7595/**
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00007596 * _base_reset_done_handler - reset done handler
7597 * @ioc: per adapter object
7598 */
7599static void _base_reset_done_handler(struct MPT3SAS_ADAPTER *ioc)
7600{
7601 mpt3sas_scsih_reset_done_handler(ioc);
7602 mpt3sas_ctl_reset_done_handler(ioc);
David Brazdil0f672f62019-12-10 10:32:29 +00007603 dtmprintk(ioc, ioc_info(ioc, "%s: MPT3_IOC_DONE_RESET\n", __func__));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00007604}
7605
7606/**
7607 * mpt3sas_wait_for_commands_to_complete - reset controller
7608 * @ioc: Pointer to MPT_ADAPTER structure
7609 *
7610 * This function is waiting 10s for all pending commands to complete
7611 * prior to putting controller in reset.
7612 */
7613void
7614mpt3sas_wait_for_commands_to_complete(struct MPT3SAS_ADAPTER *ioc)
7615{
7616 u32 ioc_state;
7617
7618 ioc->pending_io_count = 0;
7619
7620 ioc_state = mpt3sas_base_get_iocstate(ioc, 0);
7621 if ((ioc_state & MPI2_IOC_STATE_MASK) != MPI2_IOC_STATE_OPERATIONAL)
7622 return;
7623
7624 /* pending command count */
7625 ioc->pending_io_count = scsi_host_busy(ioc->shost);
7626
7627 if (!ioc->pending_io_count)
7628 return;
7629
7630 /* wait for pending commands to complete */
7631 wait_event_timeout(ioc->reset_wq, ioc->pending_io_count == 0, 10 * HZ);
7632}
7633
7634/**
David Brazdil0f672f62019-12-10 10:32:29 +00007635 * _base_check_ioc_facts_changes - Look for increase/decrease of IOCFacts
7636 * attributes during online firmware upgrade and update the corresponding
7637 * IOC variables accordingly.
7638 *
7639 * @ioc: Pointer to MPT_ADAPTER structure
7640 */
7641static int
7642_base_check_ioc_facts_changes(struct MPT3SAS_ADAPTER *ioc)
7643{
7644 u16 pd_handles_sz;
7645 void *pd_handles = NULL, *blocking_handles = NULL;
7646 void *pend_os_device_add = NULL, *device_remove_in_progress = NULL;
7647 struct mpt3sas_facts *old_facts = &ioc->prev_fw_facts;
7648
7649 if (ioc->facts.MaxDevHandle > old_facts->MaxDevHandle) {
7650 pd_handles_sz = (ioc->facts.MaxDevHandle / 8);
7651 if (ioc->facts.MaxDevHandle % 8)
7652 pd_handles_sz++;
7653
7654 pd_handles = krealloc(ioc->pd_handles, pd_handles_sz,
7655 GFP_KERNEL);
7656 if (!pd_handles) {
7657 ioc_info(ioc,
7658 "Unable to allocate the memory for pd_handles of sz: %d\n",
7659 pd_handles_sz);
7660 return -ENOMEM;
7661 }
7662 memset(pd_handles + ioc->pd_handles_sz, 0,
7663 (pd_handles_sz - ioc->pd_handles_sz));
7664 ioc->pd_handles = pd_handles;
7665
7666 blocking_handles = krealloc(ioc->blocking_handles,
7667 pd_handles_sz, GFP_KERNEL);
7668 if (!blocking_handles) {
7669 ioc_info(ioc,
7670 "Unable to allocate the memory for "
7671 "blocking_handles of sz: %d\n",
7672 pd_handles_sz);
7673 return -ENOMEM;
7674 }
7675 memset(blocking_handles + ioc->pd_handles_sz, 0,
7676 (pd_handles_sz - ioc->pd_handles_sz));
7677 ioc->blocking_handles = blocking_handles;
7678 ioc->pd_handles_sz = pd_handles_sz;
7679
7680 pend_os_device_add = krealloc(ioc->pend_os_device_add,
7681 pd_handles_sz, GFP_KERNEL);
7682 if (!pend_os_device_add) {
7683 ioc_info(ioc,
7684 "Unable to allocate the memory for pend_os_device_add of sz: %d\n",
7685 pd_handles_sz);
7686 return -ENOMEM;
7687 }
7688 memset(pend_os_device_add + ioc->pend_os_device_add_sz, 0,
7689 (pd_handles_sz - ioc->pend_os_device_add_sz));
7690 ioc->pend_os_device_add = pend_os_device_add;
7691 ioc->pend_os_device_add_sz = pd_handles_sz;
7692
7693 device_remove_in_progress = krealloc(
7694 ioc->device_remove_in_progress, pd_handles_sz, GFP_KERNEL);
7695 if (!device_remove_in_progress) {
7696 ioc_info(ioc,
7697 "Unable to allocate the memory for "
7698 "device_remove_in_progress of sz: %d\n "
7699 , pd_handles_sz);
7700 return -ENOMEM;
7701 }
7702 memset(device_remove_in_progress +
7703 ioc->device_remove_in_progress_sz, 0,
7704 (pd_handles_sz - ioc->device_remove_in_progress_sz));
7705 ioc->device_remove_in_progress = device_remove_in_progress;
7706 ioc->device_remove_in_progress_sz = pd_handles_sz;
7707 }
7708
7709 memcpy(&ioc->prev_fw_facts, &ioc->facts, sizeof(struct mpt3sas_facts));
7710 return 0;
7711}
7712
7713/**
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00007714 * mpt3sas_base_hard_reset_handler - reset controller
7715 * @ioc: Pointer to MPT_ADAPTER structure
7716 * @type: FORCE_BIG_HAMMER or SOFT_RESET
7717 *
7718 * Return: 0 for success, non-zero for failure.
7719 */
7720int
7721mpt3sas_base_hard_reset_handler(struct MPT3SAS_ADAPTER *ioc,
7722 enum reset_type type)
7723{
7724 int r;
7725 unsigned long flags;
7726 u32 ioc_state;
7727 u8 is_fault = 0, is_trigger = 0;
7728
David Brazdil0f672f62019-12-10 10:32:29 +00007729 dtmprintk(ioc, ioc_info(ioc, "%s: enter\n", __func__));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00007730
7731 if (ioc->pci_error_recovery) {
David Brazdil0f672f62019-12-10 10:32:29 +00007732 ioc_err(ioc, "%s: pci error recovery reset\n", __func__);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00007733 r = 0;
7734 goto out_unlocked;
7735 }
7736
7737 if (mpt3sas_fwfault_debug)
7738 mpt3sas_halt_firmware(ioc);
7739
7740 /* wait for an active reset in progress to complete */
7741 mutex_lock(&ioc->reset_in_progress_mutex);
7742
7743 spin_lock_irqsave(&ioc->ioc_reset_in_progress_lock, flags);
7744 ioc->shost_recovery = 1;
7745 spin_unlock_irqrestore(&ioc->ioc_reset_in_progress_lock, flags);
7746
7747 if ((ioc->diag_buffer_status[MPI2_DIAG_BUF_TYPE_TRACE] &
7748 MPT3_DIAG_BUFFER_IS_REGISTERED) &&
7749 (!(ioc->diag_buffer_status[MPI2_DIAG_BUF_TYPE_TRACE] &
7750 MPT3_DIAG_BUFFER_IS_RELEASED))) {
7751 is_trigger = 1;
7752 ioc_state = mpt3sas_base_get_iocstate(ioc, 0);
Olivier Deprez157378f2022-04-04 15:47:50 +02007753 if ((ioc_state & MPI2_IOC_STATE_MASK) == MPI2_IOC_STATE_FAULT ||
7754 (ioc_state & MPI2_IOC_STATE_MASK) ==
7755 MPI2_IOC_STATE_COREDUMP)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00007756 is_fault = 1;
7757 }
7758 _base_pre_reset_handler(ioc);
7759 mpt3sas_wait_for_commands_to_complete(ioc);
Olivier Deprez157378f2022-04-04 15:47:50 +02007760 mpt3sas_base_mask_interrupts(ioc);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00007761 r = _base_make_ioc_ready(ioc, type);
7762 if (r)
7763 goto out;
Olivier Deprez157378f2022-04-04 15:47:50 +02007764 _base_clear_outstanding_commands(ioc);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00007765
7766 /* If this hard reset is called while port enable is active, then
7767 * there is no reason to call make_ioc_operational
7768 */
7769 if (ioc->is_driver_loading && ioc->port_enable_failed) {
7770 ioc->remove_host = 1;
7771 r = -EFAULT;
7772 goto out;
7773 }
7774 r = _base_get_ioc_facts(ioc);
7775 if (r)
7776 goto out;
7777
David Brazdil0f672f62019-12-10 10:32:29 +00007778 r = _base_check_ioc_facts_changes(ioc);
7779 if (r) {
7780 ioc_info(ioc,
7781 "Some of the parameters got changed in this new firmware"
7782 " image and it requires system reboot\n");
7783 goto out;
7784 }
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00007785 if (ioc->rdpq_array_enable && !ioc->rdpq_array_capable)
7786 panic("%s: Issue occurred with flashing controller firmware."
7787 "Please reboot the system and ensure that the correct"
7788 " firmware version is running\n", ioc->name);
7789
7790 r = _base_make_ioc_operational(ioc);
7791 if (!r)
7792 _base_reset_done_handler(ioc);
7793
7794 out:
Olivier Deprez157378f2022-04-04 15:47:50 +02007795 ioc_info(ioc, "%s: %s\n", __func__, r == 0 ? "SUCCESS" : "FAILED");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00007796
7797 spin_lock_irqsave(&ioc->ioc_reset_in_progress_lock, flags);
7798 ioc->shost_recovery = 0;
7799 spin_unlock_irqrestore(&ioc->ioc_reset_in_progress_lock, flags);
7800 ioc->ioc_reset_count++;
7801 mutex_unlock(&ioc->reset_in_progress_mutex);
7802
7803 out_unlocked:
7804 if ((r == 0) && is_trigger) {
7805 if (is_fault)
7806 mpt3sas_trigger_master(ioc, MASTER_TRIGGER_FW_FAULT);
7807 else
7808 mpt3sas_trigger_master(ioc,
7809 MASTER_TRIGGER_ADAPTER_RESET);
7810 }
David Brazdil0f672f62019-12-10 10:32:29 +00007811 dtmprintk(ioc, ioc_info(ioc, "%s: exit\n", __func__));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00007812 return r;
7813}