David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0-or-later |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2 | /* |
| 3 | * RNG driver for Freescale RNGC |
| 4 | * |
| 5 | * Copyright (C) 2008-2012 Freescale Semiconductor, Inc. |
| 6 | * Copyright (C) 2017 Martin Kaiser <martin@kaiser.cx> |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 7 | */ |
| 8 | |
| 9 | #include <linux/module.h> |
| 10 | #include <linux/mod_devicetable.h> |
| 11 | #include <linux/init.h> |
| 12 | #include <linux/kernel.h> |
| 13 | #include <linux/clk.h> |
| 14 | #include <linux/err.h> |
| 15 | #include <linux/platform_device.h> |
| 16 | #include <linux/interrupt.h> |
| 17 | #include <linux/hw_random.h> |
| 18 | #include <linux/completion.h> |
| 19 | #include <linux/io.h> |
| 20 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 21 | #define RNGC_VER_ID 0x0000 |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 22 | #define RNGC_COMMAND 0x0004 |
| 23 | #define RNGC_CONTROL 0x0008 |
| 24 | #define RNGC_STATUS 0x000C |
| 25 | #define RNGC_ERROR 0x0010 |
| 26 | #define RNGC_FIFO 0x0014 |
| 27 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 28 | /* the fields in the ver id register */ |
| 29 | #define RNGC_TYPE_SHIFT 28 |
| 30 | #define RNGC_VER_MAJ_SHIFT 8 |
| 31 | |
| 32 | /* the rng_type field */ |
| 33 | #define RNGC_TYPE_RNGB 0x1 |
| 34 | #define RNGC_TYPE_RNGC 0x2 |
| 35 | |
| 36 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 37 | #define RNGC_CMD_CLR_ERR 0x00000020 |
| 38 | #define RNGC_CMD_CLR_INT 0x00000010 |
| 39 | #define RNGC_CMD_SEED 0x00000002 |
| 40 | #define RNGC_CMD_SELF_TEST 0x00000001 |
| 41 | |
| 42 | #define RNGC_CTRL_MASK_ERROR 0x00000040 |
| 43 | #define RNGC_CTRL_MASK_DONE 0x00000020 |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 44 | #define RNGC_CTRL_AUTO_SEED 0x00000010 |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 45 | |
| 46 | #define RNGC_STATUS_ERROR 0x00010000 |
| 47 | #define RNGC_STATUS_FIFO_LEVEL_MASK 0x00000f00 |
| 48 | #define RNGC_STATUS_FIFO_LEVEL_SHIFT 8 |
| 49 | #define RNGC_STATUS_SEED_DONE 0x00000020 |
| 50 | #define RNGC_STATUS_ST_DONE 0x00000010 |
| 51 | |
| 52 | #define RNGC_ERROR_STATUS_STAT_ERR 0x00000008 |
| 53 | |
| 54 | #define RNGC_TIMEOUT 3000 /* 3 sec */ |
| 55 | |
| 56 | |
| 57 | static bool self_test = true; |
| 58 | module_param(self_test, bool, 0); |
| 59 | |
| 60 | struct imx_rngc { |
| 61 | struct device *dev; |
| 62 | struct clk *clk; |
| 63 | void __iomem *base; |
| 64 | struct hwrng rng; |
| 65 | struct completion rng_op_done; |
| 66 | /* |
| 67 | * err_reg is written only by the irq handler and read only |
| 68 | * when interrupts are masked, we need no spinlock |
| 69 | */ |
| 70 | u32 err_reg; |
| 71 | }; |
| 72 | |
| 73 | |
| 74 | static inline void imx_rngc_irq_mask_clear(struct imx_rngc *rngc) |
| 75 | { |
| 76 | u32 ctrl, cmd; |
| 77 | |
| 78 | /* mask interrupts */ |
| 79 | ctrl = readl(rngc->base + RNGC_CONTROL); |
| 80 | ctrl |= RNGC_CTRL_MASK_DONE | RNGC_CTRL_MASK_ERROR; |
| 81 | writel(ctrl, rngc->base + RNGC_CONTROL); |
| 82 | |
| 83 | /* |
| 84 | * CLR_INT clears the interrupt only if there's no error |
| 85 | * CLR_ERR clear the interrupt and the error register if there |
| 86 | * is an error |
| 87 | */ |
| 88 | cmd = readl(rngc->base + RNGC_COMMAND); |
| 89 | cmd |= RNGC_CMD_CLR_INT | RNGC_CMD_CLR_ERR; |
| 90 | writel(cmd, rngc->base + RNGC_COMMAND); |
| 91 | } |
| 92 | |
| 93 | static inline void imx_rngc_irq_unmask(struct imx_rngc *rngc) |
| 94 | { |
| 95 | u32 ctrl; |
| 96 | |
| 97 | ctrl = readl(rngc->base + RNGC_CONTROL); |
| 98 | ctrl &= ~(RNGC_CTRL_MASK_DONE | RNGC_CTRL_MASK_ERROR); |
| 99 | writel(ctrl, rngc->base + RNGC_CONTROL); |
| 100 | } |
| 101 | |
| 102 | static int imx_rngc_self_test(struct imx_rngc *rngc) |
| 103 | { |
| 104 | u32 cmd; |
| 105 | int ret; |
| 106 | |
| 107 | imx_rngc_irq_unmask(rngc); |
| 108 | |
| 109 | /* run self test */ |
| 110 | cmd = readl(rngc->base + RNGC_COMMAND); |
| 111 | writel(cmd | RNGC_CMD_SELF_TEST, rngc->base + RNGC_COMMAND); |
| 112 | |
| 113 | ret = wait_for_completion_timeout(&rngc->rng_op_done, RNGC_TIMEOUT); |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 114 | imx_rngc_irq_mask_clear(rngc); |
| 115 | if (!ret) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 116 | return -ETIMEDOUT; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 117 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 118 | return rngc->err_reg ? -EIO : 0; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 119 | } |
| 120 | |
| 121 | static int imx_rngc_read(struct hwrng *rng, void *data, size_t max, bool wait) |
| 122 | { |
| 123 | struct imx_rngc *rngc = container_of(rng, struct imx_rngc, rng); |
| 124 | unsigned int status; |
| 125 | unsigned int level; |
| 126 | int retval = 0; |
| 127 | |
| 128 | while (max >= sizeof(u32)) { |
| 129 | status = readl(rngc->base + RNGC_STATUS); |
| 130 | |
| 131 | /* is there some error while reading this random number? */ |
| 132 | if (status & RNGC_STATUS_ERROR) |
| 133 | break; |
| 134 | |
| 135 | /* how many random numbers are in FIFO? [0-16] */ |
| 136 | level = (status & RNGC_STATUS_FIFO_LEVEL_MASK) >> |
| 137 | RNGC_STATUS_FIFO_LEVEL_SHIFT; |
| 138 | |
| 139 | if (level) { |
| 140 | /* retrieve a random number from FIFO */ |
| 141 | *(u32 *)data = readl(rngc->base + RNGC_FIFO); |
| 142 | |
| 143 | retval += sizeof(u32); |
| 144 | data += sizeof(u32); |
| 145 | max -= sizeof(u32); |
| 146 | } |
| 147 | } |
| 148 | |
| 149 | return retval ? retval : -EIO; |
| 150 | } |
| 151 | |
| 152 | static irqreturn_t imx_rngc_irq(int irq, void *priv) |
| 153 | { |
| 154 | struct imx_rngc *rngc = (struct imx_rngc *)priv; |
| 155 | u32 status; |
| 156 | |
| 157 | /* |
| 158 | * clearing the interrupt will also clear the error register |
| 159 | * read error and status before clearing |
| 160 | */ |
| 161 | status = readl(rngc->base + RNGC_STATUS); |
| 162 | rngc->err_reg = readl(rngc->base + RNGC_ERROR); |
| 163 | |
| 164 | imx_rngc_irq_mask_clear(rngc); |
| 165 | |
| 166 | if (status & (RNGC_STATUS_SEED_DONE | RNGC_STATUS_ST_DONE)) |
| 167 | complete(&rngc->rng_op_done); |
| 168 | |
| 169 | return IRQ_HANDLED; |
| 170 | } |
| 171 | |
| 172 | static int imx_rngc_init(struct hwrng *rng) |
| 173 | { |
| 174 | struct imx_rngc *rngc = container_of(rng, struct imx_rngc, rng); |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 175 | u32 cmd, ctrl; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 176 | int ret; |
| 177 | |
| 178 | /* clear error */ |
| 179 | cmd = readl(rngc->base + RNGC_COMMAND); |
| 180 | writel(cmd | RNGC_CMD_CLR_ERR, rngc->base + RNGC_COMMAND); |
| 181 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 182 | imx_rngc_irq_unmask(rngc); |
| 183 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 184 | /* create seed, repeat while there is some statistical error */ |
| 185 | do { |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 186 | /* seed creation */ |
| 187 | cmd = readl(rngc->base + RNGC_COMMAND); |
| 188 | writel(cmd | RNGC_CMD_SEED, rngc->base + RNGC_COMMAND); |
| 189 | |
| 190 | ret = wait_for_completion_timeout(&rngc->rng_op_done, |
| 191 | RNGC_TIMEOUT); |
| 192 | |
| 193 | if (!ret) { |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 194 | ret = -ETIMEDOUT; |
| 195 | goto err; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 196 | } |
| 197 | |
| 198 | } while (rngc->err_reg == RNGC_ERROR_STATUS_STAT_ERR); |
| 199 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 200 | if (rngc->err_reg) { |
| 201 | ret = -EIO; |
| 202 | goto err; |
| 203 | } |
| 204 | |
| 205 | /* |
| 206 | * enable automatic seeding, the rngc creates a new seed automatically |
| 207 | * after serving 2^20 random 160-bit words |
| 208 | */ |
| 209 | ctrl = readl(rngc->base + RNGC_CONTROL); |
| 210 | ctrl |= RNGC_CTRL_AUTO_SEED; |
| 211 | writel(ctrl, rngc->base + RNGC_CONTROL); |
| 212 | |
| 213 | /* |
| 214 | * if initialisation was successful, we keep the interrupt |
| 215 | * unmasked until imx_rngc_cleanup is called |
| 216 | * we mask the interrupt ourselves if we return an error |
| 217 | */ |
| 218 | return 0; |
| 219 | |
| 220 | err: |
| 221 | imx_rngc_irq_mask_clear(rngc); |
| 222 | return ret; |
| 223 | } |
| 224 | |
| 225 | static void imx_rngc_cleanup(struct hwrng *rng) |
| 226 | { |
| 227 | struct imx_rngc *rngc = container_of(rng, struct imx_rngc, rng); |
| 228 | |
| 229 | imx_rngc_irq_mask_clear(rngc); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 230 | } |
| 231 | |
| 232 | static int imx_rngc_probe(struct platform_device *pdev) |
| 233 | { |
| 234 | struct imx_rngc *rngc; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 235 | int ret; |
| 236 | int irq; |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 237 | u32 ver_id; |
| 238 | u8 rng_type; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 239 | |
| 240 | rngc = devm_kzalloc(&pdev->dev, sizeof(*rngc), GFP_KERNEL); |
| 241 | if (!rngc) |
| 242 | return -ENOMEM; |
| 243 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 244 | rngc->base = devm_platform_ioremap_resource(pdev, 0); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 245 | if (IS_ERR(rngc->base)) |
| 246 | return PTR_ERR(rngc->base); |
| 247 | |
| 248 | rngc->clk = devm_clk_get(&pdev->dev, NULL); |
| 249 | if (IS_ERR(rngc->clk)) { |
| 250 | dev_err(&pdev->dev, "Can not get rng_clk\n"); |
| 251 | return PTR_ERR(rngc->clk); |
| 252 | } |
| 253 | |
| 254 | irq = platform_get_irq(pdev, 0); |
| 255 | if (irq <= 0) { |
| 256 | dev_err(&pdev->dev, "Couldn't get irq %d\n", irq); |
| 257 | return irq; |
| 258 | } |
| 259 | |
| 260 | ret = clk_prepare_enable(rngc->clk); |
| 261 | if (ret) |
| 262 | return ret; |
| 263 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 264 | ver_id = readl(rngc->base + RNGC_VER_ID); |
| 265 | rng_type = ver_id >> RNGC_TYPE_SHIFT; |
| 266 | /* |
| 267 | * This driver supports only RNGC and RNGB. (There's a different |
| 268 | * driver for RNGA.) |
| 269 | */ |
| 270 | if (rng_type != RNGC_TYPE_RNGC && rng_type != RNGC_TYPE_RNGB) { |
| 271 | ret = -ENODEV; |
| 272 | goto err; |
| 273 | } |
| 274 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 275 | ret = devm_request_irq(&pdev->dev, |
| 276 | irq, imx_rngc_irq, 0, pdev->name, (void *)rngc); |
| 277 | if (ret) { |
| 278 | dev_err(rngc->dev, "Can't get interrupt working.\n"); |
| 279 | goto err; |
| 280 | } |
| 281 | |
| 282 | init_completion(&rngc->rng_op_done); |
| 283 | |
| 284 | rngc->rng.name = pdev->name; |
| 285 | rngc->rng.init = imx_rngc_init; |
| 286 | rngc->rng.read = imx_rngc_read; |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 287 | rngc->rng.cleanup = imx_rngc_cleanup; |
| 288 | rngc->rng.quality = 19; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 289 | |
| 290 | rngc->dev = &pdev->dev; |
| 291 | platform_set_drvdata(pdev, rngc); |
| 292 | |
| 293 | imx_rngc_irq_mask_clear(rngc); |
| 294 | |
| 295 | if (self_test) { |
| 296 | ret = imx_rngc_self_test(rngc); |
| 297 | if (ret) { |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 298 | dev_err(rngc->dev, "self test failed\n"); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 299 | goto err; |
| 300 | } |
| 301 | } |
| 302 | |
| 303 | ret = hwrng_register(&rngc->rng); |
| 304 | if (ret) { |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 305 | dev_err(&pdev->dev, "hwrng registration failed\n"); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 306 | goto err; |
| 307 | } |
| 308 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 309 | dev_info(&pdev->dev, |
| 310 | "Freescale RNG%c registered (HW revision %d.%02d)\n", |
| 311 | rng_type == RNGC_TYPE_RNGB ? 'B' : 'C', |
| 312 | (ver_id >> RNGC_VER_MAJ_SHIFT) & 0xff, ver_id & 0xff); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 313 | return 0; |
| 314 | |
| 315 | err: |
| 316 | clk_disable_unprepare(rngc->clk); |
| 317 | |
| 318 | return ret; |
| 319 | } |
| 320 | |
| 321 | static int __exit imx_rngc_remove(struct platform_device *pdev) |
| 322 | { |
| 323 | struct imx_rngc *rngc = platform_get_drvdata(pdev); |
| 324 | |
| 325 | hwrng_unregister(&rngc->rng); |
| 326 | |
| 327 | clk_disable_unprepare(rngc->clk); |
| 328 | |
| 329 | return 0; |
| 330 | } |
| 331 | |
| 332 | static int __maybe_unused imx_rngc_suspend(struct device *dev) |
| 333 | { |
| 334 | struct imx_rngc *rngc = dev_get_drvdata(dev); |
| 335 | |
| 336 | clk_disable_unprepare(rngc->clk); |
| 337 | |
| 338 | return 0; |
| 339 | } |
| 340 | |
| 341 | static int __maybe_unused imx_rngc_resume(struct device *dev) |
| 342 | { |
| 343 | struct imx_rngc *rngc = dev_get_drvdata(dev); |
| 344 | |
| 345 | clk_prepare_enable(rngc->clk); |
| 346 | |
| 347 | return 0; |
| 348 | } |
| 349 | |
| 350 | static SIMPLE_DEV_PM_OPS(imx_rngc_pm_ops, imx_rngc_suspend, imx_rngc_resume); |
| 351 | |
| 352 | static const struct of_device_id imx_rngc_dt_ids[] = { |
| 353 | { .compatible = "fsl,imx25-rngb", .data = NULL, }, |
| 354 | { /* sentinel */ } |
| 355 | }; |
| 356 | MODULE_DEVICE_TABLE(of, imx_rngc_dt_ids); |
| 357 | |
| 358 | static struct platform_driver imx_rngc_driver = { |
| 359 | .driver = { |
| 360 | .name = "imx_rngc", |
| 361 | .pm = &imx_rngc_pm_ops, |
| 362 | .of_match_table = imx_rngc_dt_ids, |
| 363 | }, |
| 364 | .remove = __exit_p(imx_rngc_remove), |
| 365 | }; |
| 366 | |
| 367 | module_platform_driver_probe(imx_rngc_driver, imx_rngc_probe); |
| 368 | |
| 369 | MODULE_AUTHOR("Freescale Semiconductor, Inc."); |
| 370 | MODULE_DESCRIPTION("H/W RNGC driver for i.MX"); |
| 371 | MODULE_LICENSE("GPL"); |