blob: 085b8c77b9d9605ca02dd461eedd95860aaa5aeb [file] [log] [blame]
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001/*
2 * arch/xtensa/mm/cache.c
3 *
4 * This file is subject to the terms and conditions of the GNU General Public
5 * License. See the file "COPYING" in the main directory of this archive
6 * for more details.
7 *
8 * Copyright (C) 2001-2006 Tensilica Inc.
9 *
10 * Chris Zankel <chris@zankel.net>
11 * Joe Taylor
12 * Marc Gauthier
13 *
14 */
15
16#include <linux/init.h>
17#include <linux/signal.h>
18#include <linux/sched.h>
19#include <linux/kernel.h>
20#include <linux/errno.h>
21#include <linux/string.h>
22#include <linux/types.h>
23#include <linux/ptrace.h>
David Brazdil0f672f62019-12-10 10:32:29 +000024#include <linux/memblock.h>
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000025#include <linux/swap.h>
26#include <linux/pagemap.h>
Olivier Deprez157378f2022-04-04 15:47:50 +020027#include <linux/pgtable.h>
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000028
29#include <asm/bootparam.h>
30#include <asm/mmu_context.h>
31#include <asm/tlb.h>
32#include <asm/tlbflush.h>
33#include <asm/page.h>
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000034
35/*
36 * Note:
37 * The kernel provides one architecture bit PG_arch_1 in the page flags that
38 * can be used for cache coherency.
39 *
40 * I$-D$ coherency.
41 *
42 * The Xtensa architecture doesn't keep the instruction cache coherent with
43 * the data cache. We use the architecture bit to indicate if the caches
44 * are coherent. The kernel clears this bit whenever a page is added to the
45 * page cache. At that time, the caches might not be in sync. We, therefore,
46 * define this flag as 'clean' if set.
47 *
48 * D-cache aliasing.
49 *
50 * With cache aliasing, we have to always flush the cache when pages are
51 * unmapped (see tlb_start_vma(). So, we use this flag to indicate a dirty
52 * page.
53 *
54 *
55 *
56 */
57
58#if (DCACHE_WAY_SIZE > PAGE_SIZE)
59static inline void kmap_invalidate_coherent(struct page *page,
60 unsigned long vaddr)
61{
62 if (!DCACHE_ALIAS_EQ(page_to_phys(page), vaddr)) {
63 unsigned long kvaddr;
64
65 if (!PageHighMem(page)) {
66 kvaddr = (unsigned long)page_to_virt(page);
67
68 __invalidate_dcache_page(kvaddr);
69 } else {
70 kvaddr = TLBTEMP_BASE_1 +
71 (page_to_phys(page) & DCACHE_ALIAS_MASK);
72
Olivier Deprez0e641232021-09-23 10:07:05 +020073 preempt_disable();
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000074 __invalidate_dcache_page_alias(kvaddr,
75 page_to_phys(page));
Olivier Deprez0e641232021-09-23 10:07:05 +020076 preempt_enable();
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000077 }
78 }
79}
80
81static inline void *coherent_kvaddr(struct page *page, unsigned long base,
82 unsigned long vaddr, unsigned long *paddr)
83{
84 if (PageHighMem(page) || !DCACHE_ALIAS_EQ(page_to_phys(page), vaddr)) {
85 *paddr = page_to_phys(page);
86 return (void *)(base + (vaddr & DCACHE_ALIAS_MASK));
87 } else {
88 *paddr = 0;
89 return page_to_virt(page);
90 }
91}
92
93void clear_user_highpage(struct page *page, unsigned long vaddr)
94{
95 unsigned long paddr;
96 void *kvaddr = coherent_kvaddr(page, TLBTEMP_BASE_1, vaddr, &paddr);
97
98 preempt_disable();
99 kmap_invalidate_coherent(page, vaddr);
100 set_bit(PG_arch_1, &page->flags);
101 clear_page_alias(kvaddr, paddr);
102 preempt_enable();
103}
104EXPORT_SYMBOL(clear_user_highpage);
105
106void copy_user_highpage(struct page *dst, struct page *src,
107 unsigned long vaddr, struct vm_area_struct *vma)
108{
109 unsigned long dst_paddr, src_paddr;
110 void *dst_vaddr = coherent_kvaddr(dst, TLBTEMP_BASE_1, vaddr,
111 &dst_paddr);
112 void *src_vaddr = coherent_kvaddr(src, TLBTEMP_BASE_2, vaddr,
113 &src_paddr);
114
115 preempt_disable();
116 kmap_invalidate_coherent(dst, vaddr);
117 set_bit(PG_arch_1, &dst->flags);
118 copy_page_alias(dst_vaddr, src_vaddr, dst_paddr, src_paddr);
119 preempt_enable();
120}
121EXPORT_SYMBOL(copy_user_highpage);
122
123/*
124 * Any time the kernel writes to a user page cache page, or it is about to
125 * read from a page cache page this routine is called.
126 *
127 */
128
129void flush_dcache_page(struct page *page)
130{
131 struct address_space *mapping = page_mapping_file(page);
132
133 /*
134 * If we have a mapping but the page is not mapped to user-space
135 * yet, we simply mark this page dirty and defer flushing the
136 * caches until update_mmu().
137 */
138
139 if (mapping && !mapping_mapped(mapping)) {
140 if (!test_bit(PG_arch_1, &page->flags))
141 set_bit(PG_arch_1, &page->flags);
142 return;
143
144 } else {
145
146 unsigned long phys = page_to_phys(page);
147 unsigned long temp = page->index << PAGE_SHIFT;
148 unsigned long alias = !(DCACHE_ALIAS_EQ(temp, phys));
149 unsigned long virt;
150
151 /*
152 * Flush the page in kernel space and user space.
153 * Note that we can omit that step if aliasing is not
154 * an issue, but we do have to synchronize I$ and D$
155 * if we have a mapping.
156 */
157
158 if (!alias && !mapping)
159 return;
160
Olivier Deprez0e641232021-09-23 10:07:05 +0200161 preempt_disable();
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000162 virt = TLBTEMP_BASE_1 + (phys & DCACHE_ALIAS_MASK);
163 __flush_invalidate_dcache_page_alias(virt, phys);
164
165 virt = TLBTEMP_BASE_1 + (temp & DCACHE_ALIAS_MASK);
166
167 if (alias)
168 __flush_invalidate_dcache_page_alias(virt, phys);
169
170 if (mapping)
171 __invalidate_icache_page_alias(virt, phys);
Olivier Deprez0e641232021-09-23 10:07:05 +0200172 preempt_enable();
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000173 }
174
175 /* There shouldn't be an entry in the cache for this page anymore. */
176}
177EXPORT_SYMBOL(flush_dcache_page);
178
179/*
180 * For now, flush the whole cache. FIXME??
181 */
182
183void local_flush_cache_range(struct vm_area_struct *vma,
184 unsigned long start, unsigned long end)
185{
186 __flush_invalidate_dcache_all();
187 __invalidate_icache_all();
188}
189EXPORT_SYMBOL(local_flush_cache_range);
190
191/*
192 * Remove any entry in the cache for this page.
193 *
194 * Note that this function is only called for user pages, so use the
195 * alias versions of the cache flush functions.
196 */
197
198void local_flush_cache_page(struct vm_area_struct *vma, unsigned long address,
199 unsigned long pfn)
200{
201 /* Note that we have to use the 'alias' address to avoid multi-hit */
202
203 unsigned long phys = page_to_phys(pfn_to_page(pfn));
204 unsigned long virt = TLBTEMP_BASE_1 + (address & DCACHE_ALIAS_MASK);
205
Olivier Deprez0e641232021-09-23 10:07:05 +0200206 preempt_disable();
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000207 __flush_invalidate_dcache_page_alias(virt, phys);
208 __invalidate_icache_page_alias(virt, phys);
Olivier Deprez0e641232021-09-23 10:07:05 +0200209 preempt_enable();
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000210}
211EXPORT_SYMBOL(local_flush_cache_page);
212
213#endif /* DCACHE_WAY_SIZE > PAGE_SIZE */
214
215void
216update_mmu_cache(struct vm_area_struct * vma, unsigned long addr, pte_t *ptep)
217{
218 unsigned long pfn = pte_pfn(*ptep);
219 struct page *page;
220
221 if (!pfn_valid(pfn))
222 return;
223
224 page = pfn_to_page(pfn);
225
226 /* Invalidate old entry in TLBs */
227
228 flush_tlb_page(vma, addr);
229
230#if (DCACHE_WAY_SIZE > PAGE_SIZE)
231
232 if (!PageReserved(page) && test_bit(PG_arch_1, &page->flags)) {
233 unsigned long phys = page_to_phys(page);
234 unsigned long tmp;
235
Olivier Deprez0e641232021-09-23 10:07:05 +0200236 preempt_disable();
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000237 tmp = TLBTEMP_BASE_1 + (phys & DCACHE_ALIAS_MASK);
238 __flush_invalidate_dcache_page_alias(tmp, phys);
239 tmp = TLBTEMP_BASE_1 + (addr & DCACHE_ALIAS_MASK);
240 __flush_invalidate_dcache_page_alias(tmp, phys);
241 __invalidate_icache_page_alias(tmp, phys);
Olivier Deprez0e641232021-09-23 10:07:05 +0200242 preempt_enable();
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000243
244 clear_bit(PG_arch_1, &page->flags);
245 }
246#else
247 if (!PageReserved(page) && !test_bit(PG_arch_1, &page->flags)
248 && (vma->vm_flags & VM_EXEC) != 0) {
249 unsigned long paddr = (unsigned long)kmap_atomic(page);
250 __flush_dcache_page(paddr);
251 __invalidate_icache_page(paddr);
252 set_bit(PG_arch_1, &page->flags);
253 kunmap_atomic((void *)paddr);
254 }
255#endif
256}
257
258/*
259 * access_process_vm() has called get_user_pages(), which has done a
260 * flush_dcache_page() on the page.
261 */
262
263#if (DCACHE_WAY_SIZE > PAGE_SIZE)
264
265void copy_to_user_page(struct vm_area_struct *vma, struct page *page,
266 unsigned long vaddr, void *dst, const void *src,
267 unsigned long len)
268{
269 unsigned long phys = page_to_phys(page);
270 unsigned long alias = !(DCACHE_ALIAS_EQ(vaddr, phys));
271
272 /* Flush and invalidate user page if aliased. */
273
274 if (alias) {
275 unsigned long t = TLBTEMP_BASE_1 + (vaddr & DCACHE_ALIAS_MASK);
Olivier Deprez0e641232021-09-23 10:07:05 +0200276 preempt_disable();
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000277 __flush_invalidate_dcache_page_alias(t, phys);
Olivier Deprez0e641232021-09-23 10:07:05 +0200278 preempt_enable();
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000279 }
280
281 /* Copy data */
282
283 memcpy(dst, src, len);
284
285 /*
286 * Flush and invalidate kernel page if aliased and synchronize
287 * data and instruction caches for executable pages.
288 */
289
290 if (alias) {
291 unsigned long t = TLBTEMP_BASE_1 + (vaddr & DCACHE_ALIAS_MASK);
292
Olivier Deprez0e641232021-09-23 10:07:05 +0200293 preempt_disable();
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000294 __flush_invalidate_dcache_range((unsigned long) dst, len);
295 if ((vma->vm_flags & VM_EXEC) != 0)
296 __invalidate_icache_page_alias(t, phys);
Olivier Deprez0e641232021-09-23 10:07:05 +0200297 preempt_enable();
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000298
299 } else if ((vma->vm_flags & VM_EXEC) != 0) {
300 __flush_dcache_range((unsigned long)dst,len);
301 __invalidate_icache_range((unsigned long) dst, len);
302 }
303}
304
305extern void copy_from_user_page(struct vm_area_struct *vma, struct page *page,
306 unsigned long vaddr, void *dst, const void *src,
307 unsigned long len)
308{
309 unsigned long phys = page_to_phys(page);
310 unsigned long alias = !(DCACHE_ALIAS_EQ(vaddr, phys));
311
312 /*
313 * Flush user page if aliased.
314 * (Note: a simply flush would be sufficient)
315 */
316
317 if (alias) {
318 unsigned long t = TLBTEMP_BASE_1 + (vaddr & DCACHE_ALIAS_MASK);
Olivier Deprez0e641232021-09-23 10:07:05 +0200319 preempt_disable();
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000320 __flush_invalidate_dcache_page_alias(t, phys);
Olivier Deprez0e641232021-09-23 10:07:05 +0200321 preempt_enable();
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000322 }
323
324 memcpy(dst, src, len);
325}
326
327#endif