blob: 4e7fa2623896b008afb775c2cd4d41f7a72491c5 [file] [log] [blame]
David Brazdil0f672f62019-12-10 10:32:29 +00001/* SPDX-License-Identifier: GPL-2.0-only */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002/*
3 * Copyright (C) 2012 ARM Ltd.
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004 */
5#ifndef __ASM_MODULE_H
6#define __ASM_MODULE_H
7
8#include <asm-generic/module.h>
9
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000010#ifdef CONFIG_ARM64_MODULE_PLTS
11struct mod_plt_sec {
David Brazdil0f672f62019-12-10 10:32:29 +000012 int plt_shndx;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000013 int plt_num_entries;
14 int plt_max_entries;
15};
16
17struct mod_arch_specific {
18 struct mod_plt_sec core;
19 struct mod_plt_sec init;
20
21 /* for CONFIG_DYNAMIC_FTRACE */
Olivier Deprez157378f2022-04-04 15:47:50 +020022 struct plt_entry *ftrace_trampolines;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000023};
24#endif
25
David Brazdil0f672f62019-12-10 10:32:29 +000026u64 module_emit_plt_entry(struct module *mod, Elf64_Shdr *sechdrs,
27 void *loc, const Elf64_Rela *rela,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000028 Elf64_Sym *sym);
29
David Brazdil0f672f62019-12-10 10:32:29 +000030u64 module_emit_veneer_for_adrp(struct module *mod, Elf64_Shdr *sechdrs,
31 void *loc, u64 val);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000032
33#ifdef CONFIG_RANDOMIZE_BASE
34extern u64 module_alloc_base;
35#else
36#define module_alloc_base ((u64)_etext - MODULES_VSIZE)
37#endif
38
39struct plt_entry {
40 /*
41 * A program that conforms to the AArch64 Procedure Call Standard
42 * (AAPCS64) must assume that a veneer that alters IP0 (x16) and/or
43 * IP1 (x17) may be inserted at any branch instruction that is
44 * exposed to a relocation that supports long branches. Since that
45 * is exactly what we are dealing with here, we are free to use x16
46 * as a scratch register in the PLT veneers.
47 */
David Brazdil0f672f62019-12-10 10:32:29 +000048 __le32 adrp; /* adrp x16, .... */
49 __le32 add; /* add x16, x16, #0x.... */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000050 __le32 br; /* br x16 */
51};
52
David Brazdil0f672f62019-12-10 10:32:29 +000053static inline bool is_forbidden_offset_for_adrp(void *place)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000054{
David Brazdil0f672f62019-12-10 10:32:29 +000055 return IS_ENABLED(CONFIG_ARM64_ERRATUM_843419) &&
56 cpus_have_const_cap(ARM64_WORKAROUND_843419) &&
57 ((u64)place & 0xfff) >= 0xff8;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000058}
59
David Brazdil0f672f62019-12-10 10:32:29 +000060struct plt_entry get_plt_entry(u64 dst, void *pc);
61bool plt_entries_equal(const struct plt_entry *a, const struct plt_entry *b);
62
63static inline bool plt_entry_is_initialized(const struct plt_entry *e)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000064{
David Brazdil0f672f62019-12-10 10:32:29 +000065 return e->adrp || e->add || e->br;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000066}
67
68#endif /* __ASM_MODULE_H */