blob: 02b999d48ca19832bfde78bf9e135807e96ed5c8 [file] [log] [blame]
David Brazdil0f672f62019-12-10 10:32:29 +00001// SPDX-License-Identifier: GPL-2.0-or-later
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002/*
3 * Freescale SPI controller driver.
4 *
5 * Maintainer: Kumar Gala
6 *
7 * Copyright (C) 2006 Polycom, Inc.
8 * Copyright 2010 Freescale Semiconductor, Inc.
9 *
10 * CPM SPI and QE buffer descriptors mode support:
11 * Copyright (c) 2009 MontaVista Software, Inc.
12 * Author: Anton Vorontsov <avorontsov@ru.mvista.com>
13 *
14 * GRLIB support:
15 * Copyright (c) 2012 Aeroflex Gaisler AB.
16 * Author: Andreas Larsson <andreas@gaisler.com>
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000017 */
18#include <linux/delay.h>
19#include <linux/dma-mapping.h>
20#include <linux/fsl_devices.h>
David Brazdil0f672f62019-12-10 10:32:29 +000021#include <linux/gpio/consumer.h>
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000022#include <linux/interrupt.h>
23#include <linux/irq.h>
24#include <linux/kernel.h>
25#include <linux/mm.h>
26#include <linux/module.h>
27#include <linux/mutex.h>
28#include <linux/of.h>
29#include <linux/of_address.h>
30#include <linux/of_irq.h>
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000031#include <linux/of_platform.h>
32#include <linux/platform_device.h>
33#include <linux/spi/spi.h>
34#include <linux/spi/spi_bitbang.h>
35#include <linux/types.h>
36
David Brazdil0f672f62019-12-10 10:32:29 +000037#ifdef CONFIG_FSL_SOC
38#include <sysdev/fsl_soc.h>
39#endif
40
41/* Specific to the MPC8306/MPC8309 */
42#define IMMR_SPI_CS_OFFSET 0x14c
43#define SPI_BOOT_SEL_BIT 0x80000000
44
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000045#include "spi-fsl-lib.h"
46#include "spi-fsl-cpm.h"
47#include "spi-fsl-spi.h"
48
49#define TYPE_FSL 0
50#define TYPE_GRLIB 1
51
52struct fsl_spi_match_data {
53 int type;
54};
55
56static struct fsl_spi_match_data of_fsl_spi_fsl_config = {
57 .type = TYPE_FSL,
58};
59
60static struct fsl_spi_match_data of_fsl_spi_grlib_config = {
61 .type = TYPE_GRLIB,
62};
63
64static const struct of_device_id of_fsl_spi_match[] = {
65 {
66 .compatible = "fsl,spi",
67 .data = &of_fsl_spi_fsl_config,
68 },
69 {
70 .compatible = "aeroflexgaisler,spictrl",
71 .data = &of_fsl_spi_grlib_config,
72 },
73 {}
74};
75MODULE_DEVICE_TABLE(of, of_fsl_spi_match);
76
77static int fsl_spi_get_type(struct device *dev)
78{
79 const struct of_device_id *match;
80
81 if (dev->of_node) {
82 match = of_match_node(of_fsl_spi_match, dev->of_node);
83 if (match && match->data)
84 return ((struct fsl_spi_match_data *)match->data)->type;
85 }
86 return TYPE_FSL;
87}
88
89static void fsl_spi_change_mode(struct spi_device *spi)
90{
91 struct mpc8xxx_spi *mspi = spi_master_get_devdata(spi->master);
92 struct spi_mpc8xxx_cs *cs = spi->controller_state;
93 struct fsl_spi_reg *reg_base = mspi->reg_base;
94 __be32 __iomem *mode = &reg_base->mode;
95 unsigned long flags;
96
97 if (cs->hw_mode == mpc8xxx_spi_read_reg(mode))
98 return;
99
100 /* Turn off IRQs locally to minimize time that SPI is disabled. */
101 local_irq_save(flags);
102
103 /* Turn off SPI unit prior changing mode */
104 mpc8xxx_spi_write_reg(mode, cs->hw_mode & ~SPMODE_ENABLE);
105
106 /* When in CPM mode, we need to reinit tx and rx. */
107 if (mspi->flags & SPI_CPM_MODE) {
108 fsl_spi_cpm_reinit_txrx(mspi);
109 }
110 mpc8xxx_spi_write_reg(mode, cs->hw_mode);
111 local_irq_restore(flags);
112}
113
114static void fsl_spi_chipselect(struct spi_device *spi, int value)
115{
116 struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(spi->master);
117 struct fsl_spi_platform_data *pdata;
118 bool pol = spi->mode & SPI_CS_HIGH;
119 struct spi_mpc8xxx_cs *cs = spi->controller_state;
120
121 pdata = spi->dev.parent->parent->platform_data;
122
123 if (value == BITBANG_CS_INACTIVE) {
124 if (pdata->cs_control)
125 pdata->cs_control(spi, !pol);
126 }
127
128 if (value == BITBANG_CS_ACTIVE) {
129 mpc8xxx_spi->rx_shift = cs->rx_shift;
130 mpc8xxx_spi->tx_shift = cs->tx_shift;
131 mpc8xxx_spi->get_rx = cs->get_rx;
132 mpc8xxx_spi->get_tx = cs->get_tx;
133
134 fsl_spi_change_mode(spi);
135
136 if (pdata->cs_control)
137 pdata->cs_control(spi, pol);
138 }
139}
140
141static void fsl_spi_qe_cpu_set_shifts(u32 *rx_shift, u32 *tx_shift,
142 int bits_per_word, int msb_first)
143{
144 *rx_shift = 0;
145 *tx_shift = 0;
146 if (msb_first) {
147 if (bits_per_word <= 8) {
148 *rx_shift = 16;
149 *tx_shift = 24;
150 } else if (bits_per_word <= 16) {
151 *rx_shift = 16;
152 *tx_shift = 16;
153 }
154 } else {
155 if (bits_per_word <= 8)
156 *rx_shift = 8;
157 }
158}
159
160static void fsl_spi_grlib_set_shifts(u32 *rx_shift, u32 *tx_shift,
161 int bits_per_word, int msb_first)
162{
163 *rx_shift = 0;
164 *tx_shift = 0;
165 if (bits_per_word <= 16) {
166 if (msb_first) {
167 *rx_shift = 16; /* LSB in bit 16 */
168 *tx_shift = 32 - bits_per_word; /* MSB in bit 31 */
169 } else {
170 *rx_shift = 16 - bits_per_word; /* MSB in bit 15 */
171 }
172 }
173}
174
175static int mspi_apply_cpu_mode_quirks(struct spi_mpc8xxx_cs *cs,
176 struct spi_device *spi,
177 struct mpc8xxx_spi *mpc8xxx_spi,
178 int bits_per_word)
179{
180 cs->rx_shift = 0;
181 cs->tx_shift = 0;
182 if (bits_per_word <= 8) {
183 cs->get_rx = mpc8xxx_spi_rx_buf_u8;
184 cs->get_tx = mpc8xxx_spi_tx_buf_u8;
185 } else if (bits_per_word <= 16) {
186 cs->get_rx = mpc8xxx_spi_rx_buf_u16;
187 cs->get_tx = mpc8xxx_spi_tx_buf_u16;
188 } else if (bits_per_word <= 32) {
189 cs->get_rx = mpc8xxx_spi_rx_buf_u32;
190 cs->get_tx = mpc8xxx_spi_tx_buf_u32;
191 } else
192 return -EINVAL;
193
194 if (mpc8xxx_spi->set_shifts)
195 mpc8xxx_spi->set_shifts(&cs->rx_shift, &cs->tx_shift,
196 bits_per_word,
197 !(spi->mode & SPI_LSB_FIRST));
198
199 mpc8xxx_spi->rx_shift = cs->rx_shift;
200 mpc8xxx_spi->tx_shift = cs->tx_shift;
201 mpc8xxx_spi->get_rx = cs->get_rx;
202 mpc8xxx_spi->get_tx = cs->get_tx;
203
204 return bits_per_word;
205}
206
207static int mspi_apply_qe_mode_quirks(struct spi_mpc8xxx_cs *cs,
208 struct spi_device *spi,
209 int bits_per_word)
210{
211 /* QE uses Little Endian for words > 8
212 * so transform all words > 8 into 8 bits
213 * Unfortnatly that doesn't work for LSB so
214 * reject these for now */
215 /* Note: 32 bits word, LSB works iff
216 * tfcr/rfcr is set to CPMFCR_GBL */
217 if (spi->mode & SPI_LSB_FIRST &&
218 bits_per_word > 8)
219 return -EINVAL;
220 if (bits_per_word > 8)
221 return 8; /* pretend its 8 bits */
222 return bits_per_word;
223}
224
225static int fsl_spi_setup_transfer(struct spi_device *spi,
226 struct spi_transfer *t)
227{
228 struct mpc8xxx_spi *mpc8xxx_spi;
229 int bits_per_word = 0;
230 u8 pm;
231 u32 hz = 0;
232 struct spi_mpc8xxx_cs *cs = spi->controller_state;
233
234 mpc8xxx_spi = spi_master_get_devdata(spi->master);
235
236 if (t) {
237 bits_per_word = t->bits_per_word;
238 hz = t->speed_hz;
239 }
240
241 /* spi_transfer level calls that work per-word */
242 if (!bits_per_word)
243 bits_per_word = spi->bits_per_word;
244
245 if (!hz)
246 hz = spi->max_speed_hz;
247
248 if (!(mpc8xxx_spi->flags & SPI_CPM_MODE))
249 bits_per_word = mspi_apply_cpu_mode_quirks(cs, spi,
250 mpc8xxx_spi,
251 bits_per_word);
252 else if (mpc8xxx_spi->flags & SPI_QE)
253 bits_per_word = mspi_apply_qe_mode_quirks(cs, spi,
254 bits_per_word);
255
256 if (bits_per_word < 0)
257 return bits_per_word;
258
259 if (bits_per_word == 32)
260 bits_per_word = 0;
261 else
262 bits_per_word = bits_per_word - 1;
263
264 /* mask out bits we are going to set */
265 cs->hw_mode &= ~(SPMODE_LEN(0xF) | SPMODE_DIV16
266 | SPMODE_PM(0xF));
267
268 cs->hw_mode |= SPMODE_LEN(bits_per_word);
269
270 if ((mpc8xxx_spi->spibrg / hz) > 64) {
271 cs->hw_mode |= SPMODE_DIV16;
272 pm = (mpc8xxx_spi->spibrg - 1) / (hz * 64) + 1;
273 WARN_ONCE(pm > 16,
274 "%s: Requested speed is too low: %d Hz. Will use %d Hz instead.\n",
275 dev_name(&spi->dev), hz, mpc8xxx_spi->spibrg / 1024);
276 if (pm > 16)
277 pm = 16;
278 } else {
279 pm = (mpc8xxx_spi->spibrg - 1) / (hz * 4) + 1;
280 }
281 if (pm)
282 pm--;
283
284 cs->hw_mode |= SPMODE_PM(pm);
285
286 fsl_spi_change_mode(spi);
287 return 0;
288}
289
290static int fsl_spi_cpu_bufs(struct mpc8xxx_spi *mspi,
291 struct spi_transfer *t, unsigned int len)
292{
293 u32 word;
294 struct fsl_spi_reg *reg_base = mspi->reg_base;
295
296 mspi->count = len;
297
298 /* enable rx ints */
299 mpc8xxx_spi_write_reg(&reg_base->mask, SPIM_NE);
300
301 /* transmit word */
302 word = mspi->get_tx(mspi);
303 mpc8xxx_spi_write_reg(&reg_base->transmit, word);
304
305 return 0;
306}
307
308static int fsl_spi_bufs(struct spi_device *spi, struct spi_transfer *t,
309 bool is_dma_mapped)
310{
311 struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(spi->master);
312 struct fsl_spi_reg *reg_base;
313 unsigned int len = t->len;
314 u8 bits_per_word;
315 int ret;
316
317 reg_base = mpc8xxx_spi->reg_base;
318 bits_per_word = spi->bits_per_word;
319 if (t->bits_per_word)
320 bits_per_word = t->bits_per_word;
321
322 if (bits_per_word > 8) {
323 /* invalid length? */
324 if (len & 1)
325 return -EINVAL;
326 len /= 2;
327 }
328 if (bits_per_word > 16) {
329 /* invalid length? */
330 if (len & 1)
331 return -EINVAL;
332 len /= 2;
333 }
334
335 mpc8xxx_spi->tx = t->tx_buf;
336 mpc8xxx_spi->rx = t->rx_buf;
337
338 reinit_completion(&mpc8xxx_spi->done);
339
340 if (mpc8xxx_spi->flags & SPI_CPM_MODE)
341 ret = fsl_spi_cpm_bufs(mpc8xxx_spi, t, is_dma_mapped);
342 else
343 ret = fsl_spi_cpu_bufs(mpc8xxx_spi, t, len);
344 if (ret)
345 return ret;
346
347 wait_for_completion(&mpc8xxx_spi->done);
348
349 /* disable rx ints */
350 mpc8xxx_spi_write_reg(&reg_base->mask, 0);
351
352 if (mpc8xxx_spi->flags & SPI_CPM_MODE)
353 fsl_spi_cpm_bufs_complete(mpc8xxx_spi);
354
355 return mpc8xxx_spi->count;
356}
357
358static int fsl_spi_do_one_msg(struct spi_master *master,
359 struct spi_message *m)
360{
David Brazdil0f672f62019-12-10 10:32:29 +0000361 struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(master);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000362 struct spi_device *spi = m->spi;
363 struct spi_transfer *t, *first;
364 unsigned int cs_change;
365 const int nsecs = 50;
David Brazdil0f672f62019-12-10 10:32:29 +0000366 int status, last_bpw;
367
368 /*
369 * In CPU mode, optimize large byte transfers to use larger
370 * bits_per_word values to reduce number of interrupts taken.
371 */
372 if (!(mpc8xxx_spi->flags & SPI_CPM_MODE)) {
373 list_for_each_entry(t, &m->transfers, transfer_list) {
374 if (t->len < 256 || t->bits_per_word != 8)
375 continue;
376 if ((t->len & 3) == 0)
377 t->bits_per_word = 32;
378 else if ((t->len & 1) == 0)
379 t->bits_per_word = 16;
380 }
381 }
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000382
383 /* Don't allow changes if CS is active */
David Brazdil0f672f62019-12-10 10:32:29 +0000384 cs_change = 1;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000385 list_for_each_entry(t, &m->transfers, transfer_list) {
David Brazdil0f672f62019-12-10 10:32:29 +0000386 if (cs_change)
387 first = t;
388 cs_change = t->cs_change;
389 if (first->speed_hz != t->speed_hz) {
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000390 dev_err(&spi->dev,
David Brazdil0f672f62019-12-10 10:32:29 +0000391 "speed_hz cannot change while CS is active\n");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000392 return -EINVAL;
393 }
394 }
395
David Brazdil0f672f62019-12-10 10:32:29 +0000396 last_bpw = -1;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000397 cs_change = 1;
398 status = -EINVAL;
399 list_for_each_entry(t, &m->transfers, transfer_list) {
David Brazdil0f672f62019-12-10 10:32:29 +0000400 if (cs_change || last_bpw != t->bits_per_word)
401 status = fsl_spi_setup_transfer(spi, t);
402 if (status < 0)
403 break;
404 last_bpw = t->bits_per_word;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000405
406 if (cs_change) {
407 fsl_spi_chipselect(spi, BITBANG_CS_ACTIVE);
408 ndelay(nsecs);
409 }
410 cs_change = t->cs_change;
411 if (t->len)
412 status = fsl_spi_bufs(spi, t, m->is_dma_mapped);
413 if (status) {
414 status = -EMSGSIZE;
415 break;
416 }
417 m->actual_length += t->len;
418
419 if (t->delay_usecs)
420 udelay(t->delay_usecs);
421
422 if (cs_change) {
423 ndelay(nsecs);
424 fsl_spi_chipselect(spi, BITBANG_CS_INACTIVE);
425 ndelay(nsecs);
426 }
427 }
428
429 m->status = status;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000430
431 if (status || !cs_change) {
432 ndelay(nsecs);
433 fsl_spi_chipselect(spi, BITBANG_CS_INACTIVE);
434 }
435
436 fsl_spi_setup_transfer(spi, NULL);
David Brazdil0f672f62019-12-10 10:32:29 +0000437 spi_finalize_current_message(master);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000438 return 0;
439}
440
441static int fsl_spi_setup(struct spi_device *spi)
442{
443 struct mpc8xxx_spi *mpc8xxx_spi;
444 struct fsl_spi_reg *reg_base;
Olivier Deprez0e641232021-09-23 10:07:05 +0200445 bool initial_setup = false;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000446 int retval;
447 u32 hw_mode;
448 struct spi_mpc8xxx_cs *cs = spi_get_ctldata(spi);
449
450 if (!spi->max_speed_hz)
451 return -EINVAL;
452
453 if (!cs) {
454 cs = kzalloc(sizeof(*cs), GFP_KERNEL);
455 if (!cs)
456 return -ENOMEM;
457 spi_set_ctldata(spi, cs);
Olivier Deprez0e641232021-09-23 10:07:05 +0200458 initial_setup = true;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000459 }
460 mpc8xxx_spi = spi_master_get_devdata(spi->master);
461
462 reg_base = mpc8xxx_spi->reg_base;
463
464 hw_mode = cs->hw_mode; /* Save original settings */
465 cs->hw_mode = mpc8xxx_spi_read_reg(&reg_base->mode);
466 /* mask out bits we are going to set */
467 cs->hw_mode &= ~(SPMODE_CP_BEGIN_EDGECLK | SPMODE_CI_INACTIVEHIGH
468 | SPMODE_REV | SPMODE_LOOP);
469
470 if (spi->mode & SPI_CPHA)
471 cs->hw_mode |= SPMODE_CP_BEGIN_EDGECLK;
472 if (spi->mode & SPI_CPOL)
473 cs->hw_mode |= SPMODE_CI_INACTIVEHIGH;
474 if (!(spi->mode & SPI_LSB_FIRST))
475 cs->hw_mode |= SPMODE_REV;
476 if (spi->mode & SPI_LOOP)
477 cs->hw_mode |= SPMODE_LOOP;
478
479 retval = fsl_spi_setup_transfer(spi, NULL);
480 if (retval < 0) {
481 cs->hw_mode = hw_mode; /* Restore settings */
Olivier Deprez0e641232021-09-23 10:07:05 +0200482 if (initial_setup)
483 kfree(cs);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000484 return retval;
485 }
486
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000487 /* Initialize chipselect - might be active for SPI_CS_HIGH mode */
488 fsl_spi_chipselect(spi, BITBANG_CS_INACTIVE);
489
490 return 0;
491}
492
493static void fsl_spi_cleanup(struct spi_device *spi)
494{
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000495 struct spi_mpc8xxx_cs *cs = spi_get_ctldata(spi);
496
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000497 kfree(cs);
498 spi_set_ctldata(spi, NULL);
499}
500
501static void fsl_spi_cpu_irq(struct mpc8xxx_spi *mspi, u32 events)
502{
503 struct fsl_spi_reg *reg_base = mspi->reg_base;
504
505 /* We need handle RX first */
506 if (events & SPIE_NE) {
507 u32 rx_data = mpc8xxx_spi_read_reg(&reg_base->receive);
508
509 if (mspi->rx)
510 mspi->get_rx(rx_data, mspi);
511 }
512
513 if ((events & SPIE_NF) == 0)
514 /* spin until TX is done */
515 while (((events =
516 mpc8xxx_spi_read_reg(&reg_base->event)) &
517 SPIE_NF) == 0)
518 cpu_relax();
519
520 /* Clear the events */
521 mpc8xxx_spi_write_reg(&reg_base->event, events);
522
523 mspi->count -= 1;
524 if (mspi->count) {
525 u32 word = mspi->get_tx(mspi);
526
527 mpc8xxx_spi_write_reg(&reg_base->transmit, word);
528 } else {
529 complete(&mspi->done);
530 }
531}
532
533static irqreturn_t fsl_spi_irq(s32 irq, void *context_data)
534{
535 struct mpc8xxx_spi *mspi = context_data;
536 irqreturn_t ret = IRQ_NONE;
537 u32 events;
538 struct fsl_spi_reg *reg_base = mspi->reg_base;
539
540 /* Get interrupt events(tx/rx) */
541 events = mpc8xxx_spi_read_reg(&reg_base->event);
542 if (events)
543 ret = IRQ_HANDLED;
544
545 dev_dbg(mspi->dev, "%s: events %x\n", __func__, events);
546
547 if (mspi->flags & SPI_CPM_MODE)
548 fsl_spi_cpm_irq(mspi, events);
549 else
550 fsl_spi_cpu_irq(mspi, events);
551
552 return ret;
553}
554
555static void fsl_spi_grlib_cs_control(struct spi_device *spi, bool on)
556{
557 struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(spi->master);
558 struct fsl_spi_reg *reg_base = mpc8xxx_spi->reg_base;
559 u32 slvsel;
560 u16 cs = spi->chip_select;
561
David Brazdil0f672f62019-12-10 10:32:29 +0000562 if (spi->cs_gpiod) {
563 gpiod_set_value(spi->cs_gpiod, on);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000564 } else if (cs < mpc8xxx_spi->native_chipselects) {
565 slvsel = mpc8xxx_spi_read_reg(&reg_base->slvsel);
566 slvsel = on ? (slvsel | (1 << cs)) : (slvsel & ~(1 << cs));
567 mpc8xxx_spi_write_reg(&reg_base->slvsel, slvsel);
568 }
569}
570
571static void fsl_spi_grlib_probe(struct device *dev)
572{
573 struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
574 struct spi_master *master = dev_get_drvdata(dev);
575 struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(master);
576 struct fsl_spi_reg *reg_base = mpc8xxx_spi->reg_base;
577 int mbits;
578 u32 capabilities;
579
580 capabilities = mpc8xxx_spi_read_reg(&reg_base->cap);
581
582 mpc8xxx_spi->set_shifts = fsl_spi_grlib_set_shifts;
583 mbits = SPCAP_MAXWLEN(capabilities);
584 if (mbits)
585 mpc8xxx_spi->max_bits_per_word = mbits + 1;
586
587 mpc8xxx_spi->native_chipselects = 0;
588 if (SPCAP_SSEN(capabilities)) {
589 mpc8xxx_spi->native_chipselects = SPCAP_SSSZ(capabilities);
590 mpc8xxx_spi_write_reg(&reg_base->slvsel, 0xffffffff);
591 }
592 master->num_chipselect = mpc8xxx_spi->native_chipselects;
593 pdata->cs_control = fsl_spi_grlib_cs_control;
594}
595
596static struct spi_master * fsl_spi_probe(struct device *dev,
597 struct resource *mem, unsigned int irq)
598{
599 struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
600 struct spi_master *master;
601 struct mpc8xxx_spi *mpc8xxx_spi;
602 struct fsl_spi_reg *reg_base;
603 u32 regval;
604 int ret = 0;
605
606 master = spi_alloc_master(dev, sizeof(struct mpc8xxx_spi));
607 if (master == NULL) {
608 ret = -ENOMEM;
609 goto err;
610 }
611
612 dev_set_drvdata(dev, master);
613
614 mpc8xxx_spi_probe(dev, mem, irq);
615
616 master->setup = fsl_spi_setup;
617 master->cleanup = fsl_spi_cleanup;
618 master->transfer_one_message = fsl_spi_do_one_msg;
Olivier Deprez0e641232021-09-23 10:07:05 +0200619 master->use_gpio_descriptors = true;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000620
621 mpc8xxx_spi = spi_master_get_devdata(master);
622 mpc8xxx_spi->max_bits_per_word = 32;
623 mpc8xxx_spi->type = fsl_spi_get_type(dev);
624
625 ret = fsl_spi_cpm_init(mpc8xxx_spi);
626 if (ret)
627 goto err_cpm_init;
628
629 mpc8xxx_spi->reg_base = devm_ioremap_resource(dev, mem);
630 if (IS_ERR(mpc8xxx_spi->reg_base)) {
631 ret = PTR_ERR(mpc8xxx_spi->reg_base);
632 goto err_probe;
633 }
634
635 if (mpc8xxx_spi->type == TYPE_GRLIB)
636 fsl_spi_grlib_probe(dev);
637
638 master->bits_per_word_mask =
639 (SPI_BPW_RANGE_MASK(4, 16) | SPI_BPW_MASK(32)) &
640 SPI_BPW_RANGE_MASK(1, mpc8xxx_spi->max_bits_per_word);
641
642 if (mpc8xxx_spi->flags & SPI_QE_CPU_MODE)
643 mpc8xxx_spi->set_shifts = fsl_spi_qe_cpu_set_shifts;
644
645 if (mpc8xxx_spi->set_shifts)
646 /* 8 bits per word and MSB first */
647 mpc8xxx_spi->set_shifts(&mpc8xxx_spi->rx_shift,
648 &mpc8xxx_spi->tx_shift, 8, 1);
649
650 /* Register for SPI Interrupt */
651 ret = devm_request_irq(dev, mpc8xxx_spi->irq, fsl_spi_irq,
652 0, "fsl_spi", mpc8xxx_spi);
653
654 if (ret != 0)
655 goto err_probe;
656
657 reg_base = mpc8xxx_spi->reg_base;
658
659 /* SPI controller initializations */
660 mpc8xxx_spi_write_reg(&reg_base->mode, 0);
661 mpc8xxx_spi_write_reg(&reg_base->mask, 0);
662 mpc8xxx_spi_write_reg(&reg_base->command, 0);
663 mpc8xxx_spi_write_reg(&reg_base->event, 0xffffffff);
664
665 /* Enable SPI interface */
666 regval = pdata->initial_spmode | SPMODE_INIT_VAL | SPMODE_ENABLE;
667 if (mpc8xxx_spi->max_bits_per_word < 8) {
668 regval &= ~SPMODE_LEN(0xF);
669 regval |= SPMODE_LEN(mpc8xxx_spi->max_bits_per_word - 1);
670 }
671 if (mpc8xxx_spi->flags & SPI_QE_CPU_MODE)
672 regval |= SPMODE_OP;
673
674 mpc8xxx_spi_write_reg(&reg_base->mode, regval);
675
676 ret = devm_spi_register_master(dev, master);
677 if (ret < 0)
678 goto err_probe;
679
680 dev_info(dev, "at 0x%p (irq = %d), %s mode\n", reg_base,
681 mpc8xxx_spi->irq, mpc8xxx_spi_strmode(mpc8xxx_spi->flags));
682
683 return master;
684
685err_probe:
686 fsl_spi_cpm_free(mpc8xxx_spi);
687err_cpm_init:
688 spi_master_put(master);
689err:
690 return ERR_PTR(ret);
691}
692
693static void fsl_spi_cs_control(struct spi_device *spi, bool on)
694{
David Brazdil0f672f62019-12-10 10:32:29 +0000695 if (spi->cs_gpiod) {
696 gpiod_set_value(spi->cs_gpiod, on);
697 } else {
698 struct device *dev = spi->dev.parent->parent;
699 struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
700 struct mpc8xxx_spi_probe_info *pinfo = to_of_pinfo(pdata);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000701
David Brazdil0f672f62019-12-10 10:32:29 +0000702 if (WARN_ON_ONCE(!pinfo->immr_spi_cs))
703 return;
704 iowrite32be(on ? SPI_BOOT_SEL_BIT : 0, pinfo->immr_spi_cs);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000705 }
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000706}
707
708static int of_fsl_spi_probe(struct platform_device *ofdev)
709{
710 struct device *dev = &ofdev->dev;
711 struct device_node *np = ofdev->dev.of_node;
712 struct spi_master *master;
713 struct resource mem;
714 int irq = 0, type;
715 int ret = -ENOMEM;
716
717 ret = of_mpc8xxx_spi_probe(ofdev);
718 if (ret)
719 return ret;
720
721 type = fsl_spi_get_type(&ofdev->dev);
722 if (type == TYPE_FSL) {
David Brazdil0f672f62019-12-10 10:32:29 +0000723 struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
Olivier Deprez0e641232021-09-23 10:07:05 +0200724 bool spisel_boot = false;
David Brazdil0f672f62019-12-10 10:32:29 +0000725#if IS_ENABLED(CONFIG_FSL_SOC)
726 struct mpc8xxx_spi_probe_info *pinfo = to_of_pinfo(pdata);
David Brazdil0f672f62019-12-10 10:32:29 +0000727
Olivier Deprez0e641232021-09-23 10:07:05 +0200728 spisel_boot = of_property_read_bool(np, "fsl,spisel_boot");
David Brazdil0f672f62019-12-10 10:32:29 +0000729 if (spisel_boot) {
730 pinfo->immr_spi_cs = ioremap(get_immrbase() + IMMR_SPI_CS_OFFSET, 4);
731 if (!pinfo->immr_spi_cs) {
732 ret = -ENOMEM;
733 goto err;
734 }
735 }
736#endif
Olivier Deprez0e641232021-09-23 10:07:05 +0200737 /*
738 * Handle the case where we have one hardwired (always selected)
739 * device on the first "chipselect". Else we let the core code
740 * handle any GPIOs or native chip selects and assign the
741 * appropriate callback for dealing with the CS lines. This isn't
742 * supported on the GRLIB variant.
743 */
744 ret = gpiod_count(dev, "cs");
745 if (ret < 0)
746 ret = 0;
747 if (ret == 0 && !spisel_boot) {
748 pdata->max_chipselect = 1;
749 } else {
750 pdata->max_chipselect = ret + spisel_boot;
751 pdata->cs_control = fsl_spi_cs_control;
752 }
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000753 }
754
755 ret = of_address_to_resource(np, 0, &mem);
756 if (ret)
757 goto err;
758
Olivier Deprez0e641232021-09-23 10:07:05 +0200759 irq = platform_get_irq(ofdev, 0);
760 if (irq < 0) {
761 ret = irq;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000762 goto err;
763 }
764
765 master = fsl_spi_probe(dev, &mem, irq);
766 if (IS_ERR(master)) {
767 ret = PTR_ERR(master);
768 goto err;
769 }
770
771 return 0;
772
773err:
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000774 return ret;
775}
776
777static int of_fsl_spi_remove(struct platform_device *ofdev)
778{
779 struct spi_master *master = platform_get_drvdata(ofdev);
780 struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(master);
781
782 fsl_spi_cpm_free(mpc8xxx_spi);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000783 return 0;
784}
785
786static struct platform_driver of_fsl_spi_driver = {
787 .driver = {
788 .name = "fsl_spi",
789 .of_match_table = of_fsl_spi_match,
790 },
791 .probe = of_fsl_spi_probe,
792 .remove = of_fsl_spi_remove,
793};
794
795#ifdef CONFIG_MPC832x_RDB
796/*
797 * XXX XXX XXX
798 * This is "legacy" platform driver, was used by the MPC8323E-RDB boards
799 * only. The driver should go away soon, since newer MPC8323E-RDB's device
800 * tree can work with OpenFirmware driver. But for now we support old trees
801 * as well.
802 */
803static int plat_mpc8xxx_spi_probe(struct platform_device *pdev)
804{
805 struct resource *mem;
806 int irq;
807 struct spi_master *master;
808
809 if (!dev_get_platdata(&pdev->dev))
810 return -EINVAL;
811
812 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
813 if (!mem)
814 return -EINVAL;
815
816 irq = platform_get_irq(pdev, 0);
817 if (irq <= 0)
818 return -EINVAL;
819
820 master = fsl_spi_probe(&pdev->dev, mem, irq);
821 return PTR_ERR_OR_ZERO(master);
822}
823
824static int plat_mpc8xxx_spi_remove(struct platform_device *pdev)
825{
826 struct spi_master *master = platform_get_drvdata(pdev);
827 struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(master);
828
829 fsl_spi_cpm_free(mpc8xxx_spi);
830
831 return 0;
832}
833
834MODULE_ALIAS("platform:mpc8xxx_spi");
835static struct platform_driver mpc8xxx_spi_driver = {
836 .probe = plat_mpc8xxx_spi_probe,
837 .remove = plat_mpc8xxx_spi_remove,
838 .driver = {
839 .name = "mpc8xxx_spi",
840 },
841};
842
843static bool legacy_driver_failed;
844
845static void __init legacy_driver_register(void)
846{
847 legacy_driver_failed = platform_driver_register(&mpc8xxx_spi_driver);
848}
849
850static void __exit legacy_driver_unregister(void)
851{
852 if (legacy_driver_failed)
853 return;
854 platform_driver_unregister(&mpc8xxx_spi_driver);
855}
856#else
857static void __init legacy_driver_register(void) {}
858static void __exit legacy_driver_unregister(void) {}
859#endif /* CONFIG_MPC832x_RDB */
860
861static int __init fsl_spi_init(void)
862{
863 legacy_driver_register();
864 return platform_driver_register(&of_fsl_spi_driver);
865}
866module_init(fsl_spi_init);
867
868static void __exit fsl_spi_exit(void)
869{
870 platform_driver_unregister(&of_fsl_spi_driver);
871 legacy_driver_unregister();
872}
873module_exit(fsl_spi_exit);
874
875MODULE_AUTHOR("Kumar Gala");
876MODULE_DESCRIPTION("Simple Freescale SPI Driver");
877MODULE_LICENSE("GPL");