blob: c41bc8084d7cc0241d48cf8e4d4716153b44ac53 [file] [log] [blame]
David Brazdil0f672f62019-12-10 10:32:29 +00001// SPDX-License-Identifier: GPL-2.0-or-later
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002/*
3 * An RTC driver for Allwinner A31/A23
4 *
5 * Copyright (c) 2014, Chen-Yu Tsai <wens@csie.org>
6 *
7 * based on rtc-sunxi.c
8 *
9 * An RTC driver for Allwinner A10/A20
10 *
11 * Copyright (c) 2013, Carlo Caione <carlo.caione@gmail.com>
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000012 */
13
14#include <linux/clk.h>
15#include <linux/clk-provider.h>
16#include <linux/delay.h>
17#include <linux/err.h>
18#include <linux/fs.h>
19#include <linux/init.h>
20#include <linux/interrupt.h>
21#include <linux/io.h>
22#include <linux/kernel.h>
23#include <linux/module.h>
24#include <linux/of.h>
25#include <linux/of_address.h>
26#include <linux/of_device.h>
27#include <linux/platform_device.h>
28#include <linux/rtc.h>
29#include <linux/slab.h>
30#include <linux/types.h>
31
32/* Control register */
33#define SUN6I_LOSC_CTRL 0x0000
34#define SUN6I_LOSC_CTRL_KEY (0x16aa << 16)
David Brazdil0f672f62019-12-10 10:32:29 +000035#define SUN6I_LOSC_CTRL_AUTO_SWT_BYPASS BIT(15)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000036#define SUN6I_LOSC_CTRL_ALM_DHMS_ACC BIT(9)
37#define SUN6I_LOSC_CTRL_RTC_HMS_ACC BIT(8)
38#define SUN6I_LOSC_CTRL_RTC_YMD_ACC BIT(7)
David Brazdil0f672f62019-12-10 10:32:29 +000039#define SUN6I_LOSC_CTRL_EXT_LOSC_EN BIT(4)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000040#define SUN6I_LOSC_CTRL_EXT_OSC BIT(0)
41#define SUN6I_LOSC_CTRL_ACC_MASK GENMASK(9, 7)
42
43#define SUN6I_LOSC_CLK_PRESCAL 0x0008
44
45/* RTC */
46#define SUN6I_RTC_YMD 0x0010
47#define SUN6I_RTC_HMS 0x0014
48
49/* Alarm 0 (counter) */
50#define SUN6I_ALRM_COUNTER 0x0020
51#define SUN6I_ALRM_CUR_VAL 0x0024
52#define SUN6I_ALRM_EN 0x0028
53#define SUN6I_ALRM_EN_CNT_EN BIT(0)
54#define SUN6I_ALRM_IRQ_EN 0x002c
55#define SUN6I_ALRM_IRQ_EN_CNT_IRQ_EN BIT(0)
56#define SUN6I_ALRM_IRQ_STA 0x0030
57#define SUN6I_ALRM_IRQ_STA_CNT_IRQ_PEND BIT(0)
58
59/* Alarm 1 (wall clock) */
60#define SUN6I_ALRM1_EN 0x0044
61#define SUN6I_ALRM1_IRQ_EN 0x0048
62#define SUN6I_ALRM1_IRQ_STA 0x004c
63#define SUN6I_ALRM1_IRQ_STA_WEEK_IRQ_PEND BIT(0)
64
65/* Alarm config */
66#define SUN6I_ALARM_CONFIG 0x0050
67#define SUN6I_ALARM_CONFIG_WAKEUP BIT(0)
68
69#define SUN6I_LOSC_OUT_GATING 0x0060
70#define SUN6I_LOSC_OUT_GATING_EN_OFFSET 0
71
72/*
73 * Get date values
74 */
75#define SUN6I_DATE_GET_DAY_VALUE(x) ((x) & 0x0000001f)
76#define SUN6I_DATE_GET_MON_VALUE(x) (((x) & 0x00000f00) >> 8)
77#define SUN6I_DATE_GET_YEAR_VALUE(x) (((x) & 0x003f0000) >> 16)
78#define SUN6I_LEAP_GET_VALUE(x) (((x) & 0x00400000) >> 22)
79
80/*
81 * Get time values
82 */
83#define SUN6I_TIME_GET_SEC_VALUE(x) ((x) & 0x0000003f)
84#define SUN6I_TIME_GET_MIN_VALUE(x) (((x) & 0x00003f00) >> 8)
85#define SUN6I_TIME_GET_HOUR_VALUE(x) (((x) & 0x001f0000) >> 16)
86
87/*
88 * Set date values
89 */
90#define SUN6I_DATE_SET_DAY_VALUE(x) ((x) & 0x0000001f)
91#define SUN6I_DATE_SET_MON_VALUE(x) ((x) << 8 & 0x00000f00)
92#define SUN6I_DATE_SET_YEAR_VALUE(x) ((x) << 16 & 0x003f0000)
93#define SUN6I_LEAP_SET_VALUE(x) ((x) << 22 & 0x00400000)
94
95/*
96 * Set time values
97 */
98#define SUN6I_TIME_SET_SEC_VALUE(x) ((x) & 0x0000003f)
99#define SUN6I_TIME_SET_MIN_VALUE(x) ((x) << 8 & 0x00003f00)
100#define SUN6I_TIME_SET_HOUR_VALUE(x) ((x) << 16 & 0x001f0000)
101
102/*
103 * The year parameter passed to the driver is usually an offset relative to
104 * the year 1900. This macro is used to convert this offset to another one
105 * relative to the minimum year allowed by the hardware.
106 *
107 * The year range is 1970 - 2033. This range is selected to match Allwinner's
108 * driver, even though it is somewhat limited.
109 */
110#define SUN6I_YEAR_MIN 1970
111#define SUN6I_YEAR_MAX 2033
112#define SUN6I_YEAR_OFF (SUN6I_YEAR_MIN - 1900)
113
David Brazdil0f672f62019-12-10 10:32:29 +0000114/*
115 * There are other differences between models, including:
116 *
117 * - number of GPIO pins that can be configured to hold a certain level
118 * - crypto-key related registers (H5, H6)
119 * - boot process related (super standby, secondary processor entry address)
120 * registers (R40, H6)
121 * - SYS power domain controls (R40)
122 * - DCXO controls (H6)
123 * - RC oscillator calibration (H6)
124 *
125 * These functions are not covered by this driver.
126 */
127struct sun6i_rtc_clk_data {
128 unsigned long rc_osc_rate;
129 unsigned int fixed_prescaler : 16;
130 unsigned int has_prescaler : 1;
131 unsigned int has_out_clk : 1;
132 unsigned int export_iosc : 1;
133 unsigned int has_losc_en : 1;
134 unsigned int has_auto_swt : 1;
135};
136
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000137struct sun6i_rtc_dev {
138 struct rtc_device *rtc;
139 struct device *dev;
David Brazdil0f672f62019-12-10 10:32:29 +0000140 const struct sun6i_rtc_clk_data *data;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000141 void __iomem *base;
142 int irq;
143 unsigned long alarm;
144
145 struct clk_hw hw;
146 struct clk_hw *int_osc;
147 struct clk *losc;
148 struct clk *ext_losc;
149
150 spinlock_t lock;
151};
152
153static struct sun6i_rtc_dev *sun6i_rtc;
154
155static unsigned long sun6i_rtc_osc_recalc_rate(struct clk_hw *hw,
156 unsigned long parent_rate)
157{
158 struct sun6i_rtc_dev *rtc = container_of(hw, struct sun6i_rtc_dev, hw);
David Brazdil0f672f62019-12-10 10:32:29 +0000159 u32 val = 0;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000160
161 val = readl(rtc->base + SUN6I_LOSC_CTRL);
162 if (val & SUN6I_LOSC_CTRL_EXT_OSC)
163 return parent_rate;
164
David Brazdil0f672f62019-12-10 10:32:29 +0000165 if (rtc->data->fixed_prescaler)
166 parent_rate /= rtc->data->fixed_prescaler;
167
168 if (rtc->data->has_prescaler) {
169 val = readl(rtc->base + SUN6I_LOSC_CLK_PRESCAL);
170 val &= GENMASK(4, 0);
171 }
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000172
173 return parent_rate / (val + 1);
174}
175
176static u8 sun6i_rtc_osc_get_parent(struct clk_hw *hw)
177{
178 struct sun6i_rtc_dev *rtc = container_of(hw, struct sun6i_rtc_dev, hw);
179
180 return readl(rtc->base + SUN6I_LOSC_CTRL) & SUN6I_LOSC_CTRL_EXT_OSC;
181}
182
183static int sun6i_rtc_osc_set_parent(struct clk_hw *hw, u8 index)
184{
185 struct sun6i_rtc_dev *rtc = container_of(hw, struct sun6i_rtc_dev, hw);
186 unsigned long flags;
187 u32 val;
188
189 if (index > 1)
190 return -EINVAL;
191
192 spin_lock_irqsave(&rtc->lock, flags);
193 val = readl(rtc->base + SUN6I_LOSC_CTRL);
194 val &= ~SUN6I_LOSC_CTRL_EXT_OSC;
195 val |= SUN6I_LOSC_CTRL_KEY;
196 val |= index ? SUN6I_LOSC_CTRL_EXT_OSC : 0;
David Brazdil0f672f62019-12-10 10:32:29 +0000197 if (rtc->data->has_losc_en) {
198 val &= ~SUN6I_LOSC_CTRL_EXT_LOSC_EN;
199 val |= index ? SUN6I_LOSC_CTRL_EXT_LOSC_EN : 0;
200 }
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000201 writel(val, rtc->base + SUN6I_LOSC_CTRL);
202 spin_unlock_irqrestore(&rtc->lock, flags);
203
204 return 0;
205}
206
207static const struct clk_ops sun6i_rtc_osc_ops = {
208 .recalc_rate = sun6i_rtc_osc_recalc_rate,
209
210 .get_parent = sun6i_rtc_osc_get_parent,
211 .set_parent = sun6i_rtc_osc_set_parent,
212};
213
David Brazdil0f672f62019-12-10 10:32:29 +0000214static void __init sun6i_rtc_clk_init(struct device_node *node,
215 const struct sun6i_rtc_clk_data *data)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000216{
217 struct clk_hw_onecell_data *clk_data;
218 struct sun6i_rtc_dev *rtc;
219 struct clk_init_data init = {
220 .ops = &sun6i_rtc_osc_ops,
David Brazdil0f672f62019-12-10 10:32:29 +0000221 .name = "losc",
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000222 };
David Brazdil0f672f62019-12-10 10:32:29 +0000223 const char *iosc_name = "rtc-int-osc";
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000224 const char *clkout_name = "osc32k-out";
225 const char *parents[2];
David Brazdil0f672f62019-12-10 10:32:29 +0000226 u32 reg;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000227
228 rtc = kzalloc(sizeof(*rtc), GFP_KERNEL);
229 if (!rtc)
230 return;
231
David Brazdil0f672f62019-12-10 10:32:29 +0000232 rtc->data = data;
233 clk_data = kzalloc(struct_size(clk_data, hws, 3), GFP_KERNEL);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000234 if (!clk_data) {
235 kfree(rtc);
236 return;
237 }
238
239 spin_lock_init(&rtc->lock);
240
241 rtc->base = of_io_request_and_map(node, 0, of_node_full_name(node));
242 if (IS_ERR(rtc->base)) {
243 pr_crit("Can't map RTC registers");
244 goto err;
245 }
246
David Brazdil0f672f62019-12-10 10:32:29 +0000247 reg = SUN6I_LOSC_CTRL_KEY;
248 if (rtc->data->has_auto_swt) {
249 /* Bypass auto-switch to int osc, on ext losc failure */
250 reg |= SUN6I_LOSC_CTRL_AUTO_SWT_BYPASS;
251 writel(reg, rtc->base + SUN6I_LOSC_CTRL);
252 }
253
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000254 /* Switch to the external, more precise, oscillator */
David Brazdil0f672f62019-12-10 10:32:29 +0000255 reg |= SUN6I_LOSC_CTRL_EXT_OSC;
256 if (rtc->data->has_losc_en)
257 reg |= SUN6I_LOSC_CTRL_EXT_LOSC_EN;
258 writel(reg, rtc->base + SUN6I_LOSC_CTRL);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000259
260 /* Yes, I know, this is ugly. */
261 sun6i_rtc = rtc;
262
263 /* Deal with old DTs */
264 if (!of_get_property(node, "clocks", NULL))
265 goto err;
266
David Brazdil0f672f62019-12-10 10:32:29 +0000267 /* Only read IOSC name from device tree if it is exported */
268 if (rtc->data->export_iosc)
269 of_property_read_string_index(node, "clock-output-names", 2,
270 &iosc_name);
271
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000272 rtc->int_osc = clk_hw_register_fixed_rate_with_accuracy(NULL,
David Brazdil0f672f62019-12-10 10:32:29 +0000273 iosc_name,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000274 NULL, 0,
David Brazdil0f672f62019-12-10 10:32:29 +0000275 rtc->data->rc_osc_rate,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000276 300000000);
277 if (IS_ERR(rtc->int_osc)) {
278 pr_crit("Couldn't register the internal oscillator\n");
Olivier Deprez0e641232021-09-23 10:07:05 +0200279 goto err;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000280 }
281
282 parents[0] = clk_hw_get_name(rtc->int_osc);
283 parents[1] = of_clk_get_parent_name(node, 0);
284
285 rtc->hw.init = &init;
286
287 init.parent_names = parents;
288 init.num_parents = of_clk_get_parent_count(node) + 1;
289 of_property_read_string_index(node, "clock-output-names", 0,
290 &init.name);
291
292 rtc->losc = clk_register(NULL, &rtc->hw);
293 if (IS_ERR(rtc->losc)) {
294 pr_crit("Couldn't register the LOSC clock\n");
Olivier Deprez0e641232021-09-23 10:07:05 +0200295 goto err_register;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000296 }
297
298 of_property_read_string_index(node, "clock-output-names", 1,
299 &clkout_name);
David Brazdil0f672f62019-12-10 10:32:29 +0000300 rtc->ext_losc = clk_register_gate(NULL, clkout_name, init.name,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000301 0, rtc->base + SUN6I_LOSC_OUT_GATING,
302 SUN6I_LOSC_OUT_GATING_EN_OFFSET, 0,
303 &rtc->lock);
304 if (IS_ERR(rtc->ext_losc)) {
305 pr_crit("Couldn't register the LOSC external gate\n");
Olivier Deprez0e641232021-09-23 10:07:05 +0200306 goto err_register;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000307 }
308
309 clk_data->num = 2;
310 clk_data->hws[0] = &rtc->hw;
311 clk_data->hws[1] = __clk_get_hw(rtc->ext_losc);
David Brazdil0f672f62019-12-10 10:32:29 +0000312 if (rtc->data->export_iosc) {
313 clk_data->hws[2] = rtc->int_osc;
314 clk_data->num = 3;
315 }
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000316 of_clk_add_hw_provider(node, of_clk_hw_onecell_get, clk_data);
317 return;
318
Olivier Deprez0e641232021-09-23 10:07:05 +0200319err_register:
320 clk_hw_unregister_fixed_rate(rtc->int_osc);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000321err:
322 kfree(clk_data);
323}
David Brazdil0f672f62019-12-10 10:32:29 +0000324
325static const struct sun6i_rtc_clk_data sun6i_a31_rtc_data = {
326 .rc_osc_rate = 667000, /* datasheet says 600 ~ 700 KHz */
327 .has_prescaler = 1,
328};
329
330static void __init sun6i_a31_rtc_clk_init(struct device_node *node)
331{
332 sun6i_rtc_clk_init(node, &sun6i_a31_rtc_data);
333}
334CLK_OF_DECLARE_DRIVER(sun6i_a31_rtc_clk, "allwinner,sun6i-a31-rtc",
335 sun6i_a31_rtc_clk_init);
336
337static const struct sun6i_rtc_clk_data sun8i_a23_rtc_data = {
338 .rc_osc_rate = 667000, /* datasheet says 600 ~ 700 KHz */
339 .has_prescaler = 1,
340 .has_out_clk = 1,
341};
342
343static void __init sun8i_a23_rtc_clk_init(struct device_node *node)
344{
345 sun6i_rtc_clk_init(node, &sun8i_a23_rtc_data);
346}
347CLK_OF_DECLARE_DRIVER(sun8i_a23_rtc_clk, "allwinner,sun8i-a23-rtc",
348 sun8i_a23_rtc_clk_init);
349
350static const struct sun6i_rtc_clk_data sun8i_h3_rtc_data = {
351 .rc_osc_rate = 16000000,
352 .fixed_prescaler = 32,
353 .has_prescaler = 1,
354 .has_out_clk = 1,
355 .export_iosc = 1,
356};
357
358static void __init sun8i_h3_rtc_clk_init(struct device_node *node)
359{
360 sun6i_rtc_clk_init(node, &sun8i_h3_rtc_data);
361}
362CLK_OF_DECLARE_DRIVER(sun8i_h3_rtc_clk, "allwinner,sun8i-h3-rtc",
363 sun8i_h3_rtc_clk_init);
364/* As far as we are concerned, clocks for H5 are the same as H3 */
365CLK_OF_DECLARE_DRIVER(sun50i_h5_rtc_clk, "allwinner,sun50i-h5-rtc",
366 sun8i_h3_rtc_clk_init);
367
368static const struct sun6i_rtc_clk_data sun50i_h6_rtc_data = {
369 .rc_osc_rate = 16000000,
370 .fixed_prescaler = 32,
371 .has_prescaler = 1,
372 .has_out_clk = 1,
373 .export_iosc = 1,
374 .has_losc_en = 1,
375 .has_auto_swt = 1,
376};
377
378static void __init sun50i_h6_rtc_clk_init(struct device_node *node)
379{
380 sun6i_rtc_clk_init(node, &sun50i_h6_rtc_data);
381}
382CLK_OF_DECLARE_DRIVER(sun50i_h6_rtc_clk, "allwinner,sun50i-h6-rtc",
383 sun50i_h6_rtc_clk_init);
384
Olivier Deprez0e641232021-09-23 10:07:05 +0200385/*
386 * The R40 user manual is self-conflicting on whether the prescaler is
387 * fixed or configurable. The clock diagram shows it as fixed, but there
388 * is also a configurable divider in the RTC block.
389 */
390static const struct sun6i_rtc_clk_data sun8i_r40_rtc_data = {
391 .rc_osc_rate = 16000000,
392 .fixed_prescaler = 512,
393};
394static void __init sun8i_r40_rtc_clk_init(struct device_node *node)
395{
396 sun6i_rtc_clk_init(node, &sun8i_r40_rtc_data);
397}
398CLK_OF_DECLARE_DRIVER(sun8i_r40_rtc_clk, "allwinner,sun8i-r40-rtc",
399 sun8i_r40_rtc_clk_init);
400
David Brazdil0f672f62019-12-10 10:32:29 +0000401static const struct sun6i_rtc_clk_data sun8i_v3_rtc_data = {
402 .rc_osc_rate = 32000,
403 .has_out_clk = 1,
404};
405
406static void __init sun8i_v3_rtc_clk_init(struct device_node *node)
407{
408 sun6i_rtc_clk_init(node, &sun8i_v3_rtc_data);
409}
410CLK_OF_DECLARE_DRIVER(sun8i_v3_rtc_clk, "allwinner,sun8i-v3-rtc",
411 sun8i_v3_rtc_clk_init);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000412
413static irqreturn_t sun6i_rtc_alarmirq(int irq, void *id)
414{
415 struct sun6i_rtc_dev *chip = (struct sun6i_rtc_dev *) id;
416 irqreturn_t ret = IRQ_NONE;
417 u32 val;
418
419 spin_lock(&chip->lock);
420 val = readl(chip->base + SUN6I_ALRM_IRQ_STA);
421
422 if (val & SUN6I_ALRM_IRQ_STA_CNT_IRQ_PEND) {
423 val |= SUN6I_ALRM_IRQ_STA_CNT_IRQ_PEND;
424 writel(val, chip->base + SUN6I_ALRM_IRQ_STA);
425
426 rtc_update_irq(chip->rtc, 1, RTC_AF | RTC_IRQF);
427
428 ret = IRQ_HANDLED;
429 }
430 spin_unlock(&chip->lock);
431
432 return ret;
433}
434
435static void sun6i_rtc_setaie(int to, struct sun6i_rtc_dev *chip)
436{
437 u32 alrm_val = 0;
438 u32 alrm_irq_val = 0;
439 u32 alrm_wake_val = 0;
440 unsigned long flags;
441
442 if (to) {
443 alrm_val = SUN6I_ALRM_EN_CNT_EN;
444 alrm_irq_val = SUN6I_ALRM_IRQ_EN_CNT_IRQ_EN;
445 alrm_wake_val = SUN6I_ALARM_CONFIG_WAKEUP;
446 } else {
447 writel(SUN6I_ALRM_IRQ_STA_CNT_IRQ_PEND,
448 chip->base + SUN6I_ALRM_IRQ_STA);
449 }
450
451 spin_lock_irqsave(&chip->lock, flags);
452 writel(alrm_val, chip->base + SUN6I_ALRM_EN);
453 writel(alrm_irq_val, chip->base + SUN6I_ALRM_IRQ_EN);
454 writel(alrm_wake_val, chip->base + SUN6I_ALARM_CONFIG);
455 spin_unlock_irqrestore(&chip->lock, flags);
456}
457
458static int sun6i_rtc_gettime(struct device *dev, struct rtc_time *rtc_tm)
459{
460 struct sun6i_rtc_dev *chip = dev_get_drvdata(dev);
461 u32 date, time;
462
463 /*
464 * read again in case it changes
465 */
466 do {
467 date = readl(chip->base + SUN6I_RTC_YMD);
468 time = readl(chip->base + SUN6I_RTC_HMS);
469 } while ((date != readl(chip->base + SUN6I_RTC_YMD)) ||
470 (time != readl(chip->base + SUN6I_RTC_HMS)));
471
472 rtc_tm->tm_sec = SUN6I_TIME_GET_SEC_VALUE(time);
473 rtc_tm->tm_min = SUN6I_TIME_GET_MIN_VALUE(time);
474 rtc_tm->tm_hour = SUN6I_TIME_GET_HOUR_VALUE(time);
475
476 rtc_tm->tm_mday = SUN6I_DATE_GET_DAY_VALUE(date);
477 rtc_tm->tm_mon = SUN6I_DATE_GET_MON_VALUE(date);
478 rtc_tm->tm_year = SUN6I_DATE_GET_YEAR_VALUE(date);
479
480 rtc_tm->tm_mon -= 1;
481
482 /*
483 * switch from (data_year->min)-relative offset to
484 * a (1900)-relative one
485 */
486 rtc_tm->tm_year += SUN6I_YEAR_OFF;
487
488 return 0;
489}
490
491static int sun6i_rtc_getalarm(struct device *dev, struct rtc_wkalrm *wkalrm)
492{
493 struct sun6i_rtc_dev *chip = dev_get_drvdata(dev);
494 unsigned long flags;
495 u32 alrm_st;
496 u32 alrm_en;
497
498 spin_lock_irqsave(&chip->lock, flags);
499 alrm_en = readl(chip->base + SUN6I_ALRM_IRQ_EN);
500 alrm_st = readl(chip->base + SUN6I_ALRM_IRQ_STA);
501 spin_unlock_irqrestore(&chip->lock, flags);
502
503 wkalrm->enabled = !!(alrm_en & SUN6I_ALRM_EN_CNT_EN);
504 wkalrm->pending = !!(alrm_st & SUN6I_ALRM_EN_CNT_EN);
505 rtc_time_to_tm(chip->alarm, &wkalrm->time);
506
507 return 0;
508}
509
510static int sun6i_rtc_setalarm(struct device *dev, struct rtc_wkalrm *wkalrm)
511{
512 struct sun6i_rtc_dev *chip = dev_get_drvdata(dev);
513 struct rtc_time *alrm_tm = &wkalrm->time;
514 struct rtc_time tm_now;
515 unsigned long time_now = 0;
516 unsigned long time_set = 0;
517 unsigned long time_gap = 0;
518 int ret = 0;
519
520 ret = sun6i_rtc_gettime(dev, &tm_now);
521 if (ret < 0) {
522 dev_err(dev, "Error in getting time\n");
523 return -EINVAL;
524 }
525
526 rtc_tm_to_time(alrm_tm, &time_set);
527 rtc_tm_to_time(&tm_now, &time_now);
528 if (time_set <= time_now) {
529 dev_err(dev, "Date to set in the past\n");
530 return -EINVAL;
531 }
532
533 time_gap = time_set - time_now;
534
535 if (time_gap > U32_MAX) {
536 dev_err(dev, "Date too far in the future\n");
537 return -EINVAL;
538 }
539
540 sun6i_rtc_setaie(0, chip);
541 writel(0, chip->base + SUN6I_ALRM_COUNTER);
542 usleep_range(100, 300);
543
544 writel(time_gap, chip->base + SUN6I_ALRM_COUNTER);
545 chip->alarm = time_set;
546
547 sun6i_rtc_setaie(wkalrm->enabled, chip);
548
549 return 0;
550}
551
552static int sun6i_rtc_wait(struct sun6i_rtc_dev *chip, int offset,
553 unsigned int mask, unsigned int ms_timeout)
554{
555 const unsigned long timeout = jiffies + msecs_to_jiffies(ms_timeout);
556 u32 reg;
557
558 do {
559 reg = readl(chip->base + offset);
560 reg &= mask;
561
562 if (!reg)
563 return 0;
564
565 } while (time_before(jiffies, timeout));
566
567 return -ETIMEDOUT;
568}
569
570static int sun6i_rtc_settime(struct device *dev, struct rtc_time *rtc_tm)
571{
572 struct sun6i_rtc_dev *chip = dev_get_drvdata(dev);
573 u32 date = 0;
574 u32 time = 0;
575 int year;
576
577 year = rtc_tm->tm_year + 1900;
578 if (year < SUN6I_YEAR_MIN || year > SUN6I_YEAR_MAX) {
579 dev_err(dev, "rtc only supports year in range %d - %d\n",
580 SUN6I_YEAR_MIN, SUN6I_YEAR_MAX);
581 return -EINVAL;
582 }
583
584 rtc_tm->tm_year -= SUN6I_YEAR_OFF;
585 rtc_tm->tm_mon += 1;
586
587 date = SUN6I_DATE_SET_DAY_VALUE(rtc_tm->tm_mday) |
588 SUN6I_DATE_SET_MON_VALUE(rtc_tm->tm_mon) |
589 SUN6I_DATE_SET_YEAR_VALUE(rtc_tm->tm_year);
590
591 if (is_leap_year(year))
592 date |= SUN6I_LEAP_SET_VALUE(1);
593
594 time = SUN6I_TIME_SET_SEC_VALUE(rtc_tm->tm_sec) |
595 SUN6I_TIME_SET_MIN_VALUE(rtc_tm->tm_min) |
596 SUN6I_TIME_SET_HOUR_VALUE(rtc_tm->tm_hour);
597
598 /* Check whether registers are writable */
599 if (sun6i_rtc_wait(chip, SUN6I_LOSC_CTRL,
600 SUN6I_LOSC_CTRL_ACC_MASK, 50)) {
601 dev_err(dev, "rtc is still busy.\n");
602 return -EBUSY;
603 }
604
605 writel(time, chip->base + SUN6I_RTC_HMS);
606
607 /*
608 * After writing the RTC HH-MM-SS register, the
609 * SUN6I_LOSC_CTRL_RTC_HMS_ACC bit is set and it will not
610 * be cleared until the real writing operation is finished
611 */
612
613 if (sun6i_rtc_wait(chip, SUN6I_LOSC_CTRL,
614 SUN6I_LOSC_CTRL_RTC_HMS_ACC, 50)) {
615 dev_err(dev, "Failed to set rtc time.\n");
616 return -ETIMEDOUT;
617 }
618
619 writel(date, chip->base + SUN6I_RTC_YMD);
620
621 /*
622 * After writing the RTC YY-MM-DD register, the
623 * SUN6I_LOSC_CTRL_RTC_YMD_ACC bit is set and it will not
624 * be cleared until the real writing operation is finished
625 */
626
627 if (sun6i_rtc_wait(chip, SUN6I_LOSC_CTRL,
628 SUN6I_LOSC_CTRL_RTC_YMD_ACC, 50)) {
629 dev_err(dev, "Failed to set rtc time.\n");
630 return -ETIMEDOUT;
631 }
632
633 return 0;
634}
635
636static int sun6i_rtc_alarm_irq_enable(struct device *dev, unsigned int enabled)
637{
638 struct sun6i_rtc_dev *chip = dev_get_drvdata(dev);
639
640 if (!enabled)
641 sun6i_rtc_setaie(enabled, chip);
642
643 return 0;
644}
645
646static const struct rtc_class_ops sun6i_rtc_ops = {
647 .read_time = sun6i_rtc_gettime,
648 .set_time = sun6i_rtc_settime,
649 .read_alarm = sun6i_rtc_getalarm,
650 .set_alarm = sun6i_rtc_setalarm,
651 .alarm_irq_enable = sun6i_rtc_alarm_irq_enable
652};
653
David Brazdil0f672f62019-12-10 10:32:29 +0000654#ifdef CONFIG_PM_SLEEP
655/* Enable IRQ wake on suspend, to wake up from RTC. */
656static int sun6i_rtc_suspend(struct device *dev)
657{
658 struct sun6i_rtc_dev *chip = dev_get_drvdata(dev);
659
660 if (device_may_wakeup(dev))
661 enable_irq_wake(chip->irq);
662
663 return 0;
664}
665
666/* Disable IRQ wake on resume. */
667static int sun6i_rtc_resume(struct device *dev)
668{
669 struct sun6i_rtc_dev *chip = dev_get_drvdata(dev);
670
671 if (device_may_wakeup(dev))
672 disable_irq_wake(chip->irq);
673
674 return 0;
675}
676#endif
677
678static SIMPLE_DEV_PM_OPS(sun6i_rtc_pm_ops,
679 sun6i_rtc_suspend, sun6i_rtc_resume);
680
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000681static int sun6i_rtc_probe(struct platform_device *pdev)
682{
683 struct sun6i_rtc_dev *chip = sun6i_rtc;
684 int ret;
685
686 if (!chip)
687 return -ENODEV;
688
689 platform_set_drvdata(pdev, chip);
690 chip->dev = &pdev->dev;
691
692 chip->irq = platform_get_irq(pdev, 0);
David Brazdil0f672f62019-12-10 10:32:29 +0000693 if (chip->irq < 0)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000694 return chip->irq;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000695
696 ret = devm_request_irq(&pdev->dev, chip->irq, sun6i_rtc_alarmirq,
697 0, dev_name(&pdev->dev), chip);
698 if (ret) {
699 dev_err(&pdev->dev, "Could not request IRQ\n");
700 return ret;
701 }
702
703 /* clear the alarm counter value */
704 writel(0, chip->base + SUN6I_ALRM_COUNTER);
705
706 /* disable counter alarm */
707 writel(0, chip->base + SUN6I_ALRM_EN);
708
709 /* disable counter alarm interrupt */
710 writel(0, chip->base + SUN6I_ALRM_IRQ_EN);
711
712 /* disable week alarm */
713 writel(0, chip->base + SUN6I_ALRM1_EN);
714
715 /* disable week alarm interrupt */
716 writel(0, chip->base + SUN6I_ALRM1_IRQ_EN);
717
718 /* clear counter alarm pending interrupts */
719 writel(SUN6I_ALRM_IRQ_STA_CNT_IRQ_PEND,
720 chip->base + SUN6I_ALRM_IRQ_STA);
721
722 /* clear week alarm pending interrupts */
723 writel(SUN6I_ALRM1_IRQ_STA_WEEK_IRQ_PEND,
724 chip->base + SUN6I_ALRM1_IRQ_STA);
725
726 /* disable alarm wakeup */
727 writel(0, chip->base + SUN6I_ALARM_CONFIG);
728
729 clk_prepare_enable(chip->losc);
730
David Brazdil0f672f62019-12-10 10:32:29 +0000731 device_init_wakeup(&pdev->dev, 1);
732
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000733 chip->rtc = devm_rtc_device_register(&pdev->dev, "rtc-sun6i",
734 &sun6i_rtc_ops, THIS_MODULE);
735 if (IS_ERR(chip->rtc)) {
736 dev_err(&pdev->dev, "unable to register device\n");
737 return PTR_ERR(chip->rtc);
738 }
739
740 dev_info(&pdev->dev, "RTC enabled\n");
741
742 return 0;
743}
744
David Brazdil0f672f62019-12-10 10:32:29 +0000745/*
746 * As far as RTC functionality goes, all models are the same. The
747 * datasheets claim that different models have different number of
748 * registers available for non-volatile storage, but experiments show
749 * that all SoCs have 16 registers available for this purpose.
750 */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000751static const struct of_device_id sun6i_rtc_dt_ids[] = {
752 { .compatible = "allwinner,sun6i-a31-rtc" },
David Brazdil0f672f62019-12-10 10:32:29 +0000753 { .compatible = "allwinner,sun8i-a23-rtc" },
754 { .compatible = "allwinner,sun8i-h3-rtc" },
755 { .compatible = "allwinner,sun8i-r40-rtc" },
756 { .compatible = "allwinner,sun8i-v3-rtc" },
757 { .compatible = "allwinner,sun50i-h5-rtc" },
758 { .compatible = "allwinner,sun50i-h6-rtc" },
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000759 { /* sentinel */ },
760};
761MODULE_DEVICE_TABLE(of, sun6i_rtc_dt_ids);
762
763static struct platform_driver sun6i_rtc_driver = {
764 .probe = sun6i_rtc_probe,
765 .driver = {
766 .name = "sun6i-rtc",
767 .of_match_table = sun6i_rtc_dt_ids,
David Brazdil0f672f62019-12-10 10:32:29 +0000768 .pm = &sun6i_rtc_pm_ops,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000769 },
770};
771builtin_platform_driver(sun6i_rtc_driver);