blob: 7ec15cb356c01747d0f181f3ecdc92b72bccef23 [file] [log] [blame]
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001// SPDX-License-Identifier: GPL-2.0
2//
3// flexcan.c - FLEXCAN CAN controller driver
4//
5// Copyright (c) 2005-2006 Varma Electronics Oy
6// Copyright (c) 2009 Sascha Hauer, Pengutronix
7// Copyright (c) 2010-2017 Pengutronix, Marc Kleine-Budde <kernel@pengutronix.de>
8// Copyright (c) 2014 David Jander, Protonic Holland
9//
10// Based on code originally by Andrey Volkov <avolkov@varma-el.com>
11
12#include <linux/netdevice.h>
13#include <linux/can.h>
14#include <linux/can/dev.h>
15#include <linux/can/error.h>
16#include <linux/can/led.h>
17#include <linux/can/rx-offload.h>
18#include <linux/clk.h>
19#include <linux/delay.h>
20#include <linux/interrupt.h>
21#include <linux/io.h>
David Brazdil0f672f62019-12-10 10:32:29 +000022#include <linux/mfd/syscon.h>
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000023#include <linux/module.h>
24#include <linux/of.h>
25#include <linux/of_device.h>
26#include <linux/platform_device.h>
David Brazdil0f672f62019-12-10 10:32:29 +000027#include <linux/pm_runtime.h>
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000028#include <linux/regulator/consumer.h>
David Brazdil0f672f62019-12-10 10:32:29 +000029#include <linux/regmap.h>
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000030
31#define DRV_NAME "flexcan"
32
33/* 8 for RX fifo and 2 error handling */
34#define FLEXCAN_NAPI_WEIGHT (8 + 2)
35
36/* FLEXCAN module configuration register (CANMCR) bits */
37#define FLEXCAN_MCR_MDIS BIT(31)
38#define FLEXCAN_MCR_FRZ BIT(30)
39#define FLEXCAN_MCR_FEN BIT(29)
40#define FLEXCAN_MCR_HALT BIT(28)
41#define FLEXCAN_MCR_NOT_RDY BIT(27)
42#define FLEXCAN_MCR_WAK_MSK BIT(26)
43#define FLEXCAN_MCR_SOFTRST BIT(25)
44#define FLEXCAN_MCR_FRZ_ACK BIT(24)
45#define FLEXCAN_MCR_SUPV BIT(23)
46#define FLEXCAN_MCR_SLF_WAK BIT(22)
47#define FLEXCAN_MCR_WRN_EN BIT(21)
48#define FLEXCAN_MCR_LPM_ACK BIT(20)
49#define FLEXCAN_MCR_WAK_SRC BIT(19)
50#define FLEXCAN_MCR_DOZE BIT(18)
51#define FLEXCAN_MCR_SRX_DIS BIT(17)
52#define FLEXCAN_MCR_IRMQ BIT(16)
53#define FLEXCAN_MCR_LPRIO_EN BIT(13)
54#define FLEXCAN_MCR_AEN BIT(12)
55/* MCR_MAXMB: maximum used MBs is MAXMB + 1 */
56#define FLEXCAN_MCR_MAXMB(x) ((x) & 0x7f)
57#define FLEXCAN_MCR_IDAM_A (0x0 << 8)
58#define FLEXCAN_MCR_IDAM_B (0x1 << 8)
59#define FLEXCAN_MCR_IDAM_C (0x2 << 8)
60#define FLEXCAN_MCR_IDAM_D (0x3 << 8)
61
62/* FLEXCAN control register (CANCTRL) bits */
63#define FLEXCAN_CTRL_PRESDIV(x) (((x) & 0xff) << 24)
64#define FLEXCAN_CTRL_RJW(x) (((x) & 0x03) << 22)
65#define FLEXCAN_CTRL_PSEG1(x) (((x) & 0x07) << 19)
66#define FLEXCAN_CTRL_PSEG2(x) (((x) & 0x07) << 16)
67#define FLEXCAN_CTRL_BOFF_MSK BIT(15)
68#define FLEXCAN_CTRL_ERR_MSK BIT(14)
69#define FLEXCAN_CTRL_CLK_SRC BIT(13)
70#define FLEXCAN_CTRL_LPB BIT(12)
71#define FLEXCAN_CTRL_TWRN_MSK BIT(11)
72#define FLEXCAN_CTRL_RWRN_MSK BIT(10)
73#define FLEXCAN_CTRL_SMP BIT(7)
74#define FLEXCAN_CTRL_BOFF_REC BIT(6)
75#define FLEXCAN_CTRL_TSYN BIT(5)
76#define FLEXCAN_CTRL_LBUF BIT(4)
77#define FLEXCAN_CTRL_LOM BIT(3)
78#define FLEXCAN_CTRL_PROPSEG(x) ((x) & 0x07)
79#define FLEXCAN_CTRL_ERR_BUS (FLEXCAN_CTRL_ERR_MSK)
80#define FLEXCAN_CTRL_ERR_STATE \
81 (FLEXCAN_CTRL_TWRN_MSK | FLEXCAN_CTRL_RWRN_MSK | \
82 FLEXCAN_CTRL_BOFF_MSK)
83#define FLEXCAN_CTRL_ERR_ALL \
84 (FLEXCAN_CTRL_ERR_BUS | FLEXCAN_CTRL_ERR_STATE)
85
86/* FLEXCAN control register 2 (CTRL2) bits */
87#define FLEXCAN_CTRL2_ECRWRE BIT(29)
88#define FLEXCAN_CTRL2_WRMFRZ BIT(28)
89#define FLEXCAN_CTRL2_RFFN(x) (((x) & 0x0f) << 24)
90#define FLEXCAN_CTRL2_TASD(x) (((x) & 0x1f) << 19)
91#define FLEXCAN_CTRL2_MRP BIT(18)
92#define FLEXCAN_CTRL2_RRS BIT(17)
93#define FLEXCAN_CTRL2_EACEN BIT(16)
94
95/* FLEXCAN memory error control register (MECR) bits */
96#define FLEXCAN_MECR_ECRWRDIS BIT(31)
97#define FLEXCAN_MECR_HANCEI_MSK BIT(19)
98#define FLEXCAN_MECR_FANCEI_MSK BIT(18)
99#define FLEXCAN_MECR_CEI_MSK BIT(16)
100#define FLEXCAN_MECR_HAERRIE BIT(15)
101#define FLEXCAN_MECR_FAERRIE BIT(14)
102#define FLEXCAN_MECR_EXTERRIE BIT(13)
103#define FLEXCAN_MECR_RERRDIS BIT(9)
104#define FLEXCAN_MECR_ECCDIS BIT(8)
105#define FLEXCAN_MECR_NCEFAFRZ BIT(7)
106
107/* FLEXCAN error and status register (ESR) bits */
108#define FLEXCAN_ESR_TWRN_INT BIT(17)
109#define FLEXCAN_ESR_RWRN_INT BIT(16)
110#define FLEXCAN_ESR_BIT1_ERR BIT(15)
111#define FLEXCAN_ESR_BIT0_ERR BIT(14)
112#define FLEXCAN_ESR_ACK_ERR BIT(13)
113#define FLEXCAN_ESR_CRC_ERR BIT(12)
114#define FLEXCAN_ESR_FRM_ERR BIT(11)
115#define FLEXCAN_ESR_STF_ERR BIT(10)
116#define FLEXCAN_ESR_TX_WRN BIT(9)
117#define FLEXCAN_ESR_RX_WRN BIT(8)
118#define FLEXCAN_ESR_IDLE BIT(7)
119#define FLEXCAN_ESR_TXRX BIT(6)
120#define FLEXCAN_EST_FLT_CONF_SHIFT (4)
121#define FLEXCAN_ESR_FLT_CONF_MASK (0x3 << FLEXCAN_EST_FLT_CONF_SHIFT)
122#define FLEXCAN_ESR_FLT_CONF_ACTIVE (0x0 << FLEXCAN_EST_FLT_CONF_SHIFT)
123#define FLEXCAN_ESR_FLT_CONF_PASSIVE (0x1 << FLEXCAN_EST_FLT_CONF_SHIFT)
124#define FLEXCAN_ESR_BOFF_INT BIT(2)
125#define FLEXCAN_ESR_ERR_INT BIT(1)
126#define FLEXCAN_ESR_WAK_INT BIT(0)
127#define FLEXCAN_ESR_ERR_BUS \
128 (FLEXCAN_ESR_BIT1_ERR | FLEXCAN_ESR_BIT0_ERR | \
129 FLEXCAN_ESR_ACK_ERR | FLEXCAN_ESR_CRC_ERR | \
130 FLEXCAN_ESR_FRM_ERR | FLEXCAN_ESR_STF_ERR)
131#define FLEXCAN_ESR_ERR_STATE \
132 (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | FLEXCAN_ESR_BOFF_INT)
133#define FLEXCAN_ESR_ERR_ALL \
134 (FLEXCAN_ESR_ERR_BUS | FLEXCAN_ESR_ERR_STATE)
135#define FLEXCAN_ESR_ALL_INT \
136 (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | \
David Brazdil0f672f62019-12-10 10:32:29 +0000137 FLEXCAN_ESR_BOFF_INT | FLEXCAN_ESR_ERR_INT | \
138 FLEXCAN_ESR_WAK_INT)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000139
140/* FLEXCAN interrupt flag register (IFLAG) bits */
141/* Errata ERR005829 step7: Reserve first valid MB */
142#define FLEXCAN_TX_MB_RESERVED_OFF_FIFO 8
143#define FLEXCAN_TX_MB_RESERVED_OFF_TIMESTAMP 0
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000144#define FLEXCAN_RX_MB_OFF_TIMESTAMP_FIRST (FLEXCAN_TX_MB_RESERVED_OFF_TIMESTAMP + 1)
David Brazdil0f672f62019-12-10 10:32:29 +0000145#define FLEXCAN_IFLAG_MB(x) BIT((x) & 0x1f)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000146#define FLEXCAN_IFLAG_RX_FIFO_OVERFLOW BIT(7)
147#define FLEXCAN_IFLAG_RX_FIFO_WARN BIT(6)
148#define FLEXCAN_IFLAG_RX_FIFO_AVAILABLE BIT(5)
149
150/* FLEXCAN message buffers */
151#define FLEXCAN_MB_CODE_MASK (0xf << 24)
152#define FLEXCAN_MB_CODE_RX_BUSY_BIT (0x1 << 24)
153#define FLEXCAN_MB_CODE_RX_INACTIVE (0x0 << 24)
154#define FLEXCAN_MB_CODE_RX_EMPTY (0x4 << 24)
155#define FLEXCAN_MB_CODE_RX_FULL (0x2 << 24)
156#define FLEXCAN_MB_CODE_RX_OVERRUN (0x6 << 24)
157#define FLEXCAN_MB_CODE_RX_RANSWER (0xa << 24)
158
159#define FLEXCAN_MB_CODE_TX_INACTIVE (0x8 << 24)
160#define FLEXCAN_MB_CODE_TX_ABORT (0x9 << 24)
161#define FLEXCAN_MB_CODE_TX_DATA (0xc << 24)
162#define FLEXCAN_MB_CODE_TX_TANSWER (0xe << 24)
163
164#define FLEXCAN_MB_CNT_SRR BIT(22)
165#define FLEXCAN_MB_CNT_IDE BIT(21)
166#define FLEXCAN_MB_CNT_RTR BIT(20)
167#define FLEXCAN_MB_CNT_LENGTH(x) (((x) & 0xf) << 16)
168#define FLEXCAN_MB_CNT_TIMESTAMP(x) ((x) & 0xffff)
169
David Brazdil0f672f62019-12-10 10:32:29 +0000170#define FLEXCAN_TIMEOUT_US (250)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000171
172/* FLEXCAN hardware feature flags
173 *
174 * Below is some version info we got:
175 * SOC Version IP-Version Glitch- [TR]WRN_INT IRQ Err Memory err RTR re-
176 * Filter? connected? Passive detection ception in MB
177 * MX25 FlexCAN2 03.00.00.00 no no no no no
178 * MX28 FlexCAN2 03.00.04.00 yes yes no no no
179 * MX35 FlexCAN2 03.00.00.00 no no no no no
180 * MX53 FlexCAN2 03.00.00.00 yes no no no no
181 * MX6s FlexCAN3 10.00.12.00 yes yes no no yes
182 * VF610 FlexCAN3 ? no yes no yes yes?
183 * LS1021A FlexCAN2 03.00.04.00 no yes no no yes
184 *
185 * Some SOCs do not have the RX_WARN & TX_WARN interrupt line connected.
186 */
187#define FLEXCAN_QUIRK_BROKEN_WERR_STATE BIT(1) /* [TR]WRN_INT not connected */
188#define FLEXCAN_QUIRK_DISABLE_RXFG BIT(2) /* Disable RX FIFO Global mask */
189#define FLEXCAN_QUIRK_ENABLE_EACEN_RRS BIT(3) /* Enable EACEN and RRS bit in ctrl2 */
190#define FLEXCAN_QUIRK_DISABLE_MECR BIT(4) /* Disable Memory error detection */
191#define FLEXCAN_QUIRK_USE_OFF_TIMESTAMP BIT(5) /* Use timestamp based offloading */
192#define FLEXCAN_QUIRK_BROKEN_PERR_STATE BIT(6) /* No interrupt for error passive */
193#define FLEXCAN_QUIRK_DEFAULT_BIG_ENDIAN BIT(7) /* default to BE register access */
David Brazdil0f672f62019-12-10 10:32:29 +0000194#define FLEXCAN_QUIRK_SETUP_STOP_MODE BIT(8) /* Setup stop mode to support wakeup */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000195
196/* Structure of the message buffer */
197struct flexcan_mb {
198 u32 can_ctrl;
199 u32 can_id;
David Brazdil0f672f62019-12-10 10:32:29 +0000200 u32 data[];
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000201};
202
203/* Structure of the hardware registers */
204struct flexcan_regs {
205 u32 mcr; /* 0x00 */
206 u32 ctrl; /* 0x04 */
207 u32 timer; /* 0x08 */
208 u32 _reserved1; /* 0x0c */
209 u32 rxgmask; /* 0x10 */
210 u32 rx14mask; /* 0x14 */
211 u32 rx15mask; /* 0x18 */
212 u32 ecr; /* 0x1c */
213 u32 esr; /* 0x20 */
214 u32 imask2; /* 0x24 */
215 u32 imask1; /* 0x28 */
216 u32 iflag2; /* 0x2c */
217 u32 iflag1; /* 0x30 */
218 union { /* 0x34 */
219 u32 gfwr_mx28; /* MX28, MX53 */
220 u32 ctrl2; /* MX6, VF610 */
221 };
222 u32 esr2; /* 0x38 */
223 u32 imeur; /* 0x3c */
224 u32 lrfr; /* 0x40 */
225 u32 crcr; /* 0x44 */
226 u32 rxfgmask; /* 0x48 */
227 u32 rxfir; /* 0x4c */
228 u32 _reserved3[12]; /* 0x50 */
David Brazdil0f672f62019-12-10 10:32:29 +0000229 u8 mb[2][512]; /* 0x80 */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000230 /* FIFO-mode:
231 * MB
232 * 0x080...0x08f 0 RX message buffer
233 * 0x090...0x0df 1-5 reserverd
234 * 0x0e0...0x0ff 6-7 8 entry ID table
235 * (mx25, mx28, mx35, mx53)
236 * 0x0e0...0x2df 6-7..37 8..128 entry ID table
237 * size conf'ed via ctrl2::RFFN
238 * (mx6, vf610)
239 */
240 u32 _reserved4[256]; /* 0x480 */
241 u32 rximr[64]; /* 0x880 */
242 u32 _reserved5[24]; /* 0x980 */
243 u32 gfwr_mx6; /* 0x9e0 - MX6 */
244 u32 _reserved6[63]; /* 0x9e4 */
245 u32 mecr; /* 0xae0 */
246 u32 erriar; /* 0xae4 */
247 u32 erridpr; /* 0xae8 */
248 u32 errippr; /* 0xaec */
249 u32 rerrar; /* 0xaf0 */
250 u32 rerrdr; /* 0xaf4 */
251 u32 rerrsynr; /* 0xaf8 */
252 u32 errsr; /* 0xafc */
253};
254
255struct flexcan_devtype_data {
256 u32 quirks; /* quirks needed for different IP cores */
257};
258
David Brazdil0f672f62019-12-10 10:32:29 +0000259struct flexcan_stop_mode {
260 struct regmap *gpr;
261 u8 req_gpr;
262 u8 req_bit;
263 u8 ack_gpr;
264 u8 ack_bit;
265};
266
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000267struct flexcan_priv {
268 struct can_priv can;
269 struct can_rx_offload offload;
David Brazdil0f672f62019-12-10 10:32:29 +0000270 struct device *dev;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000271
272 struct flexcan_regs __iomem *regs;
David Brazdil0f672f62019-12-10 10:32:29 +0000273 struct flexcan_mb __iomem *tx_mb;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000274 struct flexcan_mb __iomem *tx_mb_reserved;
David Brazdil0f672f62019-12-10 10:32:29 +0000275 u8 tx_mb_idx;
276 u8 mb_count;
277 u8 mb_size;
278 u8 clk_src; /* clock source of CAN Protocol Engine */
279
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000280 u32 reg_ctrl_default;
281 u32 reg_imask1_default;
282 u32 reg_imask2_default;
283
284 struct clk *clk_ipg;
285 struct clk *clk_per;
286 const struct flexcan_devtype_data *devtype_data;
287 struct regulator *reg_xceiver;
David Brazdil0f672f62019-12-10 10:32:29 +0000288 struct flexcan_stop_mode stm;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000289
290 /* Read and Write APIs */
291 u32 (*read)(void __iomem *addr);
292 void (*write)(u32 val, void __iomem *addr);
293};
294
295static const struct flexcan_devtype_data fsl_p1010_devtype_data = {
296 .quirks = FLEXCAN_QUIRK_BROKEN_WERR_STATE |
297 FLEXCAN_QUIRK_BROKEN_PERR_STATE |
298 FLEXCAN_QUIRK_DEFAULT_BIG_ENDIAN,
299};
300
301static const struct flexcan_devtype_data fsl_imx25_devtype_data = {
302 .quirks = FLEXCAN_QUIRK_BROKEN_WERR_STATE |
303 FLEXCAN_QUIRK_BROKEN_PERR_STATE,
304};
305
306static const struct flexcan_devtype_data fsl_imx28_devtype_data = {
307 .quirks = FLEXCAN_QUIRK_BROKEN_PERR_STATE,
308};
309
310static const struct flexcan_devtype_data fsl_imx6q_devtype_data = {
311 .quirks = FLEXCAN_QUIRK_DISABLE_RXFG | FLEXCAN_QUIRK_ENABLE_EACEN_RRS |
David Brazdil0f672f62019-12-10 10:32:29 +0000312 FLEXCAN_QUIRK_USE_OFF_TIMESTAMP | FLEXCAN_QUIRK_BROKEN_PERR_STATE |
313 FLEXCAN_QUIRK_SETUP_STOP_MODE,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000314};
315
316static const struct flexcan_devtype_data fsl_vf610_devtype_data = {
317 .quirks = FLEXCAN_QUIRK_DISABLE_RXFG | FLEXCAN_QUIRK_ENABLE_EACEN_RRS |
318 FLEXCAN_QUIRK_DISABLE_MECR | FLEXCAN_QUIRK_USE_OFF_TIMESTAMP |
319 FLEXCAN_QUIRK_BROKEN_PERR_STATE,
320};
321
322static const struct flexcan_devtype_data fsl_ls1021a_r2_devtype_data = {
323 .quirks = FLEXCAN_QUIRK_DISABLE_RXFG | FLEXCAN_QUIRK_ENABLE_EACEN_RRS |
Olivier Deprez0e641232021-09-23 10:07:05 +0200324 FLEXCAN_QUIRK_BROKEN_PERR_STATE | FLEXCAN_QUIRK_USE_OFF_TIMESTAMP,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000325};
326
327static const struct can_bittiming_const flexcan_bittiming_const = {
328 .name = DRV_NAME,
329 .tseg1_min = 4,
330 .tseg1_max = 16,
331 .tseg2_min = 2,
332 .tseg2_max = 8,
333 .sjw_max = 4,
334 .brp_min = 1,
335 .brp_max = 256,
336 .brp_inc = 1,
337};
338
339/* FlexCAN module is essentially modelled as a little-endian IP in most
340 * SoCs, i.e the registers as well as the message buffer areas are
341 * implemented in a little-endian fashion.
342 *
343 * However there are some SoCs (e.g. LS1021A) which implement the FlexCAN
344 * module in a big-endian fashion (i.e the registers as well as the
345 * message buffer areas are implemented in a big-endian way).
346 *
347 * In addition, the FlexCAN module can be found on SoCs having ARM or
348 * PPC cores. So, we need to abstract off the register read/write
349 * functions, ensuring that these cater to all the combinations of module
350 * endianness and underlying CPU endianness.
351 */
352static inline u32 flexcan_read_be(void __iomem *addr)
353{
354 return ioread32be(addr);
355}
356
357static inline void flexcan_write_be(u32 val, void __iomem *addr)
358{
359 iowrite32be(val, addr);
360}
361
362static inline u32 flexcan_read_le(void __iomem *addr)
363{
364 return ioread32(addr);
365}
366
367static inline void flexcan_write_le(u32 val, void __iomem *addr)
368{
369 iowrite32(val, addr);
370}
371
David Brazdil0f672f62019-12-10 10:32:29 +0000372static struct flexcan_mb __iomem *flexcan_get_mb(const struct flexcan_priv *priv,
373 u8 mb_index)
374{
375 u8 bank_size;
376 bool bank;
377
378 if (WARN_ON(mb_index >= priv->mb_count))
379 return NULL;
380
381 bank_size = sizeof(priv->regs->mb[0]) / priv->mb_size;
382
383 bank = mb_index >= bank_size;
384 if (bank)
385 mb_index -= bank_size;
386
387 return (struct flexcan_mb __iomem *)
388 (&priv->regs->mb[bank][priv->mb_size * mb_index]);
389}
390
Olivier Deprez0e641232021-09-23 10:07:05 +0200391static int flexcan_low_power_enter_ack(struct flexcan_priv *priv)
392{
393 struct flexcan_regs __iomem *regs = priv->regs;
394 unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
395
396 while (timeout-- && !(priv->read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
397 udelay(10);
398
399 if (!(priv->read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
400 return -ETIMEDOUT;
401
402 return 0;
403}
404
405static int flexcan_low_power_exit_ack(struct flexcan_priv *priv)
406{
407 struct flexcan_regs __iomem *regs = priv->regs;
408 unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
409
410 while (timeout-- && (priv->read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
411 udelay(10);
412
413 if (priv->read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK)
414 return -ETIMEDOUT;
415
416 return 0;
417}
418
David Brazdil0f672f62019-12-10 10:32:29 +0000419static void flexcan_enable_wakeup_irq(struct flexcan_priv *priv, bool enable)
420{
421 struct flexcan_regs __iomem *regs = priv->regs;
422 u32 reg_mcr;
423
424 reg_mcr = priv->read(&regs->mcr);
425
426 if (enable)
427 reg_mcr |= FLEXCAN_MCR_WAK_MSK;
428 else
429 reg_mcr &= ~FLEXCAN_MCR_WAK_MSK;
430
431 priv->write(reg_mcr, &regs->mcr);
432}
433
434static inline int flexcan_enter_stop_mode(struct flexcan_priv *priv)
435{
436 struct flexcan_regs __iomem *regs = priv->regs;
David Brazdil0f672f62019-12-10 10:32:29 +0000437 u32 reg_mcr;
438
439 reg_mcr = priv->read(&regs->mcr);
440 reg_mcr |= FLEXCAN_MCR_SLF_WAK;
441 priv->write(reg_mcr, &regs->mcr);
442
443 /* enable stop request */
444 regmap_update_bits(priv->stm.gpr, priv->stm.req_gpr,
445 1 << priv->stm.req_bit, 1 << priv->stm.req_bit);
446
Olivier Deprez0e641232021-09-23 10:07:05 +0200447 return flexcan_low_power_enter_ack(priv);
David Brazdil0f672f62019-12-10 10:32:29 +0000448}
449
450static inline int flexcan_exit_stop_mode(struct flexcan_priv *priv)
451{
452 struct flexcan_regs __iomem *regs = priv->regs;
David Brazdil0f672f62019-12-10 10:32:29 +0000453 u32 reg_mcr;
454
455 /* remove stop request */
456 regmap_update_bits(priv->stm.gpr, priv->stm.req_gpr,
457 1 << priv->stm.req_bit, 0);
458
David Brazdil0f672f62019-12-10 10:32:29 +0000459
460 reg_mcr = priv->read(&regs->mcr);
461 reg_mcr &= ~FLEXCAN_MCR_SLF_WAK;
462 priv->write(reg_mcr, &regs->mcr);
463
Olivier Deprez0e641232021-09-23 10:07:05 +0200464 return flexcan_low_power_exit_ack(priv);
David Brazdil0f672f62019-12-10 10:32:29 +0000465}
466
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000467static inline void flexcan_error_irq_enable(const struct flexcan_priv *priv)
468{
469 struct flexcan_regs __iomem *regs = priv->regs;
470 u32 reg_ctrl = (priv->reg_ctrl_default | FLEXCAN_CTRL_ERR_MSK);
471
472 priv->write(reg_ctrl, &regs->ctrl);
473}
474
475static inline void flexcan_error_irq_disable(const struct flexcan_priv *priv)
476{
477 struct flexcan_regs __iomem *regs = priv->regs;
478 u32 reg_ctrl = (priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_MSK);
479
480 priv->write(reg_ctrl, &regs->ctrl);
481}
482
David Brazdil0f672f62019-12-10 10:32:29 +0000483static int flexcan_clks_enable(const struct flexcan_priv *priv)
484{
485 int err;
486
487 err = clk_prepare_enable(priv->clk_ipg);
488 if (err)
489 return err;
490
491 err = clk_prepare_enable(priv->clk_per);
492 if (err)
493 clk_disable_unprepare(priv->clk_ipg);
494
495 return err;
496}
497
498static void flexcan_clks_disable(const struct flexcan_priv *priv)
499{
500 clk_disable_unprepare(priv->clk_per);
501 clk_disable_unprepare(priv->clk_ipg);
502}
503
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000504static inline int flexcan_transceiver_enable(const struct flexcan_priv *priv)
505{
506 if (!priv->reg_xceiver)
507 return 0;
508
509 return regulator_enable(priv->reg_xceiver);
510}
511
512static inline int flexcan_transceiver_disable(const struct flexcan_priv *priv)
513{
514 if (!priv->reg_xceiver)
515 return 0;
516
517 return regulator_disable(priv->reg_xceiver);
518}
519
520static int flexcan_chip_enable(struct flexcan_priv *priv)
521{
522 struct flexcan_regs __iomem *regs = priv->regs;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000523 u32 reg;
524
525 reg = priv->read(&regs->mcr);
526 reg &= ~FLEXCAN_MCR_MDIS;
527 priv->write(reg, &regs->mcr);
528
Olivier Deprez0e641232021-09-23 10:07:05 +0200529 return flexcan_low_power_exit_ack(priv);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000530}
531
532static int flexcan_chip_disable(struct flexcan_priv *priv)
533{
534 struct flexcan_regs __iomem *regs = priv->regs;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000535 u32 reg;
536
537 reg = priv->read(&regs->mcr);
538 reg |= FLEXCAN_MCR_MDIS;
539 priv->write(reg, &regs->mcr);
540
Olivier Deprez0e641232021-09-23 10:07:05 +0200541 return flexcan_low_power_enter_ack(priv);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000542}
543
544static int flexcan_chip_freeze(struct flexcan_priv *priv)
545{
546 struct flexcan_regs __iomem *regs = priv->regs;
Olivier Deprez0e641232021-09-23 10:07:05 +0200547 unsigned int timeout;
548 u32 bitrate = priv->can.bittiming.bitrate;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000549 u32 reg;
550
Olivier Deprez0e641232021-09-23 10:07:05 +0200551 if (bitrate)
552 timeout = 1000 * 1000 * 10 / bitrate;
553 else
554 timeout = FLEXCAN_TIMEOUT_US / 10;
555
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000556 reg = priv->read(&regs->mcr);
Olivier Deprez0e641232021-09-23 10:07:05 +0200557 reg |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_HALT;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000558 priv->write(reg, &regs->mcr);
559
560 while (timeout-- && !(priv->read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
561 udelay(100);
562
563 if (!(priv->read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
564 return -ETIMEDOUT;
565
566 return 0;
567}
568
569static int flexcan_chip_unfreeze(struct flexcan_priv *priv)
570{
571 struct flexcan_regs __iomem *regs = priv->regs;
572 unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
573 u32 reg;
574
575 reg = priv->read(&regs->mcr);
576 reg &= ~FLEXCAN_MCR_HALT;
577 priv->write(reg, &regs->mcr);
578
579 while (timeout-- && (priv->read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
580 udelay(10);
581
582 if (priv->read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK)
583 return -ETIMEDOUT;
584
585 return 0;
586}
587
588static int flexcan_chip_softreset(struct flexcan_priv *priv)
589{
590 struct flexcan_regs __iomem *regs = priv->regs;
591 unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
592
593 priv->write(FLEXCAN_MCR_SOFTRST, &regs->mcr);
594 while (timeout-- && (priv->read(&regs->mcr) & FLEXCAN_MCR_SOFTRST))
595 udelay(10);
596
597 if (priv->read(&regs->mcr) & FLEXCAN_MCR_SOFTRST)
598 return -ETIMEDOUT;
599
600 return 0;
601}
602
603static int __flexcan_get_berr_counter(const struct net_device *dev,
604 struct can_berr_counter *bec)
605{
606 const struct flexcan_priv *priv = netdev_priv(dev);
607 struct flexcan_regs __iomem *regs = priv->regs;
608 u32 reg = priv->read(&regs->ecr);
609
610 bec->txerr = (reg >> 0) & 0xff;
611 bec->rxerr = (reg >> 8) & 0xff;
612
613 return 0;
614}
615
616static int flexcan_get_berr_counter(const struct net_device *dev,
617 struct can_berr_counter *bec)
618{
619 const struct flexcan_priv *priv = netdev_priv(dev);
620 int err;
621
David Brazdil0f672f62019-12-10 10:32:29 +0000622 err = pm_runtime_get_sync(priv->dev);
Olivier Deprez0e641232021-09-23 10:07:05 +0200623 if (err < 0) {
624 pm_runtime_put_noidle(priv->dev);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000625 return err;
Olivier Deprez0e641232021-09-23 10:07:05 +0200626 }
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000627
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000628 err = __flexcan_get_berr_counter(dev, bec);
629
David Brazdil0f672f62019-12-10 10:32:29 +0000630 pm_runtime_put(priv->dev);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000631
632 return err;
633}
634
635static netdev_tx_t flexcan_start_xmit(struct sk_buff *skb, struct net_device *dev)
636{
637 const struct flexcan_priv *priv = netdev_priv(dev);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000638 struct can_frame *cf = (struct can_frame *)skb->data;
639 u32 can_id;
640 u32 data;
641 u32 ctrl = FLEXCAN_MB_CODE_TX_DATA | (cf->can_dlc << 16);
David Brazdil0f672f62019-12-10 10:32:29 +0000642 int i;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000643
644 if (can_dropped_invalid_skb(dev, skb))
645 return NETDEV_TX_OK;
646
647 netif_stop_queue(dev);
648
649 if (cf->can_id & CAN_EFF_FLAG) {
650 can_id = cf->can_id & CAN_EFF_MASK;
651 ctrl |= FLEXCAN_MB_CNT_IDE | FLEXCAN_MB_CNT_SRR;
652 } else {
653 can_id = (cf->can_id & CAN_SFF_MASK) << 18;
654 }
655
656 if (cf->can_id & CAN_RTR_FLAG)
657 ctrl |= FLEXCAN_MB_CNT_RTR;
658
David Brazdil0f672f62019-12-10 10:32:29 +0000659 for (i = 0; i < cf->can_dlc; i += sizeof(u32)) {
660 data = be32_to_cpup((__be32 *)&cf->data[i]);
661 priv->write(data, &priv->tx_mb->data[i / sizeof(u32)]);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000662 }
663
664 can_put_echo_skb(skb, dev, 0);
665
David Brazdil0f672f62019-12-10 10:32:29 +0000666 priv->write(can_id, &priv->tx_mb->can_id);
667 priv->write(ctrl, &priv->tx_mb->can_ctrl);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000668
669 /* Errata ERR005829 step8:
670 * Write twice INACTIVE(0x8) code to first MB.
671 */
672 priv->write(FLEXCAN_MB_CODE_TX_INACTIVE,
David Brazdil0f672f62019-12-10 10:32:29 +0000673 &priv->tx_mb_reserved->can_ctrl);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000674 priv->write(FLEXCAN_MB_CODE_TX_INACTIVE,
David Brazdil0f672f62019-12-10 10:32:29 +0000675 &priv->tx_mb_reserved->can_ctrl);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000676
677 return NETDEV_TX_OK;
678}
679
680static void flexcan_irq_bus_err(struct net_device *dev, u32 reg_esr)
681{
682 struct flexcan_priv *priv = netdev_priv(dev);
683 struct flexcan_regs __iomem *regs = priv->regs;
684 struct sk_buff *skb;
685 struct can_frame *cf;
686 bool rx_errors = false, tx_errors = false;
687 u32 timestamp;
David Brazdil0f672f62019-12-10 10:32:29 +0000688 int err;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000689
690 timestamp = priv->read(&regs->timer) << 16;
691
692 skb = alloc_can_err_skb(dev, &cf);
693 if (unlikely(!skb))
694 return;
695
696 cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR;
697
698 if (reg_esr & FLEXCAN_ESR_BIT1_ERR) {
699 netdev_dbg(dev, "BIT1_ERR irq\n");
700 cf->data[2] |= CAN_ERR_PROT_BIT1;
701 tx_errors = true;
702 }
703 if (reg_esr & FLEXCAN_ESR_BIT0_ERR) {
704 netdev_dbg(dev, "BIT0_ERR irq\n");
705 cf->data[2] |= CAN_ERR_PROT_BIT0;
706 tx_errors = true;
707 }
708 if (reg_esr & FLEXCAN_ESR_ACK_ERR) {
709 netdev_dbg(dev, "ACK_ERR irq\n");
710 cf->can_id |= CAN_ERR_ACK;
711 cf->data[3] = CAN_ERR_PROT_LOC_ACK;
712 tx_errors = true;
713 }
714 if (reg_esr & FLEXCAN_ESR_CRC_ERR) {
715 netdev_dbg(dev, "CRC_ERR irq\n");
716 cf->data[2] |= CAN_ERR_PROT_BIT;
717 cf->data[3] = CAN_ERR_PROT_LOC_CRC_SEQ;
718 rx_errors = true;
719 }
720 if (reg_esr & FLEXCAN_ESR_FRM_ERR) {
721 netdev_dbg(dev, "FRM_ERR irq\n");
722 cf->data[2] |= CAN_ERR_PROT_FORM;
723 rx_errors = true;
724 }
725 if (reg_esr & FLEXCAN_ESR_STF_ERR) {
726 netdev_dbg(dev, "STF_ERR irq\n");
727 cf->data[2] |= CAN_ERR_PROT_STUFF;
728 rx_errors = true;
729 }
730
731 priv->can.can_stats.bus_error++;
732 if (rx_errors)
733 dev->stats.rx_errors++;
734 if (tx_errors)
735 dev->stats.tx_errors++;
736
David Brazdil0f672f62019-12-10 10:32:29 +0000737 err = can_rx_offload_queue_sorted(&priv->offload, skb, timestamp);
738 if (err)
739 dev->stats.rx_fifo_errors++;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000740}
741
742static void flexcan_irq_state(struct net_device *dev, u32 reg_esr)
743{
744 struct flexcan_priv *priv = netdev_priv(dev);
745 struct flexcan_regs __iomem *regs = priv->regs;
746 struct sk_buff *skb;
747 struct can_frame *cf;
748 enum can_state new_state, rx_state, tx_state;
749 int flt;
750 struct can_berr_counter bec;
751 u32 timestamp;
David Brazdil0f672f62019-12-10 10:32:29 +0000752 int err;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000753
754 timestamp = priv->read(&regs->timer) << 16;
755
756 flt = reg_esr & FLEXCAN_ESR_FLT_CONF_MASK;
757 if (likely(flt == FLEXCAN_ESR_FLT_CONF_ACTIVE)) {
758 tx_state = unlikely(reg_esr & FLEXCAN_ESR_TX_WRN) ?
759 CAN_STATE_ERROR_WARNING : CAN_STATE_ERROR_ACTIVE;
760 rx_state = unlikely(reg_esr & FLEXCAN_ESR_RX_WRN) ?
761 CAN_STATE_ERROR_WARNING : CAN_STATE_ERROR_ACTIVE;
762 new_state = max(tx_state, rx_state);
763 } else {
764 __flexcan_get_berr_counter(dev, &bec);
765 new_state = flt == FLEXCAN_ESR_FLT_CONF_PASSIVE ?
766 CAN_STATE_ERROR_PASSIVE : CAN_STATE_BUS_OFF;
767 rx_state = bec.rxerr >= bec.txerr ? new_state : 0;
768 tx_state = bec.rxerr <= bec.txerr ? new_state : 0;
769 }
770
771 /* state hasn't changed */
772 if (likely(new_state == priv->can.state))
773 return;
774
775 skb = alloc_can_err_skb(dev, &cf);
776 if (unlikely(!skb))
777 return;
778
779 can_change_state(dev, cf, tx_state, rx_state);
780
781 if (unlikely(new_state == CAN_STATE_BUS_OFF))
782 can_bus_off(dev);
783
David Brazdil0f672f62019-12-10 10:32:29 +0000784 err = can_rx_offload_queue_sorted(&priv->offload, skb, timestamp);
785 if (err)
786 dev->stats.rx_fifo_errors++;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000787}
788
789static inline struct flexcan_priv *rx_offload_to_priv(struct can_rx_offload *offload)
790{
791 return container_of(offload, struct flexcan_priv, offload);
792}
793
794static unsigned int flexcan_mailbox_read(struct can_rx_offload *offload,
795 struct can_frame *cf,
796 u32 *timestamp, unsigned int n)
797{
798 struct flexcan_priv *priv = rx_offload_to_priv(offload);
799 struct flexcan_regs __iomem *regs = priv->regs;
David Brazdil0f672f62019-12-10 10:32:29 +0000800 struct flexcan_mb __iomem *mb;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000801 u32 reg_ctrl, reg_id, reg_iflag1;
David Brazdil0f672f62019-12-10 10:32:29 +0000802 int i;
803
804 mb = flexcan_get_mb(priv, n);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000805
806 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
807 u32 code;
808
809 do {
810 reg_ctrl = priv->read(&mb->can_ctrl);
811 } while (reg_ctrl & FLEXCAN_MB_CODE_RX_BUSY_BIT);
812
813 /* is this MB empty? */
814 code = reg_ctrl & FLEXCAN_MB_CODE_MASK;
815 if ((code != FLEXCAN_MB_CODE_RX_FULL) &&
816 (code != FLEXCAN_MB_CODE_RX_OVERRUN))
817 return 0;
818
819 if (code == FLEXCAN_MB_CODE_RX_OVERRUN) {
820 /* This MB was overrun, we lost data */
821 offload->dev->stats.rx_over_errors++;
822 offload->dev->stats.rx_errors++;
823 }
824 } else {
825 reg_iflag1 = priv->read(&regs->iflag1);
826 if (!(reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE))
827 return 0;
828
829 reg_ctrl = priv->read(&mb->can_ctrl);
830 }
831
832 /* increase timstamp to full 32 bit */
833 *timestamp = reg_ctrl << 16;
834
835 reg_id = priv->read(&mb->can_id);
836 if (reg_ctrl & FLEXCAN_MB_CNT_IDE)
837 cf->can_id = ((reg_id >> 0) & CAN_EFF_MASK) | CAN_EFF_FLAG;
838 else
839 cf->can_id = (reg_id >> 18) & CAN_SFF_MASK;
840
841 if (reg_ctrl & FLEXCAN_MB_CNT_RTR)
842 cf->can_id |= CAN_RTR_FLAG;
843 cf->can_dlc = get_can_dlc((reg_ctrl >> 16) & 0xf);
844
David Brazdil0f672f62019-12-10 10:32:29 +0000845 for (i = 0; i < cf->can_dlc; i += sizeof(u32)) {
846 __be32 data = cpu_to_be32(priv->read(&mb->data[i / sizeof(u32)]));
847 *(__be32 *)(cf->data + i) = data;
848 }
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000849
850 /* mark as read */
851 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
852 /* Clear IRQ */
853 if (n < 32)
854 priv->write(BIT(n), &regs->iflag1);
855 else
856 priv->write(BIT(n - 32), &regs->iflag2);
857 } else {
858 priv->write(FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->iflag1);
859 }
860
861 /* Read the Free Running Timer. It is optional but recommended
862 * to unlock Mailbox as soon as possible and make it available
863 * for reception.
864 */
865 priv->read(&regs->timer);
866
867 return 1;
868}
869
870
871static inline u64 flexcan_read_reg_iflag_rx(struct flexcan_priv *priv)
872{
873 struct flexcan_regs __iomem *regs = priv->regs;
874 u32 iflag1, iflag2;
875
876 iflag2 = priv->read(&regs->iflag2) & priv->reg_imask2_default &
David Brazdil0f672f62019-12-10 10:32:29 +0000877 ~FLEXCAN_IFLAG_MB(priv->tx_mb_idx);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000878 iflag1 = priv->read(&regs->iflag1) & priv->reg_imask1_default;
879
880 return (u64)iflag2 << 32 | iflag1;
881}
882
883static irqreturn_t flexcan_irq(int irq, void *dev_id)
884{
885 struct net_device *dev = dev_id;
886 struct net_device_stats *stats = &dev->stats;
887 struct flexcan_priv *priv = netdev_priv(dev);
888 struct flexcan_regs __iomem *regs = priv->regs;
889 irqreturn_t handled = IRQ_NONE;
890 u32 reg_iflag2, reg_esr;
891 enum can_state last_state = priv->can.state;
892
893 /* reception interrupt */
894 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
895 u64 reg_iflag;
896 int ret;
897
898 while ((reg_iflag = flexcan_read_reg_iflag_rx(priv))) {
899 handled = IRQ_HANDLED;
900 ret = can_rx_offload_irq_offload_timestamp(&priv->offload,
901 reg_iflag);
902 if (!ret)
903 break;
904 }
905 } else {
906 u32 reg_iflag1;
907
908 reg_iflag1 = priv->read(&regs->iflag1);
909 if (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE) {
910 handled = IRQ_HANDLED;
911 can_rx_offload_irq_offload_fifo(&priv->offload);
912 }
913
914 /* FIFO overflow interrupt */
915 if (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_OVERFLOW) {
916 handled = IRQ_HANDLED;
917 priv->write(FLEXCAN_IFLAG_RX_FIFO_OVERFLOW,
918 &regs->iflag1);
919 dev->stats.rx_over_errors++;
920 dev->stats.rx_errors++;
921 }
922 }
923
924 reg_iflag2 = priv->read(&regs->iflag2);
925
926 /* transmission complete interrupt */
David Brazdil0f672f62019-12-10 10:32:29 +0000927 if (reg_iflag2 & FLEXCAN_IFLAG_MB(priv->tx_mb_idx)) {
928 u32 reg_ctrl = priv->read(&priv->tx_mb->can_ctrl);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000929
930 handled = IRQ_HANDLED;
931 stats->tx_bytes += can_rx_offload_get_echo_skb(&priv->offload,
932 0, reg_ctrl << 16);
933 stats->tx_packets++;
934 can_led_event(dev, CAN_LED_EVENT_TX);
935
936 /* after sending a RTR frame MB is in RX mode */
937 priv->write(FLEXCAN_MB_CODE_TX_INACTIVE,
David Brazdil0f672f62019-12-10 10:32:29 +0000938 &priv->tx_mb->can_ctrl);
939 priv->write(FLEXCAN_IFLAG_MB(priv->tx_mb_idx), &regs->iflag2);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000940 netif_wake_queue(dev);
941 }
942
943 reg_esr = priv->read(&regs->esr);
944
945 /* ACK all bus error and state change IRQ sources */
946 if (reg_esr & FLEXCAN_ESR_ALL_INT) {
947 handled = IRQ_HANDLED;
948 priv->write(reg_esr & FLEXCAN_ESR_ALL_INT, &regs->esr);
949 }
950
951 /* state change interrupt or broken error state quirk fix is enabled */
952 if ((reg_esr & FLEXCAN_ESR_ERR_STATE) ||
953 (priv->devtype_data->quirks & (FLEXCAN_QUIRK_BROKEN_WERR_STATE |
David Brazdil0f672f62019-12-10 10:32:29 +0000954 FLEXCAN_QUIRK_BROKEN_PERR_STATE)))
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000955 flexcan_irq_state(dev, reg_esr);
956
957 /* bus error IRQ - handle if bus error reporting is activated */
958 if ((reg_esr & FLEXCAN_ESR_ERR_BUS) &&
959 (priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING))
960 flexcan_irq_bus_err(dev, reg_esr);
961
962 /* availability of error interrupt among state transitions in case
963 * bus error reporting is de-activated and
964 * FLEXCAN_QUIRK_BROKEN_PERR_STATE is enabled:
965 * +--------------------------------------------------------------+
966 * | +----------------------------------------------+ [stopped / |
967 * | | | sleeping] -+
968 * +-+-> active <-> warning <-> passive -> bus off -+
969 * ___________^^^^^^^^^^^^_______________________________
970 * disabled(1) enabled disabled
971 *
972 * (1): enabled if FLEXCAN_QUIRK_BROKEN_WERR_STATE is enabled
973 */
974 if ((last_state != priv->can.state) &&
975 (priv->devtype_data->quirks & FLEXCAN_QUIRK_BROKEN_PERR_STATE) &&
976 !(priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING)) {
977 switch (priv->can.state) {
978 case CAN_STATE_ERROR_ACTIVE:
979 if (priv->devtype_data->quirks &
980 FLEXCAN_QUIRK_BROKEN_WERR_STATE)
981 flexcan_error_irq_enable(priv);
982 else
983 flexcan_error_irq_disable(priv);
984 break;
985
986 case CAN_STATE_ERROR_WARNING:
987 flexcan_error_irq_enable(priv);
988 break;
989
990 case CAN_STATE_ERROR_PASSIVE:
991 case CAN_STATE_BUS_OFF:
992 flexcan_error_irq_disable(priv);
993 break;
994
995 default:
996 break;
997 }
998 }
999
1000 return handled;
1001}
1002
1003static void flexcan_set_bittiming(struct net_device *dev)
1004{
1005 const struct flexcan_priv *priv = netdev_priv(dev);
1006 const struct can_bittiming *bt = &priv->can.bittiming;
1007 struct flexcan_regs __iomem *regs = priv->regs;
1008 u32 reg;
1009
1010 reg = priv->read(&regs->ctrl);
1011 reg &= ~(FLEXCAN_CTRL_PRESDIV(0xff) |
1012 FLEXCAN_CTRL_RJW(0x3) |
1013 FLEXCAN_CTRL_PSEG1(0x7) |
1014 FLEXCAN_CTRL_PSEG2(0x7) |
1015 FLEXCAN_CTRL_PROPSEG(0x7) |
1016 FLEXCAN_CTRL_LPB |
1017 FLEXCAN_CTRL_SMP |
1018 FLEXCAN_CTRL_LOM);
1019
1020 reg |= FLEXCAN_CTRL_PRESDIV(bt->brp - 1) |
1021 FLEXCAN_CTRL_PSEG1(bt->phase_seg1 - 1) |
1022 FLEXCAN_CTRL_PSEG2(bt->phase_seg2 - 1) |
1023 FLEXCAN_CTRL_RJW(bt->sjw - 1) |
1024 FLEXCAN_CTRL_PROPSEG(bt->prop_seg - 1);
1025
1026 if (priv->can.ctrlmode & CAN_CTRLMODE_LOOPBACK)
1027 reg |= FLEXCAN_CTRL_LPB;
1028 if (priv->can.ctrlmode & CAN_CTRLMODE_LISTENONLY)
1029 reg |= FLEXCAN_CTRL_LOM;
1030 if (priv->can.ctrlmode & CAN_CTRLMODE_3_SAMPLES)
1031 reg |= FLEXCAN_CTRL_SMP;
1032
1033 netdev_dbg(dev, "writing ctrl=0x%08x\n", reg);
1034 priv->write(reg, &regs->ctrl);
1035
1036 /* print chip status */
1037 netdev_dbg(dev, "%s: mcr=0x%08x ctrl=0x%08x\n", __func__,
1038 priv->read(&regs->mcr), priv->read(&regs->ctrl));
1039}
1040
1041/* flexcan_chip_start
1042 *
1043 * this functions is entered with clocks enabled
1044 *
1045 */
1046static int flexcan_chip_start(struct net_device *dev)
1047{
1048 struct flexcan_priv *priv = netdev_priv(dev);
1049 struct flexcan_regs __iomem *regs = priv->regs;
1050 u32 reg_mcr, reg_ctrl, reg_ctrl2, reg_mecr;
1051 int err, i;
David Brazdil0f672f62019-12-10 10:32:29 +00001052 struct flexcan_mb __iomem *mb;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001053
1054 /* enable module */
1055 err = flexcan_chip_enable(priv);
1056 if (err)
1057 return err;
1058
1059 /* soft reset */
1060 err = flexcan_chip_softreset(priv);
1061 if (err)
1062 goto out_chip_disable;
1063
1064 flexcan_set_bittiming(dev);
1065
Olivier Deprez0e641232021-09-23 10:07:05 +02001066 /* set freeze, halt */
1067 err = flexcan_chip_freeze(priv);
1068 if (err)
1069 goto out_chip_disable;
1070
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001071 /* MCR
1072 *
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001073 * only supervisor access
1074 * enable warning int
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001075 * enable individual RX masking
1076 * choose format C
1077 * set max mailbox number
1078 */
1079 reg_mcr = priv->read(&regs->mcr);
1080 reg_mcr &= ~FLEXCAN_MCR_MAXMB(0xff);
Olivier Deprez0e641232021-09-23 10:07:05 +02001081 reg_mcr |= FLEXCAN_MCR_SUPV | FLEXCAN_MCR_WRN_EN | FLEXCAN_MCR_IRMQ |
1082 FLEXCAN_MCR_IDAM_C | FLEXCAN_MCR_MAXMB(priv->tx_mb_idx);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001083
David Brazdil0f672f62019-12-10 10:32:29 +00001084 /* MCR
1085 *
1086 * FIFO:
1087 * - disable for timestamp mode
1088 * - enable for FIFO mode
1089 */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001090 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP)
1091 reg_mcr &= ~FLEXCAN_MCR_FEN;
1092 else
1093 reg_mcr |= FLEXCAN_MCR_FEN;
1094
David Brazdil0f672f62019-12-10 10:32:29 +00001095 /* MCR
1096 *
1097 * NOTE: In loopback mode, the CAN_MCR[SRXDIS] cannot be
1098 * asserted because this will impede the self reception
1099 * of a transmitted message. This is not documented in
1100 * earlier versions of flexcan block guide.
1101 *
1102 * Self Reception:
1103 * - enable Self Reception for loopback mode
1104 * (by clearing "Self Reception Disable" bit)
1105 * - disable for normal operation
1106 */
1107 if (priv->can.ctrlmode & CAN_CTRLMODE_LOOPBACK)
1108 reg_mcr &= ~FLEXCAN_MCR_SRX_DIS;
1109 else
1110 reg_mcr |= FLEXCAN_MCR_SRX_DIS;
1111
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001112 netdev_dbg(dev, "%s: writing mcr=0x%08x", __func__, reg_mcr);
1113 priv->write(reg_mcr, &regs->mcr);
1114
1115 /* CTRL
1116 *
1117 * disable timer sync feature
1118 *
1119 * disable auto busoff recovery
1120 * transmit lowest buffer first
1121 *
1122 * enable tx and rx warning interrupt
1123 * enable bus off interrupt
1124 * (== FLEXCAN_CTRL_ERR_STATE)
1125 */
1126 reg_ctrl = priv->read(&regs->ctrl);
1127 reg_ctrl &= ~FLEXCAN_CTRL_TSYN;
1128 reg_ctrl |= FLEXCAN_CTRL_BOFF_REC | FLEXCAN_CTRL_LBUF |
1129 FLEXCAN_CTRL_ERR_STATE;
1130
1131 /* enable the "error interrupt" (FLEXCAN_CTRL_ERR_MSK),
1132 * on most Flexcan cores, too. Otherwise we don't get
1133 * any error warning or passive interrupts.
1134 */
1135 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_BROKEN_WERR_STATE ||
1136 priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING)
1137 reg_ctrl |= FLEXCAN_CTRL_ERR_MSK;
1138 else
1139 reg_ctrl &= ~FLEXCAN_CTRL_ERR_MSK;
1140
1141 /* save for later use */
1142 priv->reg_ctrl_default = reg_ctrl;
1143 /* leave interrupts disabled for now */
1144 reg_ctrl &= ~FLEXCAN_CTRL_ERR_ALL;
1145 netdev_dbg(dev, "%s: writing ctrl=0x%08x", __func__, reg_ctrl);
1146 priv->write(reg_ctrl, &regs->ctrl);
1147
1148 if ((priv->devtype_data->quirks & FLEXCAN_QUIRK_ENABLE_EACEN_RRS)) {
1149 reg_ctrl2 = priv->read(&regs->ctrl2);
1150 reg_ctrl2 |= FLEXCAN_CTRL2_EACEN | FLEXCAN_CTRL2_RRS;
1151 priv->write(reg_ctrl2, &regs->ctrl2);
1152 }
1153
1154 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
1155 for (i = priv->offload.mb_first; i <= priv->offload.mb_last; i++) {
David Brazdil0f672f62019-12-10 10:32:29 +00001156 mb = flexcan_get_mb(priv, i);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001157 priv->write(FLEXCAN_MB_CODE_RX_EMPTY,
David Brazdil0f672f62019-12-10 10:32:29 +00001158 &mb->can_ctrl);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001159 }
1160 } else {
1161 /* clear and invalidate unused mailboxes first */
David Brazdil0f672f62019-12-10 10:32:29 +00001162 for (i = FLEXCAN_TX_MB_RESERVED_OFF_FIFO; i < priv->mb_count; i++) {
1163 mb = flexcan_get_mb(priv, i);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001164 priv->write(FLEXCAN_MB_CODE_RX_INACTIVE,
David Brazdil0f672f62019-12-10 10:32:29 +00001165 &mb->can_ctrl);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001166 }
1167 }
1168
1169 /* Errata ERR005829: mark first TX mailbox as INACTIVE */
1170 priv->write(FLEXCAN_MB_CODE_TX_INACTIVE,
1171 &priv->tx_mb_reserved->can_ctrl);
1172
1173 /* mark TX mailbox as INACTIVE */
1174 priv->write(FLEXCAN_MB_CODE_TX_INACTIVE,
David Brazdil0f672f62019-12-10 10:32:29 +00001175 &priv->tx_mb->can_ctrl);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001176
1177 /* acceptance mask/acceptance code (accept everything) */
1178 priv->write(0x0, &regs->rxgmask);
1179 priv->write(0x0, &regs->rx14mask);
1180 priv->write(0x0, &regs->rx15mask);
1181
1182 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_DISABLE_RXFG)
1183 priv->write(0x0, &regs->rxfgmask);
1184
1185 /* clear acceptance filters */
David Brazdil0f672f62019-12-10 10:32:29 +00001186 for (i = 0; i < priv->mb_count; i++)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001187 priv->write(0, &regs->rximr[i]);
1188
1189 /* On Vybrid, disable memory error detection interrupts
1190 * and freeze mode.
1191 * This also works around errata e5295 which generates
1192 * false positive memory errors and put the device in
1193 * freeze mode.
1194 */
1195 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_DISABLE_MECR) {
1196 /* Follow the protocol as described in "Detection
1197 * and Correction of Memory Errors" to write to
1198 * MECR register
1199 */
1200 reg_ctrl2 = priv->read(&regs->ctrl2);
1201 reg_ctrl2 |= FLEXCAN_CTRL2_ECRWRE;
1202 priv->write(reg_ctrl2, &regs->ctrl2);
1203
1204 reg_mecr = priv->read(&regs->mecr);
1205 reg_mecr &= ~FLEXCAN_MECR_ECRWRDIS;
1206 priv->write(reg_mecr, &regs->mecr);
David Brazdil0f672f62019-12-10 10:32:29 +00001207 reg_mecr |= FLEXCAN_MECR_ECCDIS;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001208 reg_mecr &= ~(FLEXCAN_MECR_NCEFAFRZ | FLEXCAN_MECR_HANCEI_MSK |
1209 FLEXCAN_MECR_FANCEI_MSK);
1210 priv->write(reg_mecr, &regs->mecr);
1211 }
1212
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001213 /* synchronize with the can bus */
1214 err = flexcan_chip_unfreeze(priv);
1215 if (err)
Olivier Deprez0e641232021-09-23 10:07:05 +02001216 goto out_chip_disable;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001217
1218 priv->can.state = CAN_STATE_ERROR_ACTIVE;
1219
1220 /* enable interrupts atomically */
1221 disable_irq(dev->irq);
1222 priv->write(priv->reg_ctrl_default, &regs->ctrl);
1223 priv->write(priv->reg_imask1_default, &regs->imask1);
1224 priv->write(priv->reg_imask2_default, &regs->imask2);
1225 enable_irq(dev->irq);
1226
1227 /* print chip status */
1228 netdev_dbg(dev, "%s: reading mcr=0x%08x ctrl=0x%08x\n", __func__,
1229 priv->read(&regs->mcr), priv->read(&regs->ctrl));
1230
1231 return 0;
1232
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001233 out_chip_disable:
1234 flexcan_chip_disable(priv);
1235 return err;
1236}
1237
Olivier Deprez0e641232021-09-23 10:07:05 +02001238/* __flexcan_chip_stop
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001239 *
Olivier Deprez0e641232021-09-23 10:07:05 +02001240 * this function is entered with clocks enabled
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001241 */
Olivier Deprez0e641232021-09-23 10:07:05 +02001242static int __flexcan_chip_stop(struct net_device *dev, bool disable_on_error)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001243{
1244 struct flexcan_priv *priv = netdev_priv(dev);
1245 struct flexcan_regs __iomem *regs = priv->regs;
Olivier Deprez0e641232021-09-23 10:07:05 +02001246 int err;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001247
1248 /* freeze + disable module */
Olivier Deprez0e641232021-09-23 10:07:05 +02001249 err = flexcan_chip_freeze(priv);
1250 if (err && !disable_on_error)
1251 return err;
1252 err = flexcan_chip_disable(priv);
1253 if (err && !disable_on_error)
1254 goto out_chip_unfreeze;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001255
1256 /* Disable all interrupts */
1257 priv->write(0, &regs->imask2);
1258 priv->write(0, &regs->imask1);
1259 priv->write(priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_ALL,
1260 &regs->ctrl);
1261
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001262 priv->can.state = CAN_STATE_STOPPED;
Olivier Deprez0e641232021-09-23 10:07:05 +02001263
1264 return 0;
1265
1266 out_chip_unfreeze:
1267 flexcan_chip_unfreeze(priv);
1268
1269 return err;
1270}
1271
1272static inline int flexcan_chip_stop_disable_on_error(struct net_device *dev)
1273{
1274 return __flexcan_chip_stop(dev, true);
1275}
1276
1277static inline int flexcan_chip_stop(struct net_device *dev)
1278{
1279 return __flexcan_chip_stop(dev, false);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001280}
1281
1282static int flexcan_open(struct net_device *dev)
1283{
1284 struct flexcan_priv *priv = netdev_priv(dev);
1285 int err;
1286
David Brazdil0f672f62019-12-10 10:32:29 +00001287 err = pm_runtime_get_sync(priv->dev);
Olivier Deprez0e641232021-09-23 10:07:05 +02001288 if (err < 0) {
1289 pm_runtime_put_noidle(priv->dev);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001290 return err;
Olivier Deprez0e641232021-09-23 10:07:05 +02001291 }
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001292
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001293 err = open_candev(dev);
1294 if (err)
David Brazdil0f672f62019-12-10 10:32:29 +00001295 goto out_runtime_put;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001296
Olivier Deprez0e641232021-09-23 10:07:05 +02001297 err = flexcan_transceiver_enable(priv);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001298 if (err)
1299 goto out_close;
1300
Olivier Deprez0e641232021-09-23 10:07:05 +02001301 err = request_irq(dev->irq, flexcan_irq, IRQF_SHARED, dev->name, dev);
1302 if (err)
1303 goto out_transceiver_disable;
1304
David Brazdil0f672f62019-12-10 10:32:29 +00001305 priv->mb_size = sizeof(struct flexcan_mb) + CAN_MAX_DLEN;
1306 priv->mb_count = (sizeof(priv->regs->mb[0]) / priv->mb_size) +
1307 (sizeof(priv->regs->mb[1]) / priv->mb_size);
1308
1309 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP)
1310 priv->tx_mb_reserved =
1311 flexcan_get_mb(priv, FLEXCAN_TX_MB_RESERVED_OFF_TIMESTAMP);
1312 else
1313 priv->tx_mb_reserved =
1314 flexcan_get_mb(priv, FLEXCAN_TX_MB_RESERVED_OFF_FIFO);
1315 priv->tx_mb_idx = priv->mb_count - 1;
1316 priv->tx_mb = flexcan_get_mb(priv, priv->tx_mb_idx);
1317
1318 priv->reg_imask1_default = 0;
1319 priv->reg_imask2_default = FLEXCAN_IFLAG_MB(priv->tx_mb_idx);
1320
1321 priv->offload.mailbox_read = flexcan_mailbox_read;
1322
1323 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
1324 u64 imask;
1325
1326 priv->offload.mb_first = FLEXCAN_RX_MB_OFF_TIMESTAMP_FIRST;
1327 priv->offload.mb_last = priv->mb_count - 2;
1328
1329 imask = GENMASK_ULL(priv->offload.mb_last,
1330 priv->offload.mb_first);
1331 priv->reg_imask1_default |= imask;
1332 priv->reg_imask2_default |= imask >> 32;
1333
1334 err = can_rx_offload_add_timestamp(dev, &priv->offload);
1335 } else {
1336 priv->reg_imask1_default |= FLEXCAN_IFLAG_RX_FIFO_OVERFLOW |
1337 FLEXCAN_IFLAG_RX_FIFO_AVAILABLE;
1338 err = can_rx_offload_add_fifo(dev, &priv->offload,
1339 FLEXCAN_NAPI_WEIGHT);
1340 }
1341 if (err)
1342 goto out_free_irq;
1343
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001344 /* start chip and queuing */
1345 err = flexcan_chip_start(dev);
1346 if (err)
David Brazdil0f672f62019-12-10 10:32:29 +00001347 goto out_offload_del;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001348
1349 can_led_event(dev, CAN_LED_EVENT_OPEN);
1350
1351 can_rx_offload_enable(&priv->offload);
1352 netif_start_queue(dev);
1353
1354 return 0;
1355
David Brazdil0f672f62019-12-10 10:32:29 +00001356 out_offload_del:
1357 can_rx_offload_del(&priv->offload);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001358 out_free_irq:
1359 free_irq(dev->irq, dev);
Olivier Deprez0e641232021-09-23 10:07:05 +02001360 out_transceiver_disable:
1361 flexcan_transceiver_disable(priv);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001362 out_close:
1363 close_candev(dev);
David Brazdil0f672f62019-12-10 10:32:29 +00001364 out_runtime_put:
1365 pm_runtime_put(priv->dev);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001366
1367 return err;
1368}
1369
1370static int flexcan_close(struct net_device *dev)
1371{
1372 struct flexcan_priv *priv = netdev_priv(dev);
1373
1374 netif_stop_queue(dev);
1375 can_rx_offload_disable(&priv->offload);
Olivier Deprez0e641232021-09-23 10:07:05 +02001376 flexcan_chip_stop_disable_on_error(dev);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001377
David Brazdil0f672f62019-12-10 10:32:29 +00001378 can_rx_offload_del(&priv->offload);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001379 free_irq(dev->irq, dev);
Olivier Deprez0e641232021-09-23 10:07:05 +02001380 flexcan_transceiver_disable(priv);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001381
1382 close_candev(dev);
David Brazdil0f672f62019-12-10 10:32:29 +00001383 pm_runtime_put(priv->dev);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001384
1385 can_led_event(dev, CAN_LED_EVENT_STOP);
1386
1387 return 0;
1388}
1389
1390static int flexcan_set_mode(struct net_device *dev, enum can_mode mode)
1391{
1392 int err;
1393
1394 switch (mode) {
1395 case CAN_MODE_START:
1396 err = flexcan_chip_start(dev);
1397 if (err)
1398 return err;
1399
1400 netif_wake_queue(dev);
1401 break;
1402
1403 default:
1404 return -EOPNOTSUPP;
1405 }
1406
1407 return 0;
1408}
1409
1410static const struct net_device_ops flexcan_netdev_ops = {
1411 .ndo_open = flexcan_open,
1412 .ndo_stop = flexcan_close,
1413 .ndo_start_xmit = flexcan_start_xmit,
1414 .ndo_change_mtu = can_change_mtu,
1415};
1416
1417static int register_flexcandev(struct net_device *dev)
1418{
1419 struct flexcan_priv *priv = netdev_priv(dev);
1420 struct flexcan_regs __iomem *regs = priv->regs;
1421 u32 reg, err;
1422
David Brazdil0f672f62019-12-10 10:32:29 +00001423 err = flexcan_clks_enable(priv);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001424 if (err)
1425 return err;
1426
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001427 /* select "bus clock", chip must be disabled */
1428 err = flexcan_chip_disable(priv);
1429 if (err)
David Brazdil0f672f62019-12-10 10:32:29 +00001430 goto out_clks_disable;
1431
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001432 reg = priv->read(&regs->ctrl);
David Brazdil0f672f62019-12-10 10:32:29 +00001433 if (priv->clk_src)
1434 reg |= FLEXCAN_CTRL_CLK_SRC;
1435 else
1436 reg &= ~FLEXCAN_CTRL_CLK_SRC;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001437 priv->write(reg, &regs->ctrl);
1438
1439 err = flexcan_chip_enable(priv);
1440 if (err)
1441 goto out_chip_disable;
1442
Olivier Deprez0e641232021-09-23 10:07:05 +02001443 /* set freeze, halt */
1444 err = flexcan_chip_freeze(priv);
1445 if (err)
1446 goto out_chip_disable;
1447
1448 /* activate FIFO, restrict register access */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001449 reg = priv->read(&regs->mcr);
Olivier Deprez0e641232021-09-23 10:07:05 +02001450 reg |= FLEXCAN_MCR_FEN | FLEXCAN_MCR_SUPV;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001451 priv->write(reg, &regs->mcr);
1452
1453 /* Currently we only support newer versions of this core
1454 * featuring a RX hardware FIFO (although this driver doesn't
1455 * make use of it on some cores). Older cores, found on some
1456 * Coldfire derivates are not tested.
1457 */
1458 reg = priv->read(&regs->mcr);
1459 if (!(reg & FLEXCAN_MCR_FEN)) {
1460 netdev_err(dev, "Could not enable RX FIFO, unsupported core\n");
1461 err = -ENODEV;
1462 goto out_chip_disable;
1463 }
1464
1465 err = register_candev(dev);
David Brazdil0f672f62019-12-10 10:32:29 +00001466 if (err)
1467 goto out_chip_disable;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001468
David Brazdil0f672f62019-12-10 10:32:29 +00001469 /* Disable core and let pm_runtime_put() disable the clocks.
1470 * If CONFIG_PM is not enabled, the clocks will stay powered.
1471 */
1472 flexcan_chip_disable(priv);
1473 pm_runtime_put(priv->dev);
1474
1475 return 0;
1476
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001477 out_chip_disable:
1478 flexcan_chip_disable(priv);
David Brazdil0f672f62019-12-10 10:32:29 +00001479 out_clks_disable:
1480 flexcan_clks_disable(priv);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001481 return err;
1482}
1483
1484static void unregister_flexcandev(struct net_device *dev)
1485{
1486 unregister_candev(dev);
1487}
1488
David Brazdil0f672f62019-12-10 10:32:29 +00001489static int flexcan_setup_stop_mode(struct platform_device *pdev)
1490{
1491 struct net_device *dev = platform_get_drvdata(pdev);
1492 struct device_node *np = pdev->dev.of_node;
1493 struct device_node *gpr_np;
1494 struct flexcan_priv *priv;
1495 phandle phandle;
1496 u32 out_val[5];
1497 int ret;
1498
1499 if (!np)
1500 return -EINVAL;
1501
1502 /* stop mode property format is:
1503 * <&gpr req_gpr req_bit ack_gpr ack_bit>.
1504 */
1505 ret = of_property_read_u32_array(np, "fsl,stop-mode", out_val,
1506 ARRAY_SIZE(out_val));
1507 if (ret) {
1508 dev_dbg(&pdev->dev, "no stop-mode property\n");
1509 return ret;
1510 }
1511 phandle = *out_val;
1512
1513 gpr_np = of_find_node_by_phandle(phandle);
1514 if (!gpr_np) {
1515 dev_dbg(&pdev->dev, "could not find gpr node by phandle\n");
1516 return -ENODEV;
1517 }
1518
1519 priv = netdev_priv(dev);
1520 priv->stm.gpr = syscon_node_to_regmap(gpr_np);
1521 if (IS_ERR(priv->stm.gpr)) {
1522 dev_dbg(&pdev->dev, "could not find gpr regmap\n");
1523 ret = PTR_ERR(priv->stm.gpr);
1524 goto out_put_node;
1525 }
1526
1527 priv->stm.req_gpr = out_val[1];
1528 priv->stm.req_bit = out_val[2];
1529 priv->stm.ack_gpr = out_val[3];
1530 priv->stm.ack_bit = out_val[4];
1531
1532 dev_dbg(&pdev->dev,
1533 "gpr %s req_gpr=0x02%x req_bit=%u ack_gpr=0x02%x ack_bit=%u\n",
1534 gpr_np->full_name, priv->stm.req_gpr, priv->stm.req_bit,
1535 priv->stm.ack_gpr, priv->stm.ack_bit);
1536
1537 device_set_wakeup_capable(&pdev->dev, true);
1538
1539 if (of_property_read_bool(np, "wakeup-source"))
1540 device_set_wakeup_enable(&pdev->dev, true);
1541
1542 return 0;
1543
1544out_put_node:
1545 of_node_put(gpr_np);
1546 return ret;
1547}
1548
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001549static const struct of_device_id flexcan_of_match[] = {
1550 { .compatible = "fsl,imx6q-flexcan", .data = &fsl_imx6q_devtype_data, },
1551 { .compatible = "fsl,imx28-flexcan", .data = &fsl_imx28_devtype_data, },
1552 { .compatible = "fsl,imx53-flexcan", .data = &fsl_imx25_devtype_data, },
1553 { .compatible = "fsl,imx35-flexcan", .data = &fsl_imx25_devtype_data, },
1554 { .compatible = "fsl,imx25-flexcan", .data = &fsl_imx25_devtype_data, },
1555 { .compatible = "fsl,p1010-flexcan", .data = &fsl_p1010_devtype_data, },
1556 { .compatible = "fsl,vf610-flexcan", .data = &fsl_vf610_devtype_data, },
1557 { .compatible = "fsl,ls1021ar2-flexcan", .data = &fsl_ls1021a_r2_devtype_data, },
1558 { /* sentinel */ },
1559};
1560MODULE_DEVICE_TABLE(of, flexcan_of_match);
1561
1562static const struct platform_device_id flexcan_id_table[] = {
1563 { .name = "flexcan", .driver_data = (kernel_ulong_t)&fsl_p1010_devtype_data, },
1564 { /* sentinel */ },
1565};
1566MODULE_DEVICE_TABLE(platform, flexcan_id_table);
1567
1568static int flexcan_probe(struct platform_device *pdev)
1569{
1570 const struct of_device_id *of_id;
1571 const struct flexcan_devtype_data *devtype_data;
1572 struct net_device *dev;
1573 struct flexcan_priv *priv;
1574 struct regulator *reg_xceiver;
1575 struct resource *mem;
1576 struct clk *clk_ipg = NULL, *clk_per = NULL;
1577 struct flexcan_regs __iomem *regs;
1578 int err, irq;
David Brazdil0f672f62019-12-10 10:32:29 +00001579 u8 clk_src = 1;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001580 u32 clock_freq = 0;
1581
1582 reg_xceiver = devm_regulator_get(&pdev->dev, "xceiver");
1583 if (PTR_ERR(reg_xceiver) == -EPROBE_DEFER)
1584 return -EPROBE_DEFER;
1585 else if (IS_ERR(reg_xceiver))
1586 reg_xceiver = NULL;
1587
David Brazdil0f672f62019-12-10 10:32:29 +00001588 if (pdev->dev.of_node) {
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001589 of_property_read_u32(pdev->dev.of_node,
1590 "clock-frequency", &clock_freq);
David Brazdil0f672f62019-12-10 10:32:29 +00001591 of_property_read_u8(pdev->dev.of_node,
1592 "fsl,clk-source", &clk_src);
1593 }
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001594
1595 if (!clock_freq) {
1596 clk_ipg = devm_clk_get(&pdev->dev, "ipg");
1597 if (IS_ERR(clk_ipg)) {
1598 dev_err(&pdev->dev, "no ipg clock defined\n");
1599 return PTR_ERR(clk_ipg);
1600 }
1601
1602 clk_per = devm_clk_get(&pdev->dev, "per");
1603 if (IS_ERR(clk_per)) {
1604 dev_err(&pdev->dev, "no per clock defined\n");
1605 return PTR_ERR(clk_per);
1606 }
1607 clock_freq = clk_get_rate(clk_per);
1608 }
1609
1610 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1611 irq = platform_get_irq(pdev, 0);
1612 if (irq <= 0)
1613 return -ENODEV;
1614
1615 regs = devm_ioremap_resource(&pdev->dev, mem);
1616 if (IS_ERR(regs))
1617 return PTR_ERR(regs);
1618
1619 of_id = of_match_device(flexcan_of_match, &pdev->dev);
1620 if (of_id) {
1621 devtype_data = of_id->data;
1622 } else if (platform_get_device_id(pdev)->driver_data) {
1623 devtype_data = (struct flexcan_devtype_data *)
1624 platform_get_device_id(pdev)->driver_data;
1625 } else {
1626 return -ENODEV;
1627 }
1628
1629 dev = alloc_candev(sizeof(struct flexcan_priv), 1);
1630 if (!dev)
1631 return -ENOMEM;
1632
1633 platform_set_drvdata(pdev, dev);
1634 SET_NETDEV_DEV(dev, &pdev->dev);
1635
1636 dev->netdev_ops = &flexcan_netdev_ops;
1637 dev->irq = irq;
1638 dev->flags |= IFF_ECHO;
1639
1640 priv = netdev_priv(dev);
1641
1642 if (of_property_read_bool(pdev->dev.of_node, "big-endian") ||
1643 devtype_data->quirks & FLEXCAN_QUIRK_DEFAULT_BIG_ENDIAN) {
1644 priv->read = flexcan_read_be;
1645 priv->write = flexcan_write_be;
1646 } else {
1647 priv->read = flexcan_read_le;
1648 priv->write = flexcan_write_le;
1649 }
1650
David Brazdil0f672f62019-12-10 10:32:29 +00001651 priv->dev = &pdev->dev;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001652 priv->can.clock.freq = clock_freq;
1653 priv->can.bittiming_const = &flexcan_bittiming_const;
1654 priv->can.do_set_mode = flexcan_set_mode;
1655 priv->can.do_get_berr_counter = flexcan_get_berr_counter;
1656 priv->can.ctrlmode_supported = CAN_CTRLMODE_LOOPBACK |
1657 CAN_CTRLMODE_LISTENONLY | CAN_CTRLMODE_3_SAMPLES |
1658 CAN_CTRLMODE_BERR_REPORTING;
1659 priv->regs = regs;
1660 priv->clk_ipg = clk_ipg;
1661 priv->clk_per = clk_per;
David Brazdil0f672f62019-12-10 10:32:29 +00001662 priv->clk_src = clk_src;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001663 priv->devtype_data = devtype_data;
1664 priv->reg_xceiver = reg_xceiver;
1665
David Brazdil0f672f62019-12-10 10:32:29 +00001666 pm_runtime_get_noresume(&pdev->dev);
1667 pm_runtime_set_active(&pdev->dev);
1668 pm_runtime_enable(&pdev->dev);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001669
1670 err = register_flexcandev(dev);
1671 if (err) {
1672 dev_err(&pdev->dev, "registering netdev failed\n");
1673 goto failed_register;
1674 }
1675
1676 devm_can_led_init(dev);
1677
David Brazdil0f672f62019-12-10 10:32:29 +00001678 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_SETUP_STOP_MODE) {
1679 err = flexcan_setup_stop_mode(pdev);
1680 if (err)
1681 dev_dbg(&pdev->dev, "failed to setup stop-mode\n");
1682 }
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001683
1684 return 0;
1685
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001686 failed_register:
1687 free_candev(dev);
1688 return err;
1689}
1690
1691static int flexcan_remove(struct platform_device *pdev)
1692{
1693 struct net_device *dev = platform_get_drvdata(pdev);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001694
Olivier Deprez0e641232021-09-23 10:07:05 +02001695 device_set_wakeup_enable(&pdev->dev, false);
1696 device_set_wakeup_capable(&pdev->dev, false);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001697 unregister_flexcandev(dev);
David Brazdil0f672f62019-12-10 10:32:29 +00001698 pm_runtime_disable(&pdev->dev);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001699 free_candev(dev);
1700
1701 return 0;
1702}
1703
1704static int __maybe_unused flexcan_suspend(struct device *device)
1705{
1706 struct net_device *dev = dev_get_drvdata(device);
1707 struct flexcan_priv *priv = netdev_priv(dev);
David Brazdil0f672f62019-12-10 10:32:29 +00001708 int err = 0;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001709
1710 if (netif_running(dev)) {
David Brazdil0f672f62019-12-10 10:32:29 +00001711 /* if wakeup is enabled, enter stop mode
1712 * else enter disabled mode.
1713 */
1714 if (device_may_wakeup(device)) {
1715 enable_irq_wake(dev->irq);
1716 err = flexcan_enter_stop_mode(priv);
1717 if (err)
1718 return err;
1719 } else {
1720 err = flexcan_chip_disable(priv);
1721 if (err)
1722 return err;
David Brazdil0f672f62019-12-10 10:32:29 +00001723 }
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001724 netif_stop_queue(dev);
1725 netif_device_detach(dev);
1726 }
1727 priv->can.state = CAN_STATE_SLEEPING;
1728
David Brazdil0f672f62019-12-10 10:32:29 +00001729 return err;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001730}
1731
1732static int __maybe_unused flexcan_resume(struct device *device)
1733{
1734 struct net_device *dev = dev_get_drvdata(device);
1735 struct flexcan_priv *priv = netdev_priv(dev);
David Brazdil0f672f62019-12-10 10:32:29 +00001736 int err = 0;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001737
1738 priv->can.state = CAN_STATE_ERROR_ACTIVE;
1739 if (netif_running(dev)) {
1740 netif_device_attach(dev);
1741 netif_start_queue(dev);
David Brazdil0f672f62019-12-10 10:32:29 +00001742 if (device_may_wakeup(device)) {
1743 disable_irq_wake(dev->irq);
Olivier Deprez0e641232021-09-23 10:07:05 +02001744 err = flexcan_exit_stop_mode(priv);
David Brazdil0f672f62019-12-10 10:32:29 +00001745 if (err)
1746 return err;
Olivier Deprez0e641232021-09-23 10:07:05 +02001747 } else {
David Brazdil0f672f62019-12-10 10:32:29 +00001748 err = flexcan_chip_enable(priv);
1749 }
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001750 }
David Brazdil0f672f62019-12-10 10:32:29 +00001751
1752 return err;
1753}
1754
1755static int __maybe_unused flexcan_runtime_suspend(struct device *device)
1756{
1757 struct net_device *dev = dev_get_drvdata(device);
1758 struct flexcan_priv *priv = netdev_priv(dev);
1759
1760 flexcan_clks_disable(priv);
1761
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001762 return 0;
1763}
1764
David Brazdil0f672f62019-12-10 10:32:29 +00001765static int __maybe_unused flexcan_runtime_resume(struct device *device)
1766{
1767 struct net_device *dev = dev_get_drvdata(device);
1768 struct flexcan_priv *priv = netdev_priv(dev);
1769
1770 return flexcan_clks_enable(priv);
1771}
1772
1773static int __maybe_unused flexcan_noirq_suspend(struct device *device)
1774{
1775 struct net_device *dev = dev_get_drvdata(device);
1776 struct flexcan_priv *priv = netdev_priv(dev);
1777
Olivier Deprez0e641232021-09-23 10:07:05 +02001778 if (netif_running(dev)) {
1779 int err;
1780
1781 if (device_may_wakeup(device))
1782 flexcan_enable_wakeup_irq(priv, true);
1783
1784 err = pm_runtime_force_suspend(device);
1785 if (err)
1786 return err;
1787 }
David Brazdil0f672f62019-12-10 10:32:29 +00001788
1789 return 0;
1790}
1791
1792static int __maybe_unused flexcan_noirq_resume(struct device *device)
1793{
1794 struct net_device *dev = dev_get_drvdata(device);
1795 struct flexcan_priv *priv = netdev_priv(dev);
David Brazdil0f672f62019-12-10 10:32:29 +00001796
Olivier Deprez0e641232021-09-23 10:07:05 +02001797 if (netif_running(dev)) {
1798 int err;
1799
1800 err = pm_runtime_force_resume(device);
David Brazdil0f672f62019-12-10 10:32:29 +00001801 if (err)
1802 return err;
Olivier Deprez0e641232021-09-23 10:07:05 +02001803
1804 if (device_may_wakeup(device))
1805 flexcan_enable_wakeup_irq(priv, false);
David Brazdil0f672f62019-12-10 10:32:29 +00001806 }
1807
1808 return 0;
1809}
1810
1811static const struct dev_pm_ops flexcan_pm_ops = {
1812 SET_SYSTEM_SLEEP_PM_OPS(flexcan_suspend, flexcan_resume)
1813 SET_RUNTIME_PM_OPS(flexcan_runtime_suspend, flexcan_runtime_resume, NULL)
1814 SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(flexcan_noirq_suspend, flexcan_noirq_resume)
1815};
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001816
1817static struct platform_driver flexcan_driver = {
1818 .driver = {
1819 .name = DRV_NAME,
1820 .pm = &flexcan_pm_ops,
1821 .of_match_table = flexcan_of_match,
1822 },
1823 .probe = flexcan_probe,
1824 .remove = flexcan_remove,
1825 .id_table = flexcan_id_table,
1826};
1827
1828module_platform_driver(flexcan_driver);
1829
1830MODULE_AUTHOR("Sascha Hauer <kernel@pengutronix.de>, "
1831 "Marc Kleine-Budde <kernel@pengutronix.de>");
1832MODULE_LICENSE("GPL v2");
1833MODULE_DESCRIPTION("CAN port driver for flexcan based chip");