Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved. |
| 3 | * |
| 4 | * This software is available to you under a choice of one of two |
| 5 | * licenses. You may choose to be licensed under the terms of the GNU |
| 6 | * General Public License (GPL) Version 2, available from the file |
| 7 | * COPYING in the main directory of this source tree, or the |
| 8 | * OpenIB.org BSD license below: |
| 9 | * |
| 10 | * Redistribution and use in source and binary forms, with or |
| 11 | * without modification, are permitted provided that the following |
| 12 | * conditions are met: |
| 13 | * |
| 14 | * - Redistributions of source code must retain the above |
| 15 | * copyright notice, this list of conditions and the following |
| 16 | * disclaimer. |
| 17 | * |
| 18 | * - Redistributions in binary form must reproduce the above |
| 19 | * copyright notice, this list of conditions and the following |
| 20 | * disclaimer in the documentation and/or other materials |
| 21 | * provided with the distribution. |
| 22 | * |
| 23 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, |
| 24 | * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF |
| 25 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND |
| 26 | * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS |
| 27 | * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN |
| 28 | * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN |
| 29 | * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE |
| 30 | * SOFTWARE. |
| 31 | */ |
| 32 | |
| 33 | #include <linux/debugfs.h> |
| 34 | #include <linux/highmem.h> |
| 35 | #include <linux/module.h> |
| 36 | #include <linux/init.h> |
| 37 | #include <linux/errno.h> |
| 38 | #include <linux/pci.h> |
| 39 | #include <linux/dma-mapping.h> |
| 40 | #include <linux/slab.h> |
| 41 | #include <linux/bitmap.h> |
| 42 | #if defined(CONFIG_X86) |
| 43 | #include <asm/pat.h> |
| 44 | #endif |
| 45 | #include <linux/sched.h> |
| 46 | #include <linux/sched/mm.h> |
| 47 | #include <linux/sched/task.h> |
| 48 | #include <linux/delay.h> |
| 49 | #include <rdma/ib_user_verbs.h> |
| 50 | #include <rdma/ib_addr.h> |
| 51 | #include <rdma/ib_cache.h> |
| 52 | #include <linux/mlx5/port.h> |
| 53 | #include <linux/mlx5/vport.h> |
| 54 | #include <linux/mlx5/fs.h> |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 55 | #include <linux/mlx5/eswitch.h> |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 56 | #include <linux/list.h> |
| 57 | #include <rdma/ib_smi.h> |
| 58 | #include <rdma/ib_umem.h> |
| 59 | #include <linux/in.h> |
| 60 | #include <linux/etherdevice.h> |
| 61 | #include "mlx5_ib.h" |
| 62 | #include "ib_rep.h" |
| 63 | #include "cmd.h" |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 64 | #include "srq.h" |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 65 | #include <linux/mlx5/fs_helpers.h> |
| 66 | #include <linux/mlx5/accel.h> |
| 67 | #include <rdma/uverbs_std_types.h> |
| 68 | #include <rdma/mlx5_user_ioctl_verbs.h> |
| 69 | #include <rdma/mlx5_user_ioctl_cmds.h> |
| 70 | |
| 71 | #define UVERBS_MODULE_NAME mlx5_ib |
| 72 | #include <rdma/uverbs_named_ioctl.h> |
| 73 | |
| 74 | #define DRIVER_NAME "mlx5_ib" |
| 75 | #define DRIVER_VERSION "5.0-0" |
| 76 | |
| 77 | MODULE_AUTHOR("Eli Cohen <eli@mellanox.com>"); |
| 78 | MODULE_DESCRIPTION("Mellanox Connect-IB HCA IB driver"); |
| 79 | MODULE_LICENSE("Dual BSD/GPL"); |
| 80 | |
| 81 | static char mlx5_version[] = |
| 82 | DRIVER_NAME ": Mellanox Connect-IB Infiniband driver v" |
| 83 | DRIVER_VERSION "\n"; |
| 84 | |
| 85 | struct mlx5_ib_event_work { |
| 86 | struct work_struct work; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 87 | union { |
| 88 | struct mlx5_ib_dev *dev; |
| 89 | struct mlx5_ib_multiport_info *mpi; |
| 90 | }; |
| 91 | bool is_slave; |
| 92 | unsigned int event; |
| 93 | void *param; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 94 | }; |
| 95 | |
| 96 | enum { |
| 97 | MLX5_ATOMIC_SIZE_QP_8BYTES = 1 << 3, |
| 98 | }; |
| 99 | |
| 100 | static struct workqueue_struct *mlx5_ib_event_wq; |
| 101 | static LIST_HEAD(mlx5_ib_unaffiliated_port_list); |
| 102 | static LIST_HEAD(mlx5_ib_dev_list); |
| 103 | /* |
| 104 | * This mutex should be held when accessing either of the above lists |
| 105 | */ |
| 106 | static DEFINE_MUTEX(mlx5_ib_multiport_mutex); |
| 107 | |
| 108 | /* We can't use an array for xlt_emergency_page because dma_map_single |
| 109 | * doesn't work on kernel modules memory |
| 110 | */ |
| 111 | static unsigned long xlt_emergency_page; |
| 112 | static struct mutex xlt_emergency_page_mutex; |
| 113 | |
| 114 | struct mlx5_ib_dev *mlx5_ib_get_ibdev_from_mpi(struct mlx5_ib_multiport_info *mpi) |
| 115 | { |
| 116 | struct mlx5_ib_dev *dev; |
| 117 | |
| 118 | mutex_lock(&mlx5_ib_multiport_mutex); |
| 119 | dev = mpi->ibdev; |
| 120 | mutex_unlock(&mlx5_ib_multiport_mutex); |
| 121 | return dev; |
| 122 | } |
| 123 | |
| 124 | static enum rdma_link_layer |
| 125 | mlx5_port_type_cap_to_rdma_ll(int port_type_cap) |
| 126 | { |
| 127 | switch (port_type_cap) { |
| 128 | case MLX5_CAP_PORT_TYPE_IB: |
| 129 | return IB_LINK_LAYER_INFINIBAND; |
| 130 | case MLX5_CAP_PORT_TYPE_ETH: |
| 131 | return IB_LINK_LAYER_ETHERNET; |
| 132 | default: |
| 133 | return IB_LINK_LAYER_UNSPECIFIED; |
| 134 | } |
| 135 | } |
| 136 | |
| 137 | static enum rdma_link_layer |
| 138 | mlx5_ib_port_link_layer(struct ib_device *device, u8 port_num) |
| 139 | { |
| 140 | struct mlx5_ib_dev *dev = to_mdev(device); |
| 141 | int port_type_cap = MLX5_CAP_GEN(dev->mdev, port_type); |
| 142 | |
| 143 | return mlx5_port_type_cap_to_rdma_ll(port_type_cap); |
| 144 | } |
| 145 | |
| 146 | static int get_port_state(struct ib_device *ibdev, |
| 147 | u8 port_num, |
| 148 | enum ib_port_state *state) |
| 149 | { |
| 150 | struct ib_port_attr attr; |
| 151 | int ret; |
| 152 | |
| 153 | memset(&attr, 0, sizeof(attr)); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 154 | ret = ibdev->ops.query_port(ibdev, port_num, &attr); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 155 | if (!ret) |
| 156 | *state = attr.state; |
| 157 | return ret; |
| 158 | } |
| 159 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 160 | static struct mlx5_roce *mlx5_get_rep_roce(struct mlx5_ib_dev *dev, |
| 161 | struct net_device *ndev, |
| 162 | u8 *port_num) |
| 163 | { |
| 164 | struct mlx5_eswitch *esw = dev->mdev->priv.eswitch; |
| 165 | struct net_device *rep_ndev; |
| 166 | struct mlx5_ib_port *port; |
| 167 | int i; |
| 168 | |
| 169 | for (i = 0; i < dev->num_ports; i++) { |
| 170 | port = &dev->port[i]; |
| 171 | if (!port->rep) |
| 172 | continue; |
| 173 | |
| 174 | read_lock(&port->roce.netdev_lock); |
| 175 | rep_ndev = mlx5_ib_get_rep_netdev(esw, |
| 176 | port->rep->vport); |
| 177 | if (rep_ndev == ndev) { |
| 178 | read_unlock(&port->roce.netdev_lock); |
| 179 | *port_num = i + 1; |
| 180 | return &port->roce; |
| 181 | } |
| 182 | read_unlock(&port->roce.netdev_lock); |
| 183 | } |
| 184 | |
| 185 | return NULL; |
| 186 | } |
| 187 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 188 | static int mlx5_netdev_event(struct notifier_block *this, |
| 189 | unsigned long event, void *ptr) |
| 190 | { |
| 191 | struct mlx5_roce *roce = container_of(this, struct mlx5_roce, nb); |
| 192 | struct net_device *ndev = netdev_notifier_info_to_dev(ptr); |
| 193 | u8 port_num = roce->native_port_num; |
| 194 | struct mlx5_core_dev *mdev; |
| 195 | struct mlx5_ib_dev *ibdev; |
| 196 | |
| 197 | ibdev = roce->dev; |
| 198 | mdev = mlx5_ib_get_native_port_mdev(ibdev, port_num, NULL); |
| 199 | if (!mdev) |
| 200 | return NOTIFY_DONE; |
| 201 | |
| 202 | switch (event) { |
| 203 | case NETDEV_REGISTER: |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 204 | /* Should already be registered during the load */ |
| 205 | if (ibdev->is_rep) |
| 206 | break; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 207 | write_lock(&roce->netdev_lock); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 208 | if (ndev->dev.parent == mdev->device) |
| 209 | roce->netdev = ndev; |
| 210 | write_unlock(&roce->netdev_lock); |
| 211 | break; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 212 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 213 | case NETDEV_UNREGISTER: |
| 214 | /* In case of reps, ib device goes away before the netdevs */ |
| 215 | write_lock(&roce->netdev_lock); |
| 216 | if (roce->netdev == ndev) |
| 217 | roce->netdev = NULL; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 218 | write_unlock(&roce->netdev_lock); |
| 219 | break; |
| 220 | |
| 221 | case NETDEV_CHANGE: |
| 222 | case NETDEV_UP: |
| 223 | case NETDEV_DOWN: { |
| 224 | struct net_device *lag_ndev = mlx5_lag_get_roce_netdev(mdev); |
| 225 | struct net_device *upper = NULL; |
| 226 | |
| 227 | if (lag_ndev) { |
| 228 | upper = netdev_master_upper_dev_get(lag_ndev); |
| 229 | dev_put(lag_ndev); |
| 230 | } |
| 231 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 232 | if (ibdev->is_rep) |
| 233 | roce = mlx5_get_rep_roce(ibdev, ndev, &port_num); |
| 234 | if (!roce) |
| 235 | return NOTIFY_DONE; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 236 | if ((upper == ndev || (!upper && ndev == roce->netdev)) |
| 237 | && ibdev->ib_active) { |
| 238 | struct ib_event ibev = { }; |
| 239 | enum ib_port_state port_state; |
| 240 | |
| 241 | if (get_port_state(&ibdev->ib_dev, port_num, |
| 242 | &port_state)) |
| 243 | goto done; |
| 244 | |
| 245 | if (roce->last_port_state == port_state) |
| 246 | goto done; |
| 247 | |
| 248 | roce->last_port_state = port_state; |
| 249 | ibev.device = &ibdev->ib_dev; |
| 250 | if (port_state == IB_PORT_DOWN) |
| 251 | ibev.event = IB_EVENT_PORT_ERR; |
| 252 | else if (port_state == IB_PORT_ACTIVE) |
| 253 | ibev.event = IB_EVENT_PORT_ACTIVE; |
| 254 | else |
| 255 | goto done; |
| 256 | |
| 257 | ibev.element.port_num = port_num; |
| 258 | ib_dispatch_event(&ibev); |
| 259 | } |
| 260 | break; |
| 261 | } |
| 262 | |
| 263 | default: |
| 264 | break; |
| 265 | } |
| 266 | done: |
| 267 | mlx5_ib_put_native_port_mdev(ibdev, port_num); |
| 268 | return NOTIFY_DONE; |
| 269 | } |
| 270 | |
| 271 | static struct net_device *mlx5_ib_get_netdev(struct ib_device *device, |
| 272 | u8 port_num) |
| 273 | { |
| 274 | struct mlx5_ib_dev *ibdev = to_mdev(device); |
| 275 | struct net_device *ndev; |
| 276 | struct mlx5_core_dev *mdev; |
| 277 | |
| 278 | mdev = mlx5_ib_get_native_port_mdev(ibdev, port_num, NULL); |
| 279 | if (!mdev) |
| 280 | return NULL; |
| 281 | |
| 282 | ndev = mlx5_lag_get_roce_netdev(mdev); |
| 283 | if (ndev) |
| 284 | goto out; |
| 285 | |
| 286 | /* Ensure ndev does not disappear before we invoke dev_hold() |
| 287 | */ |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 288 | read_lock(&ibdev->port[port_num - 1].roce.netdev_lock); |
| 289 | ndev = ibdev->port[port_num - 1].roce.netdev; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 290 | if (ndev) |
| 291 | dev_hold(ndev); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 292 | read_unlock(&ibdev->port[port_num - 1].roce.netdev_lock); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 293 | |
| 294 | out: |
| 295 | mlx5_ib_put_native_port_mdev(ibdev, port_num); |
| 296 | return ndev; |
| 297 | } |
| 298 | |
| 299 | struct mlx5_core_dev *mlx5_ib_get_native_port_mdev(struct mlx5_ib_dev *ibdev, |
| 300 | u8 ib_port_num, |
| 301 | u8 *native_port_num) |
| 302 | { |
| 303 | enum rdma_link_layer ll = mlx5_ib_port_link_layer(&ibdev->ib_dev, |
| 304 | ib_port_num); |
| 305 | struct mlx5_core_dev *mdev = NULL; |
| 306 | struct mlx5_ib_multiport_info *mpi; |
| 307 | struct mlx5_ib_port *port; |
| 308 | |
| 309 | if (!mlx5_core_mp_enabled(ibdev->mdev) || |
| 310 | ll != IB_LINK_LAYER_ETHERNET) { |
| 311 | if (native_port_num) |
| 312 | *native_port_num = ib_port_num; |
| 313 | return ibdev->mdev; |
| 314 | } |
| 315 | |
| 316 | if (native_port_num) |
| 317 | *native_port_num = 1; |
| 318 | |
| 319 | port = &ibdev->port[ib_port_num - 1]; |
| 320 | if (!port) |
| 321 | return NULL; |
| 322 | |
| 323 | spin_lock(&port->mp.mpi_lock); |
| 324 | mpi = ibdev->port[ib_port_num - 1].mp.mpi; |
| 325 | if (mpi && !mpi->unaffiliate) { |
| 326 | mdev = mpi->mdev; |
| 327 | /* If it's the master no need to refcount, it'll exist |
| 328 | * as long as the ib_dev exists. |
| 329 | */ |
| 330 | if (!mpi->is_master) |
| 331 | mpi->mdev_refcnt++; |
| 332 | } |
| 333 | spin_unlock(&port->mp.mpi_lock); |
| 334 | |
| 335 | return mdev; |
| 336 | } |
| 337 | |
| 338 | void mlx5_ib_put_native_port_mdev(struct mlx5_ib_dev *ibdev, u8 port_num) |
| 339 | { |
| 340 | enum rdma_link_layer ll = mlx5_ib_port_link_layer(&ibdev->ib_dev, |
| 341 | port_num); |
| 342 | struct mlx5_ib_multiport_info *mpi; |
| 343 | struct mlx5_ib_port *port; |
| 344 | |
| 345 | if (!mlx5_core_mp_enabled(ibdev->mdev) || ll != IB_LINK_LAYER_ETHERNET) |
| 346 | return; |
| 347 | |
| 348 | port = &ibdev->port[port_num - 1]; |
| 349 | |
| 350 | spin_lock(&port->mp.mpi_lock); |
| 351 | mpi = ibdev->port[port_num - 1].mp.mpi; |
| 352 | if (mpi->is_master) |
| 353 | goto out; |
| 354 | |
| 355 | mpi->mdev_refcnt--; |
| 356 | if (mpi->unaffiliate) |
| 357 | complete(&mpi->unref_comp); |
| 358 | out: |
| 359 | spin_unlock(&port->mp.mpi_lock); |
| 360 | } |
| 361 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 362 | static int translate_eth_legacy_proto_oper(u32 eth_proto_oper, u8 *active_speed, |
| 363 | u8 *active_width) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 364 | { |
| 365 | switch (eth_proto_oper) { |
| 366 | case MLX5E_PROT_MASK(MLX5E_1000BASE_CX_SGMII): |
| 367 | case MLX5E_PROT_MASK(MLX5E_1000BASE_KX): |
| 368 | case MLX5E_PROT_MASK(MLX5E_100BASE_TX): |
| 369 | case MLX5E_PROT_MASK(MLX5E_1000BASE_T): |
| 370 | *active_width = IB_WIDTH_1X; |
| 371 | *active_speed = IB_SPEED_SDR; |
| 372 | break; |
| 373 | case MLX5E_PROT_MASK(MLX5E_10GBASE_T): |
| 374 | case MLX5E_PROT_MASK(MLX5E_10GBASE_CX4): |
| 375 | case MLX5E_PROT_MASK(MLX5E_10GBASE_KX4): |
| 376 | case MLX5E_PROT_MASK(MLX5E_10GBASE_KR): |
| 377 | case MLX5E_PROT_MASK(MLX5E_10GBASE_CR): |
| 378 | case MLX5E_PROT_MASK(MLX5E_10GBASE_SR): |
| 379 | case MLX5E_PROT_MASK(MLX5E_10GBASE_ER): |
| 380 | *active_width = IB_WIDTH_1X; |
| 381 | *active_speed = IB_SPEED_QDR; |
| 382 | break; |
| 383 | case MLX5E_PROT_MASK(MLX5E_25GBASE_CR): |
| 384 | case MLX5E_PROT_MASK(MLX5E_25GBASE_KR): |
| 385 | case MLX5E_PROT_MASK(MLX5E_25GBASE_SR): |
| 386 | *active_width = IB_WIDTH_1X; |
| 387 | *active_speed = IB_SPEED_EDR; |
| 388 | break; |
| 389 | case MLX5E_PROT_MASK(MLX5E_40GBASE_CR4): |
| 390 | case MLX5E_PROT_MASK(MLX5E_40GBASE_KR4): |
| 391 | case MLX5E_PROT_MASK(MLX5E_40GBASE_SR4): |
| 392 | case MLX5E_PROT_MASK(MLX5E_40GBASE_LR4): |
| 393 | *active_width = IB_WIDTH_4X; |
| 394 | *active_speed = IB_SPEED_QDR; |
| 395 | break; |
| 396 | case MLX5E_PROT_MASK(MLX5E_50GBASE_CR2): |
| 397 | case MLX5E_PROT_MASK(MLX5E_50GBASE_KR2): |
| 398 | case MLX5E_PROT_MASK(MLX5E_50GBASE_SR2): |
| 399 | *active_width = IB_WIDTH_1X; |
| 400 | *active_speed = IB_SPEED_HDR; |
| 401 | break; |
| 402 | case MLX5E_PROT_MASK(MLX5E_56GBASE_R4): |
| 403 | *active_width = IB_WIDTH_4X; |
| 404 | *active_speed = IB_SPEED_FDR; |
| 405 | break; |
| 406 | case MLX5E_PROT_MASK(MLX5E_100GBASE_CR4): |
| 407 | case MLX5E_PROT_MASK(MLX5E_100GBASE_SR4): |
| 408 | case MLX5E_PROT_MASK(MLX5E_100GBASE_KR4): |
| 409 | case MLX5E_PROT_MASK(MLX5E_100GBASE_LR4): |
| 410 | *active_width = IB_WIDTH_4X; |
| 411 | *active_speed = IB_SPEED_EDR; |
| 412 | break; |
| 413 | default: |
| 414 | return -EINVAL; |
| 415 | } |
| 416 | |
| 417 | return 0; |
| 418 | } |
| 419 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 420 | static int translate_eth_ext_proto_oper(u32 eth_proto_oper, u8 *active_speed, |
| 421 | u8 *active_width) |
| 422 | { |
| 423 | switch (eth_proto_oper) { |
| 424 | case MLX5E_PROT_MASK(MLX5E_SGMII_100M): |
| 425 | case MLX5E_PROT_MASK(MLX5E_1000BASE_X_SGMII): |
| 426 | *active_width = IB_WIDTH_1X; |
| 427 | *active_speed = IB_SPEED_SDR; |
| 428 | break; |
| 429 | case MLX5E_PROT_MASK(MLX5E_5GBASE_R): |
| 430 | *active_width = IB_WIDTH_1X; |
| 431 | *active_speed = IB_SPEED_DDR; |
| 432 | break; |
| 433 | case MLX5E_PROT_MASK(MLX5E_10GBASE_XFI_XAUI_1): |
| 434 | *active_width = IB_WIDTH_1X; |
| 435 | *active_speed = IB_SPEED_QDR; |
| 436 | break; |
| 437 | case MLX5E_PROT_MASK(MLX5E_40GBASE_XLAUI_4_XLPPI_4): |
| 438 | *active_width = IB_WIDTH_4X; |
| 439 | *active_speed = IB_SPEED_QDR; |
| 440 | break; |
| 441 | case MLX5E_PROT_MASK(MLX5E_25GAUI_1_25GBASE_CR_KR): |
| 442 | *active_width = IB_WIDTH_1X; |
| 443 | *active_speed = IB_SPEED_EDR; |
| 444 | break; |
| 445 | case MLX5E_PROT_MASK(MLX5E_50GAUI_2_LAUI_2_50GBASE_CR2_KR2): |
| 446 | *active_width = IB_WIDTH_2X; |
| 447 | *active_speed = IB_SPEED_EDR; |
| 448 | break; |
| 449 | case MLX5E_PROT_MASK(MLX5E_50GAUI_1_LAUI_1_50GBASE_CR_KR): |
| 450 | *active_width = IB_WIDTH_1X; |
| 451 | *active_speed = IB_SPEED_HDR; |
| 452 | break; |
| 453 | case MLX5E_PROT_MASK(MLX5E_CAUI_4_100GBASE_CR4_KR4): |
| 454 | *active_width = IB_WIDTH_4X; |
| 455 | *active_speed = IB_SPEED_EDR; |
| 456 | break; |
| 457 | case MLX5E_PROT_MASK(MLX5E_100GAUI_2_100GBASE_CR2_KR2): |
| 458 | *active_width = IB_WIDTH_2X; |
| 459 | *active_speed = IB_SPEED_HDR; |
| 460 | break; |
| 461 | case MLX5E_PROT_MASK(MLX5E_200GAUI_4_200GBASE_CR4_KR4): |
| 462 | *active_width = IB_WIDTH_4X; |
| 463 | *active_speed = IB_SPEED_HDR; |
| 464 | break; |
| 465 | default: |
| 466 | return -EINVAL; |
| 467 | } |
| 468 | |
| 469 | return 0; |
| 470 | } |
| 471 | |
| 472 | static int translate_eth_proto_oper(u32 eth_proto_oper, u8 *active_speed, |
| 473 | u8 *active_width, bool ext) |
| 474 | { |
| 475 | return ext ? |
| 476 | translate_eth_ext_proto_oper(eth_proto_oper, active_speed, |
| 477 | active_width) : |
| 478 | translate_eth_legacy_proto_oper(eth_proto_oper, active_speed, |
| 479 | active_width); |
| 480 | } |
| 481 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 482 | static int mlx5_query_port_roce(struct ib_device *device, u8 port_num, |
| 483 | struct ib_port_attr *props) |
| 484 | { |
| 485 | struct mlx5_ib_dev *dev = to_mdev(device); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 486 | u32 out[MLX5_ST_SZ_DW(ptys_reg)] = {0}; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 487 | struct mlx5_core_dev *mdev; |
| 488 | struct net_device *ndev, *upper; |
| 489 | enum ib_mtu ndev_ib_mtu; |
| 490 | bool put_mdev = true; |
| 491 | u16 qkey_viol_cntr; |
| 492 | u32 eth_prot_oper; |
| 493 | u8 mdev_port_num; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 494 | bool ext; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 495 | int err; |
| 496 | |
| 497 | mdev = mlx5_ib_get_native_port_mdev(dev, port_num, &mdev_port_num); |
| 498 | if (!mdev) { |
| 499 | /* This means the port isn't affiliated yet. Get the |
| 500 | * info for the master port instead. |
| 501 | */ |
| 502 | put_mdev = false; |
| 503 | mdev = dev->mdev; |
| 504 | mdev_port_num = 1; |
| 505 | port_num = 1; |
| 506 | } |
| 507 | |
| 508 | /* Possible bad flows are checked before filling out props so in case |
| 509 | * of an error it will still be zeroed out. |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 510 | * Use native port in case of reps |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 511 | */ |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 512 | if (dev->is_rep) |
| 513 | err = mlx5_query_port_ptys(mdev, out, sizeof(out), MLX5_PTYS_EN, |
| 514 | 1); |
| 515 | else |
| 516 | err = mlx5_query_port_ptys(mdev, out, sizeof(out), MLX5_PTYS_EN, |
| 517 | mdev_port_num); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 518 | if (err) |
| 519 | goto out; |
Olivier Deprez | 0e64123 | 2021-09-23 10:07:05 +0200 | [diff] [blame^] | 520 | ext = !!MLX5_GET_ETH_PROTO(ptys_reg, out, true, eth_proto_capability); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 521 | eth_prot_oper = MLX5_GET_ETH_PROTO(ptys_reg, out, ext, eth_proto_oper); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 522 | |
| 523 | props->active_width = IB_WIDTH_4X; |
| 524 | props->active_speed = IB_SPEED_QDR; |
| 525 | |
| 526 | translate_eth_proto_oper(eth_prot_oper, &props->active_speed, |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 527 | &props->active_width, ext); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 528 | |
| 529 | props->port_cap_flags |= IB_PORT_CM_SUP; |
| 530 | props->ip_gids = true; |
| 531 | |
| 532 | props->gid_tbl_len = MLX5_CAP_ROCE(dev->mdev, |
| 533 | roce_address_table_size); |
| 534 | props->max_mtu = IB_MTU_4096; |
| 535 | props->max_msg_sz = 1 << MLX5_CAP_GEN(dev->mdev, log_max_msg); |
| 536 | props->pkey_tbl_len = 1; |
| 537 | props->state = IB_PORT_DOWN; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 538 | props->phys_state = IB_PORT_PHYS_STATE_DISABLED; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 539 | |
| 540 | mlx5_query_nic_vport_qkey_viol_cntr(mdev, &qkey_viol_cntr); |
| 541 | props->qkey_viol_cntr = qkey_viol_cntr; |
| 542 | |
| 543 | /* If this is a stub query for an unaffiliated port stop here */ |
| 544 | if (!put_mdev) |
| 545 | goto out; |
| 546 | |
| 547 | ndev = mlx5_ib_get_netdev(device, port_num); |
| 548 | if (!ndev) |
| 549 | goto out; |
| 550 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 551 | if (dev->lag_active) { |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 552 | rcu_read_lock(); |
| 553 | upper = netdev_master_upper_dev_get_rcu(ndev); |
| 554 | if (upper) { |
| 555 | dev_put(ndev); |
| 556 | ndev = upper; |
| 557 | dev_hold(ndev); |
| 558 | } |
| 559 | rcu_read_unlock(); |
| 560 | } |
| 561 | |
| 562 | if (netif_running(ndev) && netif_carrier_ok(ndev)) { |
| 563 | props->state = IB_PORT_ACTIVE; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 564 | props->phys_state = IB_PORT_PHYS_STATE_LINK_UP; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 565 | } |
| 566 | |
| 567 | ndev_ib_mtu = iboe_get_mtu(ndev->mtu); |
| 568 | |
| 569 | dev_put(ndev); |
| 570 | |
| 571 | props->active_mtu = min(props->max_mtu, ndev_ib_mtu); |
| 572 | out: |
| 573 | if (put_mdev) |
| 574 | mlx5_ib_put_native_port_mdev(dev, port_num); |
| 575 | return err; |
| 576 | } |
| 577 | |
| 578 | static int set_roce_addr(struct mlx5_ib_dev *dev, u8 port_num, |
| 579 | unsigned int index, const union ib_gid *gid, |
| 580 | const struct ib_gid_attr *attr) |
| 581 | { |
| 582 | enum ib_gid_type gid_type = IB_GID_TYPE_IB; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 583 | u16 vlan_id = 0xffff; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 584 | u8 roce_version = 0; |
| 585 | u8 roce_l3_type = 0; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 586 | u8 mac[ETH_ALEN]; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 587 | int ret; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 588 | |
| 589 | if (gid) { |
| 590 | gid_type = attr->gid_type; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 591 | ret = rdma_read_gid_l2_fields(attr, &vlan_id, &mac[0]); |
| 592 | if (ret) |
| 593 | return ret; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 594 | } |
| 595 | |
| 596 | switch (gid_type) { |
| 597 | case IB_GID_TYPE_IB: |
| 598 | roce_version = MLX5_ROCE_VERSION_1; |
| 599 | break; |
| 600 | case IB_GID_TYPE_ROCE_UDP_ENCAP: |
| 601 | roce_version = MLX5_ROCE_VERSION_2; |
| 602 | if (ipv6_addr_v4mapped((void *)gid)) |
| 603 | roce_l3_type = MLX5_ROCE_L3_TYPE_IPV4; |
| 604 | else |
| 605 | roce_l3_type = MLX5_ROCE_L3_TYPE_IPV6; |
| 606 | break; |
| 607 | |
| 608 | default: |
| 609 | mlx5_ib_warn(dev, "Unexpected GID type %u\n", gid_type); |
| 610 | } |
| 611 | |
| 612 | return mlx5_core_roce_gid_set(dev->mdev, index, roce_version, |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 613 | roce_l3_type, gid->raw, mac, |
| 614 | vlan_id < VLAN_CFI_MASK, vlan_id, |
| 615 | port_num); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 616 | } |
| 617 | |
| 618 | static int mlx5_ib_add_gid(const struct ib_gid_attr *attr, |
| 619 | __always_unused void **context) |
| 620 | { |
| 621 | return set_roce_addr(to_mdev(attr->device), attr->port_num, |
| 622 | attr->index, &attr->gid, attr); |
| 623 | } |
| 624 | |
| 625 | static int mlx5_ib_del_gid(const struct ib_gid_attr *attr, |
| 626 | __always_unused void **context) |
| 627 | { |
| 628 | return set_roce_addr(to_mdev(attr->device), attr->port_num, |
| 629 | attr->index, NULL, NULL); |
| 630 | } |
| 631 | |
| 632 | __be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev, |
| 633 | const struct ib_gid_attr *attr) |
| 634 | { |
| 635 | if (attr->gid_type != IB_GID_TYPE_ROCE_UDP_ENCAP) |
| 636 | return 0; |
| 637 | |
| 638 | return cpu_to_be16(MLX5_CAP_ROCE(dev->mdev, r_roce_min_src_udp_port)); |
| 639 | } |
| 640 | |
| 641 | static int mlx5_use_mad_ifc(struct mlx5_ib_dev *dev) |
| 642 | { |
| 643 | if (MLX5_CAP_GEN(dev->mdev, port_type) == MLX5_CAP_PORT_TYPE_IB) |
| 644 | return !MLX5_CAP_GEN(dev->mdev, ib_virt); |
| 645 | return 0; |
| 646 | } |
| 647 | |
| 648 | enum { |
| 649 | MLX5_VPORT_ACCESS_METHOD_MAD, |
| 650 | MLX5_VPORT_ACCESS_METHOD_HCA, |
| 651 | MLX5_VPORT_ACCESS_METHOD_NIC, |
| 652 | }; |
| 653 | |
| 654 | static int mlx5_get_vport_access_method(struct ib_device *ibdev) |
| 655 | { |
| 656 | if (mlx5_use_mad_ifc(to_mdev(ibdev))) |
| 657 | return MLX5_VPORT_ACCESS_METHOD_MAD; |
| 658 | |
| 659 | if (mlx5_ib_port_link_layer(ibdev, 1) == |
| 660 | IB_LINK_LAYER_ETHERNET) |
| 661 | return MLX5_VPORT_ACCESS_METHOD_NIC; |
| 662 | |
| 663 | return MLX5_VPORT_ACCESS_METHOD_HCA; |
| 664 | } |
| 665 | |
| 666 | static void get_atomic_caps(struct mlx5_ib_dev *dev, |
| 667 | u8 atomic_size_qp, |
| 668 | struct ib_device_attr *props) |
| 669 | { |
| 670 | u8 tmp; |
| 671 | u8 atomic_operations = MLX5_CAP_ATOMIC(dev->mdev, atomic_operations); |
| 672 | u8 atomic_req_8B_endianness_mode = |
| 673 | MLX5_CAP_ATOMIC(dev->mdev, atomic_req_8B_endianness_mode); |
| 674 | |
| 675 | /* Check if HW supports 8 bytes standard atomic operations and capable |
| 676 | * of host endianness respond |
| 677 | */ |
| 678 | tmp = MLX5_ATOMIC_OPS_CMP_SWAP | MLX5_ATOMIC_OPS_FETCH_ADD; |
| 679 | if (((atomic_operations & tmp) == tmp) && |
| 680 | (atomic_size_qp & MLX5_ATOMIC_SIZE_QP_8BYTES) && |
| 681 | (atomic_req_8B_endianness_mode)) { |
| 682 | props->atomic_cap = IB_ATOMIC_HCA; |
| 683 | } else { |
| 684 | props->atomic_cap = IB_ATOMIC_NONE; |
| 685 | } |
| 686 | } |
| 687 | |
| 688 | static void get_atomic_caps_qp(struct mlx5_ib_dev *dev, |
| 689 | struct ib_device_attr *props) |
| 690 | { |
| 691 | u8 atomic_size_qp = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_qp); |
| 692 | |
| 693 | get_atomic_caps(dev, atomic_size_qp, props); |
| 694 | } |
| 695 | |
| 696 | static void get_atomic_caps_dc(struct mlx5_ib_dev *dev, |
| 697 | struct ib_device_attr *props) |
| 698 | { |
| 699 | u8 atomic_size_qp = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_dc); |
| 700 | |
| 701 | get_atomic_caps(dev, atomic_size_qp, props); |
| 702 | } |
| 703 | |
| 704 | bool mlx5_ib_dc_atomic_is_supported(struct mlx5_ib_dev *dev) |
| 705 | { |
| 706 | struct ib_device_attr props = {}; |
| 707 | |
| 708 | get_atomic_caps_dc(dev, &props); |
| 709 | return (props.atomic_cap == IB_ATOMIC_HCA) ? true : false; |
| 710 | } |
| 711 | static int mlx5_query_system_image_guid(struct ib_device *ibdev, |
| 712 | __be64 *sys_image_guid) |
| 713 | { |
| 714 | struct mlx5_ib_dev *dev = to_mdev(ibdev); |
| 715 | struct mlx5_core_dev *mdev = dev->mdev; |
| 716 | u64 tmp; |
| 717 | int err; |
| 718 | |
| 719 | switch (mlx5_get_vport_access_method(ibdev)) { |
| 720 | case MLX5_VPORT_ACCESS_METHOD_MAD: |
| 721 | return mlx5_query_mad_ifc_system_image_guid(ibdev, |
| 722 | sys_image_guid); |
| 723 | |
| 724 | case MLX5_VPORT_ACCESS_METHOD_HCA: |
| 725 | err = mlx5_query_hca_vport_system_image_guid(mdev, &tmp); |
| 726 | break; |
| 727 | |
| 728 | case MLX5_VPORT_ACCESS_METHOD_NIC: |
| 729 | err = mlx5_query_nic_vport_system_image_guid(mdev, &tmp); |
| 730 | break; |
| 731 | |
| 732 | default: |
| 733 | return -EINVAL; |
| 734 | } |
| 735 | |
| 736 | if (!err) |
| 737 | *sys_image_guid = cpu_to_be64(tmp); |
| 738 | |
| 739 | return err; |
| 740 | |
| 741 | } |
| 742 | |
| 743 | static int mlx5_query_max_pkeys(struct ib_device *ibdev, |
| 744 | u16 *max_pkeys) |
| 745 | { |
| 746 | struct mlx5_ib_dev *dev = to_mdev(ibdev); |
| 747 | struct mlx5_core_dev *mdev = dev->mdev; |
| 748 | |
| 749 | switch (mlx5_get_vport_access_method(ibdev)) { |
| 750 | case MLX5_VPORT_ACCESS_METHOD_MAD: |
| 751 | return mlx5_query_mad_ifc_max_pkeys(ibdev, max_pkeys); |
| 752 | |
| 753 | case MLX5_VPORT_ACCESS_METHOD_HCA: |
| 754 | case MLX5_VPORT_ACCESS_METHOD_NIC: |
| 755 | *max_pkeys = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev, |
| 756 | pkey_table_size)); |
| 757 | return 0; |
| 758 | |
| 759 | default: |
| 760 | return -EINVAL; |
| 761 | } |
| 762 | } |
| 763 | |
| 764 | static int mlx5_query_vendor_id(struct ib_device *ibdev, |
| 765 | u32 *vendor_id) |
| 766 | { |
| 767 | struct mlx5_ib_dev *dev = to_mdev(ibdev); |
| 768 | |
| 769 | switch (mlx5_get_vport_access_method(ibdev)) { |
| 770 | case MLX5_VPORT_ACCESS_METHOD_MAD: |
| 771 | return mlx5_query_mad_ifc_vendor_id(ibdev, vendor_id); |
| 772 | |
| 773 | case MLX5_VPORT_ACCESS_METHOD_HCA: |
| 774 | case MLX5_VPORT_ACCESS_METHOD_NIC: |
| 775 | return mlx5_core_query_vendor_id(dev->mdev, vendor_id); |
| 776 | |
| 777 | default: |
| 778 | return -EINVAL; |
| 779 | } |
| 780 | } |
| 781 | |
| 782 | static int mlx5_query_node_guid(struct mlx5_ib_dev *dev, |
| 783 | __be64 *node_guid) |
| 784 | { |
| 785 | u64 tmp; |
| 786 | int err; |
| 787 | |
| 788 | switch (mlx5_get_vport_access_method(&dev->ib_dev)) { |
| 789 | case MLX5_VPORT_ACCESS_METHOD_MAD: |
| 790 | return mlx5_query_mad_ifc_node_guid(dev, node_guid); |
| 791 | |
| 792 | case MLX5_VPORT_ACCESS_METHOD_HCA: |
| 793 | err = mlx5_query_hca_vport_node_guid(dev->mdev, &tmp); |
| 794 | break; |
| 795 | |
| 796 | case MLX5_VPORT_ACCESS_METHOD_NIC: |
| 797 | err = mlx5_query_nic_vport_node_guid(dev->mdev, &tmp); |
| 798 | break; |
| 799 | |
| 800 | default: |
| 801 | return -EINVAL; |
| 802 | } |
| 803 | |
| 804 | if (!err) |
| 805 | *node_guid = cpu_to_be64(tmp); |
| 806 | |
| 807 | return err; |
| 808 | } |
| 809 | |
| 810 | struct mlx5_reg_node_desc { |
| 811 | u8 desc[IB_DEVICE_NODE_DESC_MAX]; |
| 812 | }; |
| 813 | |
| 814 | static int mlx5_query_node_desc(struct mlx5_ib_dev *dev, char *node_desc) |
| 815 | { |
| 816 | struct mlx5_reg_node_desc in; |
| 817 | |
| 818 | if (mlx5_use_mad_ifc(dev)) |
| 819 | return mlx5_query_mad_ifc_node_desc(dev, node_desc); |
| 820 | |
| 821 | memset(&in, 0, sizeof(in)); |
| 822 | |
| 823 | return mlx5_core_access_reg(dev->mdev, &in, sizeof(in), node_desc, |
| 824 | sizeof(struct mlx5_reg_node_desc), |
| 825 | MLX5_REG_NODE_DESC, 0, 0); |
| 826 | } |
| 827 | |
| 828 | static int mlx5_ib_query_device(struct ib_device *ibdev, |
| 829 | struct ib_device_attr *props, |
| 830 | struct ib_udata *uhw) |
| 831 | { |
Olivier Deprez | 0e64123 | 2021-09-23 10:07:05 +0200 | [diff] [blame^] | 832 | size_t uhw_outlen = (uhw) ? uhw->outlen : 0; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 833 | struct mlx5_ib_dev *dev = to_mdev(ibdev); |
| 834 | struct mlx5_core_dev *mdev = dev->mdev; |
| 835 | int err = -ENOMEM; |
| 836 | int max_sq_desc; |
| 837 | int max_rq_sg; |
| 838 | int max_sq_sg; |
| 839 | u64 min_page_size = 1ull << MLX5_CAP_GEN(mdev, log_pg_sz); |
| 840 | bool raw_support = !mlx5_core_mp_enabled(mdev); |
| 841 | struct mlx5_ib_query_device_resp resp = {}; |
| 842 | size_t resp_len; |
| 843 | u64 max_tso; |
| 844 | |
| 845 | resp_len = sizeof(resp.comp_mask) + sizeof(resp.response_length); |
Olivier Deprez | 0e64123 | 2021-09-23 10:07:05 +0200 | [diff] [blame^] | 846 | if (uhw_outlen && uhw_outlen < resp_len) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 847 | return -EINVAL; |
| 848 | else |
| 849 | resp.response_length = resp_len; |
| 850 | |
Olivier Deprez | 0e64123 | 2021-09-23 10:07:05 +0200 | [diff] [blame^] | 851 | if (uhw && uhw->inlen && !ib_is_udata_cleared(uhw, 0, uhw->inlen)) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 852 | return -EINVAL; |
| 853 | |
| 854 | memset(props, 0, sizeof(*props)); |
| 855 | err = mlx5_query_system_image_guid(ibdev, |
| 856 | &props->sys_image_guid); |
| 857 | if (err) |
| 858 | return err; |
| 859 | |
| 860 | err = mlx5_query_max_pkeys(ibdev, &props->max_pkeys); |
| 861 | if (err) |
| 862 | return err; |
| 863 | |
| 864 | err = mlx5_query_vendor_id(ibdev, &props->vendor_id); |
| 865 | if (err) |
| 866 | return err; |
| 867 | |
| 868 | props->fw_ver = ((u64)fw_rev_maj(dev->mdev) << 32) | |
| 869 | (fw_rev_min(dev->mdev) << 16) | |
| 870 | fw_rev_sub(dev->mdev); |
| 871 | props->device_cap_flags = IB_DEVICE_CHANGE_PHY_PORT | |
| 872 | IB_DEVICE_PORT_ACTIVE_EVENT | |
| 873 | IB_DEVICE_SYS_IMAGE_GUID | |
| 874 | IB_DEVICE_RC_RNR_NAK_GEN; |
| 875 | |
| 876 | if (MLX5_CAP_GEN(mdev, pkv)) |
| 877 | props->device_cap_flags |= IB_DEVICE_BAD_PKEY_CNTR; |
| 878 | if (MLX5_CAP_GEN(mdev, qkv)) |
| 879 | props->device_cap_flags |= IB_DEVICE_BAD_QKEY_CNTR; |
| 880 | if (MLX5_CAP_GEN(mdev, apm)) |
| 881 | props->device_cap_flags |= IB_DEVICE_AUTO_PATH_MIG; |
| 882 | if (MLX5_CAP_GEN(mdev, xrc)) |
| 883 | props->device_cap_flags |= IB_DEVICE_XRC; |
| 884 | if (MLX5_CAP_GEN(mdev, imaicl)) { |
| 885 | props->device_cap_flags |= IB_DEVICE_MEM_WINDOW | |
| 886 | IB_DEVICE_MEM_WINDOW_TYPE_2B; |
| 887 | props->max_mw = 1 << MLX5_CAP_GEN(mdev, log_max_mkey); |
| 888 | /* We support 'Gappy' memory registration too */ |
| 889 | props->device_cap_flags |= IB_DEVICE_SG_GAPS_REG; |
| 890 | } |
Olivier Deprez | 0e64123 | 2021-09-23 10:07:05 +0200 | [diff] [blame^] | 891 | /* IB_WR_REG_MR always requires changing the entity size with UMR */ |
| 892 | if (!MLX5_CAP_GEN(dev->mdev, umr_modify_entity_size_disabled)) |
| 893 | props->device_cap_flags |= IB_DEVICE_MEM_MGT_EXTENSIONS; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 894 | if (MLX5_CAP_GEN(mdev, sho)) { |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 895 | props->device_cap_flags |= IB_DEVICE_INTEGRITY_HANDOVER; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 896 | /* At this stage no support for signature handover */ |
| 897 | props->sig_prot_cap = IB_PROT_T10DIF_TYPE_1 | |
| 898 | IB_PROT_T10DIF_TYPE_2 | |
| 899 | IB_PROT_T10DIF_TYPE_3; |
| 900 | props->sig_guard_cap = IB_GUARD_T10DIF_CRC | |
| 901 | IB_GUARD_T10DIF_CSUM; |
| 902 | } |
| 903 | if (MLX5_CAP_GEN(mdev, block_lb_mc)) |
| 904 | props->device_cap_flags |= IB_DEVICE_BLOCK_MULTICAST_LOOPBACK; |
| 905 | |
| 906 | if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) && raw_support) { |
| 907 | if (MLX5_CAP_ETH(mdev, csum_cap)) { |
| 908 | /* Legacy bit to support old userspace libraries */ |
| 909 | props->device_cap_flags |= IB_DEVICE_RAW_IP_CSUM; |
| 910 | props->raw_packet_caps |= IB_RAW_PACKET_CAP_IP_CSUM; |
| 911 | } |
| 912 | |
| 913 | if (MLX5_CAP_ETH(dev->mdev, vlan_cap)) |
| 914 | props->raw_packet_caps |= |
| 915 | IB_RAW_PACKET_CAP_CVLAN_STRIPPING; |
| 916 | |
Olivier Deprez | 0e64123 | 2021-09-23 10:07:05 +0200 | [diff] [blame^] | 917 | if (field_avail(typeof(resp), tso_caps, uhw_outlen)) { |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 918 | max_tso = MLX5_CAP_ETH(mdev, max_lso_cap); |
| 919 | if (max_tso) { |
| 920 | resp.tso_caps.max_tso = 1 << max_tso; |
| 921 | resp.tso_caps.supported_qpts |= |
| 922 | 1 << IB_QPT_RAW_PACKET; |
| 923 | resp.response_length += sizeof(resp.tso_caps); |
| 924 | } |
| 925 | } |
| 926 | |
Olivier Deprez | 0e64123 | 2021-09-23 10:07:05 +0200 | [diff] [blame^] | 927 | if (field_avail(typeof(resp), rss_caps, uhw_outlen)) { |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 928 | resp.rss_caps.rx_hash_function = |
| 929 | MLX5_RX_HASH_FUNC_TOEPLITZ; |
| 930 | resp.rss_caps.rx_hash_fields_mask = |
| 931 | MLX5_RX_HASH_SRC_IPV4 | |
| 932 | MLX5_RX_HASH_DST_IPV4 | |
| 933 | MLX5_RX_HASH_SRC_IPV6 | |
| 934 | MLX5_RX_HASH_DST_IPV6 | |
| 935 | MLX5_RX_HASH_SRC_PORT_TCP | |
| 936 | MLX5_RX_HASH_DST_PORT_TCP | |
| 937 | MLX5_RX_HASH_SRC_PORT_UDP | |
| 938 | MLX5_RX_HASH_DST_PORT_UDP | |
| 939 | MLX5_RX_HASH_INNER; |
| 940 | if (mlx5_accel_ipsec_device_caps(dev->mdev) & |
| 941 | MLX5_ACCEL_IPSEC_CAP_DEVICE) |
| 942 | resp.rss_caps.rx_hash_fields_mask |= |
| 943 | MLX5_RX_HASH_IPSEC_SPI; |
| 944 | resp.response_length += sizeof(resp.rss_caps); |
| 945 | } |
| 946 | } else { |
Olivier Deprez | 0e64123 | 2021-09-23 10:07:05 +0200 | [diff] [blame^] | 947 | if (field_avail(typeof(resp), tso_caps, uhw_outlen)) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 948 | resp.response_length += sizeof(resp.tso_caps); |
Olivier Deprez | 0e64123 | 2021-09-23 10:07:05 +0200 | [diff] [blame^] | 949 | if (field_avail(typeof(resp), rss_caps, uhw_outlen)) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 950 | resp.response_length += sizeof(resp.rss_caps); |
| 951 | } |
| 952 | |
| 953 | if (MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) { |
| 954 | props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM; |
| 955 | props->device_cap_flags |= IB_DEVICE_UD_TSO; |
| 956 | } |
| 957 | |
| 958 | if (MLX5_CAP_GEN(dev->mdev, rq_delay_drop) && |
| 959 | MLX5_CAP_GEN(dev->mdev, general_notification_event) && |
| 960 | raw_support) |
| 961 | props->raw_packet_caps |= IB_RAW_PACKET_CAP_DELAY_DROP; |
| 962 | |
| 963 | if (MLX5_CAP_GEN(mdev, ipoib_enhanced_offloads) && |
| 964 | MLX5_CAP_IPOIB_ENHANCED(mdev, csum_cap)) |
| 965 | props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM; |
| 966 | |
| 967 | if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) && |
| 968 | MLX5_CAP_ETH(dev->mdev, scatter_fcs) && |
| 969 | raw_support) { |
| 970 | /* Legacy bit to support old userspace libraries */ |
| 971 | props->device_cap_flags |= IB_DEVICE_RAW_SCATTER_FCS; |
| 972 | props->raw_packet_caps |= IB_RAW_PACKET_CAP_SCATTER_FCS; |
| 973 | } |
| 974 | |
| 975 | if (MLX5_CAP_DEV_MEM(mdev, memic)) { |
| 976 | props->max_dm_size = |
| 977 | MLX5_CAP_DEV_MEM(mdev, max_memic_size); |
| 978 | } |
| 979 | |
| 980 | if (mlx5_get_flow_namespace(dev->mdev, MLX5_FLOW_NAMESPACE_BYPASS)) |
| 981 | props->device_cap_flags |= IB_DEVICE_MANAGED_FLOW_STEERING; |
| 982 | |
| 983 | if (MLX5_CAP_GEN(mdev, end_pad)) |
| 984 | props->device_cap_flags |= IB_DEVICE_PCI_WRITE_END_PADDING; |
| 985 | |
| 986 | props->vendor_part_id = mdev->pdev->device; |
| 987 | props->hw_ver = mdev->pdev->revision; |
| 988 | |
| 989 | props->max_mr_size = ~0ull; |
| 990 | props->page_size_cap = ~(min_page_size - 1); |
| 991 | props->max_qp = 1 << MLX5_CAP_GEN(mdev, log_max_qp); |
| 992 | props->max_qp_wr = 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz); |
| 993 | max_rq_sg = MLX5_CAP_GEN(mdev, max_wqe_sz_rq) / |
| 994 | sizeof(struct mlx5_wqe_data_seg); |
| 995 | max_sq_desc = min_t(int, MLX5_CAP_GEN(mdev, max_wqe_sz_sq), 512); |
| 996 | max_sq_sg = (max_sq_desc - sizeof(struct mlx5_wqe_ctrl_seg) - |
| 997 | sizeof(struct mlx5_wqe_raddr_seg)) / |
| 998 | sizeof(struct mlx5_wqe_data_seg); |
| 999 | props->max_send_sge = max_sq_sg; |
| 1000 | props->max_recv_sge = max_rq_sg; |
| 1001 | props->max_sge_rd = MLX5_MAX_SGE_RD; |
| 1002 | props->max_cq = 1 << MLX5_CAP_GEN(mdev, log_max_cq); |
| 1003 | props->max_cqe = (1 << MLX5_CAP_GEN(mdev, log_max_cq_sz)) - 1; |
| 1004 | props->max_mr = 1 << MLX5_CAP_GEN(mdev, log_max_mkey); |
| 1005 | props->max_pd = 1 << MLX5_CAP_GEN(mdev, log_max_pd); |
| 1006 | props->max_qp_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_req_qp); |
| 1007 | props->max_qp_init_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_res_qp); |
| 1008 | props->max_srq = 1 << MLX5_CAP_GEN(mdev, log_max_srq); |
| 1009 | props->max_srq_wr = (1 << MLX5_CAP_GEN(mdev, log_max_srq_sz)) - 1; |
| 1010 | props->local_ca_ack_delay = MLX5_CAP_GEN(mdev, local_ca_ack_delay); |
| 1011 | props->max_res_rd_atom = props->max_qp_rd_atom * props->max_qp; |
| 1012 | props->max_srq_sge = max_rq_sg - 1; |
| 1013 | props->max_fast_reg_page_list_len = |
| 1014 | 1 << MLX5_CAP_GEN(mdev, log_max_klm_list_size); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1015 | props->max_pi_fast_reg_page_list_len = |
| 1016 | props->max_fast_reg_page_list_len / 2; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1017 | get_atomic_caps_qp(dev, props); |
| 1018 | props->masked_atomic_cap = IB_ATOMIC_NONE; |
| 1019 | props->max_mcast_grp = 1 << MLX5_CAP_GEN(mdev, log_max_mcg); |
| 1020 | props->max_mcast_qp_attach = MLX5_CAP_GEN(mdev, max_qp_mcg); |
| 1021 | props->max_total_mcast_qp_attach = props->max_mcast_qp_attach * |
| 1022 | props->max_mcast_grp; |
| 1023 | props->max_map_per_fmr = INT_MAX; /* no limit in ConnectIB */ |
| 1024 | props->max_ah = INT_MAX; |
| 1025 | props->hca_core_clock = MLX5_CAP_GEN(mdev, device_frequency_khz); |
| 1026 | props->timestamp_mask = 0x7FFFFFFFFFFFFFFFULL; |
| 1027 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1028 | if (IS_ENABLED(CONFIG_INFINIBAND_ON_DEMAND_PAGING)) { |
| 1029 | if (dev->odp_caps.general_caps & IB_ODP_SUPPORT) |
| 1030 | props->device_cap_flags |= IB_DEVICE_ON_DEMAND_PAGING; |
| 1031 | props->odp_caps = dev->odp_caps; |
| 1032 | } |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1033 | |
| 1034 | if (MLX5_CAP_GEN(mdev, cd)) |
| 1035 | props->device_cap_flags |= IB_DEVICE_CROSS_CHANNEL; |
| 1036 | |
| 1037 | if (!mlx5_core_is_pf(mdev)) |
| 1038 | props->device_cap_flags |= IB_DEVICE_VIRTUAL_FUNCTION; |
| 1039 | |
| 1040 | if (mlx5_ib_port_link_layer(ibdev, 1) == |
| 1041 | IB_LINK_LAYER_ETHERNET && raw_support) { |
| 1042 | props->rss_caps.max_rwq_indirection_tables = |
| 1043 | 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt); |
| 1044 | props->rss_caps.max_rwq_indirection_table_size = |
| 1045 | 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt_size); |
| 1046 | props->rss_caps.supported_qpts = 1 << IB_QPT_RAW_PACKET; |
| 1047 | props->max_wq_type_rq = |
| 1048 | 1 << MLX5_CAP_GEN(dev->mdev, log_max_rq); |
| 1049 | } |
| 1050 | |
| 1051 | if (MLX5_CAP_GEN(mdev, tag_matching)) { |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1052 | props->tm_caps.max_num_tags = |
| 1053 | (1 << MLX5_CAP_GEN(mdev, log_tag_matching_list_sz)) - 1; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1054 | props->tm_caps.max_ops = |
| 1055 | 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz); |
| 1056 | props->tm_caps.max_sge = MLX5_TM_MAX_SGE; |
| 1057 | } |
| 1058 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1059 | if (MLX5_CAP_GEN(mdev, tag_matching) && |
| 1060 | MLX5_CAP_GEN(mdev, rndv_offload_rc)) { |
| 1061 | props->tm_caps.flags = IB_TM_CAP_RNDV_RC; |
| 1062 | props->tm_caps.max_rndv_hdr_size = MLX5_TM_MAX_RNDV_MSG_SIZE; |
| 1063 | } |
| 1064 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1065 | if (MLX5_CAP_GEN(dev->mdev, cq_moderation)) { |
| 1066 | props->cq_caps.max_cq_moderation_count = |
| 1067 | MLX5_MAX_CQ_COUNT; |
| 1068 | props->cq_caps.max_cq_moderation_period = |
| 1069 | MLX5_MAX_CQ_PERIOD; |
| 1070 | } |
| 1071 | |
Olivier Deprez | 0e64123 | 2021-09-23 10:07:05 +0200 | [diff] [blame^] | 1072 | if (field_avail(typeof(resp), cqe_comp_caps, uhw_outlen)) { |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1073 | resp.response_length += sizeof(resp.cqe_comp_caps); |
| 1074 | |
| 1075 | if (MLX5_CAP_GEN(dev->mdev, cqe_compression)) { |
| 1076 | resp.cqe_comp_caps.max_num = |
| 1077 | MLX5_CAP_GEN(dev->mdev, |
| 1078 | cqe_compression_max_num); |
| 1079 | |
| 1080 | resp.cqe_comp_caps.supported_format = |
| 1081 | MLX5_IB_CQE_RES_FORMAT_HASH | |
| 1082 | MLX5_IB_CQE_RES_FORMAT_CSUM; |
| 1083 | |
| 1084 | if (MLX5_CAP_GEN(dev->mdev, mini_cqe_resp_stride_index)) |
| 1085 | resp.cqe_comp_caps.supported_format |= |
| 1086 | MLX5_IB_CQE_RES_FORMAT_CSUM_STRIDX; |
| 1087 | } |
| 1088 | } |
| 1089 | |
Olivier Deprez | 0e64123 | 2021-09-23 10:07:05 +0200 | [diff] [blame^] | 1090 | if (field_avail(typeof(resp), packet_pacing_caps, uhw_outlen) && |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1091 | raw_support) { |
| 1092 | if (MLX5_CAP_QOS(mdev, packet_pacing) && |
| 1093 | MLX5_CAP_GEN(mdev, qos)) { |
| 1094 | resp.packet_pacing_caps.qp_rate_limit_max = |
| 1095 | MLX5_CAP_QOS(mdev, packet_pacing_max_rate); |
| 1096 | resp.packet_pacing_caps.qp_rate_limit_min = |
| 1097 | MLX5_CAP_QOS(mdev, packet_pacing_min_rate); |
| 1098 | resp.packet_pacing_caps.supported_qpts |= |
| 1099 | 1 << IB_QPT_RAW_PACKET; |
| 1100 | if (MLX5_CAP_QOS(mdev, packet_pacing_burst_bound) && |
| 1101 | MLX5_CAP_QOS(mdev, packet_pacing_typical_size)) |
| 1102 | resp.packet_pacing_caps.cap_flags |= |
| 1103 | MLX5_IB_PP_SUPPORT_BURST; |
| 1104 | } |
| 1105 | resp.response_length += sizeof(resp.packet_pacing_caps); |
| 1106 | } |
| 1107 | |
| 1108 | if (field_avail(typeof(resp), mlx5_ib_support_multi_pkt_send_wqes, |
Olivier Deprez | 0e64123 | 2021-09-23 10:07:05 +0200 | [diff] [blame^] | 1109 | uhw_outlen)) { |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1110 | if (MLX5_CAP_ETH(mdev, multi_pkt_send_wqe)) |
| 1111 | resp.mlx5_ib_support_multi_pkt_send_wqes = |
| 1112 | MLX5_IB_ALLOW_MPW; |
| 1113 | |
| 1114 | if (MLX5_CAP_ETH(mdev, enhanced_multi_pkt_send_wqe)) |
| 1115 | resp.mlx5_ib_support_multi_pkt_send_wqes |= |
| 1116 | MLX5_IB_SUPPORT_EMPW; |
| 1117 | |
| 1118 | resp.response_length += |
| 1119 | sizeof(resp.mlx5_ib_support_multi_pkt_send_wqes); |
| 1120 | } |
| 1121 | |
Olivier Deprez | 0e64123 | 2021-09-23 10:07:05 +0200 | [diff] [blame^] | 1122 | if (field_avail(typeof(resp), flags, uhw_outlen)) { |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1123 | resp.response_length += sizeof(resp.flags); |
| 1124 | |
| 1125 | if (MLX5_CAP_GEN(mdev, cqe_compression_128)) |
| 1126 | resp.flags |= |
| 1127 | MLX5_IB_QUERY_DEV_RESP_FLAGS_CQE_128B_COMP; |
| 1128 | |
| 1129 | if (MLX5_CAP_GEN(mdev, cqe_128_always)) |
| 1130 | resp.flags |= MLX5_IB_QUERY_DEV_RESP_FLAGS_CQE_128B_PAD; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1131 | if (MLX5_CAP_GEN(mdev, qp_packet_based)) |
| 1132 | resp.flags |= |
| 1133 | MLX5_IB_QUERY_DEV_RESP_PACKET_BASED_CREDIT_MODE; |
| 1134 | |
| 1135 | resp.flags |= MLX5_IB_QUERY_DEV_RESP_FLAGS_SCAT2CQE_DCT; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1136 | } |
| 1137 | |
Olivier Deprez | 0e64123 | 2021-09-23 10:07:05 +0200 | [diff] [blame^] | 1138 | if (field_avail(typeof(resp), sw_parsing_caps, uhw_outlen)) { |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1139 | resp.response_length += sizeof(resp.sw_parsing_caps); |
| 1140 | if (MLX5_CAP_ETH(mdev, swp)) { |
| 1141 | resp.sw_parsing_caps.sw_parsing_offloads |= |
| 1142 | MLX5_IB_SW_PARSING; |
| 1143 | |
| 1144 | if (MLX5_CAP_ETH(mdev, swp_csum)) |
| 1145 | resp.sw_parsing_caps.sw_parsing_offloads |= |
| 1146 | MLX5_IB_SW_PARSING_CSUM; |
| 1147 | |
| 1148 | if (MLX5_CAP_ETH(mdev, swp_lso)) |
| 1149 | resp.sw_parsing_caps.sw_parsing_offloads |= |
| 1150 | MLX5_IB_SW_PARSING_LSO; |
| 1151 | |
| 1152 | if (resp.sw_parsing_caps.sw_parsing_offloads) |
| 1153 | resp.sw_parsing_caps.supported_qpts = |
| 1154 | BIT(IB_QPT_RAW_PACKET); |
| 1155 | } |
| 1156 | } |
| 1157 | |
Olivier Deprez | 0e64123 | 2021-09-23 10:07:05 +0200 | [diff] [blame^] | 1158 | if (field_avail(typeof(resp), striding_rq_caps, uhw_outlen) && |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1159 | raw_support) { |
| 1160 | resp.response_length += sizeof(resp.striding_rq_caps); |
| 1161 | if (MLX5_CAP_GEN(mdev, striding_rq)) { |
| 1162 | resp.striding_rq_caps.min_single_stride_log_num_of_bytes = |
| 1163 | MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES; |
| 1164 | resp.striding_rq_caps.max_single_stride_log_num_of_bytes = |
| 1165 | MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES; |
| 1166 | resp.striding_rq_caps.min_single_wqe_log_num_of_strides = |
| 1167 | MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES; |
| 1168 | resp.striding_rq_caps.max_single_wqe_log_num_of_strides = |
| 1169 | MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES; |
| 1170 | resp.striding_rq_caps.supported_qpts = |
| 1171 | BIT(IB_QPT_RAW_PACKET); |
| 1172 | } |
| 1173 | } |
| 1174 | |
Olivier Deprez | 0e64123 | 2021-09-23 10:07:05 +0200 | [diff] [blame^] | 1175 | if (field_avail(typeof(resp), tunnel_offloads_caps, uhw_outlen)) { |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1176 | resp.response_length += sizeof(resp.tunnel_offloads_caps); |
| 1177 | if (MLX5_CAP_ETH(mdev, tunnel_stateless_vxlan)) |
| 1178 | resp.tunnel_offloads_caps |= |
| 1179 | MLX5_IB_TUNNELED_OFFLOADS_VXLAN; |
| 1180 | if (MLX5_CAP_ETH(mdev, tunnel_stateless_geneve_rx)) |
| 1181 | resp.tunnel_offloads_caps |= |
| 1182 | MLX5_IB_TUNNELED_OFFLOADS_GENEVE; |
| 1183 | if (MLX5_CAP_ETH(mdev, tunnel_stateless_gre)) |
| 1184 | resp.tunnel_offloads_caps |= |
| 1185 | MLX5_IB_TUNNELED_OFFLOADS_GRE; |
Olivier Deprez | 0e64123 | 2021-09-23 10:07:05 +0200 | [diff] [blame^] | 1186 | if (MLX5_CAP_ETH(mdev, tunnel_stateless_mpls_over_gre)) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1187 | resp.tunnel_offloads_caps |= |
| 1188 | MLX5_IB_TUNNELED_OFFLOADS_MPLS_GRE; |
Olivier Deprez | 0e64123 | 2021-09-23 10:07:05 +0200 | [diff] [blame^] | 1189 | if (MLX5_CAP_ETH(mdev, tunnel_stateless_mpls_over_udp)) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1190 | resp.tunnel_offloads_caps |= |
| 1191 | MLX5_IB_TUNNELED_OFFLOADS_MPLS_UDP; |
| 1192 | } |
| 1193 | |
Olivier Deprez | 0e64123 | 2021-09-23 10:07:05 +0200 | [diff] [blame^] | 1194 | if (uhw_outlen) { |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1195 | err = ib_copy_to_udata(uhw, &resp, resp.response_length); |
| 1196 | |
| 1197 | if (err) |
| 1198 | return err; |
| 1199 | } |
| 1200 | |
| 1201 | return 0; |
| 1202 | } |
| 1203 | |
| 1204 | enum mlx5_ib_width { |
| 1205 | MLX5_IB_WIDTH_1X = 1 << 0, |
| 1206 | MLX5_IB_WIDTH_2X = 1 << 1, |
| 1207 | MLX5_IB_WIDTH_4X = 1 << 2, |
| 1208 | MLX5_IB_WIDTH_8X = 1 << 3, |
| 1209 | MLX5_IB_WIDTH_12X = 1 << 4 |
| 1210 | }; |
| 1211 | |
| 1212 | static void translate_active_width(struct ib_device *ibdev, u8 active_width, |
| 1213 | u8 *ib_width) |
| 1214 | { |
| 1215 | struct mlx5_ib_dev *dev = to_mdev(ibdev); |
| 1216 | |
| 1217 | if (active_width & MLX5_IB_WIDTH_1X) |
| 1218 | *ib_width = IB_WIDTH_1X; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1219 | else if (active_width & MLX5_IB_WIDTH_2X) |
| 1220 | *ib_width = IB_WIDTH_2X; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1221 | else if (active_width & MLX5_IB_WIDTH_4X) |
| 1222 | *ib_width = IB_WIDTH_4X; |
| 1223 | else if (active_width & MLX5_IB_WIDTH_8X) |
| 1224 | *ib_width = IB_WIDTH_8X; |
| 1225 | else if (active_width & MLX5_IB_WIDTH_12X) |
| 1226 | *ib_width = IB_WIDTH_12X; |
| 1227 | else { |
| 1228 | mlx5_ib_dbg(dev, "Invalid active_width %d, setting width to default value: 4x\n", |
| 1229 | (int)active_width); |
| 1230 | *ib_width = IB_WIDTH_4X; |
| 1231 | } |
| 1232 | |
| 1233 | return; |
| 1234 | } |
| 1235 | |
| 1236 | static int mlx5_mtu_to_ib_mtu(int mtu) |
| 1237 | { |
| 1238 | switch (mtu) { |
| 1239 | case 256: return 1; |
| 1240 | case 512: return 2; |
| 1241 | case 1024: return 3; |
| 1242 | case 2048: return 4; |
| 1243 | case 4096: return 5; |
| 1244 | default: |
| 1245 | pr_warn("invalid mtu\n"); |
| 1246 | return -1; |
| 1247 | } |
| 1248 | } |
| 1249 | |
| 1250 | enum ib_max_vl_num { |
| 1251 | __IB_MAX_VL_0 = 1, |
| 1252 | __IB_MAX_VL_0_1 = 2, |
| 1253 | __IB_MAX_VL_0_3 = 3, |
| 1254 | __IB_MAX_VL_0_7 = 4, |
| 1255 | __IB_MAX_VL_0_14 = 5, |
| 1256 | }; |
| 1257 | |
| 1258 | enum mlx5_vl_hw_cap { |
| 1259 | MLX5_VL_HW_0 = 1, |
| 1260 | MLX5_VL_HW_0_1 = 2, |
| 1261 | MLX5_VL_HW_0_2 = 3, |
| 1262 | MLX5_VL_HW_0_3 = 4, |
| 1263 | MLX5_VL_HW_0_4 = 5, |
| 1264 | MLX5_VL_HW_0_5 = 6, |
| 1265 | MLX5_VL_HW_0_6 = 7, |
| 1266 | MLX5_VL_HW_0_7 = 8, |
| 1267 | MLX5_VL_HW_0_14 = 15 |
| 1268 | }; |
| 1269 | |
| 1270 | static int translate_max_vl_num(struct ib_device *ibdev, u8 vl_hw_cap, |
| 1271 | u8 *max_vl_num) |
| 1272 | { |
| 1273 | switch (vl_hw_cap) { |
| 1274 | case MLX5_VL_HW_0: |
| 1275 | *max_vl_num = __IB_MAX_VL_0; |
| 1276 | break; |
| 1277 | case MLX5_VL_HW_0_1: |
| 1278 | *max_vl_num = __IB_MAX_VL_0_1; |
| 1279 | break; |
| 1280 | case MLX5_VL_HW_0_3: |
| 1281 | *max_vl_num = __IB_MAX_VL_0_3; |
| 1282 | break; |
| 1283 | case MLX5_VL_HW_0_7: |
| 1284 | *max_vl_num = __IB_MAX_VL_0_7; |
| 1285 | break; |
| 1286 | case MLX5_VL_HW_0_14: |
| 1287 | *max_vl_num = __IB_MAX_VL_0_14; |
| 1288 | break; |
| 1289 | |
| 1290 | default: |
| 1291 | return -EINVAL; |
| 1292 | } |
| 1293 | |
| 1294 | return 0; |
| 1295 | } |
| 1296 | |
| 1297 | static int mlx5_query_hca_port(struct ib_device *ibdev, u8 port, |
| 1298 | struct ib_port_attr *props) |
| 1299 | { |
| 1300 | struct mlx5_ib_dev *dev = to_mdev(ibdev); |
| 1301 | struct mlx5_core_dev *mdev = dev->mdev; |
| 1302 | struct mlx5_hca_vport_context *rep; |
| 1303 | u16 max_mtu; |
| 1304 | u16 oper_mtu; |
| 1305 | int err; |
| 1306 | u8 ib_link_width_oper; |
| 1307 | u8 vl_hw_cap; |
| 1308 | |
| 1309 | rep = kzalloc(sizeof(*rep), GFP_KERNEL); |
| 1310 | if (!rep) { |
| 1311 | err = -ENOMEM; |
| 1312 | goto out; |
| 1313 | } |
| 1314 | |
| 1315 | /* props being zeroed by the caller, avoid zeroing it here */ |
| 1316 | |
| 1317 | err = mlx5_query_hca_vport_context(mdev, 0, port, 0, rep); |
| 1318 | if (err) |
| 1319 | goto out; |
| 1320 | |
| 1321 | props->lid = rep->lid; |
| 1322 | props->lmc = rep->lmc; |
| 1323 | props->sm_lid = rep->sm_lid; |
| 1324 | props->sm_sl = rep->sm_sl; |
| 1325 | props->state = rep->vport_state; |
| 1326 | props->phys_state = rep->port_physical_state; |
| 1327 | props->port_cap_flags = rep->cap_mask1; |
| 1328 | props->gid_tbl_len = mlx5_get_gid_table_len(MLX5_CAP_GEN(mdev, gid_table_size)); |
| 1329 | props->max_msg_sz = 1 << MLX5_CAP_GEN(mdev, log_max_msg); |
| 1330 | props->pkey_tbl_len = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev, pkey_table_size)); |
| 1331 | props->bad_pkey_cntr = rep->pkey_violation_counter; |
| 1332 | props->qkey_viol_cntr = rep->qkey_violation_counter; |
| 1333 | props->subnet_timeout = rep->subnet_timeout; |
| 1334 | props->init_type_reply = rep->init_type_reply; |
| 1335 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1336 | if (props->port_cap_flags & IB_PORT_CAP_MASK2_SUP) |
| 1337 | props->port_cap_flags2 = rep->cap_mask2; |
| 1338 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1339 | err = mlx5_query_port_link_width_oper(mdev, &ib_link_width_oper, port); |
| 1340 | if (err) |
| 1341 | goto out; |
| 1342 | |
| 1343 | translate_active_width(ibdev, ib_link_width_oper, &props->active_width); |
| 1344 | |
| 1345 | err = mlx5_query_port_ib_proto_oper(mdev, &props->active_speed, port); |
| 1346 | if (err) |
| 1347 | goto out; |
| 1348 | |
| 1349 | mlx5_query_port_max_mtu(mdev, &max_mtu, port); |
| 1350 | |
| 1351 | props->max_mtu = mlx5_mtu_to_ib_mtu(max_mtu); |
| 1352 | |
| 1353 | mlx5_query_port_oper_mtu(mdev, &oper_mtu, port); |
| 1354 | |
| 1355 | props->active_mtu = mlx5_mtu_to_ib_mtu(oper_mtu); |
| 1356 | |
| 1357 | err = mlx5_query_port_vl_hw_cap(mdev, &vl_hw_cap, port); |
| 1358 | if (err) |
| 1359 | goto out; |
| 1360 | |
| 1361 | err = translate_max_vl_num(ibdev, vl_hw_cap, |
| 1362 | &props->max_vl_num); |
| 1363 | out: |
| 1364 | kfree(rep); |
| 1365 | return err; |
| 1366 | } |
| 1367 | |
| 1368 | int mlx5_ib_query_port(struct ib_device *ibdev, u8 port, |
| 1369 | struct ib_port_attr *props) |
| 1370 | { |
| 1371 | unsigned int count; |
| 1372 | int ret; |
| 1373 | |
| 1374 | switch (mlx5_get_vport_access_method(ibdev)) { |
| 1375 | case MLX5_VPORT_ACCESS_METHOD_MAD: |
| 1376 | ret = mlx5_query_mad_ifc_port(ibdev, port, props); |
| 1377 | break; |
| 1378 | |
| 1379 | case MLX5_VPORT_ACCESS_METHOD_HCA: |
| 1380 | ret = mlx5_query_hca_port(ibdev, port, props); |
| 1381 | break; |
| 1382 | |
| 1383 | case MLX5_VPORT_ACCESS_METHOD_NIC: |
| 1384 | ret = mlx5_query_port_roce(ibdev, port, props); |
| 1385 | break; |
| 1386 | |
| 1387 | default: |
| 1388 | ret = -EINVAL; |
| 1389 | } |
| 1390 | |
| 1391 | if (!ret && props) { |
| 1392 | struct mlx5_ib_dev *dev = to_mdev(ibdev); |
| 1393 | struct mlx5_core_dev *mdev; |
| 1394 | bool put_mdev = true; |
| 1395 | |
| 1396 | mdev = mlx5_ib_get_native_port_mdev(dev, port, NULL); |
| 1397 | if (!mdev) { |
| 1398 | /* If the port isn't affiliated yet query the master. |
| 1399 | * The master and slave will have the same values. |
| 1400 | */ |
| 1401 | mdev = dev->mdev; |
| 1402 | port = 1; |
| 1403 | put_mdev = false; |
| 1404 | } |
| 1405 | count = mlx5_core_reserved_gids_count(mdev); |
| 1406 | if (put_mdev) |
| 1407 | mlx5_ib_put_native_port_mdev(dev, port); |
| 1408 | props->gid_tbl_len -= count; |
| 1409 | } |
| 1410 | return ret; |
| 1411 | } |
| 1412 | |
| 1413 | static int mlx5_ib_rep_query_port(struct ib_device *ibdev, u8 port, |
| 1414 | struct ib_port_attr *props) |
| 1415 | { |
| 1416 | int ret; |
| 1417 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1418 | /* Only link layer == ethernet is valid for representors |
| 1419 | * and we always use port 1 |
| 1420 | */ |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1421 | ret = mlx5_query_port_roce(ibdev, port, props); |
| 1422 | if (ret || !props) |
| 1423 | return ret; |
| 1424 | |
| 1425 | /* We don't support GIDS */ |
| 1426 | props->gid_tbl_len = 0; |
| 1427 | |
| 1428 | return ret; |
| 1429 | } |
| 1430 | |
| 1431 | static int mlx5_ib_query_gid(struct ib_device *ibdev, u8 port, int index, |
| 1432 | union ib_gid *gid) |
| 1433 | { |
| 1434 | struct mlx5_ib_dev *dev = to_mdev(ibdev); |
| 1435 | struct mlx5_core_dev *mdev = dev->mdev; |
| 1436 | |
| 1437 | switch (mlx5_get_vport_access_method(ibdev)) { |
| 1438 | case MLX5_VPORT_ACCESS_METHOD_MAD: |
| 1439 | return mlx5_query_mad_ifc_gids(ibdev, port, index, gid); |
| 1440 | |
| 1441 | case MLX5_VPORT_ACCESS_METHOD_HCA: |
| 1442 | return mlx5_query_hca_vport_gid(mdev, 0, port, 0, index, gid); |
| 1443 | |
| 1444 | default: |
| 1445 | return -EINVAL; |
| 1446 | } |
| 1447 | |
| 1448 | } |
| 1449 | |
| 1450 | static int mlx5_query_hca_nic_pkey(struct ib_device *ibdev, u8 port, |
| 1451 | u16 index, u16 *pkey) |
| 1452 | { |
| 1453 | struct mlx5_ib_dev *dev = to_mdev(ibdev); |
| 1454 | struct mlx5_core_dev *mdev; |
| 1455 | bool put_mdev = true; |
| 1456 | u8 mdev_port_num; |
| 1457 | int err; |
| 1458 | |
| 1459 | mdev = mlx5_ib_get_native_port_mdev(dev, port, &mdev_port_num); |
| 1460 | if (!mdev) { |
| 1461 | /* The port isn't affiliated yet, get the PKey from the master |
| 1462 | * port. For RoCE the PKey tables will be the same. |
| 1463 | */ |
| 1464 | put_mdev = false; |
| 1465 | mdev = dev->mdev; |
| 1466 | mdev_port_num = 1; |
| 1467 | } |
| 1468 | |
| 1469 | err = mlx5_query_hca_vport_pkey(mdev, 0, mdev_port_num, 0, |
| 1470 | index, pkey); |
| 1471 | if (put_mdev) |
| 1472 | mlx5_ib_put_native_port_mdev(dev, port); |
| 1473 | |
| 1474 | return err; |
| 1475 | } |
| 1476 | |
| 1477 | static int mlx5_ib_query_pkey(struct ib_device *ibdev, u8 port, u16 index, |
| 1478 | u16 *pkey) |
| 1479 | { |
| 1480 | switch (mlx5_get_vport_access_method(ibdev)) { |
| 1481 | case MLX5_VPORT_ACCESS_METHOD_MAD: |
| 1482 | return mlx5_query_mad_ifc_pkey(ibdev, port, index, pkey); |
| 1483 | |
| 1484 | case MLX5_VPORT_ACCESS_METHOD_HCA: |
| 1485 | case MLX5_VPORT_ACCESS_METHOD_NIC: |
| 1486 | return mlx5_query_hca_nic_pkey(ibdev, port, index, pkey); |
| 1487 | default: |
| 1488 | return -EINVAL; |
| 1489 | } |
| 1490 | } |
| 1491 | |
| 1492 | static int mlx5_ib_modify_device(struct ib_device *ibdev, int mask, |
| 1493 | struct ib_device_modify *props) |
| 1494 | { |
| 1495 | struct mlx5_ib_dev *dev = to_mdev(ibdev); |
| 1496 | struct mlx5_reg_node_desc in; |
| 1497 | struct mlx5_reg_node_desc out; |
| 1498 | int err; |
| 1499 | |
| 1500 | if (mask & ~IB_DEVICE_MODIFY_NODE_DESC) |
| 1501 | return -EOPNOTSUPP; |
| 1502 | |
| 1503 | if (!(mask & IB_DEVICE_MODIFY_NODE_DESC)) |
| 1504 | return 0; |
| 1505 | |
| 1506 | /* |
| 1507 | * If possible, pass node desc to FW, so it can generate |
| 1508 | * a 144 trap. If cmd fails, just ignore. |
| 1509 | */ |
| 1510 | memcpy(&in, props->node_desc, IB_DEVICE_NODE_DESC_MAX); |
| 1511 | err = mlx5_core_access_reg(dev->mdev, &in, sizeof(in), &out, |
| 1512 | sizeof(out), MLX5_REG_NODE_DESC, 0, 1); |
| 1513 | if (err) |
| 1514 | return err; |
| 1515 | |
| 1516 | memcpy(ibdev->node_desc, props->node_desc, IB_DEVICE_NODE_DESC_MAX); |
| 1517 | |
| 1518 | return err; |
| 1519 | } |
| 1520 | |
| 1521 | static int set_port_caps_atomic(struct mlx5_ib_dev *dev, u8 port_num, u32 mask, |
| 1522 | u32 value) |
| 1523 | { |
| 1524 | struct mlx5_hca_vport_context ctx = {}; |
| 1525 | struct mlx5_core_dev *mdev; |
| 1526 | u8 mdev_port_num; |
| 1527 | int err; |
| 1528 | |
| 1529 | mdev = mlx5_ib_get_native_port_mdev(dev, port_num, &mdev_port_num); |
| 1530 | if (!mdev) |
| 1531 | return -ENODEV; |
| 1532 | |
| 1533 | err = mlx5_query_hca_vport_context(mdev, 0, mdev_port_num, 0, &ctx); |
| 1534 | if (err) |
| 1535 | goto out; |
| 1536 | |
| 1537 | if (~ctx.cap_mask1_perm & mask) { |
| 1538 | mlx5_ib_warn(dev, "trying to change bitmask 0x%X but change supported 0x%X\n", |
| 1539 | mask, ctx.cap_mask1_perm); |
| 1540 | err = -EINVAL; |
| 1541 | goto out; |
| 1542 | } |
| 1543 | |
| 1544 | ctx.cap_mask1 = value; |
| 1545 | ctx.cap_mask1_perm = mask; |
| 1546 | err = mlx5_core_modify_hca_vport_context(mdev, 0, mdev_port_num, |
| 1547 | 0, &ctx); |
| 1548 | |
| 1549 | out: |
| 1550 | mlx5_ib_put_native_port_mdev(dev, port_num); |
| 1551 | |
| 1552 | return err; |
| 1553 | } |
| 1554 | |
| 1555 | static int mlx5_ib_modify_port(struct ib_device *ibdev, u8 port, int mask, |
| 1556 | struct ib_port_modify *props) |
| 1557 | { |
| 1558 | struct mlx5_ib_dev *dev = to_mdev(ibdev); |
| 1559 | struct ib_port_attr attr; |
| 1560 | u32 tmp; |
| 1561 | int err; |
| 1562 | u32 change_mask; |
| 1563 | u32 value; |
| 1564 | bool is_ib = (mlx5_ib_port_link_layer(ibdev, port) == |
| 1565 | IB_LINK_LAYER_INFINIBAND); |
| 1566 | |
| 1567 | /* CM layer calls ib_modify_port() regardless of the link layer. For |
| 1568 | * Ethernet ports, qkey violation and Port capabilities are meaningless. |
| 1569 | */ |
| 1570 | if (!is_ib) |
| 1571 | return 0; |
| 1572 | |
| 1573 | if (MLX5_CAP_GEN(dev->mdev, ib_virt) && is_ib) { |
| 1574 | change_mask = props->clr_port_cap_mask | props->set_port_cap_mask; |
| 1575 | value = ~props->clr_port_cap_mask | props->set_port_cap_mask; |
| 1576 | return set_port_caps_atomic(dev, port, change_mask, value); |
| 1577 | } |
| 1578 | |
| 1579 | mutex_lock(&dev->cap_mask_mutex); |
| 1580 | |
| 1581 | err = ib_query_port(ibdev, port, &attr); |
| 1582 | if (err) |
| 1583 | goto out; |
| 1584 | |
| 1585 | tmp = (attr.port_cap_flags | props->set_port_cap_mask) & |
| 1586 | ~props->clr_port_cap_mask; |
| 1587 | |
| 1588 | err = mlx5_set_port_caps(dev->mdev, port, tmp); |
| 1589 | |
| 1590 | out: |
| 1591 | mutex_unlock(&dev->cap_mask_mutex); |
| 1592 | return err; |
| 1593 | } |
| 1594 | |
| 1595 | static void print_lib_caps(struct mlx5_ib_dev *dev, u64 caps) |
| 1596 | { |
| 1597 | mlx5_ib_dbg(dev, "MLX5_LIB_CAP_4K_UAR = %s\n", |
| 1598 | caps & MLX5_LIB_CAP_4K_UAR ? "y" : "n"); |
| 1599 | } |
| 1600 | |
| 1601 | static u16 calc_dynamic_bfregs(int uars_per_sys_page) |
| 1602 | { |
| 1603 | /* Large page with non 4k uar support might limit the dynamic size */ |
| 1604 | if (uars_per_sys_page == 1 && PAGE_SIZE > 4096) |
| 1605 | return MLX5_MIN_DYN_BFREGS; |
| 1606 | |
| 1607 | return MLX5_MAX_DYN_BFREGS; |
| 1608 | } |
| 1609 | |
| 1610 | static int calc_total_bfregs(struct mlx5_ib_dev *dev, bool lib_uar_4k, |
| 1611 | struct mlx5_ib_alloc_ucontext_req_v2 *req, |
| 1612 | struct mlx5_bfreg_info *bfregi) |
| 1613 | { |
| 1614 | int uars_per_sys_page; |
| 1615 | int bfregs_per_sys_page; |
| 1616 | int ref_bfregs = req->total_num_bfregs; |
| 1617 | |
| 1618 | if (req->total_num_bfregs == 0) |
| 1619 | return -EINVAL; |
| 1620 | |
| 1621 | BUILD_BUG_ON(MLX5_MAX_BFREGS % MLX5_NON_FP_BFREGS_IN_PAGE); |
| 1622 | BUILD_BUG_ON(MLX5_MAX_BFREGS < MLX5_NON_FP_BFREGS_IN_PAGE); |
| 1623 | |
| 1624 | if (req->total_num_bfregs > MLX5_MAX_BFREGS) |
| 1625 | return -ENOMEM; |
| 1626 | |
| 1627 | uars_per_sys_page = get_uars_per_sys_page(dev, lib_uar_4k); |
| 1628 | bfregs_per_sys_page = uars_per_sys_page * MLX5_NON_FP_BFREGS_PER_UAR; |
| 1629 | /* This holds the required static allocation asked by the user */ |
| 1630 | req->total_num_bfregs = ALIGN(req->total_num_bfregs, bfregs_per_sys_page); |
| 1631 | if (req->num_low_latency_bfregs > req->total_num_bfregs - 1) |
| 1632 | return -EINVAL; |
| 1633 | |
| 1634 | bfregi->num_static_sys_pages = req->total_num_bfregs / bfregs_per_sys_page; |
| 1635 | bfregi->num_dyn_bfregs = ALIGN(calc_dynamic_bfregs(uars_per_sys_page), bfregs_per_sys_page); |
| 1636 | bfregi->total_num_bfregs = req->total_num_bfregs + bfregi->num_dyn_bfregs; |
| 1637 | bfregi->num_sys_pages = bfregi->total_num_bfregs / bfregs_per_sys_page; |
| 1638 | |
| 1639 | mlx5_ib_dbg(dev, "uar_4k: fw support %s, lib support %s, user requested %d bfregs, allocated %d, total bfregs %d, using %d sys pages\n", |
| 1640 | MLX5_CAP_GEN(dev->mdev, uar_4k) ? "yes" : "no", |
| 1641 | lib_uar_4k ? "yes" : "no", ref_bfregs, |
| 1642 | req->total_num_bfregs, bfregi->total_num_bfregs, |
| 1643 | bfregi->num_sys_pages); |
| 1644 | |
| 1645 | return 0; |
| 1646 | } |
| 1647 | |
| 1648 | static int allocate_uars(struct mlx5_ib_dev *dev, struct mlx5_ib_ucontext *context) |
| 1649 | { |
| 1650 | struct mlx5_bfreg_info *bfregi; |
| 1651 | int err; |
| 1652 | int i; |
| 1653 | |
| 1654 | bfregi = &context->bfregi; |
| 1655 | for (i = 0; i < bfregi->num_static_sys_pages; i++) { |
| 1656 | err = mlx5_cmd_alloc_uar(dev->mdev, &bfregi->sys_pages[i]); |
| 1657 | if (err) |
| 1658 | goto error; |
| 1659 | |
| 1660 | mlx5_ib_dbg(dev, "allocated uar %d\n", bfregi->sys_pages[i]); |
| 1661 | } |
| 1662 | |
| 1663 | for (i = bfregi->num_static_sys_pages; i < bfregi->num_sys_pages; i++) |
| 1664 | bfregi->sys_pages[i] = MLX5_IB_INVALID_UAR_INDEX; |
| 1665 | |
| 1666 | return 0; |
| 1667 | |
| 1668 | error: |
| 1669 | for (--i; i >= 0; i--) |
| 1670 | if (mlx5_cmd_free_uar(dev->mdev, bfregi->sys_pages[i])) |
| 1671 | mlx5_ib_warn(dev, "failed to free uar %d\n", i); |
| 1672 | |
| 1673 | return err; |
| 1674 | } |
| 1675 | |
| 1676 | static void deallocate_uars(struct mlx5_ib_dev *dev, |
| 1677 | struct mlx5_ib_ucontext *context) |
| 1678 | { |
| 1679 | struct mlx5_bfreg_info *bfregi; |
| 1680 | int i; |
| 1681 | |
| 1682 | bfregi = &context->bfregi; |
| 1683 | for (i = 0; i < bfregi->num_sys_pages; i++) |
| 1684 | if (i < bfregi->num_static_sys_pages || |
| 1685 | bfregi->sys_pages[i] != MLX5_IB_INVALID_UAR_INDEX) |
| 1686 | mlx5_cmd_free_uar(dev->mdev, bfregi->sys_pages[i]); |
| 1687 | } |
| 1688 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1689 | int mlx5_ib_enable_lb(struct mlx5_ib_dev *dev, bool td, bool qp) |
| 1690 | { |
| 1691 | int err = 0; |
| 1692 | |
| 1693 | mutex_lock(&dev->lb.mutex); |
| 1694 | if (td) |
| 1695 | dev->lb.user_td++; |
| 1696 | if (qp) |
| 1697 | dev->lb.qps++; |
| 1698 | |
| 1699 | if (dev->lb.user_td == 2 || |
| 1700 | dev->lb.qps == 1) { |
| 1701 | if (!dev->lb.enabled) { |
| 1702 | err = mlx5_nic_vport_update_local_lb(dev->mdev, true); |
| 1703 | dev->lb.enabled = true; |
| 1704 | } |
| 1705 | } |
| 1706 | |
| 1707 | mutex_unlock(&dev->lb.mutex); |
| 1708 | |
| 1709 | return err; |
| 1710 | } |
| 1711 | |
| 1712 | void mlx5_ib_disable_lb(struct mlx5_ib_dev *dev, bool td, bool qp) |
| 1713 | { |
| 1714 | mutex_lock(&dev->lb.mutex); |
| 1715 | if (td) |
| 1716 | dev->lb.user_td--; |
| 1717 | if (qp) |
| 1718 | dev->lb.qps--; |
| 1719 | |
| 1720 | if (dev->lb.user_td == 1 && |
| 1721 | dev->lb.qps == 0) { |
| 1722 | if (dev->lb.enabled) { |
| 1723 | mlx5_nic_vport_update_local_lb(dev->mdev, false); |
| 1724 | dev->lb.enabled = false; |
| 1725 | } |
| 1726 | } |
| 1727 | |
| 1728 | mutex_unlock(&dev->lb.mutex); |
| 1729 | } |
| 1730 | |
| 1731 | static int mlx5_ib_alloc_transport_domain(struct mlx5_ib_dev *dev, u32 *tdn, |
| 1732 | u16 uid) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1733 | { |
| 1734 | int err; |
| 1735 | |
| 1736 | if (!MLX5_CAP_GEN(dev->mdev, log_max_transport_domain)) |
| 1737 | return 0; |
| 1738 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1739 | err = mlx5_cmd_alloc_transport_domain(dev->mdev, tdn, uid); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1740 | if (err) |
| 1741 | return err; |
| 1742 | |
| 1743 | if ((MLX5_CAP_GEN(dev->mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH) || |
| 1744 | (!MLX5_CAP_GEN(dev->mdev, disable_local_lb_uc) && |
| 1745 | !MLX5_CAP_GEN(dev->mdev, disable_local_lb_mc))) |
| 1746 | return err; |
| 1747 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1748 | return mlx5_ib_enable_lb(dev, true, false); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1749 | } |
| 1750 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1751 | static void mlx5_ib_dealloc_transport_domain(struct mlx5_ib_dev *dev, u32 tdn, |
| 1752 | u16 uid) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1753 | { |
| 1754 | if (!MLX5_CAP_GEN(dev->mdev, log_max_transport_domain)) |
| 1755 | return; |
| 1756 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1757 | mlx5_cmd_dealloc_transport_domain(dev->mdev, tdn, uid); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1758 | |
| 1759 | if ((MLX5_CAP_GEN(dev->mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH) || |
| 1760 | (!MLX5_CAP_GEN(dev->mdev, disable_local_lb_uc) && |
| 1761 | !MLX5_CAP_GEN(dev->mdev, disable_local_lb_mc))) |
| 1762 | return; |
| 1763 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1764 | mlx5_ib_disable_lb(dev, true, false); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1765 | } |
| 1766 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1767 | static int mlx5_ib_alloc_ucontext(struct ib_ucontext *uctx, |
| 1768 | struct ib_udata *udata) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1769 | { |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1770 | struct ib_device *ibdev = uctx->device; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1771 | struct mlx5_ib_dev *dev = to_mdev(ibdev); |
| 1772 | struct mlx5_ib_alloc_ucontext_req_v2 req = {}; |
| 1773 | struct mlx5_ib_alloc_ucontext_resp resp = {}; |
| 1774 | struct mlx5_core_dev *mdev = dev->mdev; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1775 | struct mlx5_ib_ucontext *context = to_mucontext(uctx); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1776 | struct mlx5_bfreg_info *bfregi; |
| 1777 | int ver; |
| 1778 | int err; |
| 1779 | size_t min_req_v2 = offsetof(struct mlx5_ib_alloc_ucontext_req_v2, |
| 1780 | max_cqe_version); |
| 1781 | u32 dump_fill_mkey; |
| 1782 | bool lib_uar_4k; |
| 1783 | |
| 1784 | if (!dev->ib_active) |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1785 | return -EAGAIN; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1786 | |
| 1787 | if (udata->inlen == sizeof(struct mlx5_ib_alloc_ucontext_req)) |
| 1788 | ver = 0; |
| 1789 | else if (udata->inlen >= min_req_v2) |
| 1790 | ver = 2; |
| 1791 | else |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1792 | return -EINVAL; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1793 | |
| 1794 | err = ib_copy_from_udata(&req, udata, min(udata->inlen, sizeof(req))); |
| 1795 | if (err) |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1796 | return err; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1797 | |
| 1798 | if (req.flags & ~MLX5_IB_ALLOC_UCTX_DEVX) |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1799 | return -EOPNOTSUPP; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1800 | |
| 1801 | if (req.comp_mask || req.reserved0 || req.reserved1 || req.reserved2) |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1802 | return -EOPNOTSUPP; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1803 | |
| 1804 | req.total_num_bfregs = ALIGN(req.total_num_bfregs, |
| 1805 | MLX5_NON_FP_BFREGS_PER_UAR); |
| 1806 | if (req.num_low_latency_bfregs > req.total_num_bfregs - 1) |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1807 | return -EINVAL; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1808 | |
| 1809 | resp.qp_tab_size = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp); |
| 1810 | if (mlx5_core_is_pf(dev->mdev) && MLX5_CAP_GEN(dev->mdev, bf)) |
| 1811 | resp.bf_reg_size = 1 << MLX5_CAP_GEN(dev->mdev, log_bf_reg_size); |
| 1812 | resp.cache_line_size = cache_line_size(); |
| 1813 | resp.max_sq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq); |
| 1814 | resp.max_rq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq); |
| 1815 | resp.max_send_wqebb = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz); |
| 1816 | resp.max_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz); |
| 1817 | resp.max_srq_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_srq_sz); |
| 1818 | resp.cqe_version = min_t(__u8, |
| 1819 | (__u8)MLX5_CAP_GEN(dev->mdev, cqe_version), |
| 1820 | req.max_cqe_version); |
| 1821 | resp.log_uar_size = MLX5_CAP_GEN(dev->mdev, uar_4k) ? |
| 1822 | MLX5_ADAPTER_PAGE_SHIFT : PAGE_SHIFT; |
| 1823 | resp.num_uars_per_page = MLX5_CAP_GEN(dev->mdev, uar_4k) ? |
| 1824 | MLX5_CAP_GEN(dev->mdev, num_of_uars_per_page) : 1; |
| 1825 | resp.response_length = min(offsetof(typeof(resp), response_length) + |
| 1826 | sizeof(resp.response_length), udata->outlen); |
| 1827 | |
| 1828 | if (mlx5_accel_ipsec_device_caps(dev->mdev) & MLX5_ACCEL_IPSEC_CAP_DEVICE) { |
| 1829 | if (mlx5_get_flow_namespace(dev->mdev, MLX5_FLOW_NAMESPACE_EGRESS)) |
| 1830 | resp.flow_action_flags |= MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM; |
| 1831 | if (mlx5_accel_ipsec_device_caps(dev->mdev) & MLX5_ACCEL_IPSEC_CAP_REQUIRED_METADATA) |
| 1832 | resp.flow_action_flags |= MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_REQ_METADATA; |
| 1833 | if (MLX5_CAP_FLOWTABLE(dev->mdev, flow_table_properties_nic_receive.ft_field_support.outer_esp_spi)) |
| 1834 | resp.flow_action_flags |= MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_SPI_STEERING; |
| 1835 | if (mlx5_accel_ipsec_device_caps(dev->mdev) & MLX5_ACCEL_IPSEC_CAP_TX_IV_IS_ESN) |
| 1836 | resp.flow_action_flags |= MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_TX_IV_IS_ESN; |
| 1837 | /* MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_FULL_OFFLOAD is currently always 0 */ |
| 1838 | } |
| 1839 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1840 | lib_uar_4k = req.lib_caps & MLX5_LIB_CAP_4K_UAR; |
| 1841 | bfregi = &context->bfregi; |
| 1842 | |
| 1843 | /* updates req->total_num_bfregs */ |
| 1844 | err = calc_total_bfregs(dev, lib_uar_4k, &req, bfregi); |
| 1845 | if (err) |
| 1846 | goto out_ctx; |
| 1847 | |
| 1848 | mutex_init(&bfregi->lock); |
| 1849 | bfregi->lib_uar_4k = lib_uar_4k; |
| 1850 | bfregi->count = kcalloc(bfregi->total_num_bfregs, sizeof(*bfregi->count), |
| 1851 | GFP_KERNEL); |
| 1852 | if (!bfregi->count) { |
| 1853 | err = -ENOMEM; |
| 1854 | goto out_ctx; |
| 1855 | } |
| 1856 | |
| 1857 | bfregi->sys_pages = kcalloc(bfregi->num_sys_pages, |
| 1858 | sizeof(*bfregi->sys_pages), |
| 1859 | GFP_KERNEL); |
| 1860 | if (!bfregi->sys_pages) { |
| 1861 | err = -ENOMEM; |
| 1862 | goto out_count; |
| 1863 | } |
| 1864 | |
| 1865 | err = allocate_uars(dev, context); |
| 1866 | if (err) |
| 1867 | goto out_sys_pages; |
| 1868 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1869 | if (req.flags & MLX5_IB_ALLOC_UCTX_DEVX) { |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1870 | err = mlx5_ib_devx_create(dev, true); |
| 1871 | if (err < 0) |
| 1872 | goto out_uars; |
| 1873 | context->devx_uid = err; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1874 | } |
| 1875 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1876 | err = mlx5_ib_alloc_transport_domain(dev, &context->tdn, |
| 1877 | context->devx_uid); |
| 1878 | if (err) |
| 1879 | goto out_devx; |
| 1880 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1881 | if (MLX5_CAP_GEN(dev->mdev, dump_fill_mkey)) { |
| 1882 | err = mlx5_cmd_dump_fill_mkey(dev->mdev, &dump_fill_mkey); |
| 1883 | if (err) |
| 1884 | goto out_mdev; |
| 1885 | } |
| 1886 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1887 | INIT_LIST_HEAD(&context->db_page_list); |
| 1888 | mutex_init(&context->db_page_mutex); |
| 1889 | |
| 1890 | resp.tot_bfregs = req.total_num_bfregs; |
| 1891 | resp.num_ports = dev->num_ports; |
| 1892 | |
| 1893 | if (field_avail(typeof(resp), cqe_version, udata->outlen)) |
| 1894 | resp.response_length += sizeof(resp.cqe_version); |
| 1895 | |
| 1896 | if (field_avail(typeof(resp), cmds_supp_uhw, udata->outlen)) { |
| 1897 | resp.cmds_supp_uhw |= MLX5_USER_CMDS_SUPP_UHW_QUERY_DEVICE | |
| 1898 | MLX5_USER_CMDS_SUPP_UHW_CREATE_AH; |
| 1899 | resp.response_length += sizeof(resp.cmds_supp_uhw); |
| 1900 | } |
| 1901 | |
| 1902 | if (field_avail(typeof(resp), eth_min_inline, udata->outlen)) { |
| 1903 | if (mlx5_ib_port_link_layer(ibdev, 1) == IB_LINK_LAYER_ETHERNET) { |
| 1904 | mlx5_query_min_inline(dev->mdev, &resp.eth_min_inline); |
| 1905 | resp.eth_min_inline++; |
| 1906 | } |
| 1907 | resp.response_length += sizeof(resp.eth_min_inline); |
| 1908 | } |
| 1909 | |
| 1910 | if (field_avail(typeof(resp), clock_info_versions, udata->outlen)) { |
| 1911 | if (mdev->clock_info) |
| 1912 | resp.clock_info_versions = BIT(MLX5_IB_CLOCK_INFO_V1); |
| 1913 | resp.response_length += sizeof(resp.clock_info_versions); |
| 1914 | } |
| 1915 | |
| 1916 | /* |
| 1917 | * We don't want to expose information from the PCI bar that is located |
| 1918 | * after 4096 bytes, so if the arch only supports larger pages, let's |
| 1919 | * pretend we don't support reading the HCA's core clock. This is also |
| 1920 | * forced by mmap function. |
| 1921 | */ |
| 1922 | if (field_avail(typeof(resp), hca_core_clock_offset, udata->outlen)) { |
| 1923 | if (PAGE_SIZE <= 4096) { |
| 1924 | resp.comp_mask |= |
| 1925 | MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_CORE_CLOCK_OFFSET; |
| 1926 | resp.hca_core_clock_offset = |
| 1927 | offsetof(struct mlx5_init_seg, internal_timer_h) % PAGE_SIZE; |
| 1928 | } |
| 1929 | resp.response_length += sizeof(resp.hca_core_clock_offset); |
| 1930 | } |
| 1931 | |
| 1932 | if (field_avail(typeof(resp), log_uar_size, udata->outlen)) |
| 1933 | resp.response_length += sizeof(resp.log_uar_size); |
| 1934 | |
| 1935 | if (field_avail(typeof(resp), num_uars_per_page, udata->outlen)) |
| 1936 | resp.response_length += sizeof(resp.num_uars_per_page); |
| 1937 | |
| 1938 | if (field_avail(typeof(resp), num_dyn_bfregs, udata->outlen)) { |
| 1939 | resp.num_dyn_bfregs = bfregi->num_dyn_bfregs; |
| 1940 | resp.response_length += sizeof(resp.num_dyn_bfregs); |
| 1941 | } |
| 1942 | |
| 1943 | if (field_avail(typeof(resp), dump_fill_mkey, udata->outlen)) { |
| 1944 | if (MLX5_CAP_GEN(dev->mdev, dump_fill_mkey)) { |
| 1945 | resp.dump_fill_mkey = dump_fill_mkey; |
| 1946 | resp.comp_mask |= |
| 1947 | MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_DUMP_FILL_MKEY; |
| 1948 | } |
| 1949 | resp.response_length += sizeof(resp.dump_fill_mkey); |
| 1950 | } |
| 1951 | |
| 1952 | err = ib_copy_to_udata(udata, &resp, resp.response_length); |
| 1953 | if (err) |
| 1954 | goto out_mdev; |
| 1955 | |
| 1956 | bfregi->ver = ver; |
| 1957 | bfregi->num_low_latency_bfregs = req.num_low_latency_bfregs; |
| 1958 | context->cqe_version = resp.cqe_version; |
| 1959 | context->lib_caps = req.lib_caps; |
| 1960 | print_lib_caps(dev, context->lib_caps); |
| 1961 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1962 | if (dev->lag_active) { |
| 1963 | u8 port = mlx5_core_native_port_num(dev->mdev) - 1; |
| 1964 | |
| 1965 | atomic_set(&context->tx_port_affinity, |
| 1966 | atomic_add_return( |
| 1967 | 1, &dev->port[port].roce.tx_port_affinity)); |
| 1968 | } |
| 1969 | |
| 1970 | return 0; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1971 | |
| 1972 | out_mdev: |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1973 | mlx5_ib_dealloc_transport_domain(dev, context->tdn, context->devx_uid); |
| 1974 | out_devx: |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1975 | if (req.flags & MLX5_IB_ALLOC_UCTX_DEVX) |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1976 | mlx5_ib_devx_destroy(dev, context->devx_uid); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1977 | |
| 1978 | out_uars: |
| 1979 | deallocate_uars(dev, context); |
| 1980 | |
| 1981 | out_sys_pages: |
| 1982 | kfree(bfregi->sys_pages); |
| 1983 | |
| 1984 | out_count: |
| 1985 | kfree(bfregi->count); |
| 1986 | |
| 1987 | out_ctx: |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1988 | return err; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1989 | } |
| 1990 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1991 | static void mlx5_ib_dealloc_ucontext(struct ib_ucontext *ibcontext) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1992 | { |
| 1993 | struct mlx5_ib_ucontext *context = to_mucontext(ibcontext); |
| 1994 | struct mlx5_ib_dev *dev = to_mdev(ibcontext->device); |
| 1995 | struct mlx5_bfreg_info *bfregi; |
| 1996 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1997 | bfregi = &context->bfregi; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1998 | mlx5_ib_dealloc_transport_domain(dev, context->tdn, context->devx_uid); |
| 1999 | |
| 2000 | if (context->devx_uid) |
| 2001 | mlx5_ib_devx_destroy(dev, context->devx_uid); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2002 | |
| 2003 | deallocate_uars(dev, context); |
| 2004 | kfree(bfregi->sys_pages); |
| 2005 | kfree(bfregi->count); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2006 | } |
| 2007 | |
| 2008 | static phys_addr_t uar_index2pfn(struct mlx5_ib_dev *dev, |
| 2009 | int uar_idx) |
| 2010 | { |
| 2011 | int fw_uars_per_page; |
| 2012 | |
| 2013 | fw_uars_per_page = MLX5_CAP_GEN(dev->mdev, uar_4k) ? MLX5_UARS_IN_PAGE : 1; |
| 2014 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 2015 | return (dev->mdev->bar_addr >> PAGE_SHIFT) + uar_idx / fw_uars_per_page; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2016 | } |
| 2017 | |
| 2018 | static int get_command(unsigned long offset) |
| 2019 | { |
| 2020 | return (offset >> MLX5_IB_MMAP_CMD_SHIFT) & MLX5_IB_MMAP_CMD_MASK; |
| 2021 | } |
| 2022 | |
| 2023 | static int get_arg(unsigned long offset) |
| 2024 | { |
| 2025 | return offset & ((1 << MLX5_IB_MMAP_CMD_SHIFT) - 1); |
| 2026 | } |
| 2027 | |
| 2028 | static int get_index(unsigned long offset) |
| 2029 | { |
| 2030 | return get_arg(offset); |
| 2031 | } |
| 2032 | |
| 2033 | /* Index resides in an extra byte to enable larger values than 255 */ |
| 2034 | static int get_extended_index(unsigned long offset) |
| 2035 | { |
| 2036 | return get_arg(offset) | ((offset >> 16) & 0xff) << 8; |
| 2037 | } |
| 2038 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2039 | |
| 2040 | static void mlx5_ib_disassociate_ucontext(struct ib_ucontext *ibcontext) |
| 2041 | { |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2042 | } |
| 2043 | |
| 2044 | static inline char *mmap_cmd2str(enum mlx5_ib_mmap_cmd cmd) |
| 2045 | { |
| 2046 | switch (cmd) { |
| 2047 | case MLX5_IB_MMAP_WC_PAGE: |
| 2048 | return "WC"; |
| 2049 | case MLX5_IB_MMAP_REGULAR_PAGE: |
| 2050 | return "best effort WC"; |
| 2051 | case MLX5_IB_MMAP_NC_PAGE: |
| 2052 | return "NC"; |
| 2053 | case MLX5_IB_MMAP_DEVICE_MEM: |
| 2054 | return "Device Memory"; |
| 2055 | default: |
| 2056 | return NULL; |
| 2057 | } |
| 2058 | } |
| 2059 | |
| 2060 | static int mlx5_ib_mmap_clock_info_page(struct mlx5_ib_dev *dev, |
| 2061 | struct vm_area_struct *vma, |
| 2062 | struct mlx5_ib_ucontext *context) |
| 2063 | { |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 2064 | if ((vma->vm_end - vma->vm_start != PAGE_SIZE) || |
| 2065 | !(vma->vm_flags & VM_SHARED)) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2066 | return -EINVAL; |
| 2067 | |
| 2068 | if (get_index(vma->vm_pgoff) != MLX5_IB_CLOCK_INFO_V1) |
| 2069 | return -EOPNOTSUPP; |
| 2070 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 2071 | if (vma->vm_flags & (VM_WRITE | VM_EXEC)) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2072 | return -EPERM; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 2073 | vma->vm_flags &= ~VM_MAYWRITE; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2074 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 2075 | if (!dev->mdev->clock_info) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2076 | return -EOPNOTSUPP; |
| 2077 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 2078 | return vm_insert_page(vma, vma->vm_start, |
| 2079 | virt_to_page(dev->mdev->clock_info)); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2080 | } |
| 2081 | |
| 2082 | static int uar_mmap(struct mlx5_ib_dev *dev, enum mlx5_ib_mmap_cmd cmd, |
| 2083 | struct vm_area_struct *vma, |
| 2084 | struct mlx5_ib_ucontext *context) |
| 2085 | { |
| 2086 | struct mlx5_bfreg_info *bfregi = &context->bfregi; |
| 2087 | int err; |
| 2088 | unsigned long idx; |
| 2089 | phys_addr_t pfn; |
| 2090 | pgprot_t prot; |
| 2091 | u32 bfreg_dyn_idx = 0; |
| 2092 | u32 uar_index; |
| 2093 | int dyn_uar = (cmd == MLX5_IB_MMAP_ALLOC_WC); |
| 2094 | int max_valid_idx = dyn_uar ? bfregi->num_sys_pages : |
| 2095 | bfregi->num_static_sys_pages; |
| 2096 | |
| 2097 | if (vma->vm_end - vma->vm_start != PAGE_SIZE) |
| 2098 | return -EINVAL; |
| 2099 | |
| 2100 | if (dyn_uar) |
| 2101 | idx = get_extended_index(vma->vm_pgoff) + bfregi->num_static_sys_pages; |
| 2102 | else |
| 2103 | idx = get_index(vma->vm_pgoff); |
| 2104 | |
| 2105 | if (idx >= max_valid_idx) { |
| 2106 | mlx5_ib_warn(dev, "invalid uar index %lu, max=%d\n", |
| 2107 | idx, max_valid_idx); |
| 2108 | return -EINVAL; |
| 2109 | } |
| 2110 | |
| 2111 | switch (cmd) { |
| 2112 | case MLX5_IB_MMAP_WC_PAGE: |
| 2113 | case MLX5_IB_MMAP_ALLOC_WC: |
| 2114 | /* Some architectures don't support WC memory */ |
| 2115 | #if defined(CONFIG_X86) |
| 2116 | if (!pat_enabled()) |
| 2117 | return -EPERM; |
| 2118 | #elif !(defined(CONFIG_PPC) || (defined(CONFIG_ARM) && defined(CONFIG_MMU))) |
| 2119 | return -EPERM; |
| 2120 | #endif |
| 2121 | /* fall through */ |
| 2122 | case MLX5_IB_MMAP_REGULAR_PAGE: |
| 2123 | /* For MLX5_IB_MMAP_REGULAR_PAGE do the best effort to get WC */ |
| 2124 | prot = pgprot_writecombine(vma->vm_page_prot); |
| 2125 | break; |
| 2126 | case MLX5_IB_MMAP_NC_PAGE: |
| 2127 | prot = pgprot_noncached(vma->vm_page_prot); |
| 2128 | break; |
| 2129 | default: |
| 2130 | return -EINVAL; |
| 2131 | } |
| 2132 | |
| 2133 | if (dyn_uar) { |
| 2134 | int uars_per_page; |
| 2135 | |
| 2136 | uars_per_page = get_uars_per_sys_page(dev, bfregi->lib_uar_4k); |
| 2137 | bfreg_dyn_idx = idx * (uars_per_page * MLX5_NON_FP_BFREGS_PER_UAR); |
| 2138 | if (bfreg_dyn_idx >= bfregi->total_num_bfregs) { |
| 2139 | mlx5_ib_warn(dev, "invalid bfreg_dyn_idx %u, max=%u\n", |
| 2140 | bfreg_dyn_idx, bfregi->total_num_bfregs); |
| 2141 | return -EINVAL; |
| 2142 | } |
| 2143 | |
| 2144 | mutex_lock(&bfregi->lock); |
| 2145 | /* Fail if uar already allocated, first bfreg index of each |
| 2146 | * page holds its count. |
| 2147 | */ |
| 2148 | if (bfregi->count[bfreg_dyn_idx]) { |
| 2149 | mlx5_ib_warn(dev, "wrong offset, idx %lu is busy, bfregn=%u\n", idx, bfreg_dyn_idx); |
| 2150 | mutex_unlock(&bfregi->lock); |
| 2151 | return -EINVAL; |
| 2152 | } |
| 2153 | |
| 2154 | bfregi->count[bfreg_dyn_idx]++; |
| 2155 | mutex_unlock(&bfregi->lock); |
| 2156 | |
| 2157 | err = mlx5_cmd_alloc_uar(dev->mdev, &uar_index); |
| 2158 | if (err) { |
| 2159 | mlx5_ib_warn(dev, "UAR alloc failed\n"); |
| 2160 | goto free_bfreg; |
| 2161 | } |
| 2162 | } else { |
| 2163 | uar_index = bfregi->sys_pages[idx]; |
| 2164 | } |
| 2165 | |
| 2166 | pfn = uar_index2pfn(dev, uar_index); |
| 2167 | mlx5_ib_dbg(dev, "uar idx 0x%lx, pfn %pa\n", idx, &pfn); |
| 2168 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 2169 | err = rdma_user_mmap_io(&context->ibucontext, vma, pfn, PAGE_SIZE, |
| 2170 | prot); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2171 | if (err) { |
| 2172 | mlx5_ib_err(dev, |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 2173 | "rdma_user_mmap_io failed with error=%d, mmap_cmd=%s\n", |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2174 | err, mmap_cmd2str(cmd)); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2175 | goto err; |
| 2176 | } |
| 2177 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2178 | if (dyn_uar) |
| 2179 | bfregi->sys_pages[idx] = uar_index; |
| 2180 | return 0; |
| 2181 | |
| 2182 | err: |
| 2183 | if (!dyn_uar) |
| 2184 | return err; |
| 2185 | |
| 2186 | mlx5_cmd_free_uar(dev->mdev, idx); |
| 2187 | |
| 2188 | free_bfreg: |
| 2189 | mlx5_ib_free_bfreg(dev, bfregi, bfreg_dyn_idx); |
| 2190 | |
| 2191 | return err; |
| 2192 | } |
| 2193 | |
| 2194 | static int dm_mmap(struct ib_ucontext *context, struct vm_area_struct *vma) |
| 2195 | { |
| 2196 | struct mlx5_ib_ucontext *mctx = to_mucontext(context); |
| 2197 | struct mlx5_ib_dev *dev = to_mdev(context->device); |
| 2198 | u16 page_idx = get_extended_index(vma->vm_pgoff); |
| 2199 | size_t map_size = vma->vm_end - vma->vm_start; |
| 2200 | u32 npages = map_size >> PAGE_SHIFT; |
| 2201 | phys_addr_t pfn; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2202 | |
| 2203 | if (find_next_zero_bit(mctx->dm_pages, page_idx + npages, page_idx) != |
| 2204 | page_idx + npages) |
| 2205 | return -EINVAL; |
| 2206 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 2207 | pfn = ((dev->mdev->bar_addr + |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2208 | MLX5_CAP64_DEV_MEM(dev->mdev, memic_bar_start_addr)) >> |
| 2209 | PAGE_SHIFT) + |
| 2210 | page_idx; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 2211 | return rdma_user_mmap_io(context, vma, pfn, map_size, |
| 2212 | pgprot_writecombine(vma->vm_page_prot)); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2213 | } |
| 2214 | |
| 2215 | static int mlx5_ib_mmap(struct ib_ucontext *ibcontext, struct vm_area_struct *vma) |
| 2216 | { |
| 2217 | struct mlx5_ib_ucontext *context = to_mucontext(ibcontext); |
| 2218 | struct mlx5_ib_dev *dev = to_mdev(ibcontext->device); |
| 2219 | unsigned long command; |
| 2220 | phys_addr_t pfn; |
| 2221 | |
| 2222 | command = get_command(vma->vm_pgoff); |
| 2223 | switch (command) { |
| 2224 | case MLX5_IB_MMAP_WC_PAGE: |
| 2225 | case MLX5_IB_MMAP_NC_PAGE: |
| 2226 | case MLX5_IB_MMAP_REGULAR_PAGE: |
| 2227 | case MLX5_IB_MMAP_ALLOC_WC: |
| 2228 | return uar_mmap(dev, command, vma, context); |
| 2229 | |
| 2230 | case MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES: |
| 2231 | return -ENOSYS; |
| 2232 | |
| 2233 | case MLX5_IB_MMAP_CORE_CLOCK: |
| 2234 | if (vma->vm_end - vma->vm_start != PAGE_SIZE) |
| 2235 | return -EINVAL; |
| 2236 | |
| 2237 | if (vma->vm_flags & VM_WRITE) |
| 2238 | return -EPERM; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 2239 | vma->vm_flags &= ~VM_MAYWRITE; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2240 | |
| 2241 | /* Don't expose to user-space information it shouldn't have */ |
| 2242 | if (PAGE_SIZE > 4096) |
| 2243 | return -EOPNOTSUPP; |
| 2244 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2245 | pfn = (dev->mdev->iseg_base + |
| 2246 | offsetof(struct mlx5_init_seg, internal_timer_h)) >> |
| 2247 | PAGE_SHIFT; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 2248 | return rdma_user_mmap_io(&context->ibucontext, vma, pfn, |
| 2249 | PAGE_SIZE, |
| 2250 | pgprot_noncached(vma->vm_page_prot)); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2251 | case MLX5_IB_MMAP_CLOCK_INFO: |
| 2252 | return mlx5_ib_mmap_clock_info_page(dev, vma, context); |
| 2253 | |
| 2254 | case MLX5_IB_MMAP_DEVICE_MEM: |
| 2255 | return dm_mmap(ibcontext, vma); |
| 2256 | |
| 2257 | default: |
| 2258 | return -EINVAL; |
| 2259 | } |
| 2260 | |
| 2261 | return 0; |
| 2262 | } |
| 2263 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 2264 | static inline int check_dm_type_support(struct mlx5_ib_dev *dev, |
| 2265 | u32 type) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2266 | { |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 2267 | switch (type) { |
| 2268 | case MLX5_IB_UAPI_DM_TYPE_MEMIC: |
| 2269 | if (!MLX5_CAP_DEV_MEM(dev->mdev, memic)) |
| 2270 | return -EOPNOTSUPP; |
| 2271 | break; |
| 2272 | case MLX5_IB_UAPI_DM_TYPE_STEERING_SW_ICM: |
| 2273 | case MLX5_IB_UAPI_DM_TYPE_HEADER_MODIFY_SW_ICM: |
| 2274 | if (!capable(CAP_SYS_RAWIO) || |
| 2275 | !capable(CAP_NET_RAW)) |
| 2276 | return -EPERM; |
| 2277 | |
| 2278 | if (!(MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev, sw_owner) || |
| 2279 | MLX5_CAP_FLOWTABLE_NIC_TX(dev->mdev, sw_owner))) |
| 2280 | return -EOPNOTSUPP; |
| 2281 | break; |
| 2282 | } |
| 2283 | |
| 2284 | return 0; |
| 2285 | } |
| 2286 | |
| 2287 | static int handle_alloc_dm_memic(struct ib_ucontext *ctx, |
| 2288 | struct mlx5_ib_dm *dm, |
| 2289 | struct ib_dm_alloc_attr *attr, |
| 2290 | struct uverbs_attr_bundle *attrs) |
| 2291 | { |
| 2292 | struct mlx5_dm *dm_db = &to_mdev(ctx->device)->dm; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2293 | u64 start_offset; |
| 2294 | u32 page_idx; |
| 2295 | int err; |
| 2296 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 2297 | dm->size = roundup(attr->length, MLX5_MEMIC_BASE_SIZE); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2298 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 2299 | err = mlx5_cmd_alloc_memic(dm_db, &dm->dev_addr, |
| 2300 | dm->size, attr->alignment); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2301 | if (err) |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 2302 | return err; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2303 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 2304 | page_idx = (dm->dev_addr - pci_resource_start(dm_db->dev->pdev, 0) - |
| 2305 | MLX5_CAP64_DEV_MEM(dm_db->dev, memic_bar_start_addr)) >> |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2306 | PAGE_SHIFT; |
| 2307 | |
| 2308 | err = uverbs_copy_to(attrs, |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2309 | MLX5_IB_ATTR_ALLOC_DM_RESP_PAGE_INDEX, |
| 2310 | &page_idx, sizeof(page_idx)); |
| 2311 | if (err) |
| 2312 | goto err_dealloc; |
| 2313 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 2314 | start_offset = dm->dev_addr & ~PAGE_MASK; |
| 2315 | err = uverbs_copy_to(attrs, |
| 2316 | MLX5_IB_ATTR_ALLOC_DM_RESP_START_OFFSET, |
| 2317 | &start_offset, sizeof(start_offset)); |
| 2318 | if (err) |
| 2319 | goto err_dealloc; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2320 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 2321 | bitmap_set(to_mucontext(ctx)->dm_pages, page_idx, |
| 2322 | DIV_ROUND_UP(dm->size, PAGE_SIZE)); |
| 2323 | |
| 2324 | return 0; |
| 2325 | |
| 2326 | err_dealloc: |
| 2327 | mlx5_cmd_dealloc_memic(dm_db, dm->dev_addr, dm->size); |
| 2328 | |
| 2329 | return err; |
| 2330 | } |
| 2331 | |
| 2332 | static int handle_alloc_dm_sw_icm(struct ib_ucontext *ctx, |
| 2333 | struct mlx5_ib_dm *dm, |
| 2334 | struct ib_dm_alloc_attr *attr, |
| 2335 | struct uverbs_attr_bundle *attrs, |
| 2336 | int type) |
| 2337 | { |
| 2338 | struct mlx5_core_dev *dev = to_mdev(ctx->device)->mdev; |
| 2339 | u64 act_size; |
| 2340 | int err; |
| 2341 | |
| 2342 | /* Allocation size must a multiple of the basic block size |
| 2343 | * and a power of 2. |
| 2344 | */ |
| 2345 | act_size = round_up(attr->length, MLX5_SW_ICM_BLOCK_SIZE(dev)); |
| 2346 | act_size = roundup_pow_of_two(act_size); |
| 2347 | |
| 2348 | dm->size = act_size; |
| 2349 | err = mlx5_dm_sw_icm_alloc(dev, type, act_size, |
| 2350 | to_mucontext(ctx)->devx_uid, &dm->dev_addr, |
| 2351 | &dm->icm_dm.obj_id); |
| 2352 | if (err) |
| 2353 | return err; |
| 2354 | |
| 2355 | err = uverbs_copy_to(attrs, |
| 2356 | MLX5_IB_ATTR_ALLOC_DM_RESP_START_OFFSET, |
| 2357 | &dm->dev_addr, sizeof(dm->dev_addr)); |
| 2358 | if (err) |
| 2359 | mlx5_dm_sw_icm_dealloc(dev, type, dm->size, |
| 2360 | to_mucontext(ctx)->devx_uid, dm->dev_addr, |
| 2361 | dm->icm_dm.obj_id); |
| 2362 | |
| 2363 | return err; |
| 2364 | } |
| 2365 | |
| 2366 | struct ib_dm *mlx5_ib_alloc_dm(struct ib_device *ibdev, |
| 2367 | struct ib_ucontext *context, |
| 2368 | struct ib_dm_alloc_attr *attr, |
| 2369 | struct uverbs_attr_bundle *attrs) |
| 2370 | { |
| 2371 | struct mlx5_ib_dm *dm; |
| 2372 | enum mlx5_ib_uapi_dm_type type; |
| 2373 | int err; |
| 2374 | |
| 2375 | err = uverbs_get_const_default(&type, attrs, |
| 2376 | MLX5_IB_ATTR_ALLOC_DM_REQ_TYPE, |
| 2377 | MLX5_IB_UAPI_DM_TYPE_MEMIC); |
| 2378 | if (err) |
| 2379 | return ERR_PTR(err); |
| 2380 | |
| 2381 | mlx5_ib_dbg(to_mdev(ibdev), "alloc_dm req: dm_type=%d user_length=0x%llx log_alignment=%d\n", |
| 2382 | type, attr->length, attr->alignment); |
| 2383 | |
| 2384 | err = check_dm_type_support(to_mdev(ibdev), type); |
| 2385 | if (err) |
| 2386 | return ERR_PTR(err); |
| 2387 | |
| 2388 | dm = kzalloc(sizeof(*dm), GFP_KERNEL); |
| 2389 | if (!dm) |
| 2390 | return ERR_PTR(-ENOMEM); |
| 2391 | |
| 2392 | dm->type = type; |
| 2393 | |
| 2394 | switch (type) { |
| 2395 | case MLX5_IB_UAPI_DM_TYPE_MEMIC: |
| 2396 | err = handle_alloc_dm_memic(context, dm, |
| 2397 | attr, |
| 2398 | attrs); |
| 2399 | break; |
| 2400 | case MLX5_IB_UAPI_DM_TYPE_STEERING_SW_ICM: |
| 2401 | err = handle_alloc_dm_sw_icm(context, dm, |
| 2402 | attr, attrs, |
| 2403 | MLX5_SW_ICM_TYPE_STEERING); |
| 2404 | break; |
| 2405 | case MLX5_IB_UAPI_DM_TYPE_HEADER_MODIFY_SW_ICM: |
| 2406 | err = handle_alloc_dm_sw_icm(context, dm, |
| 2407 | attr, attrs, |
| 2408 | MLX5_SW_ICM_TYPE_HEADER_MODIFY); |
| 2409 | break; |
| 2410 | default: |
| 2411 | err = -EOPNOTSUPP; |
| 2412 | } |
| 2413 | |
| 2414 | if (err) |
| 2415 | goto err_free; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2416 | |
| 2417 | return &dm->ibdm; |
| 2418 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2419 | err_free: |
| 2420 | kfree(dm); |
| 2421 | return ERR_PTR(err); |
| 2422 | } |
| 2423 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 2424 | int mlx5_ib_dealloc_dm(struct ib_dm *ibdm, struct uverbs_attr_bundle *attrs) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2425 | { |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 2426 | struct mlx5_ib_ucontext *ctx = rdma_udata_to_drv_context( |
| 2427 | &attrs->driver_udata, struct mlx5_ib_ucontext, ibucontext); |
| 2428 | struct mlx5_core_dev *dev = to_mdev(ibdm->device)->mdev; |
| 2429 | struct mlx5_dm *dm_db = &to_mdev(ibdm->device)->dm; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2430 | struct mlx5_ib_dm *dm = to_mdm(ibdm); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2431 | u32 page_idx; |
| 2432 | int ret; |
| 2433 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 2434 | switch (dm->type) { |
| 2435 | case MLX5_IB_UAPI_DM_TYPE_MEMIC: |
| 2436 | ret = mlx5_cmd_dealloc_memic(dm_db, dm->dev_addr, dm->size); |
| 2437 | if (ret) |
| 2438 | return ret; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2439 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 2440 | page_idx = (dm->dev_addr - pci_resource_start(dev->pdev, 0) - |
| 2441 | MLX5_CAP64_DEV_MEM(dev, memic_bar_start_addr)) >> |
| 2442 | PAGE_SHIFT; |
| 2443 | bitmap_clear(ctx->dm_pages, page_idx, |
| 2444 | DIV_ROUND_UP(dm->size, PAGE_SIZE)); |
| 2445 | break; |
| 2446 | case MLX5_IB_UAPI_DM_TYPE_STEERING_SW_ICM: |
| 2447 | ret = mlx5_dm_sw_icm_dealloc(dev, MLX5_SW_ICM_TYPE_STEERING, |
| 2448 | dm->size, ctx->devx_uid, dm->dev_addr, |
| 2449 | dm->icm_dm.obj_id); |
| 2450 | if (ret) |
| 2451 | return ret; |
| 2452 | break; |
| 2453 | case MLX5_IB_UAPI_DM_TYPE_HEADER_MODIFY_SW_ICM: |
| 2454 | ret = mlx5_dm_sw_icm_dealloc(dev, MLX5_SW_ICM_TYPE_HEADER_MODIFY, |
| 2455 | dm->size, ctx->devx_uid, dm->dev_addr, |
| 2456 | dm->icm_dm.obj_id); |
| 2457 | if (ret) |
| 2458 | return ret; |
| 2459 | break; |
| 2460 | default: |
| 2461 | return -EOPNOTSUPP; |
| 2462 | } |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2463 | |
| 2464 | kfree(dm); |
| 2465 | |
| 2466 | return 0; |
| 2467 | } |
| 2468 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 2469 | static int mlx5_ib_alloc_pd(struct ib_pd *ibpd, struct ib_udata *udata) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2470 | { |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 2471 | struct mlx5_ib_pd *pd = to_mpd(ibpd); |
| 2472 | struct ib_device *ibdev = ibpd->device; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2473 | struct mlx5_ib_alloc_pd_resp resp; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2474 | int err; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 2475 | u32 out[MLX5_ST_SZ_DW(alloc_pd_out)] = {}; |
| 2476 | u32 in[MLX5_ST_SZ_DW(alloc_pd_in)] = {}; |
| 2477 | u16 uid = 0; |
| 2478 | struct mlx5_ib_ucontext *context = rdma_udata_to_drv_context( |
| 2479 | udata, struct mlx5_ib_ucontext, ibucontext); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2480 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 2481 | uid = context ? context->devx_uid : 0; |
| 2482 | MLX5_SET(alloc_pd_in, in, opcode, MLX5_CMD_OP_ALLOC_PD); |
| 2483 | MLX5_SET(alloc_pd_in, in, uid, uid); |
| 2484 | err = mlx5_cmd_exec(to_mdev(ibdev)->mdev, in, sizeof(in), |
| 2485 | out, sizeof(out)); |
| 2486 | if (err) |
| 2487 | return err; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2488 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 2489 | pd->pdn = MLX5_GET(alloc_pd_out, out, pd); |
| 2490 | pd->uid = uid; |
| 2491 | if (udata) { |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2492 | resp.pdn = pd->pdn; |
| 2493 | if (ib_copy_to_udata(udata, &resp, sizeof(resp))) { |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 2494 | mlx5_cmd_dealloc_pd(to_mdev(ibdev)->mdev, pd->pdn, uid); |
| 2495 | return -EFAULT; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2496 | } |
| 2497 | } |
| 2498 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 2499 | return 0; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2500 | } |
| 2501 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 2502 | static void mlx5_ib_dealloc_pd(struct ib_pd *pd, struct ib_udata *udata) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2503 | { |
| 2504 | struct mlx5_ib_dev *mdev = to_mdev(pd->device); |
| 2505 | struct mlx5_ib_pd *mpd = to_mpd(pd); |
| 2506 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 2507 | mlx5_cmd_dealloc_pd(mdev->mdev, mpd->pdn, mpd->uid); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2508 | } |
| 2509 | |
| 2510 | enum { |
| 2511 | MATCH_CRITERIA_ENABLE_OUTER_BIT, |
| 2512 | MATCH_CRITERIA_ENABLE_MISC_BIT, |
| 2513 | MATCH_CRITERIA_ENABLE_INNER_BIT, |
| 2514 | MATCH_CRITERIA_ENABLE_MISC2_BIT |
| 2515 | }; |
| 2516 | |
| 2517 | #define HEADER_IS_ZERO(match_criteria, headers) \ |
| 2518 | !(memchr_inv(MLX5_ADDR_OF(fte_match_param, match_criteria, headers), \ |
| 2519 | 0, MLX5_FLD_SZ_BYTES(fte_match_param, headers))) \ |
| 2520 | |
| 2521 | static u8 get_match_criteria_enable(u32 *match_criteria) |
| 2522 | { |
| 2523 | u8 match_criteria_enable; |
| 2524 | |
| 2525 | match_criteria_enable = |
| 2526 | (!HEADER_IS_ZERO(match_criteria, outer_headers)) << |
| 2527 | MATCH_CRITERIA_ENABLE_OUTER_BIT; |
| 2528 | match_criteria_enable |= |
| 2529 | (!HEADER_IS_ZERO(match_criteria, misc_parameters)) << |
| 2530 | MATCH_CRITERIA_ENABLE_MISC_BIT; |
| 2531 | match_criteria_enable |= |
| 2532 | (!HEADER_IS_ZERO(match_criteria, inner_headers)) << |
| 2533 | MATCH_CRITERIA_ENABLE_INNER_BIT; |
| 2534 | match_criteria_enable |= |
| 2535 | (!HEADER_IS_ZERO(match_criteria, misc_parameters_2)) << |
| 2536 | MATCH_CRITERIA_ENABLE_MISC2_BIT; |
| 2537 | |
| 2538 | return match_criteria_enable; |
| 2539 | } |
| 2540 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 2541 | static int set_proto(void *outer_c, void *outer_v, u8 mask, u8 val) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2542 | { |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 2543 | u8 entry_mask; |
| 2544 | u8 entry_val; |
| 2545 | int err = 0; |
| 2546 | |
| 2547 | if (!mask) |
| 2548 | goto out; |
| 2549 | |
| 2550 | entry_mask = MLX5_GET(fte_match_set_lyr_2_4, outer_c, |
| 2551 | ip_protocol); |
| 2552 | entry_val = MLX5_GET(fte_match_set_lyr_2_4, outer_v, |
| 2553 | ip_protocol); |
| 2554 | if (!entry_mask) { |
| 2555 | MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_protocol, mask); |
| 2556 | MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_protocol, val); |
| 2557 | goto out; |
| 2558 | } |
| 2559 | /* Don't override existing ip protocol */ |
| 2560 | if (mask != entry_mask || val != entry_val) |
| 2561 | err = -EINVAL; |
| 2562 | out: |
| 2563 | return err; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2564 | } |
| 2565 | |
| 2566 | static void set_flow_label(void *misc_c, void *misc_v, u32 mask, u32 val, |
| 2567 | bool inner) |
| 2568 | { |
| 2569 | if (inner) { |
| 2570 | MLX5_SET(fte_match_set_misc, |
| 2571 | misc_c, inner_ipv6_flow_label, mask); |
| 2572 | MLX5_SET(fte_match_set_misc, |
| 2573 | misc_v, inner_ipv6_flow_label, val); |
| 2574 | } else { |
| 2575 | MLX5_SET(fte_match_set_misc, |
| 2576 | misc_c, outer_ipv6_flow_label, mask); |
| 2577 | MLX5_SET(fte_match_set_misc, |
| 2578 | misc_v, outer_ipv6_flow_label, val); |
| 2579 | } |
| 2580 | } |
| 2581 | |
| 2582 | static void set_tos(void *outer_c, void *outer_v, u8 mask, u8 val) |
| 2583 | { |
| 2584 | MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_ecn, mask); |
| 2585 | MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_ecn, val); |
| 2586 | MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_dscp, mask >> 2); |
| 2587 | MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_dscp, val >> 2); |
| 2588 | } |
| 2589 | |
| 2590 | static int check_mpls_supp_fields(u32 field_support, const __be32 *set_mask) |
| 2591 | { |
| 2592 | if (MLX5_GET(fte_match_mpls, set_mask, mpls_label) && |
| 2593 | !(field_support & MLX5_FIELD_SUPPORT_MPLS_LABEL)) |
| 2594 | return -EOPNOTSUPP; |
| 2595 | |
| 2596 | if (MLX5_GET(fte_match_mpls, set_mask, mpls_exp) && |
| 2597 | !(field_support & MLX5_FIELD_SUPPORT_MPLS_EXP)) |
| 2598 | return -EOPNOTSUPP; |
| 2599 | |
| 2600 | if (MLX5_GET(fte_match_mpls, set_mask, mpls_s_bos) && |
| 2601 | !(field_support & MLX5_FIELD_SUPPORT_MPLS_S_BOS)) |
| 2602 | return -EOPNOTSUPP; |
| 2603 | |
| 2604 | if (MLX5_GET(fte_match_mpls, set_mask, mpls_ttl) && |
| 2605 | !(field_support & MLX5_FIELD_SUPPORT_MPLS_TTL)) |
| 2606 | return -EOPNOTSUPP; |
| 2607 | |
| 2608 | return 0; |
| 2609 | } |
| 2610 | |
| 2611 | #define LAST_ETH_FIELD vlan_tag |
| 2612 | #define LAST_IB_FIELD sl |
| 2613 | #define LAST_IPV4_FIELD tos |
| 2614 | #define LAST_IPV6_FIELD traffic_class |
| 2615 | #define LAST_TCP_UDP_FIELD src_port |
| 2616 | #define LAST_TUNNEL_FIELD tunnel_id |
| 2617 | #define LAST_FLOW_TAG_FIELD tag_id |
| 2618 | #define LAST_DROP_FIELD size |
| 2619 | #define LAST_COUNTERS_FIELD counters |
| 2620 | |
| 2621 | /* Field is the last supported field */ |
| 2622 | #define FIELDS_NOT_SUPPORTED(filter, field)\ |
| 2623 | memchr_inv((void *)&filter.field +\ |
| 2624 | sizeof(filter.field), 0,\ |
| 2625 | sizeof(filter) -\ |
| 2626 | offsetof(typeof(filter), field) -\ |
| 2627 | sizeof(filter.field)) |
| 2628 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 2629 | int parse_flow_flow_action(struct mlx5_ib_flow_action *maction, |
| 2630 | bool is_egress, |
| 2631 | struct mlx5_flow_act *action) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2632 | { |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2633 | |
| 2634 | switch (maction->ib_action.type) { |
| 2635 | case IB_FLOW_ACTION_ESP: |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 2636 | if (action->action & (MLX5_FLOW_CONTEXT_ACTION_ENCRYPT | |
| 2637 | MLX5_FLOW_CONTEXT_ACTION_DECRYPT)) |
| 2638 | return -EINVAL; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2639 | /* Currently only AES_GCM keymat is supported by the driver */ |
| 2640 | action->esp_id = (uintptr_t)maction->esp_aes_gcm.ctx; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 2641 | action->action |= is_egress ? |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2642 | MLX5_FLOW_CONTEXT_ACTION_ENCRYPT : |
| 2643 | MLX5_FLOW_CONTEXT_ACTION_DECRYPT; |
| 2644 | return 0; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 2645 | case IB_FLOW_ACTION_UNSPECIFIED: |
| 2646 | if (maction->flow_action_raw.sub_type == |
| 2647 | MLX5_IB_FLOW_ACTION_MODIFY_HEADER) { |
| 2648 | if (action->action & MLX5_FLOW_CONTEXT_ACTION_MOD_HDR) |
| 2649 | return -EINVAL; |
| 2650 | action->action |= MLX5_FLOW_CONTEXT_ACTION_MOD_HDR; |
| 2651 | action->modify_hdr = |
| 2652 | maction->flow_action_raw.modify_hdr; |
| 2653 | return 0; |
| 2654 | } |
| 2655 | if (maction->flow_action_raw.sub_type == |
| 2656 | MLX5_IB_FLOW_ACTION_DECAP) { |
| 2657 | if (action->action & MLX5_FLOW_CONTEXT_ACTION_DECAP) |
| 2658 | return -EINVAL; |
| 2659 | action->action |= MLX5_FLOW_CONTEXT_ACTION_DECAP; |
| 2660 | return 0; |
| 2661 | } |
| 2662 | if (maction->flow_action_raw.sub_type == |
| 2663 | MLX5_IB_FLOW_ACTION_PACKET_REFORMAT) { |
| 2664 | if (action->action & |
| 2665 | MLX5_FLOW_CONTEXT_ACTION_PACKET_REFORMAT) |
| 2666 | return -EINVAL; |
| 2667 | action->action |= |
| 2668 | MLX5_FLOW_CONTEXT_ACTION_PACKET_REFORMAT; |
| 2669 | action->pkt_reformat = |
| 2670 | maction->flow_action_raw.pkt_reformat; |
| 2671 | return 0; |
| 2672 | } |
| 2673 | /* fall through */ |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2674 | default: |
| 2675 | return -EOPNOTSUPP; |
| 2676 | } |
| 2677 | } |
| 2678 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 2679 | static int parse_flow_attr(struct mlx5_core_dev *mdev, |
| 2680 | struct mlx5_flow_spec *spec, |
| 2681 | const union ib_flow_spec *ib_spec, |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2682 | const struct ib_flow_attr *flow_attr, |
| 2683 | struct mlx5_flow_act *action, u32 prev_type) |
| 2684 | { |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 2685 | struct mlx5_flow_context *flow_context = &spec->flow_context; |
| 2686 | u32 *match_c = spec->match_criteria; |
| 2687 | u32 *match_v = spec->match_value; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2688 | void *misc_params_c = MLX5_ADDR_OF(fte_match_param, match_c, |
| 2689 | misc_parameters); |
| 2690 | void *misc_params_v = MLX5_ADDR_OF(fte_match_param, match_v, |
| 2691 | misc_parameters); |
| 2692 | void *misc_params2_c = MLX5_ADDR_OF(fte_match_param, match_c, |
| 2693 | misc_parameters_2); |
| 2694 | void *misc_params2_v = MLX5_ADDR_OF(fte_match_param, match_v, |
| 2695 | misc_parameters_2); |
| 2696 | void *headers_c; |
| 2697 | void *headers_v; |
| 2698 | int match_ipv; |
| 2699 | int ret; |
| 2700 | |
| 2701 | if (ib_spec->type & IB_FLOW_SPEC_INNER) { |
| 2702 | headers_c = MLX5_ADDR_OF(fte_match_param, match_c, |
| 2703 | inner_headers); |
| 2704 | headers_v = MLX5_ADDR_OF(fte_match_param, match_v, |
| 2705 | inner_headers); |
| 2706 | match_ipv = MLX5_CAP_FLOWTABLE_NIC_RX(mdev, |
| 2707 | ft_field_support.inner_ip_version); |
| 2708 | } else { |
| 2709 | headers_c = MLX5_ADDR_OF(fte_match_param, match_c, |
| 2710 | outer_headers); |
| 2711 | headers_v = MLX5_ADDR_OF(fte_match_param, match_v, |
| 2712 | outer_headers); |
| 2713 | match_ipv = MLX5_CAP_FLOWTABLE_NIC_RX(mdev, |
| 2714 | ft_field_support.outer_ip_version); |
| 2715 | } |
| 2716 | |
| 2717 | switch (ib_spec->type & ~IB_FLOW_SPEC_INNER) { |
| 2718 | case IB_FLOW_SPEC_ETH: |
| 2719 | if (FIELDS_NOT_SUPPORTED(ib_spec->eth.mask, LAST_ETH_FIELD)) |
| 2720 | return -EOPNOTSUPP; |
| 2721 | |
| 2722 | ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c, |
| 2723 | dmac_47_16), |
| 2724 | ib_spec->eth.mask.dst_mac); |
| 2725 | ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v, |
| 2726 | dmac_47_16), |
| 2727 | ib_spec->eth.val.dst_mac); |
| 2728 | |
| 2729 | ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c, |
| 2730 | smac_47_16), |
| 2731 | ib_spec->eth.mask.src_mac); |
| 2732 | ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v, |
| 2733 | smac_47_16), |
| 2734 | ib_spec->eth.val.src_mac); |
| 2735 | |
| 2736 | if (ib_spec->eth.mask.vlan_tag) { |
| 2737 | MLX5_SET(fte_match_set_lyr_2_4, headers_c, |
| 2738 | cvlan_tag, 1); |
| 2739 | MLX5_SET(fte_match_set_lyr_2_4, headers_v, |
| 2740 | cvlan_tag, 1); |
| 2741 | |
| 2742 | MLX5_SET(fte_match_set_lyr_2_4, headers_c, |
| 2743 | first_vid, ntohs(ib_spec->eth.mask.vlan_tag)); |
| 2744 | MLX5_SET(fte_match_set_lyr_2_4, headers_v, |
| 2745 | first_vid, ntohs(ib_spec->eth.val.vlan_tag)); |
| 2746 | |
| 2747 | MLX5_SET(fte_match_set_lyr_2_4, headers_c, |
| 2748 | first_cfi, |
| 2749 | ntohs(ib_spec->eth.mask.vlan_tag) >> 12); |
| 2750 | MLX5_SET(fte_match_set_lyr_2_4, headers_v, |
| 2751 | first_cfi, |
| 2752 | ntohs(ib_spec->eth.val.vlan_tag) >> 12); |
| 2753 | |
| 2754 | MLX5_SET(fte_match_set_lyr_2_4, headers_c, |
| 2755 | first_prio, |
| 2756 | ntohs(ib_spec->eth.mask.vlan_tag) >> 13); |
| 2757 | MLX5_SET(fte_match_set_lyr_2_4, headers_v, |
| 2758 | first_prio, |
| 2759 | ntohs(ib_spec->eth.val.vlan_tag) >> 13); |
| 2760 | } |
| 2761 | MLX5_SET(fte_match_set_lyr_2_4, headers_c, |
| 2762 | ethertype, ntohs(ib_spec->eth.mask.ether_type)); |
| 2763 | MLX5_SET(fte_match_set_lyr_2_4, headers_v, |
| 2764 | ethertype, ntohs(ib_spec->eth.val.ether_type)); |
| 2765 | break; |
| 2766 | case IB_FLOW_SPEC_IPV4: |
| 2767 | if (FIELDS_NOT_SUPPORTED(ib_spec->ipv4.mask, LAST_IPV4_FIELD)) |
| 2768 | return -EOPNOTSUPP; |
| 2769 | |
| 2770 | if (match_ipv) { |
| 2771 | MLX5_SET(fte_match_set_lyr_2_4, headers_c, |
| 2772 | ip_version, 0xf); |
| 2773 | MLX5_SET(fte_match_set_lyr_2_4, headers_v, |
| 2774 | ip_version, MLX5_FS_IPV4_VERSION); |
| 2775 | } else { |
| 2776 | MLX5_SET(fte_match_set_lyr_2_4, headers_c, |
| 2777 | ethertype, 0xffff); |
| 2778 | MLX5_SET(fte_match_set_lyr_2_4, headers_v, |
| 2779 | ethertype, ETH_P_IP); |
| 2780 | } |
| 2781 | |
| 2782 | memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c, |
| 2783 | src_ipv4_src_ipv6.ipv4_layout.ipv4), |
| 2784 | &ib_spec->ipv4.mask.src_ip, |
| 2785 | sizeof(ib_spec->ipv4.mask.src_ip)); |
| 2786 | memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v, |
| 2787 | src_ipv4_src_ipv6.ipv4_layout.ipv4), |
| 2788 | &ib_spec->ipv4.val.src_ip, |
| 2789 | sizeof(ib_spec->ipv4.val.src_ip)); |
| 2790 | memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c, |
| 2791 | dst_ipv4_dst_ipv6.ipv4_layout.ipv4), |
| 2792 | &ib_spec->ipv4.mask.dst_ip, |
| 2793 | sizeof(ib_spec->ipv4.mask.dst_ip)); |
| 2794 | memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v, |
| 2795 | dst_ipv4_dst_ipv6.ipv4_layout.ipv4), |
| 2796 | &ib_spec->ipv4.val.dst_ip, |
| 2797 | sizeof(ib_spec->ipv4.val.dst_ip)); |
| 2798 | |
| 2799 | set_tos(headers_c, headers_v, |
| 2800 | ib_spec->ipv4.mask.tos, ib_spec->ipv4.val.tos); |
| 2801 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 2802 | if (set_proto(headers_c, headers_v, |
| 2803 | ib_spec->ipv4.mask.proto, |
| 2804 | ib_spec->ipv4.val.proto)) |
| 2805 | return -EINVAL; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2806 | break; |
| 2807 | case IB_FLOW_SPEC_IPV6: |
| 2808 | if (FIELDS_NOT_SUPPORTED(ib_spec->ipv6.mask, LAST_IPV6_FIELD)) |
| 2809 | return -EOPNOTSUPP; |
| 2810 | |
| 2811 | if (match_ipv) { |
| 2812 | MLX5_SET(fte_match_set_lyr_2_4, headers_c, |
| 2813 | ip_version, 0xf); |
| 2814 | MLX5_SET(fte_match_set_lyr_2_4, headers_v, |
| 2815 | ip_version, MLX5_FS_IPV6_VERSION); |
| 2816 | } else { |
| 2817 | MLX5_SET(fte_match_set_lyr_2_4, headers_c, |
| 2818 | ethertype, 0xffff); |
| 2819 | MLX5_SET(fte_match_set_lyr_2_4, headers_v, |
| 2820 | ethertype, ETH_P_IPV6); |
| 2821 | } |
| 2822 | |
| 2823 | memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c, |
| 2824 | src_ipv4_src_ipv6.ipv6_layout.ipv6), |
| 2825 | &ib_spec->ipv6.mask.src_ip, |
| 2826 | sizeof(ib_spec->ipv6.mask.src_ip)); |
| 2827 | memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v, |
| 2828 | src_ipv4_src_ipv6.ipv6_layout.ipv6), |
| 2829 | &ib_spec->ipv6.val.src_ip, |
| 2830 | sizeof(ib_spec->ipv6.val.src_ip)); |
| 2831 | memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c, |
| 2832 | dst_ipv4_dst_ipv6.ipv6_layout.ipv6), |
| 2833 | &ib_spec->ipv6.mask.dst_ip, |
| 2834 | sizeof(ib_spec->ipv6.mask.dst_ip)); |
| 2835 | memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v, |
| 2836 | dst_ipv4_dst_ipv6.ipv6_layout.ipv6), |
| 2837 | &ib_spec->ipv6.val.dst_ip, |
| 2838 | sizeof(ib_spec->ipv6.val.dst_ip)); |
| 2839 | |
| 2840 | set_tos(headers_c, headers_v, |
| 2841 | ib_spec->ipv6.mask.traffic_class, |
| 2842 | ib_spec->ipv6.val.traffic_class); |
| 2843 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 2844 | if (set_proto(headers_c, headers_v, |
| 2845 | ib_spec->ipv6.mask.next_hdr, |
| 2846 | ib_spec->ipv6.val.next_hdr)) |
| 2847 | return -EINVAL; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2848 | |
| 2849 | set_flow_label(misc_params_c, misc_params_v, |
| 2850 | ntohl(ib_spec->ipv6.mask.flow_label), |
| 2851 | ntohl(ib_spec->ipv6.val.flow_label), |
| 2852 | ib_spec->type & IB_FLOW_SPEC_INNER); |
| 2853 | break; |
| 2854 | case IB_FLOW_SPEC_ESP: |
| 2855 | if (ib_spec->esp.mask.seq) |
| 2856 | return -EOPNOTSUPP; |
| 2857 | |
| 2858 | MLX5_SET(fte_match_set_misc, misc_params_c, outer_esp_spi, |
| 2859 | ntohl(ib_spec->esp.mask.spi)); |
| 2860 | MLX5_SET(fte_match_set_misc, misc_params_v, outer_esp_spi, |
| 2861 | ntohl(ib_spec->esp.val.spi)); |
| 2862 | break; |
| 2863 | case IB_FLOW_SPEC_TCP: |
| 2864 | if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask, |
| 2865 | LAST_TCP_UDP_FIELD)) |
| 2866 | return -EOPNOTSUPP; |
| 2867 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 2868 | if (set_proto(headers_c, headers_v, 0xff, IPPROTO_TCP)) |
| 2869 | return -EINVAL; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2870 | |
| 2871 | MLX5_SET(fte_match_set_lyr_2_4, headers_c, tcp_sport, |
| 2872 | ntohs(ib_spec->tcp_udp.mask.src_port)); |
| 2873 | MLX5_SET(fte_match_set_lyr_2_4, headers_v, tcp_sport, |
| 2874 | ntohs(ib_spec->tcp_udp.val.src_port)); |
| 2875 | |
| 2876 | MLX5_SET(fte_match_set_lyr_2_4, headers_c, tcp_dport, |
| 2877 | ntohs(ib_spec->tcp_udp.mask.dst_port)); |
| 2878 | MLX5_SET(fte_match_set_lyr_2_4, headers_v, tcp_dport, |
| 2879 | ntohs(ib_spec->tcp_udp.val.dst_port)); |
| 2880 | break; |
| 2881 | case IB_FLOW_SPEC_UDP: |
| 2882 | if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask, |
| 2883 | LAST_TCP_UDP_FIELD)) |
| 2884 | return -EOPNOTSUPP; |
| 2885 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 2886 | if (set_proto(headers_c, headers_v, 0xff, IPPROTO_UDP)) |
| 2887 | return -EINVAL; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2888 | |
| 2889 | MLX5_SET(fte_match_set_lyr_2_4, headers_c, udp_sport, |
| 2890 | ntohs(ib_spec->tcp_udp.mask.src_port)); |
| 2891 | MLX5_SET(fte_match_set_lyr_2_4, headers_v, udp_sport, |
| 2892 | ntohs(ib_spec->tcp_udp.val.src_port)); |
| 2893 | |
| 2894 | MLX5_SET(fte_match_set_lyr_2_4, headers_c, udp_dport, |
| 2895 | ntohs(ib_spec->tcp_udp.mask.dst_port)); |
| 2896 | MLX5_SET(fte_match_set_lyr_2_4, headers_v, udp_dport, |
| 2897 | ntohs(ib_spec->tcp_udp.val.dst_port)); |
| 2898 | break; |
| 2899 | case IB_FLOW_SPEC_GRE: |
| 2900 | if (ib_spec->gre.mask.c_ks_res0_ver) |
| 2901 | return -EOPNOTSUPP; |
| 2902 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 2903 | if (set_proto(headers_c, headers_v, 0xff, IPPROTO_GRE)) |
| 2904 | return -EINVAL; |
| 2905 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2906 | MLX5_SET(fte_match_set_lyr_2_4, headers_c, ip_protocol, |
| 2907 | 0xff); |
| 2908 | MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol, |
| 2909 | IPPROTO_GRE); |
| 2910 | |
| 2911 | MLX5_SET(fte_match_set_misc, misc_params_c, gre_protocol, |
| 2912 | ntohs(ib_spec->gre.mask.protocol)); |
| 2913 | MLX5_SET(fte_match_set_misc, misc_params_v, gre_protocol, |
| 2914 | ntohs(ib_spec->gre.val.protocol)); |
| 2915 | |
| 2916 | memcpy(MLX5_ADDR_OF(fte_match_set_misc, misc_params_c, |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 2917 | gre_key.nvgre.hi), |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2918 | &ib_spec->gre.mask.key, |
| 2919 | sizeof(ib_spec->gre.mask.key)); |
| 2920 | memcpy(MLX5_ADDR_OF(fte_match_set_misc, misc_params_v, |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 2921 | gre_key.nvgre.hi), |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2922 | &ib_spec->gre.val.key, |
| 2923 | sizeof(ib_spec->gre.val.key)); |
| 2924 | break; |
| 2925 | case IB_FLOW_SPEC_MPLS: |
| 2926 | switch (prev_type) { |
| 2927 | case IB_FLOW_SPEC_UDP: |
| 2928 | if (check_mpls_supp_fields(MLX5_CAP_FLOWTABLE_NIC_RX(mdev, |
| 2929 | ft_field_support.outer_first_mpls_over_udp), |
| 2930 | &ib_spec->mpls.mask.tag)) |
| 2931 | return -EOPNOTSUPP; |
| 2932 | |
| 2933 | memcpy(MLX5_ADDR_OF(fte_match_set_misc2, misc_params2_v, |
| 2934 | outer_first_mpls_over_udp), |
| 2935 | &ib_spec->mpls.val.tag, |
| 2936 | sizeof(ib_spec->mpls.val.tag)); |
| 2937 | memcpy(MLX5_ADDR_OF(fte_match_set_misc2, misc_params2_c, |
| 2938 | outer_first_mpls_over_udp), |
| 2939 | &ib_spec->mpls.mask.tag, |
| 2940 | sizeof(ib_spec->mpls.mask.tag)); |
| 2941 | break; |
| 2942 | case IB_FLOW_SPEC_GRE: |
| 2943 | if (check_mpls_supp_fields(MLX5_CAP_FLOWTABLE_NIC_RX(mdev, |
| 2944 | ft_field_support.outer_first_mpls_over_gre), |
| 2945 | &ib_spec->mpls.mask.tag)) |
| 2946 | return -EOPNOTSUPP; |
| 2947 | |
| 2948 | memcpy(MLX5_ADDR_OF(fte_match_set_misc2, misc_params2_v, |
| 2949 | outer_first_mpls_over_gre), |
| 2950 | &ib_spec->mpls.val.tag, |
| 2951 | sizeof(ib_spec->mpls.val.tag)); |
| 2952 | memcpy(MLX5_ADDR_OF(fte_match_set_misc2, misc_params2_c, |
| 2953 | outer_first_mpls_over_gre), |
| 2954 | &ib_spec->mpls.mask.tag, |
| 2955 | sizeof(ib_spec->mpls.mask.tag)); |
| 2956 | break; |
| 2957 | default: |
| 2958 | if (ib_spec->type & IB_FLOW_SPEC_INNER) { |
| 2959 | if (check_mpls_supp_fields(MLX5_CAP_FLOWTABLE_NIC_RX(mdev, |
| 2960 | ft_field_support.inner_first_mpls), |
| 2961 | &ib_spec->mpls.mask.tag)) |
| 2962 | return -EOPNOTSUPP; |
| 2963 | |
| 2964 | memcpy(MLX5_ADDR_OF(fte_match_set_misc2, misc_params2_v, |
| 2965 | inner_first_mpls), |
| 2966 | &ib_spec->mpls.val.tag, |
| 2967 | sizeof(ib_spec->mpls.val.tag)); |
| 2968 | memcpy(MLX5_ADDR_OF(fte_match_set_misc2, misc_params2_c, |
| 2969 | inner_first_mpls), |
| 2970 | &ib_spec->mpls.mask.tag, |
| 2971 | sizeof(ib_spec->mpls.mask.tag)); |
| 2972 | } else { |
| 2973 | if (check_mpls_supp_fields(MLX5_CAP_FLOWTABLE_NIC_RX(mdev, |
| 2974 | ft_field_support.outer_first_mpls), |
| 2975 | &ib_spec->mpls.mask.tag)) |
| 2976 | return -EOPNOTSUPP; |
| 2977 | |
| 2978 | memcpy(MLX5_ADDR_OF(fte_match_set_misc2, misc_params2_v, |
| 2979 | outer_first_mpls), |
| 2980 | &ib_spec->mpls.val.tag, |
| 2981 | sizeof(ib_spec->mpls.val.tag)); |
| 2982 | memcpy(MLX5_ADDR_OF(fte_match_set_misc2, misc_params2_c, |
| 2983 | outer_first_mpls), |
| 2984 | &ib_spec->mpls.mask.tag, |
| 2985 | sizeof(ib_spec->mpls.mask.tag)); |
| 2986 | } |
| 2987 | } |
| 2988 | break; |
| 2989 | case IB_FLOW_SPEC_VXLAN_TUNNEL: |
| 2990 | if (FIELDS_NOT_SUPPORTED(ib_spec->tunnel.mask, |
| 2991 | LAST_TUNNEL_FIELD)) |
| 2992 | return -EOPNOTSUPP; |
| 2993 | |
| 2994 | MLX5_SET(fte_match_set_misc, misc_params_c, vxlan_vni, |
| 2995 | ntohl(ib_spec->tunnel.mask.tunnel_id)); |
| 2996 | MLX5_SET(fte_match_set_misc, misc_params_v, vxlan_vni, |
| 2997 | ntohl(ib_spec->tunnel.val.tunnel_id)); |
| 2998 | break; |
| 2999 | case IB_FLOW_SPEC_ACTION_TAG: |
| 3000 | if (FIELDS_NOT_SUPPORTED(ib_spec->flow_tag, |
| 3001 | LAST_FLOW_TAG_FIELD)) |
| 3002 | return -EOPNOTSUPP; |
| 3003 | if (ib_spec->flow_tag.tag_id >= BIT(24)) |
| 3004 | return -EINVAL; |
| 3005 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3006 | flow_context->flow_tag = ib_spec->flow_tag.tag_id; |
| 3007 | flow_context->flags |= FLOW_CONTEXT_HAS_TAG; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3008 | break; |
| 3009 | case IB_FLOW_SPEC_ACTION_DROP: |
| 3010 | if (FIELDS_NOT_SUPPORTED(ib_spec->drop, |
| 3011 | LAST_DROP_FIELD)) |
| 3012 | return -EOPNOTSUPP; |
| 3013 | action->action |= MLX5_FLOW_CONTEXT_ACTION_DROP; |
| 3014 | break; |
| 3015 | case IB_FLOW_SPEC_ACTION_HANDLE: |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3016 | ret = parse_flow_flow_action(to_mflow_act(ib_spec->action.act), |
| 3017 | flow_attr->flags & IB_FLOW_ATTR_FLAGS_EGRESS, action); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3018 | if (ret) |
| 3019 | return ret; |
| 3020 | break; |
| 3021 | case IB_FLOW_SPEC_ACTION_COUNT: |
| 3022 | if (FIELDS_NOT_SUPPORTED(ib_spec->flow_count, |
| 3023 | LAST_COUNTERS_FIELD)) |
| 3024 | return -EOPNOTSUPP; |
| 3025 | |
| 3026 | /* for now support only one counters spec per flow */ |
| 3027 | if (action->action & MLX5_FLOW_CONTEXT_ACTION_COUNT) |
| 3028 | return -EINVAL; |
| 3029 | |
| 3030 | action->counters = ib_spec->flow_count.counters; |
| 3031 | action->action |= MLX5_FLOW_CONTEXT_ACTION_COUNT; |
| 3032 | break; |
| 3033 | default: |
| 3034 | return -EINVAL; |
| 3035 | } |
| 3036 | |
| 3037 | return 0; |
| 3038 | } |
| 3039 | |
| 3040 | /* If a flow could catch both multicast and unicast packets, |
| 3041 | * it won't fall into the multicast flow steering table and this rule |
| 3042 | * could steal other multicast packets. |
| 3043 | */ |
| 3044 | static bool flow_is_multicast_only(const struct ib_flow_attr *ib_attr) |
| 3045 | { |
| 3046 | union ib_flow_spec *flow_spec; |
| 3047 | |
| 3048 | if (ib_attr->type != IB_FLOW_ATTR_NORMAL || |
| 3049 | ib_attr->num_of_specs < 1) |
| 3050 | return false; |
| 3051 | |
| 3052 | flow_spec = (union ib_flow_spec *)(ib_attr + 1); |
| 3053 | if (flow_spec->type == IB_FLOW_SPEC_IPV4) { |
| 3054 | struct ib_flow_spec_ipv4 *ipv4_spec; |
| 3055 | |
| 3056 | ipv4_spec = (struct ib_flow_spec_ipv4 *)flow_spec; |
| 3057 | if (ipv4_is_multicast(ipv4_spec->val.dst_ip)) |
| 3058 | return true; |
| 3059 | |
| 3060 | return false; |
| 3061 | } |
| 3062 | |
| 3063 | if (flow_spec->type == IB_FLOW_SPEC_ETH) { |
| 3064 | struct ib_flow_spec_eth *eth_spec; |
| 3065 | |
| 3066 | eth_spec = (struct ib_flow_spec_eth *)flow_spec; |
| 3067 | return is_multicast_ether_addr(eth_spec->mask.dst_mac) && |
| 3068 | is_multicast_ether_addr(eth_spec->val.dst_mac); |
| 3069 | } |
| 3070 | |
| 3071 | return false; |
| 3072 | } |
| 3073 | |
| 3074 | enum valid_spec { |
| 3075 | VALID_SPEC_INVALID, |
| 3076 | VALID_SPEC_VALID, |
| 3077 | VALID_SPEC_NA, |
| 3078 | }; |
| 3079 | |
| 3080 | static enum valid_spec |
| 3081 | is_valid_esp_aes_gcm(struct mlx5_core_dev *mdev, |
| 3082 | const struct mlx5_flow_spec *spec, |
| 3083 | const struct mlx5_flow_act *flow_act, |
| 3084 | bool egress) |
| 3085 | { |
| 3086 | const u32 *match_c = spec->match_criteria; |
| 3087 | bool is_crypto = |
| 3088 | (flow_act->action & (MLX5_FLOW_CONTEXT_ACTION_ENCRYPT | |
| 3089 | MLX5_FLOW_CONTEXT_ACTION_DECRYPT)); |
| 3090 | bool is_ipsec = mlx5_fs_is_ipsec_flow(match_c); |
| 3091 | bool is_drop = flow_act->action & MLX5_FLOW_CONTEXT_ACTION_DROP; |
| 3092 | |
| 3093 | /* |
| 3094 | * Currently only crypto is supported in egress, when regular egress |
| 3095 | * rules would be supported, always return VALID_SPEC_NA. |
| 3096 | */ |
| 3097 | if (!is_crypto) |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3098 | return VALID_SPEC_NA; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3099 | |
| 3100 | return is_crypto && is_ipsec && |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3101 | (!egress || (!is_drop && |
| 3102 | !(spec->flow_context.flags & FLOW_CONTEXT_HAS_TAG))) ? |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3103 | VALID_SPEC_VALID : VALID_SPEC_INVALID; |
| 3104 | } |
| 3105 | |
| 3106 | static bool is_valid_spec(struct mlx5_core_dev *mdev, |
| 3107 | const struct mlx5_flow_spec *spec, |
| 3108 | const struct mlx5_flow_act *flow_act, |
| 3109 | bool egress) |
| 3110 | { |
| 3111 | /* We curretly only support ipsec egress flow */ |
| 3112 | return is_valid_esp_aes_gcm(mdev, spec, flow_act, egress) != VALID_SPEC_INVALID; |
| 3113 | } |
| 3114 | |
| 3115 | static bool is_valid_ethertype(struct mlx5_core_dev *mdev, |
| 3116 | const struct ib_flow_attr *flow_attr, |
| 3117 | bool check_inner) |
| 3118 | { |
| 3119 | union ib_flow_spec *ib_spec = (union ib_flow_spec *)(flow_attr + 1); |
| 3120 | int match_ipv = check_inner ? |
| 3121 | MLX5_CAP_FLOWTABLE_NIC_RX(mdev, |
| 3122 | ft_field_support.inner_ip_version) : |
| 3123 | MLX5_CAP_FLOWTABLE_NIC_RX(mdev, |
| 3124 | ft_field_support.outer_ip_version); |
| 3125 | int inner_bit = check_inner ? IB_FLOW_SPEC_INNER : 0; |
| 3126 | bool ipv4_spec_valid, ipv6_spec_valid; |
| 3127 | unsigned int ip_spec_type = 0; |
| 3128 | bool has_ethertype = false; |
| 3129 | unsigned int spec_index; |
| 3130 | bool mask_valid = true; |
| 3131 | u16 eth_type = 0; |
| 3132 | bool type_valid; |
| 3133 | |
| 3134 | /* Validate that ethertype is correct */ |
| 3135 | for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) { |
| 3136 | if ((ib_spec->type == (IB_FLOW_SPEC_ETH | inner_bit)) && |
| 3137 | ib_spec->eth.mask.ether_type) { |
| 3138 | mask_valid = (ib_spec->eth.mask.ether_type == |
| 3139 | htons(0xffff)); |
| 3140 | has_ethertype = true; |
| 3141 | eth_type = ntohs(ib_spec->eth.val.ether_type); |
| 3142 | } else if ((ib_spec->type == (IB_FLOW_SPEC_IPV4 | inner_bit)) || |
| 3143 | (ib_spec->type == (IB_FLOW_SPEC_IPV6 | inner_bit))) { |
| 3144 | ip_spec_type = ib_spec->type; |
| 3145 | } |
| 3146 | ib_spec = (void *)ib_spec + ib_spec->size; |
| 3147 | } |
| 3148 | |
| 3149 | type_valid = (!has_ethertype) || (!ip_spec_type); |
| 3150 | if (!type_valid && mask_valid) { |
| 3151 | ipv4_spec_valid = (eth_type == ETH_P_IP) && |
| 3152 | (ip_spec_type == (IB_FLOW_SPEC_IPV4 | inner_bit)); |
| 3153 | ipv6_spec_valid = (eth_type == ETH_P_IPV6) && |
| 3154 | (ip_spec_type == (IB_FLOW_SPEC_IPV6 | inner_bit)); |
| 3155 | |
| 3156 | type_valid = (ipv4_spec_valid) || (ipv6_spec_valid) || |
| 3157 | (((eth_type == ETH_P_MPLS_UC) || |
| 3158 | (eth_type == ETH_P_MPLS_MC)) && match_ipv); |
| 3159 | } |
| 3160 | |
| 3161 | return type_valid; |
| 3162 | } |
| 3163 | |
| 3164 | static bool is_valid_attr(struct mlx5_core_dev *mdev, |
| 3165 | const struct ib_flow_attr *flow_attr) |
| 3166 | { |
| 3167 | return is_valid_ethertype(mdev, flow_attr, false) && |
| 3168 | is_valid_ethertype(mdev, flow_attr, true); |
| 3169 | } |
| 3170 | |
| 3171 | static void put_flow_table(struct mlx5_ib_dev *dev, |
| 3172 | struct mlx5_ib_flow_prio *prio, bool ft_added) |
| 3173 | { |
| 3174 | prio->refcount -= !!ft_added; |
| 3175 | if (!prio->refcount) { |
| 3176 | mlx5_destroy_flow_table(prio->flow_table); |
| 3177 | prio->flow_table = NULL; |
| 3178 | } |
| 3179 | } |
| 3180 | |
| 3181 | static void counters_clear_description(struct ib_counters *counters) |
| 3182 | { |
| 3183 | struct mlx5_ib_mcounters *mcounters = to_mcounters(counters); |
| 3184 | |
| 3185 | mutex_lock(&mcounters->mcntrs_mutex); |
| 3186 | kfree(mcounters->counters_data); |
| 3187 | mcounters->counters_data = NULL; |
| 3188 | mcounters->cntrs_max_index = 0; |
| 3189 | mutex_unlock(&mcounters->mcntrs_mutex); |
| 3190 | } |
| 3191 | |
| 3192 | static int mlx5_ib_destroy_flow(struct ib_flow *flow_id) |
| 3193 | { |
| 3194 | struct mlx5_ib_flow_handler *handler = container_of(flow_id, |
| 3195 | struct mlx5_ib_flow_handler, |
| 3196 | ibflow); |
| 3197 | struct mlx5_ib_flow_handler *iter, *tmp; |
| 3198 | struct mlx5_ib_dev *dev = handler->dev; |
| 3199 | |
| 3200 | mutex_lock(&dev->flow_db->lock); |
| 3201 | |
| 3202 | list_for_each_entry_safe(iter, tmp, &handler->list, list) { |
| 3203 | mlx5_del_flow_rules(iter->rule); |
| 3204 | put_flow_table(dev, iter->prio, true); |
| 3205 | list_del(&iter->list); |
| 3206 | kfree(iter); |
| 3207 | } |
| 3208 | |
| 3209 | mlx5_del_flow_rules(handler->rule); |
| 3210 | put_flow_table(dev, handler->prio, true); |
| 3211 | if (handler->ibcounters && |
| 3212 | atomic_read(&handler->ibcounters->usecnt) == 1) |
| 3213 | counters_clear_description(handler->ibcounters); |
| 3214 | |
| 3215 | mutex_unlock(&dev->flow_db->lock); |
| 3216 | if (handler->flow_matcher) |
| 3217 | atomic_dec(&handler->flow_matcher->usecnt); |
| 3218 | kfree(handler); |
| 3219 | |
| 3220 | return 0; |
| 3221 | } |
| 3222 | |
| 3223 | static int ib_prio_to_core_prio(unsigned int priority, bool dont_trap) |
| 3224 | { |
| 3225 | priority *= 2; |
| 3226 | if (!dont_trap) |
| 3227 | priority++; |
| 3228 | return priority; |
| 3229 | } |
| 3230 | |
| 3231 | enum flow_table_type { |
| 3232 | MLX5_IB_FT_RX, |
| 3233 | MLX5_IB_FT_TX |
| 3234 | }; |
| 3235 | |
| 3236 | #define MLX5_FS_MAX_TYPES 6 |
| 3237 | #define MLX5_FS_MAX_ENTRIES BIT(16) |
| 3238 | |
| 3239 | static struct mlx5_ib_flow_prio *_get_prio(struct mlx5_flow_namespace *ns, |
| 3240 | struct mlx5_ib_flow_prio *prio, |
| 3241 | int priority, |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3242 | int num_entries, int num_groups, |
| 3243 | u32 flags) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3244 | { |
| 3245 | struct mlx5_flow_table *ft; |
| 3246 | |
| 3247 | ft = mlx5_create_auto_grouped_flow_table(ns, priority, |
| 3248 | num_entries, |
| 3249 | num_groups, |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3250 | 0, flags); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3251 | if (IS_ERR(ft)) |
| 3252 | return ERR_CAST(ft); |
| 3253 | |
| 3254 | prio->flow_table = ft; |
| 3255 | prio->refcount = 0; |
| 3256 | return prio; |
| 3257 | } |
| 3258 | |
| 3259 | static struct mlx5_ib_flow_prio *get_flow_table(struct mlx5_ib_dev *dev, |
| 3260 | struct ib_flow_attr *flow_attr, |
| 3261 | enum flow_table_type ft_type) |
| 3262 | { |
| 3263 | bool dont_trap = flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP; |
| 3264 | struct mlx5_flow_namespace *ns = NULL; |
| 3265 | struct mlx5_ib_flow_prio *prio; |
| 3266 | struct mlx5_flow_table *ft; |
| 3267 | int max_table_size; |
| 3268 | int num_entries; |
| 3269 | int num_groups; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3270 | bool esw_encap; |
| 3271 | u32 flags = 0; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3272 | int priority; |
| 3273 | |
| 3274 | max_table_size = BIT(MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev, |
| 3275 | log_max_ft_size)); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3276 | esw_encap = mlx5_eswitch_get_encap_mode(dev->mdev) != |
| 3277 | DEVLINK_ESWITCH_ENCAP_MODE_NONE; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3278 | if (flow_attr->type == IB_FLOW_ATTR_NORMAL) { |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3279 | enum mlx5_flow_namespace_type fn_type; |
| 3280 | |
| 3281 | if (flow_is_multicast_only(flow_attr) && |
| 3282 | !dont_trap) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3283 | priority = MLX5_IB_FLOW_MCAST_PRIO; |
| 3284 | else |
| 3285 | priority = ib_prio_to_core_prio(flow_attr->priority, |
| 3286 | dont_trap); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3287 | if (ft_type == MLX5_IB_FT_RX) { |
| 3288 | fn_type = MLX5_FLOW_NAMESPACE_BYPASS; |
| 3289 | prio = &dev->flow_db->prios[priority]; |
| 3290 | if (!dev->is_rep && !esw_encap && |
| 3291 | MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev, decap)) |
| 3292 | flags |= MLX5_FLOW_TABLE_TUNNEL_EN_DECAP; |
| 3293 | if (!dev->is_rep && !esw_encap && |
| 3294 | MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev, |
| 3295 | reformat_l3_tunnel_to_l2)) |
| 3296 | flags |= MLX5_FLOW_TABLE_TUNNEL_EN_REFORMAT; |
| 3297 | } else { |
| 3298 | max_table_size = |
| 3299 | BIT(MLX5_CAP_FLOWTABLE_NIC_TX(dev->mdev, |
| 3300 | log_max_ft_size)); |
| 3301 | fn_type = MLX5_FLOW_NAMESPACE_EGRESS; |
| 3302 | prio = &dev->flow_db->egress_prios[priority]; |
| 3303 | if (!dev->is_rep && !esw_encap && |
| 3304 | MLX5_CAP_FLOWTABLE_NIC_TX(dev->mdev, reformat)) |
| 3305 | flags |= MLX5_FLOW_TABLE_TUNNEL_EN_REFORMAT; |
| 3306 | } |
| 3307 | ns = mlx5_get_flow_namespace(dev->mdev, fn_type); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3308 | num_entries = MLX5_FS_MAX_ENTRIES; |
| 3309 | num_groups = MLX5_FS_MAX_TYPES; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3310 | } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT || |
| 3311 | flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) { |
| 3312 | ns = mlx5_get_flow_namespace(dev->mdev, |
| 3313 | MLX5_FLOW_NAMESPACE_LEFTOVERS); |
| 3314 | build_leftovers_ft_param(&priority, |
| 3315 | &num_entries, |
| 3316 | &num_groups); |
| 3317 | prio = &dev->flow_db->prios[MLX5_IB_FLOW_LEFTOVERS_PRIO]; |
| 3318 | } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) { |
| 3319 | if (!MLX5_CAP_FLOWTABLE(dev->mdev, |
| 3320 | allow_sniffer_and_nic_rx_shared_tir)) |
| 3321 | return ERR_PTR(-ENOTSUPP); |
| 3322 | |
| 3323 | ns = mlx5_get_flow_namespace(dev->mdev, ft_type == MLX5_IB_FT_RX ? |
| 3324 | MLX5_FLOW_NAMESPACE_SNIFFER_RX : |
| 3325 | MLX5_FLOW_NAMESPACE_SNIFFER_TX); |
| 3326 | |
| 3327 | prio = &dev->flow_db->sniffer[ft_type]; |
| 3328 | priority = 0; |
| 3329 | num_entries = 1; |
| 3330 | num_groups = 1; |
| 3331 | } |
| 3332 | |
| 3333 | if (!ns) |
| 3334 | return ERR_PTR(-ENOTSUPP); |
| 3335 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3336 | max_table_size = min_t(int, num_entries, max_table_size); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3337 | |
| 3338 | ft = prio->flow_table; |
| 3339 | if (!ft) |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3340 | return _get_prio(ns, prio, priority, max_table_size, num_groups, |
| 3341 | flags); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3342 | |
| 3343 | return prio; |
| 3344 | } |
| 3345 | |
| 3346 | static void set_underlay_qp(struct mlx5_ib_dev *dev, |
| 3347 | struct mlx5_flow_spec *spec, |
| 3348 | u32 underlay_qpn) |
| 3349 | { |
| 3350 | void *misc_params_c = MLX5_ADDR_OF(fte_match_param, |
| 3351 | spec->match_criteria, |
| 3352 | misc_parameters); |
| 3353 | void *misc_params_v = MLX5_ADDR_OF(fte_match_param, spec->match_value, |
| 3354 | misc_parameters); |
| 3355 | |
| 3356 | if (underlay_qpn && |
| 3357 | MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev, |
| 3358 | ft_field_support.bth_dst_qp)) { |
| 3359 | MLX5_SET(fte_match_set_misc, |
| 3360 | misc_params_v, bth_dst_qp, underlay_qpn); |
| 3361 | MLX5_SET(fte_match_set_misc, |
| 3362 | misc_params_c, bth_dst_qp, 0xffffff); |
| 3363 | } |
| 3364 | } |
| 3365 | |
| 3366 | static int read_flow_counters(struct ib_device *ibdev, |
| 3367 | struct mlx5_read_counters_attr *read_attr) |
| 3368 | { |
| 3369 | struct mlx5_fc *fc = read_attr->hw_cntrs_hndl; |
| 3370 | struct mlx5_ib_dev *dev = to_mdev(ibdev); |
| 3371 | |
| 3372 | return mlx5_fc_query(dev->mdev, fc, |
| 3373 | &read_attr->out[IB_COUNTER_PACKETS], |
| 3374 | &read_attr->out[IB_COUNTER_BYTES]); |
| 3375 | } |
| 3376 | |
| 3377 | /* flow counters currently expose two counters packets and bytes */ |
| 3378 | #define FLOW_COUNTERS_NUM 2 |
| 3379 | static int counters_set_description(struct ib_counters *counters, |
| 3380 | enum mlx5_ib_counters_type counters_type, |
| 3381 | struct mlx5_ib_flow_counters_desc *desc_data, |
| 3382 | u32 ncounters) |
| 3383 | { |
| 3384 | struct mlx5_ib_mcounters *mcounters = to_mcounters(counters); |
| 3385 | u32 cntrs_max_index = 0; |
| 3386 | int i; |
| 3387 | |
| 3388 | if (counters_type != MLX5_IB_COUNTERS_FLOW) |
| 3389 | return -EINVAL; |
| 3390 | |
| 3391 | /* init the fields for the object */ |
| 3392 | mcounters->type = counters_type; |
| 3393 | mcounters->read_counters = read_flow_counters; |
| 3394 | mcounters->counters_num = FLOW_COUNTERS_NUM; |
| 3395 | mcounters->ncounters = ncounters; |
| 3396 | /* each counter entry have both description and index pair */ |
| 3397 | for (i = 0; i < ncounters; i++) { |
| 3398 | if (desc_data[i].description > IB_COUNTER_BYTES) |
| 3399 | return -EINVAL; |
| 3400 | |
| 3401 | if (cntrs_max_index <= desc_data[i].index) |
| 3402 | cntrs_max_index = desc_data[i].index + 1; |
| 3403 | } |
| 3404 | |
| 3405 | mutex_lock(&mcounters->mcntrs_mutex); |
| 3406 | mcounters->counters_data = desc_data; |
| 3407 | mcounters->cntrs_max_index = cntrs_max_index; |
| 3408 | mutex_unlock(&mcounters->mcntrs_mutex); |
| 3409 | |
| 3410 | return 0; |
| 3411 | } |
| 3412 | |
| 3413 | #define MAX_COUNTERS_NUM (USHRT_MAX / (sizeof(u32) * 2)) |
| 3414 | static int flow_counters_set_data(struct ib_counters *ibcounters, |
| 3415 | struct mlx5_ib_create_flow *ucmd) |
| 3416 | { |
| 3417 | struct mlx5_ib_mcounters *mcounters = to_mcounters(ibcounters); |
| 3418 | struct mlx5_ib_flow_counters_data *cntrs_data = NULL; |
| 3419 | struct mlx5_ib_flow_counters_desc *desc_data = NULL; |
| 3420 | bool hw_hndl = false; |
| 3421 | int ret = 0; |
| 3422 | |
| 3423 | if (ucmd && ucmd->ncounters_data != 0) { |
| 3424 | cntrs_data = ucmd->data; |
| 3425 | if (cntrs_data->ncounters > MAX_COUNTERS_NUM) |
| 3426 | return -EINVAL; |
| 3427 | |
| 3428 | desc_data = kcalloc(cntrs_data->ncounters, |
| 3429 | sizeof(*desc_data), |
| 3430 | GFP_KERNEL); |
| 3431 | if (!desc_data) |
| 3432 | return -ENOMEM; |
| 3433 | |
| 3434 | if (copy_from_user(desc_data, |
| 3435 | u64_to_user_ptr(cntrs_data->counters_data), |
| 3436 | sizeof(*desc_data) * cntrs_data->ncounters)) { |
| 3437 | ret = -EFAULT; |
| 3438 | goto free; |
| 3439 | } |
| 3440 | } |
| 3441 | |
| 3442 | if (!mcounters->hw_cntrs_hndl) { |
| 3443 | mcounters->hw_cntrs_hndl = mlx5_fc_create( |
| 3444 | to_mdev(ibcounters->device)->mdev, false); |
| 3445 | if (IS_ERR(mcounters->hw_cntrs_hndl)) { |
| 3446 | ret = PTR_ERR(mcounters->hw_cntrs_hndl); |
| 3447 | goto free; |
| 3448 | } |
| 3449 | hw_hndl = true; |
| 3450 | } |
| 3451 | |
| 3452 | if (desc_data) { |
| 3453 | /* counters already bound to at least one flow */ |
| 3454 | if (mcounters->cntrs_max_index) { |
| 3455 | ret = -EINVAL; |
| 3456 | goto free_hndl; |
| 3457 | } |
| 3458 | |
| 3459 | ret = counters_set_description(ibcounters, |
| 3460 | MLX5_IB_COUNTERS_FLOW, |
| 3461 | desc_data, |
| 3462 | cntrs_data->ncounters); |
| 3463 | if (ret) |
| 3464 | goto free_hndl; |
| 3465 | |
| 3466 | } else if (!mcounters->cntrs_max_index) { |
| 3467 | /* counters not bound yet, must have udata passed */ |
| 3468 | ret = -EINVAL; |
| 3469 | goto free_hndl; |
| 3470 | } |
| 3471 | |
| 3472 | return 0; |
| 3473 | |
| 3474 | free_hndl: |
| 3475 | if (hw_hndl) { |
| 3476 | mlx5_fc_destroy(to_mdev(ibcounters->device)->mdev, |
| 3477 | mcounters->hw_cntrs_hndl); |
| 3478 | mcounters->hw_cntrs_hndl = NULL; |
| 3479 | } |
| 3480 | free: |
| 3481 | kfree(desc_data); |
| 3482 | return ret; |
| 3483 | } |
| 3484 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3485 | static void mlx5_ib_set_rule_source_port(struct mlx5_ib_dev *dev, |
| 3486 | struct mlx5_flow_spec *spec, |
| 3487 | struct mlx5_eswitch_rep *rep) |
| 3488 | { |
| 3489 | struct mlx5_eswitch *esw = dev->mdev->priv.eswitch; |
| 3490 | void *misc; |
| 3491 | |
| 3492 | if (mlx5_eswitch_vport_match_metadata_enabled(esw)) { |
| 3493 | misc = MLX5_ADDR_OF(fte_match_param, spec->match_value, |
| 3494 | misc_parameters_2); |
| 3495 | |
| 3496 | MLX5_SET(fte_match_set_misc2, misc, metadata_reg_c_0, |
| 3497 | mlx5_eswitch_get_vport_metadata_for_match(esw, |
| 3498 | rep->vport)); |
| 3499 | misc = MLX5_ADDR_OF(fte_match_param, spec->match_criteria, |
| 3500 | misc_parameters_2); |
| 3501 | |
| 3502 | MLX5_SET_TO_ONES(fte_match_set_misc2, misc, metadata_reg_c_0); |
| 3503 | } else { |
| 3504 | misc = MLX5_ADDR_OF(fte_match_param, spec->match_value, |
| 3505 | misc_parameters); |
| 3506 | |
| 3507 | MLX5_SET(fte_match_set_misc, misc, source_port, rep->vport); |
| 3508 | |
| 3509 | misc = MLX5_ADDR_OF(fte_match_param, spec->match_criteria, |
| 3510 | misc_parameters); |
| 3511 | |
| 3512 | MLX5_SET_TO_ONES(fte_match_set_misc, misc, source_port); |
| 3513 | } |
| 3514 | } |
| 3515 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3516 | static struct mlx5_ib_flow_handler *_create_flow_rule(struct mlx5_ib_dev *dev, |
| 3517 | struct mlx5_ib_flow_prio *ft_prio, |
| 3518 | const struct ib_flow_attr *flow_attr, |
| 3519 | struct mlx5_flow_destination *dst, |
| 3520 | u32 underlay_qpn, |
| 3521 | struct mlx5_ib_create_flow *ucmd) |
| 3522 | { |
| 3523 | struct mlx5_flow_table *ft = ft_prio->flow_table; |
| 3524 | struct mlx5_ib_flow_handler *handler; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3525 | struct mlx5_flow_act flow_act = {}; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3526 | struct mlx5_flow_spec *spec; |
| 3527 | struct mlx5_flow_destination dest_arr[2] = {}; |
| 3528 | struct mlx5_flow_destination *rule_dst = dest_arr; |
| 3529 | const void *ib_flow = (const void *)flow_attr + sizeof(*flow_attr); |
| 3530 | unsigned int spec_index; |
| 3531 | u32 prev_type = 0; |
| 3532 | int err = 0; |
| 3533 | int dest_num = 0; |
| 3534 | bool is_egress = flow_attr->flags & IB_FLOW_ATTR_FLAGS_EGRESS; |
| 3535 | |
| 3536 | if (!is_valid_attr(dev->mdev, flow_attr)) |
| 3537 | return ERR_PTR(-EINVAL); |
| 3538 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3539 | if (dev->is_rep && is_egress) |
| 3540 | return ERR_PTR(-EINVAL); |
| 3541 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3542 | spec = kvzalloc(sizeof(*spec), GFP_KERNEL); |
| 3543 | handler = kzalloc(sizeof(*handler), GFP_KERNEL); |
| 3544 | if (!handler || !spec) { |
| 3545 | err = -ENOMEM; |
| 3546 | goto free; |
| 3547 | } |
| 3548 | |
| 3549 | INIT_LIST_HEAD(&handler->list); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3550 | |
| 3551 | for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) { |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3552 | err = parse_flow_attr(dev->mdev, spec, |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3553 | ib_flow, flow_attr, &flow_act, |
| 3554 | prev_type); |
| 3555 | if (err < 0) |
| 3556 | goto free; |
| 3557 | |
| 3558 | prev_type = ((union ib_flow_spec *)ib_flow)->type; |
| 3559 | ib_flow += ((union ib_flow_spec *)ib_flow)->size; |
| 3560 | } |
| 3561 | |
Olivier Deprez | 0e64123 | 2021-09-23 10:07:05 +0200 | [diff] [blame^] | 3562 | if (dst && !(flow_act.action & MLX5_FLOW_CONTEXT_ACTION_DROP)) { |
| 3563 | memcpy(&dest_arr[0], dst, sizeof(*dst)); |
| 3564 | dest_num++; |
| 3565 | } |
| 3566 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3567 | if (!flow_is_multicast_only(flow_attr)) |
| 3568 | set_underlay_qp(dev, spec, underlay_qpn); |
| 3569 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3570 | if (dev->is_rep) { |
| 3571 | struct mlx5_eswitch_rep *rep; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3572 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3573 | rep = dev->port[flow_attr->port - 1].rep; |
| 3574 | if (!rep) { |
| 3575 | err = -EINVAL; |
| 3576 | goto free; |
| 3577 | } |
| 3578 | |
| 3579 | mlx5_ib_set_rule_source_port(dev, spec, rep); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3580 | } |
| 3581 | |
| 3582 | spec->match_criteria_enable = get_match_criteria_enable(spec->match_criteria); |
| 3583 | |
| 3584 | if (is_egress && |
| 3585 | !is_valid_spec(dev->mdev, spec, &flow_act, is_egress)) { |
| 3586 | err = -EINVAL; |
| 3587 | goto free; |
| 3588 | } |
| 3589 | |
| 3590 | if (flow_act.action & MLX5_FLOW_CONTEXT_ACTION_COUNT) { |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3591 | struct mlx5_ib_mcounters *mcounters; |
| 3592 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3593 | err = flow_counters_set_data(flow_act.counters, ucmd); |
| 3594 | if (err) |
| 3595 | goto free; |
| 3596 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3597 | mcounters = to_mcounters(flow_act.counters); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3598 | handler->ibcounters = flow_act.counters; |
| 3599 | dest_arr[dest_num].type = |
| 3600 | MLX5_FLOW_DESTINATION_TYPE_COUNTER; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3601 | dest_arr[dest_num].counter_id = |
| 3602 | mlx5_fc_id(mcounters->hw_cntrs_hndl); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3603 | dest_num++; |
| 3604 | } |
| 3605 | |
| 3606 | if (flow_act.action & MLX5_FLOW_CONTEXT_ACTION_DROP) { |
Olivier Deprez | 0e64123 | 2021-09-23 10:07:05 +0200 | [diff] [blame^] | 3607 | if (!dest_num) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3608 | rule_dst = NULL; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3609 | } else { |
| 3610 | if (is_egress) |
| 3611 | flow_act.action |= MLX5_FLOW_CONTEXT_ACTION_ALLOW; |
| 3612 | else |
| 3613 | flow_act.action |= |
| 3614 | dest_num ? MLX5_FLOW_CONTEXT_ACTION_FWD_DEST : |
| 3615 | MLX5_FLOW_CONTEXT_ACTION_FWD_NEXT_PRIO; |
| 3616 | } |
| 3617 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3618 | if ((spec->flow_context.flags & FLOW_CONTEXT_HAS_TAG) && |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3619 | (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT || |
| 3620 | flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT)) { |
| 3621 | mlx5_ib_warn(dev, "Flow tag %u and attribute type %x isn't allowed in leftovers\n", |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3622 | spec->flow_context.flow_tag, flow_attr->type); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3623 | err = -EINVAL; |
| 3624 | goto free; |
| 3625 | } |
| 3626 | handler->rule = mlx5_add_flow_rules(ft, spec, |
| 3627 | &flow_act, |
| 3628 | rule_dst, dest_num); |
| 3629 | |
| 3630 | if (IS_ERR(handler->rule)) { |
| 3631 | err = PTR_ERR(handler->rule); |
| 3632 | goto free; |
| 3633 | } |
| 3634 | |
| 3635 | ft_prio->refcount++; |
| 3636 | handler->prio = ft_prio; |
| 3637 | handler->dev = dev; |
| 3638 | |
| 3639 | ft_prio->flow_table = ft; |
| 3640 | free: |
| 3641 | if (err && handler) { |
| 3642 | if (handler->ibcounters && |
| 3643 | atomic_read(&handler->ibcounters->usecnt) == 1) |
| 3644 | counters_clear_description(handler->ibcounters); |
| 3645 | kfree(handler); |
| 3646 | } |
| 3647 | kvfree(spec); |
| 3648 | return err ? ERR_PTR(err) : handler; |
| 3649 | } |
| 3650 | |
| 3651 | static struct mlx5_ib_flow_handler *create_flow_rule(struct mlx5_ib_dev *dev, |
| 3652 | struct mlx5_ib_flow_prio *ft_prio, |
| 3653 | const struct ib_flow_attr *flow_attr, |
| 3654 | struct mlx5_flow_destination *dst) |
| 3655 | { |
| 3656 | return _create_flow_rule(dev, ft_prio, flow_attr, dst, 0, NULL); |
| 3657 | } |
| 3658 | |
| 3659 | static struct mlx5_ib_flow_handler *create_dont_trap_rule(struct mlx5_ib_dev *dev, |
| 3660 | struct mlx5_ib_flow_prio *ft_prio, |
| 3661 | struct ib_flow_attr *flow_attr, |
| 3662 | struct mlx5_flow_destination *dst) |
| 3663 | { |
| 3664 | struct mlx5_ib_flow_handler *handler_dst = NULL; |
| 3665 | struct mlx5_ib_flow_handler *handler = NULL; |
| 3666 | |
| 3667 | handler = create_flow_rule(dev, ft_prio, flow_attr, NULL); |
| 3668 | if (!IS_ERR(handler)) { |
| 3669 | handler_dst = create_flow_rule(dev, ft_prio, |
| 3670 | flow_attr, dst); |
| 3671 | if (IS_ERR(handler_dst)) { |
| 3672 | mlx5_del_flow_rules(handler->rule); |
| 3673 | ft_prio->refcount--; |
| 3674 | kfree(handler); |
| 3675 | handler = handler_dst; |
| 3676 | } else { |
| 3677 | list_add(&handler_dst->list, &handler->list); |
| 3678 | } |
| 3679 | } |
| 3680 | |
| 3681 | return handler; |
| 3682 | } |
| 3683 | enum { |
| 3684 | LEFTOVERS_MC, |
| 3685 | LEFTOVERS_UC, |
| 3686 | }; |
| 3687 | |
| 3688 | static struct mlx5_ib_flow_handler *create_leftovers_rule(struct mlx5_ib_dev *dev, |
| 3689 | struct mlx5_ib_flow_prio *ft_prio, |
| 3690 | struct ib_flow_attr *flow_attr, |
| 3691 | struct mlx5_flow_destination *dst) |
| 3692 | { |
| 3693 | struct mlx5_ib_flow_handler *handler_ucast = NULL; |
| 3694 | struct mlx5_ib_flow_handler *handler = NULL; |
| 3695 | |
| 3696 | static struct { |
| 3697 | struct ib_flow_attr flow_attr; |
| 3698 | struct ib_flow_spec_eth eth_flow; |
| 3699 | } leftovers_specs[] = { |
| 3700 | [LEFTOVERS_MC] = { |
| 3701 | .flow_attr = { |
| 3702 | .num_of_specs = 1, |
| 3703 | .size = sizeof(leftovers_specs[0]) |
| 3704 | }, |
| 3705 | .eth_flow = { |
| 3706 | .type = IB_FLOW_SPEC_ETH, |
| 3707 | .size = sizeof(struct ib_flow_spec_eth), |
| 3708 | .mask = {.dst_mac = {0x1} }, |
| 3709 | .val = {.dst_mac = {0x1} } |
| 3710 | } |
| 3711 | }, |
| 3712 | [LEFTOVERS_UC] = { |
| 3713 | .flow_attr = { |
| 3714 | .num_of_specs = 1, |
| 3715 | .size = sizeof(leftovers_specs[0]) |
| 3716 | }, |
| 3717 | .eth_flow = { |
| 3718 | .type = IB_FLOW_SPEC_ETH, |
| 3719 | .size = sizeof(struct ib_flow_spec_eth), |
| 3720 | .mask = {.dst_mac = {0x1} }, |
| 3721 | .val = {.dst_mac = {} } |
| 3722 | } |
| 3723 | } |
| 3724 | }; |
| 3725 | |
| 3726 | handler = create_flow_rule(dev, ft_prio, |
| 3727 | &leftovers_specs[LEFTOVERS_MC].flow_attr, |
| 3728 | dst); |
| 3729 | if (!IS_ERR(handler) && |
| 3730 | flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT) { |
| 3731 | handler_ucast = create_flow_rule(dev, ft_prio, |
| 3732 | &leftovers_specs[LEFTOVERS_UC].flow_attr, |
| 3733 | dst); |
| 3734 | if (IS_ERR(handler_ucast)) { |
| 3735 | mlx5_del_flow_rules(handler->rule); |
| 3736 | ft_prio->refcount--; |
| 3737 | kfree(handler); |
| 3738 | handler = handler_ucast; |
| 3739 | } else { |
| 3740 | list_add(&handler_ucast->list, &handler->list); |
| 3741 | } |
| 3742 | } |
| 3743 | |
| 3744 | return handler; |
| 3745 | } |
| 3746 | |
| 3747 | static struct mlx5_ib_flow_handler *create_sniffer_rule(struct mlx5_ib_dev *dev, |
| 3748 | struct mlx5_ib_flow_prio *ft_rx, |
| 3749 | struct mlx5_ib_flow_prio *ft_tx, |
| 3750 | struct mlx5_flow_destination *dst) |
| 3751 | { |
| 3752 | struct mlx5_ib_flow_handler *handler_rx; |
| 3753 | struct mlx5_ib_flow_handler *handler_tx; |
| 3754 | int err; |
| 3755 | static const struct ib_flow_attr flow_attr = { |
| 3756 | .num_of_specs = 0, |
| 3757 | .size = sizeof(flow_attr) |
| 3758 | }; |
| 3759 | |
| 3760 | handler_rx = create_flow_rule(dev, ft_rx, &flow_attr, dst); |
| 3761 | if (IS_ERR(handler_rx)) { |
| 3762 | err = PTR_ERR(handler_rx); |
| 3763 | goto err; |
| 3764 | } |
| 3765 | |
| 3766 | handler_tx = create_flow_rule(dev, ft_tx, &flow_attr, dst); |
| 3767 | if (IS_ERR(handler_tx)) { |
| 3768 | err = PTR_ERR(handler_tx); |
| 3769 | goto err_tx; |
| 3770 | } |
| 3771 | |
| 3772 | list_add(&handler_tx->list, &handler_rx->list); |
| 3773 | |
| 3774 | return handler_rx; |
| 3775 | |
| 3776 | err_tx: |
| 3777 | mlx5_del_flow_rules(handler_rx->rule); |
| 3778 | ft_rx->refcount--; |
| 3779 | kfree(handler_rx); |
| 3780 | err: |
| 3781 | return ERR_PTR(err); |
| 3782 | } |
| 3783 | |
| 3784 | static struct ib_flow *mlx5_ib_create_flow(struct ib_qp *qp, |
| 3785 | struct ib_flow_attr *flow_attr, |
| 3786 | int domain, |
| 3787 | struct ib_udata *udata) |
| 3788 | { |
| 3789 | struct mlx5_ib_dev *dev = to_mdev(qp->device); |
| 3790 | struct mlx5_ib_qp *mqp = to_mqp(qp); |
| 3791 | struct mlx5_ib_flow_handler *handler = NULL; |
| 3792 | struct mlx5_flow_destination *dst = NULL; |
| 3793 | struct mlx5_ib_flow_prio *ft_prio_tx = NULL; |
| 3794 | struct mlx5_ib_flow_prio *ft_prio; |
| 3795 | bool is_egress = flow_attr->flags & IB_FLOW_ATTR_FLAGS_EGRESS; |
| 3796 | struct mlx5_ib_create_flow *ucmd = NULL, ucmd_hdr; |
| 3797 | size_t min_ucmd_sz, required_ucmd_sz; |
| 3798 | int err; |
| 3799 | int underlay_qpn; |
| 3800 | |
| 3801 | if (udata && udata->inlen) { |
| 3802 | min_ucmd_sz = offsetof(typeof(ucmd_hdr), reserved) + |
| 3803 | sizeof(ucmd_hdr.reserved); |
| 3804 | if (udata->inlen < min_ucmd_sz) |
| 3805 | return ERR_PTR(-EOPNOTSUPP); |
| 3806 | |
| 3807 | err = ib_copy_from_udata(&ucmd_hdr, udata, min_ucmd_sz); |
| 3808 | if (err) |
| 3809 | return ERR_PTR(err); |
| 3810 | |
| 3811 | /* currently supports only one counters data */ |
| 3812 | if (ucmd_hdr.ncounters_data > 1) |
| 3813 | return ERR_PTR(-EINVAL); |
| 3814 | |
| 3815 | required_ucmd_sz = min_ucmd_sz + |
| 3816 | sizeof(struct mlx5_ib_flow_counters_data) * |
| 3817 | ucmd_hdr.ncounters_data; |
| 3818 | if (udata->inlen > required_ucmd_sz && |
| 3819 | !ib_is_udata_cleared(udata, required_ucmd_sz, |
| 3820 | udata->inlen - required_ucmd_sz)) |
| 3821 | return ERR_PTR(-EOPNOTSUPP); |
| 3822 | |
| 3823 | ucmd = kzalloc(required_ucmd_sz, GFP_KERNEL); |
| 3824 | if (!ucmd) |
| 3825 | return ERR_PTR(-ENOMEM); |
| 3826 | |
| 3827 | err = ib_copy_from_udata(ucmd, udata, required_ucmd_sz); |
| 3828 | if (err) |
| 3829 | goto free_ucmd; |
| 3830 | } |
| 3831 | |
| 3832 | if (flow_attr->priority > MLX5_IB_FLOW_LAST_PRIO) { |
| 3833 | err = -ENOMEM; |
| 3834 | goto free_ucmd; |
| 3835 | } |
| 3836 | |
| 3837 | if (domain != IB_FLOW_DOMAIN_USER || |
| 3838 | flow_attr->port > dev->num_ports || |
| 3839 | (flow_attr->flags & ~(IB_FLOW_ATTR_FLAGS_DONT_TRAP | |
| 3840 | IB_FLOW_ATTR_FLAGS_EGRESS))) { |
| 3841 | err = -EINVAL; |
| 3842 | goto free_ucmd; |
| 3843 | } |
| 3844 | |
| 3845 | if (is_egress && |
| 3846 | (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT || |
| 3847 | flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT)) { |
| 3848 | err = -EINVAL; |
| 3849 | goto free_ucmd; |
| 3850 | } |
| 3851 | |
| 3852 | dst = kzalloc(sizeof(*dst), GFP_KERNEL); |
| 3853 | if (!dst) { |
| 3854 | err = -ENOMEM; |
| 3855 | goto free_ucmd; |
| 3856 | } |
| 3857 | |
| 3858 | mutex_lock(&dev->flow_db->lock); |
| 3859 | |
| 3860 | ft_prio = get_flow_table(dev, flow_attr, |
| 3861 | is_egress ? MLX5_IB_FT_TX : MLX5_IB_FT_RX); |
| 3862 | if (IS_ERR(ft_prio)) { |
| 3863 | err = PTR_ERR(ft_prio); |
| 3864 | goto unlock; |
| 3865 | } |
| 3866 | if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) { |
| 3867 | ft_prio_tx = get_flow_table(dev, flow_attr, MLX5_IB_FT_TX); |
| 3868 | if (IS_ERR(ft_prio_tx)) { |
| 3869 | err = PTR_ERR(ft_prio_tx); |
| 3870 | ft_prio_tx = NULL; |
| 3871 | goto destroy_ft; |
| 3872 | } |
| 3873 | } |
| 3874 | |
| 3875 | if (is_egress) { |
| 3876 | dst->type = MLX5_FLOW_DESTINATION_TYPE_PORT; |
| 3877 | } else { |
| 3878 | dst->type = MLX5_FLOW_DESTINATION_TYPE_TIR; |
| 3879 | if (mqp->flags & MLX5_IB_QP_RSS) |
| 3880 | dst->tir_num = mqp->rss_qp.tirn; |
| 3881 | else |
| 3882 | dst->tir_num = mqp->raw_packet_qp.rq.tirn; |
| 3883 | } |
| 3884 | |
| 3885 | if (flow_attr->type == IB_FLOW_ATTR_NORMAL) { |
| 3886 | if (flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP) { |
| 3887 | handler = create_dont_trap_rule(dev, ft_prio, |
| 3888 | flow_attr, dst); |
| 3889 | } else { |
| 3890 | underlay_qpn = (mqp->flags & MLX5_IB_QP_UNDERLAY) ? |
| 3891 | mqp->underlay_qpn : 0; |
| 3892 | handler = _create_flow_rule(dev, ft_prio, flow_attr, |
| 3893 | dst, underlay_qpn, ucmd); |
| 3894 | } |
| 3895 | } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT || |
| 3896 | flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) { |
| 3897 | handler = create_leftovers_rule(dev, ft_prio, flow_attr, |
| 3898 | dst); |
| 3899 | } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) { |
| 3900 | handler = create_sniffer_rule(dev, ft_prio, ft_prio_tx, dst); |
| 3901 | } else { |
| 3902 | err = -EINVAL; |
| 3903 | goto destroy_ft; |
| 3904 | } |
| 3905 | |
| 3906 | if (IS_ERR(handler)) { |
| 3907 | err = PTR_ERR(handler); |
| 3908 | handler = NULL; |
| 3909 | goto destroy_ft; |
| 3910 | } |
| 3911 | |
| 3912 | mutex_unlock(&dev->flow_db->lock); |
| 3913 | kfree(dst); |
| 3914 | kfree(ucmd); |
| 3915 | |
| 3916 | return &handler->ibflow; |
| 3917 | |
| 3918 | destroy_ft: |
| 3919 | put_flow_table(dev, ft_prio, false); |
| 3920 | if (ft_prio_tx) |
| 3921 | put_flow_table(dev, ft_prio_tx, false); |
| 3922 | unlock: |
| 3923 | mutex_unlock(&dev->flow_db->lock); |
| 3924 | kfree(dst); |
| 3925 | free_ucmd: |
| 3926 | kfree(ucmd); |
| 3927 | return ERR_PTR(err); |
| 3928 | } |
| 3929 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3930 | static struct mlx5_ib_flow_prio * |
| 3931 | _get_flow_table(struct mlx5_ib_dev *dev, |
| 3932 | struct mlx5_ib_flow_matcher *fs_matcher, |
| 3933 | bool mcast) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3934 | { |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3935 | struct mlx5_flow_namespace *ns = NULL; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3936 | struct mlx5_ib_flow_prio *prio = NULL; |
| 3937 | int max_table_size = 0; |
| 3938 | bool esw_encap; |
| 3939 | u32 flags = 0; |
| 3940 | int priority; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3941 | |
| 3942 | if (mcast) |
| 3943 | priority = MLX5_IB_FLOW_MCAST_PRIO; |
| 3944 | else |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3945 | priority = ib_prio_to_core_prio(fs_matcher->priority, false); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3946 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3947 | esw_encap = mlx5_eswitch_get_encap_mode(dev->mdev) != |
| 3948 | DEVLINK_ESWITCH_ENCAP_MODE_NONE; |
| 3949 | if (fs_matcher->ns_type == MLX5_FLOW_NAMESPACE_BYPASS) { |
| 3950 | max_table_size = BIT(MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev, |
| 3951 | log_max_ft_size)); |
| 3952 | if (MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev, decap) && !esw_encap) |
| 3953 | flags |= MLX5_FLOW_TABLE_TUNNEL_EN_DECAP; |
| 3954 | if (MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev, |
| 3955 | reformat_l3_tunnel_to_l2) && |
| 3956 | !esw_encap) |
| 3957 | flags |= MLX5_FLOW_TABLE_TUNNEL_EN_REFORMAT; |
| 3958 | } else if (fs_matcher->ns_type == MLX5_FLOW_NAMESPACE_EGRESS) { |
| 3959 | max_table_size = BIT( |
| 3960 | MLX5_CAP_FLOWTABLE_NIC_TX(dev->mdev, log_max_ft_size)); |
| 3961 | if (MLX5_CAP_FLOWTABLE_NIC_TX(dev->mdev, reformat) && !esw_encap) |
| 3962 | flags |= MLX5_FLOW_TABLE_TUNNEL_EN_REFORMAT; |
| 3963 | } else if (fs_matcher->ns_type == MLX5_FLOW_NAMESPACE_FDB) { |
| 3964 | max_table_size = BIT( |
| 3965 | MLX5_CAP_ESW_FLOWTABLE_FDB(dev->mdev, log_max_ft_size)); |
| 3966 | if (MLX5_CAP_ESW_FLOWTABLE_FDB(dev->mdev, decap) && esw_encap) |
| 3967 | flags |= MLX5_FLOW_TABLE_TUNNEL_EN_DECAP; |
| 3968 | if (MLX5_CAP_ESW_FLOWTABLE_FDB(dev->mdev, reformat_l3_tunnel_to_l2) && |
| 3969 | esw_encap) |
| 3970 | flags |= MLX5_FLOW_TABLE_TUNNEL_EN_REFORMAT; |
| 3971 | priority = FDB_BYPASS_PATH; |
| 3972 | } else if (fs_matcher->ns_type == MLX5_FLOW_NAMESPACE_RDMA_RX) { |
| 3973 | max_table_size = |
| 3974 | BIT(MLX5_CAP_FLOWTABLE_RDMA_RX(dev->mdev, |
| 3975 | log_max_ft_size)); |
| 3976 | priority = fs_matcher->priority; |
| 3977 | } |
| 3978 | |
| 3979 | max_table_size = min_t(int, max_table_size, MLX5_FS_MAX_ENTRIES); |
| 3980 | |
| 3981 | ns = mlx5_get_flow_namespace(dev->mdev, fs_matcher->ns_type); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3982 | if (!ns) |
| 3983 | return ERR_PTR(-ENOTSUPP); |
| 3984 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3985 | if (fs_matcher->ns_type == MLX5_FLOW_NAMESPACE_BYPASS) |
| 3986 | prio = &dev->flow_db->prios[priority]; |
| 3987 | else if (fs_matcher->ns_type == MLX5_FLOW_NAMESPACE_EGRESS) |
| 3988 | prio = &dev->flow_db->egress_prios[priority]; |
| 3989 | else if (fs_matcher->ns_type == MLX5_FLOW_NAMESPACE_FDB) |
| 3990 | prio = &dev->flow_db->fdb; |
| 3991 | else if (fs_matcher->ns_type == MLX5_FLOW_NAMESPACE_RDMA_RX) |
| 3992 | prio = &dev->flow_db->rdma_rx[priority]; |
| 3993 | |
| 3994 | if (!prio) |
| 3995 | return ERR_PTR(-EINVAL); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3996 | |
| 3997 | if (prio->flow_table) |
| 3998 | return prio; |
| 3999 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4000 | return _get_prio(ns, prio, priority, max_table_size, |
| 4001 | MLX5_FS_MAX_TYPES, flags); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4002 | } |
| 4003 | |
| 4004 | static struct mlx5_ib_flow_handler * |
| 4005 | _create_raw_flow_rule(struct mlx5_ib_dev *dev, |
| 4006 | struct mlx5_ib_flow_prio *ft_prio, |
| 4007 | struct mlx5_flow_destination *dst, |
| 4008 | struct mlx5_ib_flow_matcher *fs_matcher, |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4009 | struct mlx5_flow_context *flow_context, |
| 4010 | struct mlx5_flow_act *flow_act, |
| 4011 | void *cmd_in, int inlen, |
| 4012 | int dst_num) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4013 | { |
| 4014 | struct mlx5_ib_flow_handler *handler; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4015 | struct mlx5_flow_spec *spec; |
| 4016 | struct mlx5_flow_table *ft = ft_prio->flow_table; |
| 4017 | int err = 0; |
| 4018 | |
| 4019 | spec = kvzalloc(sizeof(*spec), GFP_KERNEL); |
| 4020 | handler = kzalloc(sizeof(*handler), GFP_KERNEL); |
| 4021 | if (!handler || !spec) { |
| 4022 | err = -ENOMEM; |
| 4023 | goto free; |
| 4024 | } |
| 4025 | |
| 4026 | INIT_LIST_HEAD(&handler->list); |
| 4027 | |
| 4028 | memcpy(spec->match_value, cmd_in, inlen); |
| 4029 | memcpy(spec->match_criteria, fs_matcher->matcher_mask.match_params, |
| 4030 | fs_matcher->mask_len); |
| 4031 | spec->match_criteria_enable = fs_matcher->match_criteria_enable; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4032 | spec->flow_context = *flow_context; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4033 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4034 | handler->rule = mlx5_add_flow_rules(ft, spec, |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4035 | flow_act, dst, dst_num); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4036 | |
| 4037 | if (IS_ERR(handler->rule)) { |
| 4038 | err = PTR_ERR(handler->rule); |
| 4039 | goto free; |
| 4040 | } |
| 4041 | |
| 4042 | ft_prio->refcount++; |
| 4043 | handler->prio = ft_prio; |
| 4044 | handler->dev = dev; |
| 4045 | ft_prio->flow_table = ft; |
| 4046 | |
| 4047 | free: |
| 4048 | if (err) |
| 4049 | kfree(handler); |
| 4050 | kvfree(spec); |
| 4051 | return err ? ERR_PTR(err) : handler; |
| 4052 | } |
| 4053 | |
| 4054 | static bool raw_fs_is_multicast(struct mlx5_ib_flow_matcher *fs_matcher, |
| 4055 | void *match_v) |
| 4056 | { |
| 4057 | void *match_c; |
| 4058 | void *match_v_set_lyr_2_4, *match_c_set_lyr_2_4; |
| 4059 | void *dmac, *dmac_mask; |
| 4060 | void *ipv4, *ipv4_mask; |
| 4061 | |
| 4062 | if (!(fs_matcher->match_criteria_enable & |
| 4063 | (1 << MATCH_CRITERIA_ENABLE_OUTER_BIT))) |
| 4064 | return false; |
| 4065 | |
| 4066 | match_c = fs_matcher->matcher_mask.match_params; |
| 4067 | match_v_set_lyr_2_4 = MLX5_ADDR_OF(fte_match_param, match_v, |
| 4068 | outer_headers); |
| 4069 | match_c_set_lyr_2_4 = MLX5_ADDR_OF(fte_match_param, match_c, |
| 4070 | outer_headers); |
| 4071 | |
| 4072 | dmac = MLX5_ADDR_OF(fte_match_set_lyr_2_4, match_v_set_lyr_2_4, |
| 4073 | dmac_47_16); |
| 4074 | dmac_mask = MLX5_ADDR_OF(fte_match_set_lyr_2_4, match_c_set_lyr_2_4, |
| 4075 | dmac_47_16); |
| 4076 | |
| 4077 | if (is_multicast_ether_addr(dmac) && |
| 4078 | is_multicast_ether_addr(dmac_mask)) |
| 4079 | return true; |
| 4080 | |
| 4081 | ipv4 = MLX5_ADDR_OF(fte_match_set_lyr_2_4, match_v_set_lyr_2_4, |
| 4082 | dst_ipv4_dst_ipv6.ipv4_layout.ipv4); |
| 4083 | |
| 4084 | ipv4_mask = MLX5_ADDR_OF(fte_match_set_lyr_2_4, match_c_set_lyr_2_4, |
| 4085 | dst_ipv4_dst_ipv6.ipv4_layout.ipv4); |
| 4086 | |
| 4087 | if (ipv4_is_multicast(*(__be32 *)(ipv4)) && |
| 4088 | ipv4_is_multicast(*(__be32 *)(ipv4_mask))) |
| 4089 | return true; |
| 4090 | |
| 4091 | return false; |
| 4092 | } |
| 4093 | |
| 4094 | struct mlx5_ib_flow_handler * |
| 4095 | mlx5_ib_raw_fs_rule_add(struct mlx5_ib_dev *dev, |
| 4096 | struct mlx5_ib_flow_matcher *fs_matcher, |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4097 | struct mlx5_flow_context *flow_context, |
| 4098 | struct mlx5_flow_act *flow_act, |
| 4099 | u32 counter_id, |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4100 | void *cmd_in, int inlen, int dest_id, |
| 4101 | int dest_type) |
| 4102 | { |
| 4103 | struct mlx5_flow_destination *dst; |
| 4104 | struct mlx5_ib_flow_prio *ft_prio; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4105 | struct mlx5_ib_flow_handler *handler; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4106 | int dst_num = 0; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4107 | bool mcast; |
| 4108 | int err; |
| 4109 | |
| 4110 | if (fs_matcher->flow_type != MLX5_IB_FLOW_TYPE_NORMAL) |
| 4111 | return ERR_PTR(-EOPNOTSUPP); |
| 4112 | |
| 4113 | if (fs_matcher->priority > MLX5_IB_FLOW_LAST_PRIO) |
| 4114 | return ERR_PTR(-ENOMEM); |
| 4115 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4116 | dst = kcalloc(2, sizeof(*dst), GFP_KERNEL); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4117 | if (!dst) |
| 4118 | return ERR_PTR(-ENOMEM); |
| 4119 | |
| 4120 | mcast = raw_fs_is_multicast(fs_matcher, cmd_in); |
| 4121 | mutex_lock(&dev->flow_db->lock); |
| 4122 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4123 | ft_prio = _get_flow_table(dev, fs_matcher, mcast); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4124 | if (IS_ERR(ft_prio)) { |
| 4125 | err = PTR_ERR(ft_prio); |
| 4126 | goto unlock; |
| 4127 | } |
| 4128 | |
| 4129 | if (dest_type == MLX5_FLOW_DESTINATION_TYPE_TIR) { |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4130 | dst[dst_num].type = dest_type; |
| 4131 | dst[dst_num].tir_num = dest_id; |
| 4132 | flow_act->action |= MLX5_FLOW_CONTEXT_ACTION_FWD_DEST; |
| 4133 | } else if (dest_type == MLX5_FLOW_DESTINATION_TYPE_FLOW_TABLE) { |
| 4134 | dst[dst_num].type = MLX5_FLOW_DESTINATION_TYPE_FLOW_TABLE_NUM; |
| 4135 | dst[dst_num].ft_num = dest_id; |
| 4136 | flow_act->action |= MLX5_FLOW_CONTEXT_ACTION_FWD_DEST; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4137 | } else { |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4138 | dst[dst_num].type = MLX5_FLOW_DESTINATION_TYPE_PORT; |
| 4139 | flow_act->action |= MLX5_FLOW_CONTEXT_ACTION_ALLOW; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4140 | } |
| 4141 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4142 | dst_num++; |
| 4143 | |
| 4144 | if (flow_act->action & MLX5_FLOW_CONTEXT_ACTION_COUNT) { |
| 4145 | dst[dst_num].type = MLX5_FLOW_DESTINATION_TYPE_COUNTER; |
| 4146 | dst[dst_num].counter_id = counter_id; |
| 4147 | dst_num++; |
| 4148 | } |
| 4149 | |
| 4150 | handler = _create_raw_flow_rule(dev, ft_prio, dst, fs_matcher, |
| 4151 | flow_context, flow_act, |
| 4152 | cmd_in, inlen, dst_num); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4153 | |
| 4154 | if (IS_ERR(handler)) { |
| 4155 | err = PTR_ERR(handler); |
| 4156 | goto destroy_ft; |
| 4157 | } |
| 4158 | |
| 4159 | mutex_unlock(&dev->flow_db->lock); |
| 4160 | atomic_inc(&fs_matcher->usecnt); |
| 4161 | handler->flow_matcher = fs_matcher; |
| 4162 | |
| 4163 | kfree(dst); |
| 4164 | |
| 4165 | return handler; |
| 4166 | |
| 4167 | destroy_ft: |
| 4168 | put_flow_table(dev, ft_prio, false); |
| 4169 | unlock: |
| 4170 | mutex_unlock(&dev->flow_db->lock); |
| 4171 | kfree(dst); |
| 4172 | |
| 4173 | return ERR_PTR(err); |
| 4174 | } |
| 4175 | |
| 4176 | static u32 mlx5_ib_flow_action_flags_to_accel_xfrm_flags(u32 mlx5_flags) |
| 4177 | { |
| 4178 | u32 flags = 0; |
| 4179 | |
| 4180 | if (mlx5_flags & MLX5_IB_UAPI_FLOW_ACTION_FLAGS_REQUIRE_METADATA) |
| 4181 | flags |= MLX5_ACCEL_XFRM_FLAG_REQUIRE_METADATA; |
| 4182 | |
| 4183 | return flags; |
| 4184 | } |
| 4185 | |
| 4186 | #define MLX5_FLOW_ACTION_ESP_CREATE_LAST_SUPPORTED MLX5_IB_UAPI_FLOW_ACTION_FLAGS_REQUIRE_METADATA |
| 4187 | static struct ib_flow_action * |
| 4188 | mlx5_ib_create_flow_action_esp(struct ib_device *device, |
| 4189 | const struct ib_flow_action_attrs_esp *attr, |
| 4190 | struct uverbs_attr_bundle *attrs) |
| 4191 | { |
| 4192 | struct mlx5_ib_dev *mdev = to_mdev(device); |
| 4193 | struct ib_uverbs_flow_action_esp_keymat_aes_gcm *aes_gcm; |
| 4194 | struct mlx5_accel_esp_xfrm_attrs accel_attrs = {}; |
| 4195 | struct mlx5_ib_flow_action *action; |
| 4196 | u64 action_flags; |
| 4197 | u64 flags; |
| 4198 | int err = 0; |
| 4199 | |
| 4200 | err = uverbs_get_flags64( |
| 4201 | &action_flags, attrs, MLX5_IB_ATTR_CREATE_FLOW_ACTION_FLAGS, |
| 4202 | ((MLX5_FLOW_ACTION_ESP_CREATE_LAST_SUPPORTED << 1) - 1)); |
| 4203 | if (err) |
| 4204 | return ERR_PTR(err); |
| 4205 | |
| 4206 | flags = mlx5_ib_flow_action_flags_to_accel_xfrm_flags(action_flags); |
| 4207 | |
| 4208 | /* We current only support a subset of the standard features. Only a |
| 4209 | * keymat of type AES_GCM, with icv_len == 16, iv_algo == SEQ and esn |
| 4210 | * (with overlap). Full offload mode isn't supported. |
| 4211 | */ |
| 4212 | if (!attr->keymat || attr->replay || attr->encap || |
| 4213 | attr->spi || attr->seq || attr->tfc_pad || |
| 4214 | attr->hard_limit_pkts || |
| 4215 | (attr->flags & ~(IB_FLOW_ACTION_ESP_FLAGS_ESN_TRIGGERED | |
| 4216 | IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ENCRYPT))) |
| 4217 | return ERR_PTR(-EOPNOTSUPP); |
| 4218 | |
| 4219 | if (attr->keymat->protocol != |
| 4220 | IB_UVERBS_FLOW_ACTION_ESP_KEYMAT_AES_GCM) |
| 4221 | return ERR_PTR(-EOPNOTSUPP); |
| 4222 | |
| 4223 | aes_gcm = &attr->keymat->keymat.aes_gcm; |
| 4224 | |
| 4225 | if (aes_gcm->icv_len != 16 || |
| 4226 | aes_gcm->iv_algo != IB_UVERBS_FLOW_ACTION_IV_ALGO_SEQ) |
| 4227 | return ERR_PTR(-EOPNOTSUPP); |
| 4228 | |
| 4229 | action = kmalloc(sizeof(*action), GFP_KERNEL); |
| 4230 | if (!action) |
| 4231 | return ERR_PTR(-ENOMEM); |
| 4232 | |
| 4233 | action->esp_aes_gcm.ib_flags = attr->flags; |
| 4234 | memcpy(&accel_attrs.keymat.aes_gcm.aes_key, &aes_gcm->aes_key, |
| 4235 | sizeof(accel_attrs.keymat.aes_gcm.aes_key)); |
| 4236 | accel_attrs.keymat.aes_gcm.key_len = aes_gcm->key_len * 8; |
| 4237 | memcpy(&accel_attrs.keymat.aes_gcm.salt, &aes_gcm->salt, |
| 4238 | sizeof(accel_attrs.keymat.aes_gcm.salt)); |
| 4239 | memcpy(&accel_attrs.keymat.aes_gcm.seq_iv, &aes_gcm->iv, |
| 4240 | sizeof(accel_attrs.keymat.aes_gcm.seq_iv)); |
| 4241 | accel_attrs.keymat.aes_gcm.icv_len = aes_gcm->icv_len * 8; |
| 4242 | accel_attrs.keymat.aes_gcm.iv_algo = MLX5_ACCEL_ESP_AES_GCM_IV_ALGO_SEQ; |
| 4243 | accel_attrs.keymat_type = MLX5_ACCEL_ESP_KEYMAT_AES_GCM; |
| 4244 | |
| 4245 | accel_attrs.esn = attr->esn; |
| 4246 | if (attr->flags & IB_FLOW_ACTION_ESP_FLAGS_ESN_TRIGGERED) |
| 4247 | accel_attrs.flags |= MLX5_ACCEL_ESP_FLAGS_ESN_TRIGGERED; |
| 4248 | if (attr->flags & IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ESN_NEW_WINDOW) |
| 4249 | accel_attrs.flags |= MLX5_ACCEL_ESP_FLAGS_ESN_STATE_OVERLAP; |
| 4250 | |
| 4251 | if (attr->flags & IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ENCRYPT) |
| 4252 | accel_attrs.action |= MLX5_ACCEL_ESP_ACTION_ENCRYPT; |
| 4253 | |
| 4254 | action->esp_aes_gcm.ctx = |
| 4255 | mlx5_accel_esp_create_xfrm(mdev->mdev, &accel_attrs, flags); |
| 4256 | if (IS_ERR(action->esp_aes_gcm.ctx)) { |
| 4257 | err = PTR_ERR(action->esp_aes_gcm.ctx); |
| 4258 | goto err_parse; |
| 4259 | } |
| 4260 | |
| 4261 | action->esp_aes_gcm.ib_flags = attr->flags; |
| 4262 | |
| 4263 | return &action->ib_action; |
| 4264 | |
| 4265 | err_parse: |
| 4266 | kfree(action); |
| 4267 | return ERR_PTR(err); |
| 4268 | } |
| 4269 | |
| 4270 | static int |
| 4271 | mlx5_ib_modify_flow_action_esp(struct ib_flow_action *action, |
| 4272 | const struct ib_flow_action_attrs_esp *attr, |
| 4273 | struct uverbs_attr_bundle *attrs) |
| 4274 | { |
| 4275 | struct mlx5_ib_flow_action *maction = to_mflow_act(action); |
| 4276 | struct mlx5_accel_esp_xfrm_attrs accel_attrs; |
| 4277 | int err = 0; |
| 4278 | |
| 4279 | if (attr->keymat || attr->replay || attr->encap || |
| 4280 | attr->spi || attr->seq || attr->tfc_pad || |
| 4281 | attr->hard_limit_pkts || |
| 4282 | (attr->flags & ~(IB_FLOW_ACTION_ESP_FLAGS_ESN_TRIGGERED | |
| 4283 | IB_FLOW_ACTION_ESP_FLAGS_MOD_ESP_ATTRS | |
| 4284 | IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ESN_NEW_WINDOW))) |
| 4285 | return -EOPNOTSUPP; |
| 4286 | |
| 4287 | /* Only the ESN value or the MLX5_ACCEL_ESP_FLAGS_ESN_STATE_OVERLAP can |
| 4288 | * be modified. |
| 4289 | */ |
| 4290 | if (!(maction->esp_aes_gcm.ib_flags & |
| 4291 | IB_FLOW_ACTION_ESP_FLAGS_ESN_TRIGGERED) && |
| 4292 | attr->flags & (IB_FLOW_ACTION_ESP_FLAGS_ESN_TRIGGERED | |
| 4293 | IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ESN_NEW_WINDOW)) |
| 4294 | return -EINVAL; |
| 4295 | |
| 4296 | memcpy(&accel_attrs, &maction->esp_aes_gcm.ctx->attrs, |
| 4297 | sizeof(accel_attrs)); |
| 4298 | |
| 4299 | accel_attrs.esn = attr->esn; |
| 4300 | if (attr->flags & IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ESN_NEW_WINDOW) |
| 4301 | accel_attrs.flags |= MLX5_ACCEL_ESP_FLAGS_ESN_STATE_OVERLAP; |
| 4302 | else |
| 4303 | accel_attrs.flags &= ~MLX5_ACCEL_ESP_FLAGS_ESN_STATE_OVERLAP; |
| 4304 | |
| 4305 | err = mlx5_accel_esp_modify_xfrm(maction->esp_aes_gcm.ctx, |
| 4306 | &accel_attrs); |
| 4307 | if (err) |
| 4308 | return err; |
| 4309 | |
| 4310 | maction->esp_aes_gcm.ib_flags &= |
| 4311 | ~IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ESN_NEW_WINDOW; |
| 4312 | maction->esp_aes_gcm.ib_flags |= |
| 4313 | attr->flags & IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ESN_NEW_WINDOW; |
| 4314 | |
| 4315 | return 0; |
| 4316 | } |
| 4317 | |
| 4318 | static int mlx5_ib_destroy_flow_action(struct ib_flow_action *action) |
| 4319 | { |
| 4320 | struct mlx5_ib_flow_action *maction = to_mflow_act(action); |
| 4321 | |
| 4322 | switch (action->type) { |
| 4323 | case IB_FLOW_ACTION_ESP: |
| 4324 | /* |
| 4325 | * We only support aes_gcm by now, so we implicitly know this is |
| 4326 | * the underline crypto. |
| 4327 | */ |
| 4328 | mlx5_accel_esp_destroy_xfrm(maction->esp_aes_gcm.ctx); |
| 4329 | break; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4330 | case IB_FLOW_ACTION_UNSPECIFIED: |
| 4331 | mlx5_ib_destroy_flow_action_raw(maction); |
| 4332 | break; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4333 | default: |
| 4334 | WARN_ON(true); |
| 4335 | break; |
| 4336 | } |
| 4337 | |
| 4338 | kfree(maction); |
| 4339 | return 0; |
| 4340 | } |
| 4341 | |
| 4342 | static int mlx5_ib_mcg_attach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid) |
| 4343 | { |
| 4344 | struct mlx5_ib_dev *dev = to_mdev(ibqp->device); |
| 4345 | struct mlx5_ib_qp *mqp = to_mqp(ibqp); |
| 4346 | int err; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4347 | u16 uid; |
| 4348 | |
| 4349 | uid = ibqp->pd ? |
| 4350 | to_mpd(ibqp->pd)->uid : 0; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4351 | |
| 4352 | if (mqp->flags & MLX5_IB_QP_UNDERLAY) { |
| 4353 | mlx5_ib_dbg(dev, "Attaching a multi cast group to underlay QP is not supported\n"); |
| 4354 | return -EOPNOTSUPP; |
| 4355 | } |
| 4356 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4357 | err = mlx5_cmd_attach_mcg(dev->mdev, gid, ibqp->qp_num, uid); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4358 | if (err) |
| 4359 | mlx5_ib_warn(dev, "failed attaching QPN 0x%x, MGID %pI6\n", |
| 4360 | ibqp->qp_num, gid->raw); |
| 4361 | |
| 4362 | return err; |
| 4363 | } |
| 4364 | |
| 4365 | static int mlx5_ib_mcg_detach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid) |
| 4366 | { |
| 4367 | struct mlx5_ib_dev *dev = to_mdev(ibqp->device); |
| 4368 | int err; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4369 | u16 uid; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4370 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4371 | uid = ibqp->pd ? |
| 4372 | to_mpd(ibqp->pd)->uid : 0; |
| 4373 | err = mlx5_cmd_detach_mcg(dev->mdev, gid, ibqp->qp_num, uid); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4374 | if (err) |
| 4375 | mlx5_ib_warn(dev, "failed detaching QPN 0x%x, MGID %pI6\n", |
| 4376 | ibqp->qp_num, gid->raw); |
| 4377 | |
| 4378 | return err; |
| 4379 | } |
| 4380 | |
| 4381 | static int init_node_data(struct mlx5_ib_dev *dev) |
| 4382 | { |
| 4383 | int err; |
| 4384 | |
| 4385 | err = mlx5_query_node_desc(dev, dev->ib_dev.node_desc); |
| 4386 | if (err) |
| 4387 | return err; |
| 4388 | |
| 4389 | dev->mdev->rev_id = dev->mdev->pdev->revision; |
| 4390 | |
| 4391 | return mlx5_query_node_guid(dev, &dev->ib_dev.node_guid); |
| 4392 | } |
| 4393 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4394 | static ssize_t fw_pages_show(struct device *device, |
| 4395 | struct device_attribute *attr, char *buf) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4396 | { |
| 4397 | struct mlx5_ib_dev *dev = |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4398 | rdma_device_to_drv_device(device, struct mlx5_ib_dev, ib_dev); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4399 | |
| 4400 | return sprintf(buf, "%d\n", dev->mdev->priv.fw_pages); |
| 4401 | } |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4402 | static DEVICE_ATTR_RO(fw_pages); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4403 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4404 | static ssize_t reg_pages_show(struct device *device, |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4405 | struct device_attribute *attr, char *buf) |
| 4406 | { |
| 4407 | struct mlx5_ib_dev *dev = |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4408 | rdma_device_to_drv_device(device, struct mlx5_ib_dev, ib_dev); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4409 | |
| 4410 | return sprintf(buf, "%d\n", atomic_read(&dev->mdev->priv.reg_pages)); |
| 4411 | } |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4412 | static DEVICE_ATTR_RO(reg_pages); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4413 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4414 | static ssize_t hca_type_show(struct device *device, |
| 4415 | struct device_attribute *attr, char *buf) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4416 | { |
| 4417 | struct mlx5_ib_dev *dev = |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4418 | rdma_device_to_drv_device(device, struct mlx5_ib_dev, ib_dev); |
| 4419 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4420 | return sprintf(buf, "MT%d\n", dev->mdev->pdev->device); |
| 4421 | } |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4422 | static DEVICE_ATTR_RO(hca_type); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4423 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4424 | static ssize_t hw_rev_show(struct device *device, |
| 4425 | struct device_attribute *attr, char *buf) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4426 | { |
| 4427 | struct mlx5_ib_dev *dev = |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4428 | rdma_device_to_drv_device(device, struct mlx5_ib_dev, ib_dev); |
| 4429 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4430 | return sprintf(buf, "%x\n", dev->mdev->rev_id); |
| 4431 | } |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4432 | static DEVICE_ATTR_RO(hw_rev); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4433 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4434 | static ssize_t board_id_show(struct device *device, |
| 4435 | struct device_attribute *attr, char *buf) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4436 | { |
| 4437 | struct mlx5_ib_dev *dev = |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4438 | rdma_device_to_drv_device(device, struct mlx5_ib_dev, ib_dev); |
| 4439 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4440 | return sprintf(buf, "%.*s\n", MLX5_BOARD_ID_LEN, |
| 4441 | dev->mdev->board_id); |
| 4442 | } |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4443 | static DEVICE_ATTR_RO(board_id); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4444 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4445 | static struct attribute *mlx5_class_attributes[] = { |
| 4446 | &dev_attr_hw_rev.attr, |
| 4447 | &dev_attr_hca_type.attr, |
| 4448 | &dev_attr_board_id.attr, |
| 4449 | &dev_attr_fw_pages.attr, |
| 4450 | &dev_attr_reg_pages.attr, |
| 4451 | NULL, |
| 4452 | }; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4453 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4454 | static const struct attribute_group mlx5_attr_group = { |
| 4455 | .attrs = mlx5_class_attributes, |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4456 | }; |
| 4457 | |
| 4458 | static void pkey_change_handler(struct work_struct *work) |
| 4459 | { |
| 4460 | struct mlx5_ib_port_resources *ports = |
| 4461 | container_of(work, struct mlx5_ib_port_resources, |
| 4462 | pkey_change_work); |
| 4463 | |
| 4464 | mutex_lock(&ports->devr->mutex); |
| 4465 | mlx5_ib_gsi_pkey_change(ports->gsi); |
| 4466 | mutex_unlock(&ports->devr->mutex); |
| 4467 | } |
| 4468 | |
| 4469 | static void mlx5_ib_handle_internal_error(struct mlx5_ib_dev *ibdev) |
| 4470 | { |
| 4471 | struct mlx5_ib_qp *mqp; |
| 4472 | struct mlx5_ib_cq *send_mcq, *recv_mcq; |
| 4473 | struct mlx5_core_cq *mcq; |
| 4474 | struct list_head cq_armed_list; |
| 4475 | unsigned long flags_qp; |
| 4476 | unsigned long flags_cq; |
| 4477 | unsigned long flags; |
| 4478 | |
| 4479 | INIT_LIST_HEAD(&cq_armed_list); |
| 4480 | |
| 4481 | /* Go over qp list reside on that ibdev, sync with create/destroy qp.*/ |
| 4482 | spin_lock_irqsave(&ibdev->reset_flow_resource_lock, flags); |
| 4483 | list_for_each_entry(mqp, &ibdev->qp_list, qps_list) { |
| 4484 | spin_lock_irqsave(&mqp->sq.lock, flags_qp); |
| 4485 | if (mqp->sq.tail != mqp->sq.head) { |
| 4486 | send_mcq = to_mcq(mqp->ibqp.send_cq); |
| 4487 | spin_lock_irqsave(&send_mcq->lock, flags_cq); |
| 4488 | if (send_mcq->mcq.comp && |
| 4489 | mqp->ibqp.send_cq->comp_handler) { |
| 4490 | if (!send_mcq->mcq.reset_notify_added) { |
| 4491 | send_mcq->mcq.reset_notify_added = 1; |
| 4492 | list_add_tail(&send_mcq->mcq.reset_notify, |
| 4493 | &cq_armed_list); |
| 4494 | } |
| 4495 | } |
| 4496 | spin_unlock_irqrestore(&send_mcq->lock, flags_cq); |
| 4497 | } |
| 4498 | spin_unlock_irqrestore(&mqp->sq.lock, flags_qp); |
| 4499 | spin_lock_irqsave(&mqp->rq.lock, flags_qp); |
| 4500 | /* no handling is needed for SRQ */ |
| 4501 | if (!mqp->ibqp.srq) { |
| 4502 | if (mqp->rq.tail != mqp->rq.head) { |
| 4503 | recv_mcq = to_mcq(mqp->ibqp.recv_cq); |
| 4504 | spin_lock_irqsave(&recv_mcq->lock, flags_cq); |
| 4505 | if (recv_mcq->mcq.comp && |
| 4506 | mqp->ibqp.recv_cq->comp_handler) { |
| 4507 | if (!recv_mcq->mcq.reset_notify_added) { |
| 4508 | recv_mcq->mcq.reset_notify_added = 1; |
| 4509 | list_add_tail(&recv_mcq->mcq.reset_notify, |
| 4510 | &cq_armed_list); |
| 4511 | } |
| 4512 | } |
| 4513 | spin_unlock_irqrestore(&recv_mcq->lock, |
| 4514 | flags_cq); |
| 4515 | } |
| 4516 | } |
| 4517 | spin_unlock_irqrestore(&mqp->rq.lock, flags_qp); |
| 4518 | } |
| 4519 | /*At that point all inflight post send were put to be executed as of we |
| 4520 | * lock/unlock above locks Now need to arm all involved CQs. |
| 4521 | */ |
| 4522 | list_for_each_entry(mcq, &cq_armed_list, reset_notify) { |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4523 | mcq->comp(mcq, NULL); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4524 | } |
| 4525 | spin_unlock_irqrestore(&ibdev->reset_flow_resource_lock, flags); |
| 4526 | } |
| 4527 | |
| 4528 | static void delay_drop_handler(struct work_struct *work) |
| 4529 | { |
| 4530 | int err; |
| 4531 | struct mlx5_ib_delay_drop *delay_drop = |
| 4532 | container_of(work, struct mlx5_ib_delay_drop, |
| 4533 | delay_drop_work); |
| 4534 | |
| 4535 | atomic_inc(&delay_drop->events_cnt); |
| 4536 | |
| 4537 | mutex_lock(&delay_drop->lock); |
| 4538 | err = mlx5_core_set_delay_drop(delay_drop->dev->mdev, |
| 4539 | delay_drop->timeout); |
| 4540 | if (err) { |
| 4541 | mlx5_ib_warn(delay_drop->dev, "Failed to set delay drop, timeout=%u\n", |
| 4542 | delay_drop->timeout); |
| 4543 | delay_drop->activate = false; |
| 4544 | } |
| 4545 | mutex_unlock(&delay_drop->lock); |
| 4546 | } |
| 4547 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4548 | static void handle_general_event(struct mlx5_ib_dev *ibdev, struct mlx5_eqe *eqe, |
| 4549 | struct ib_event *ibev) |
| 4550 | { |
| 4551 | u8 port = (eqe->data.port.port >> 4) & 0xf; |
| 4552 | |
| 4553 | switch (eqe->sub_type) { |
| 4554 | case MLX5_GENERAL_SUBTYPE_DELAY_DROP_TIMEOUT: |
| 4555 | if (mlx5_ib_port_link_layer(&ibdev->ib_dev, port) == |
| 4556 | IB_LINK_LAYER_ETHERNET) |
| 4557 | schedule_work(&ibdev->delay_drop.delay_drop_work); |
| 4558 | break; |
| 4559 | default: /* do nothing */ |
| 4560 | return; |
| 4561 | } |
| 4562 | } |
| 4563 | |
| 4564 | static int handle_port_change(struct mlx5_ib_dev *ibdev, struct mlx5_eqe *eqe, |
| 4565 | struct ib_event *ibev) |
| 4566 | { |
| 4567 | u8 port = (eqe->data.port.port >> 4) & 0xf; |
| 4568 | |
| 4569 | ibev->element.port_num = port; |
| 4570 | |
| 4571 | switch (eqe->sub_type) { |
| 4572 | case MLX5_PORT_CHANGE_SUBTYPE_ACTIVE: |
| 4573 | case MLX5_PORT_CHANGE_SUBTYPE_DOWN: |
| 4574 | case MLX5_PORT_CHANGE_SUBTYPE_INITIALIZED: |
| 4575 | /* In RoCE, port up/down events are handled in |
| 4576 | * mlx5_netdev_event(). |
| 4577 | */ |
| 4578 | if (mlx5_ib_port_link_layer(&ibdev->ib_dev, port) == |
| 4579 | IB_LINK_LAYER_ETHERNET) |
| 4580 | return -EINVAL; |
| 4581 | |
| 4582 | ibev->event = (eqe->sub_type == MLX5_PORT_CHANGE_SUBTYPE_ACTIVE) ? |
| 4583 | IB_EVENT_PORT_ACTIVE : IB_EVENT_PORT_ERR; |
| 4584 | break; |
| 4585 | |
| 4586 | case MLX5_PORT_CHANGE_SUBTYPE_LID: |
| 4587 | ibev->event = IB_EVENT_LID_CHANGE; |
| 4588 | break; |
| 4589 | |
| 4590 | case MLX5_PORT_CHANGE_SUBTYPE_PKEY: |
| 4591 | ibev->event = IB_EVENT_PKEY_CHANGE; |
| 4592 | schedule_work(&ibdev->devr.ports[port - 1].pkey_change_work); |
| 4593 | break; |
| 4594 | |
| 4595 | case MLX5_PORT_CHANGE_SUBTYPE_GUID: |
| 4596 | ibev->event = IB_EVENT_GID_CHANGE; |
| 4597 | break; |
| 4598 | |
| 4599 | case MLX5_PORT_CHANGE_SUBTYPE_CLIENT_REREG: |
| 4600 | ibev->event = IB_EVENT_CLIENT_REREGISTER; |
| 4601 | break; |
| 4602 | default: |
| 4603 | return -EINVAL; |
| 4604 | } |
| 4605 | |
| 4606 | return 0; |
| 4607 | } |
| 4608 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4609 | static void mlx5_ib_handle_event(struct work_struct *_work) |
| 4610 | { |
| 4611 | struct mlx5_ib_event_work *work = |
| 4612 | container_of(_work, struct mlx5_ib_event_work, work); |
| 4613 | struct mlx5_ib_dev *ibdev; |
| 4614 | struct ib_event ibev; |
| 4615 | bool fatal = false; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4616 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4617 | if (work->is_slave) { |
| 4618 | ibdev = mlx5_ib_get_ibdev_from_mpi(work->mpi); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4619 | if (!ibdev) |
| 4620 | goto out; |
| 4621 | } else { |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4622 | ibdev = work->dev; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4623 | } |
| 4624 | |
| 4625 | switch (work->event) { |
| 4626 | case MLX5_DEV_EVENT_SYS_ERROR: |
| 4627 | ibev.event = IB_EVENT_DEVICE_FATAL; |
| 4628 | mlx5_ib_handle_internal_error(ibdev); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4629 | ibev.element.port_num = (u8)(unsigned long)work->param; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4630 | fatal = true; |
| 4631 | break; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4632 | case MLX5_EVENT_TYPE_PORT_CHANGE: |
| 4633 | if (handle_port_change(ibdev, work->param, &ibev)) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4634 | goto out; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4635 | break; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4636 | case MLX5_EVENT_TYPE_GENERAL_EVENT: |
| 4637 | handle_general_event(ibdev, work->param, &ibev); |
| 4638 | /* fall through */ |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4639 | default: |
| 4640 | goto out; |
| 4641 | } |
| 4642 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4643 | ibev.device = &ibdev->ib_dev; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4644 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4645 | if (!rdma_is_port_valid(&ibdev->ib_dev, ibev.element.port_num)) { |
| 4646 | mlx5_ib_warn(ibdev, "warning: event on port %d\n", ibev.element.port_num); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4647 | goto out; |
| 4648 | } |
| 4649 | |
| 4650 | if (ibdev->ib_active) |
| 4651 | ib_dispatch_event(&ibev); |
| 4652 | |
| 4653 | if (fatal) |
| 4654 | ibdev->ib_active = false; |
| 4655 | out: |
| 4656 | kfree(work); |
| 4657 | } |
| 4658 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4659 | static int mlx5_ib_event(struct notifier_block *nb, |
| 4660 | unsigned long event, void *param) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4661 | { |
| 4662 | struct mlx5_ib_event_work *work; |
| 4663 | |
| 4664 | work = kmalloc(sizeof(*work), GFP_ATOMIC); |
| 4665 | if (!work) |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4666 | return NOTIFY_DONE; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4667 | |
| 4668 | INIT_WORK(&work->work, mlx5_ib_handle_event); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4669 | work->dev = container_of(nb, struct mlx5_ib_dev, mdev_events); |
| 4670 | work->is_slave = false; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4671 | work->param = param; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4672 | work->event = event; |
| 4673 | |
| 4674 | queue_work(mlx5_ib_event_wq, &work->work); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4675 | |
| 4676 | return NOTIFY_OK; |
| 4677 | } |
| 4678 | |
| 4679 | static int mlx5_ib_event_slave_port(struct notifier_block *nb, |
| 4680 | unsigned long event, void *param) |
| 4681 | { |
| 4682 | struct mlx5_ib_event_work *work; |
| 4683 | |
| 4684 | work = kmalloc(sizeof(*work), GFP_ATOMIC); |
| 4685 | if (!work) |
| 4686 | return NOTIFY_DONE; |
| 4687 | |
| 4688 | INIT_WORK(&work->work, mlx5_ib_handle_event); |
| 4689 | work->mpi = container_of(nb, struct mlx5_ib_multiport_info, mdev_events); |
| 4690 | work->is_slave = true; |
| 4691 | work->param = param; |
| 4692 | work->event = event; |
| 4693 | queue_work(mlx5_ib_event_wq, &work->work); |
| 4694 | |
| 4695 | return NOTIFY_OK; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4696 | } |
| 4697 | |
| 4698 | static int set_has_smi_cap(struct mlx5_ib_dev *dev) |
| 4699 | { |
| 4700 | struct mlx5_hca_vport_context vport_ctx; |
| 4701 | int err; |
| 4702 | int port; |
| 4703 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4704 | for (port = 1; port <= ARRAY_SIZE(dev->mdev->port_caps); port++) { |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4705 | dev->mdev->port_caps[port - 1].has_smi = false; |
| 4706 | if (MLX5_CAP_GEN(dev->mdev, port_type) == |
| 4707 | MLX5_CAP_PORT_TYPE_IB) { |
| 4708 | if (MLX5_CAP_GEN(dev->mdev, ib_virt)) { |
| 4709 | err = mlx5_query_hca_vport_context(dev->mdev, 0, |
| 4710 | port, 0, |
| 4711 | &vport_ctx); |
| 4712 | if (err) { |
| 4713 | mlx5_ib_err(dev, "query_hca_vport_context for port=%d failed %d\n", |
| 4714 | port, err); |
| 4715 | return err; |
| 4716 | } |
| 4717 | dev->mdev->port_caps[port - 1].has_smi = |
| 4718 | vport_ctx.has_smi; |
| 4719 | } else { |
| 4720 | dev->mdev->port_caps[port - 1].has_smi = true; |
| 4721 | } |
| 4722 | } |
| 4723 | } |
| 4724 | return 0; |
| 4725 | } |
| 4726 | |
| 4727 | static void get_ext_port_caps(struct mlx5_ib_dev *dev) |
| 4728 | { |
| 4729 | int port; |
| 4730 | |
| 4731 | for (port = 1; port <= dev->num_ports; port++) |
| 4732 | mlx5_query_ext_port_caps(dev, port); |
| 4733 | } |
| 4734 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4735 | static int __get_port_caps(struct mlx5_ib_dev *dev, u8 port) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4736 | { |
| 4737 | struct ib_device_attr *dprops = NULL; |
| 4738 | struct ib_port_attr *pprops = NULL; |
| 4739 | int err = -ENOMEM; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4740 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4741 | pprops = kzalloc(sizeof(*pprops), GFP_KERNEL); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4742 | if (!pprops) |
| 4743 | goto out; |
| 4744 | |
| 4745 | dprops = kmalloc(sizeof(*dprops), GFP_KERNEL); |
| 4746 | if (!dprops) |
| 4747 | goto out; |
| 4748 | |
Olivier Deprez | 0e64123 | 2021-09-23 10:07:05 +0200 | [diff] [blame^] | 4749 | err = mlx5_ib_query_device(&dev->ib_dev, dprops, NULL); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4750 | if (err) { |
| 4751 | mlx5_ib_warn(dev, "query_device failed %d\n", err); |
| 4752 | goto out; |
| 4753 | } |
| 4754 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4755 | err = mlx5_ib_query_port(&dev->ib_dev, port, pprops); |
| 4756 | if (err) { |
| 4757 | mlx5_ib_warn(dev, "query_port %d failed %d\n", |
| 4758 | port, err); |
| 4759 | goto out; |
| 4760 | } |
| 4761 | |
| 4762 | dev->mdev->port_caps[port - 1].pkey_table_len = |
| 4763 | dprops->max_pkeys; |
| 4764 | dev->mdev->port_caps[port - 1].gid_table_len = |
| 4765 | pprops->gid_tbl_len; |
| 4766 | mlx5_ib_dbg(dev, "port %d: pkey_table_len %d, gid_table_len %d\n", |
| 4767 | port, dprops->max_pkeys, pprops->gid_tbl_len); |
| 4768 | |
| 4769 | out: |
| 4770 | kfree(pprops); |
| 4771 | kfree(dprops); |
| 4772 | |
| 4773 | return err; |
| 4774 | } |
| 4775 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4776 | static int get_port_caps(struct mlx5_ib_dev *dev, u8 port) |
| 4777 | { |
| 4778 | /* For representors use port 1, is this is the only native |
| 4779 | * port |
| 4780 | */ |
| 4781 | if (dev->is_rep) |
| 4782 | return __get_port_caps(dev, 1); |
| 4783 | return __get_port_caps(dev, port); |
| 4784 | } |
| 4785 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4786 | static void destroy_umrc_res(struct mlx5_ib_dev *dev) |
| 4787 | { |
| 4788 | int err; |
| 4789 | |
| 4790 | err = mlx5_mr_cache_cleanup(dev); |
| 4791 | if (err) |
| 4792 | mlx5_ib_warn(dev, "mr cache cleanup failed\n"); |
| 4793 | |
| 4794 | if (dev->umrc.qp) |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4795 | mlx5_ib_destroy_qp(dev->umrc.qp, NULL); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4796 | if (dev->umrc.cq) |
| 4797 | ib_free_cq(dev->umrc.cq); |
| 4798 | if (dev->umrc.pd) |
| 4799 | ib_dealloc_pd(dev->umrc.pd); |
| 4800 | } |
| 4801 | |
| 4802 | enum { |
| 4803 | MAX_UMR_WR = 128, |
| 4804 | }; |
| 4805 | |
| 4806 | static int create_umr_res(struct mlx5_ib_dev *dev) |
| 4807 | { |
| 4808 | struct ib_qp_init_attr *init_attr = NULL; |
| 4809 | struct ib_qp_attr *attr = NULL; |
| 4810 | struct ib_pd *pd; |
| 4811 | struct ib_cq *cq; |
| 4812 | struct ib_qp *qp; |
| 4813 | int ret; |
| 4814 | |
| 4815 | attr = kzalloc(sizeof(*attr), GFP_KERNEL); |
| 4816 | init_attr = kzalloc(sizeof(*init_attr), GFP_KERNEL); |
| 4817 | if (!attr || !init_attr) { |
| 4818 | ret = -ENOMEM; |
| 4819 | goto error_0; |
| 4820 | } |
| 4821 | |
| 4822 | pd = ib_alloc_pd(&dev->ib_dev, 0); |
| 4823 | if (IS_ERR(pd)) { |
| 4824 | mlx5_ib_dbg(dev, "Couldn't create PD for sync UMR QP\n"); |
| 4825 | ret = PTR_ERR(pd); |
| 4826 | goto error_0; |
| 4827 | } |
| 4828 | |
| 4829 | cq = ib_alloc_cq(&dev->ib_dev, NULL, 128, 0, IB_POLL_SOFTIRQ); |
| 4830 | if (IS_ERR(cq)) { |
| 4831 | mlx5_ib_dbg(dev, "Couldn't create CQ for sync UMR QP\n"); |
| 4832 | ret = PTR_ERR(cq); |
| 4833 | goto error_2; |
| 4834 | } |
| 4835 | |
| 4836 | init_attr->send_cq = cq; |
| 4837 | init_attr->recv_cq = cq; |
| 4838 | init_attr->sq_sig_type = IB_SIGNAL_ALL_WR; |
| 4839 | init_attr->cap.max_send_wr = MAX_UMR_WR; |
| 4840 | init_attr->cap.max_send_sge = 1; |
| 4841 | init_attr->qp_type = MLX5_IB_QPT_REG_UMR; |
| 4842 | init_attr->port_num = 1; |
| 4843 | qp = mlx5_ib_create_qp(pd, init_attr, NULL); |
| 4844 | if (IS_ERR(qp)) { |
| 4845 | mlx5_ib_dbg(dev, "Couldn't create sync UMR QP\n"); |
| 4846 | ret = PTR_ERR(qp); |
| 4847 | goto error_3; |
| 4848 | } |
| 4849 | qp->device = &dev->ib_dev; |
| 4850 | qp->real_qp = qp; |
| 4851 | qp->uobject = NULL; |
| 4852 | qp->qp_type = MLX5_IB_QPT_REG_UMR; |
| 4853 | qp->send_cq = init_attr->send_cq; |
| 4854 | qp->recv_cq = init_attr->recv_cq; |
| 4855 | |
| 4856 | attr->qp_state = IB_QPS_INIT; |
| 4857 | attr->port_num = 1; |
| 4858 | ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE | IB_QP_PKEY_INDEX | |
| 4859 | IB_QP_PORT, NULL); |
| 4860 | if (ret) { |
| 4861 | mlx5_ib_dbg(dev, "Couldn't modify UMR QP\n"); |
| 4862 | goto error_4; |
| 4863 | } |
| 4864 | |
| 4865 | memset(attr, 0, sizeof(*attr)); |
| 4866 | attr->qp_state = IB_QPS_RTR; |
| 4867 | attr->path_mtu = IB_MTU_256; |
| 4868 | |
| 4869 | ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL); |
| 4870 | if (ret) { |
| 4871 | mlx5_ib_dbg(dev, "Couldn't modify umr QP to rtr\n"); |
| 4872 | goto error_4; |
| 4873 | } |
| 4874 | |
| 4875 | memset(attr, 0, sizeof(*attr)); |
| 4876 | attr->qp_state = IB_QPS_RTS; |
| 4877 | ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL); |
| 4878 | if (ret) { |
| 4879 | mlx5_ib_dbg(dev, "Couldn't modify umr QP to rts\n"); |
| 4880 | goto error_4; |
| 4881 | } |
| 4882 | |
| 4883 | dev->umrc.qp = qp; |
| 4884 | dev->umrc.cq = cq; |
| 4885 | dev->umrc.pd = pd; |
| 4886 | |
| 4887 | sema_init(&dev->umrc.sem, MAX_UMR_WR); |
| 4888 | ret = mlx5_mr_cache_init(dev); |
| 4889 | if (ret) { |
| 4890 | mlx5_ib_warn(dev, "mr cache init failed %d\n", ret); |
| 4891 | goto error_4; |
| 4892 | } |
| 4893 | |
| 4894 | kfree(attr); |
| 4895 | kfree(init_attr); |
| 4896 | |
| 4897 | return 0; |
| 4898 | |
| 4899 | error_4: |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4900 | mlx5_ib_destroy_qp(qp, NULL); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4901 | dev->umrc.qp = NULL; |
| 4902 | |
| 4903 | error_3: |
| 4904 | ib_free_cq(cq); |
| 4905 | dev->umrc.cq = NULL; |
| 4906 | |
| 4907 | error_2: |
| 4908 | ib_dealloc_pd(pd); |
| 4909 | dev->umrc.pd = NULL; |
| 4910 | |
| 4911 | error_0: |
| 4912 | kfree(attr); |
| 4913 | kfree(init_attr); |
| 4914 | return ret; |
| 4915 | } |
| 4916 | |
| 4917 | static u8 mlx5_get_umr_fence(u8 umr_fence_cap) |
| 4918 | { |
| 4919 | switch (umr_fence_cap) { |
| 4920 | case MLX5_CAP_UMR_FENCE_NONE: |
| 4921 | return MLX5_FENCE_MODE_NONE; |
| 4922 | case MLX5_CAP_UMR_FENCE_SMALL: |
| 4923 | return MLX5_FENCE_MODE_INITIATOR_SMALL; |
| 4924 | default: |
| 4925 | return MLX5_FENCE_MODE_STRONG_ORDERING; |
| 4926 | } |
| 4927 | } |
| 4928 | |
| 4929 | static int create_dev_resources(struct mlx5_ib_resources *devr) |
| 4930 | { |
| 4931 | struct ib_srq_init_attr attr; |
| 4932 | struct mlx5_ib_dev *dev; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4933 | struct ib_device *ibdev; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4934 | struct ib_cq_init_attr cq_attr = {.cqe = 1}; |
| 4935 | int port; |
| 4936 | int ret = 0; |
| 4937 | |
| 4938 | dev = container_of(devr, struct mlx5_ib_dev, devr); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4939 | ibdev = &dev->ib_dev; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4940 | |
| 4941 | mutex_init(&devr->mutex); |
| 4942 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4943 | devr->p0 = rdma_zalloc_drv_obj(ibdev, ib_pd); |
| 4944 | if (!devr->p0) |
| 4945 | return -ENOMEM; |
| 4946 | |
| 4947 | devr->p0->device = ibdev; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4948 | devr->p0->uobject = NULL; |
| 4949 | atomic_set(&devr->p0->usecnt, 0); |
| 4950 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4951 | ret = mlx5_ib_alloc_pd(devr->p0, NULL); |
| 4952 | if (ret) |
| 4953 | goto error0; |
| 4954 | |
| 4955 | devr->c0 = rdma_zalloc_drv_obj(ibdev, ib_cq); |
| 4956 | if (!devr->c0) { |
| 4957 | ret = -ENOMEM; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4958 | goto error1; |
| 4959 | } |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4960 | |
| 4961 | devr->c0->device = &dev->ib_dev; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4962 | atomic_set(&devr->c0->usecnt, 0); |
| 4963 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4964 | ret = mlx5_ib_create_cq(devr->c0, &cq_attr, NULL); |
| 4965 | if (ret) |
| 4966 | goto err_create_cq; |
| 4967 | |
| 4968 | devr->x0 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4969 | if (IS_ERR(devr->x0)) { |
| 4970 | ret = PTR_ERR(devr->x0); |
| 4971 | goto error2; |
| 4972 | } |
| 4973 | devr->x0->device = &dev->ib_dev; |
| 4974 | devr->x0->inode = NULL; |
| 4975 | atomic_set(&devr->x0->usecnt, 0); |
| 4976 | mutex_init(&devr->x0->tgt_qp_mutex); |
| 4977 | INIT_LIST_HEAD(&devr->x0->tgt_qp_list); |
| 4978 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4979 | devr->x1 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4980 | if (IS_ERR(devr->x1)) { |
| 4981 | ret = PTR_ERR(devr->x1); |
| 4982 | goto error3; |
| 4983 | } |
| 4984 | devr->x1->device = &dev->ib_dev; |
| 4985 | devr->x1->inode = NULL; |
| 4986 | atomic_set(&devr->x1->usecnt, 0); |
| 4987 | mutex_init(&devr->x1->tgt_qp_mutex); |
| 4988 | INIT_LIST_HEAD(&devr->x1->tgt_qp_list); |
| 4989 | |
| 4990 | memset(&attr, 0, sizeof(attr)); |
| 4991 | attr.attr.max_sge = 1; |
| 4992 | attr.attr.max_wr = 1; |
| 4993 | attr.srq_type = IB_SRQT_XRC; |
| 4994 | attr.ext.cq = devr->c0; |
| 4995 | attr.ext.xrc.xrcd = devr->x0; |
| 4996 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4997 | devr->s0 = rdma_zalloc_drv_obj(ibdev, ib_srq); |
| 4998 | if (!devr->s0) { |
| 4999 | ret = -ENOMEM; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5000 | goto error4; |
| 5001 | } |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5002 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5003 | devr->s0->device = &dev->ib_dev; |
| 5004 | devr->s0->pd = devr->p0; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5005 | devr->s0->srq_type = IB_SRQT_XRC; |
| 5006 | devr->s0->ext.xrc.xrcd = devr->x0; |
| 5007 | devr->s0->ext.cq = devr->c0; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5008 | ret = mlx5_ib_create_srq(devr->s0, &attr, NULL); |
| 5009 | if (ret) |
| 5010 | goto err_create; |
| 5011 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5012 | atomic_inc(&devr->s0->ext.xrc.xrcd->usecnt); |
| 5013 | atomic_inc(&devr->s0->ext.cq->usecnt); |
| 5014 | atomic_inc(&devr->p0->usecnt); |
| 5015 | atomic_set(&devr->s0->usecnt, 0); |
| 5016 | |
| 5017 | memset(&attr, 0, sizeof(attr)); |
| 5018 | attr.attr.max_sge = 1; |
| 5019 | attr.attr.max_wr = 1; |
| 5020 | attr.srq_type = IB_SRQT_BASIC; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5021 | devr->s1 = rdma_zalloc_drv_obj(ibdev, ib_srq); |
| 5022 | if (!devr->s1) { |
| 5023 | ret = -ENOMEM; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5024 | goto error5; |
| 5025 | } |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5026 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5027 | devr->s1->device = &dev->ib_dev; |
| 5028 | devr->s1->pd = devr->p0; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5029 | devr->s1->srq_type = IB_SRQT_BASIC; |
| 5030 | devr->s1->ext.cq = devr->c0; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5031 | |
| 5032 | ret = mlx5_ib_create_srq(devr->s1, &attr, NULL); |
| 5033 | if (ret) |
| 5034 | goto error6; |
| 5035 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5036 | atomic_inc(&devr->p0->usecnt); |
| 5037 | atomic_set(&devr->s1->usecnt, 0); |
| 5038 | |
| 5039 | for (port = 0; port < ARRAY_SIZE(devr->ports); ++port) { |
| 5040 | INIT_WORK(&devr->ports[port].pkey_change_work, |
| 5041 | pkey_change_handler); |
| 5042 | devr->ports[port].devr = devr; |
| 5043 | } |
| 5044 | |
| 5045 | return 0; |
| 5046 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5047 | error6: |
| 5048 | kfree(devr->s1); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5049 | error5: |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5050 | mlx5_ib_destroy_srq(devr->s0, NULL); |
| 5051 | err_create: |
| 5052 | kfree(devr->s0); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5053 | error4: |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5054 | mlx5_ib_dealloc_xrcd(devr->x1, NULL); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5055 | error3: |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5056 | mlx5_ib_dealloc_xrcd(devr->x0, NULL); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5057 | error2: |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5058 | mlx5_ib_destroy_cq(devr->c0, NULL); |
| 5059 | err_create_cq: |
| 5060 | kfree(devr->c0); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5061 | error1: |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5062 | mlx5_ib_dealloc_pd(devr->p0, NULL); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5063 | error0: |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5064 | kfree(devr->p0); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5065 | return ret; |
| 5066 | } |
| 5067 | |
| 5068 | static void destroy_dev_resources(struct mlx5_ib_resources *devr) |
| 5069 | { |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5070 | int port; |
| 5071 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5072 | mlx5_ib_destroy_srq(devr->s1, NULL); |
| 5073 | kfree(devr->s1); |
| 5074 | mlx5_ib_destroy_srq(devr->s0, NULL); |
| 5075 | kfree(devr->s0); |
| 5076 | mlx5_ib_dealloc_xrcd(devr->x0, NULL); |
| 5077 | mlx5_ib_dealloc_xrcd(devr->x1, NULL); |
| 5078 | mlx5_ib_destroy_cq(devr->c0, NULL); |
| 5079 | kfree(devr->c0); |
| 5080 | mlx5_ib_dealloc_pd(devr->p0, NULL); |
| 5081 | kfree(devr->p0); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5082 | |
| 5083 | /* Make sure no change P_Key work items are still executing */ |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5084 | for (port = 0; port < ARRAY_SIZE(devr->ports); ++port) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5085 | cancel_work_sync(&devr->ports[port].pkey_change_work); |
| 5086 | } |
| 5087 | |
| 5088 | static u32 get_core_cap_flags(struct ib_device *ibdev, |
| 5089 | struct mlx5_hca_vport_context *rep) |
| 5090 | { |
| 5091 | struct mlx5_ib_dev *dev = to_mdev(ibdev); |
| 5092 | enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, 1); |
| 5093 | u8 l3_type_cap = MLX5_CAP_ROCE(dev->mdev, l3_type); |
| 5094 | u8 roce_version_cap = MLX5_CAP_ROCE(dev->mdev, roce_version); |
| 5095 | bool raw_support = !mlx5_core_mp_enabled(dev->mdev); |
| 5096 | u32 ret = 0; |
| 5097 | |
| 5098 | if (rep->grh_required) |
| 5099 | ret |= RDMA_CORE_CAP_IB_GRH_REQUIRED; |
| 5100 | |
| 5101 | if (ll == IB_LINK_LAYER_INFINIBAND) |
| 5102 | return ret | RDMA_CORE_PORT_IBA_IB; |
| 5103 | |
| 5104 | if (raw_support) |
| 5105 | ret |= RDMA_CORE_PORT_RAW_PACKET; |
| 5106 | |
| 5107 | if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV4_CAP)) |
| 5108 | return ret; |
| 5109 | |
| 5110 | if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV6_CAP)) |
| 5111 | return ret; |
| 5112 | |
| 5113 | if (roce_version_cap & MLX5_ROCE_VERSION_1_CAP) |
| 5114 | ret |= RDMA_CORE_PORT_IBA_ROCE; |
| 5115 | |
| 5116 | if (roce_version_cap & MLX5_ROCE_VERSION_2_CAP) |
| 5117 | ret |= RDMA_CORE_PORT_IBA_ROCE_UDP_ENCAP; |
| 5118 | |
| 5119 | return ret; |
| 5120 | } |
| 5121 | |
| 5122 | static int mlx5_port_immutable(struct ib_device *ibdev, u8 port_num, |
| 5123 | struct ib_port_immutable *immutable) |
| 5124 | { |
| 5125 | struct ib_port_attr attr; |
| 5126 | struct mlx5_ib_dev *dev = to_mdev(ibdev); |
| 5127 | enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, port_num); |
| 5128 | struct mlx5_hca_vport_context rep = {0}; |
| 5129 | int err; |
| 5130 | |
| 5131 | err = ib_query_port(ibdev, port_num, &attr); |
| 5132 | if (err) |
| 5133 | return err; |
| 5134 | |
| 5135 | if (ll == IB_LINK_LAYER_INFINIBAND) { |
| 5136 | err = mlx5_query_hca_vport_context(dev->mdev, 0, port_num, 0, |
| 5137 | &rep); |
| 5138 | if (err) |
| 5139 | return err; |
| 5140 | } |
| 5141 | |
| 5142 | immutable->pkey_tbl_len = attr.pkey_tbl_len; |
| 5143 | immutable->gid_tbl_len = attr.gid_tbl_len; |
| 5144 | immutable->core_cap_flags = get_core_cap_flags(ibdev, &rep); |
| 5145 | if ((ll == IB_LINK_LAYER_INFINIBAND) || MLX5_CAP_GEN(dev->mdev, roce)) |
| 5146 | immutable->max_mad_size = IB_MGMT_MAD_SIZE; |
| 5147 | |
| 5148 | return 0; |
| 5149 | } |
| 5150 | |
| 5151 | static int mlx5_port_rep_immutable(struct ib_device *ibdev, u8 port_num, |
| 5152 | struct ib_port_immutable *immutable) |
| 5153 | { |
| 5154 | struct ib_port_attr attr; |
| 5155 | int err; |
| 5156 | |
| 5157 | immutable->core_cap_flags = RDMA_CORE_PORT_RAW_PACKET; |
| 5158 | |
| 5159 | err = ib_query_port(ibdev, port_num, &attr); |
| 5160 | if (err) |
| 5161 | return err; |
| 5162 | |
| 5163 | immutable->pkey_tbl_len = attr.pkey_tbl_len; |
| 5164 | immutable->gid_tbl_len = attr.gid_tbl_len; |
| 5165 | immutable->core_cap_flags = RDMA_CORE_PORT_RAW_PACKET; |
| 5166 | |
| 5167 | return 0; |
| 5168 | } |
| 5169 | |
| 5170 | static void get_dev_fw_str(struct ib_device *ibdev, char *str) |
| 5171 | { |
| 5172 | struct mlx5_ib_dev *dev = |
| 5173 | container_of(ibdev, struct mlx5_ib_dev, ib_dev); |
| 5174 | snprintf(str, IB_FW_VERSION_NAME_MAX, "%d.%d.%04d", |
| 5175 | fw_rev_maj(dev->mdev), fw_rev_min(dev->mdev), |
| 5176 | fw_rev_sub(dev->mdev)); |
| 5177 | } |
| 5178 | |
| 5179 | static int mlx5_eth_lag_init(struct mlx5_ib_dev *dev) |
| 5180 | { |
| 5181 | struct mlx5_core_dev *mdev = dev->mdev; |
| 5182 | struct mlx5_flow_namespace *ns = mlx5_get_flow_namespace(mdev, |
| 5183 | MLX5_FLOW_NAMESPACE_LAG); |
| 5184 | struct mlx5_flow_table *ft; |
| 5185 | int err; |
| 5186 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5187 | if (!ns || !mlx5_lag_is_roce(mdev)) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5188 | return 0; |
| 5189 | |
| 5190 | err = mlx5_cmd_create_vport_lag(mdev); |
| 5191 | if (err) |
| 5192 | return err; |
| 5193 | |
| 5194 | ft = mlx5_create_lag_demux_flow_table(ns, 0, 0); |
| 5195 | if (IS_ERR(ft)) { |
| 5196 | err = PTR_ERR(ft); |
| 5197 | goto err_destroy_vport_lag; |
| 5198 | } |
| 5199 | |
| 5200 | dev->flow_db->lag_demux_ft = ft; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5201 | dev->lag_active = true; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5202 | return 0; |
| 5203 | |
| 5204 | err_destroy_vport_lag: |
| 5205 | mlx5_cmd_destroy_vport_lag(mdev); |
| 5206 | return err; |
| 5207 | } |
| 5208 | |
| 5209 | static void mlx5_eth_lag_cleanup(struct mlx5_ib_dev *dev) |
| 5210 | { |
| 5211 | struct mlx5_core_dev *mdev = dev->mdev; |
| 5212 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5213 | if (dev->lag_active) { |
| 5214 | dev->lag_active = false; |
| 5215 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5216 | mlx5_destroy_flow_table(dev->flow_db->lag_demux_ft); |
| 5217 | dev->flow_db->lag_demux_ft = NULL; |
| 5218 | |
| 5219 | mlx5_cmd_destroy_vport_lag(mdev); |
| 5220 | } |
| 5221 | } |
| 5222 | |
| 5223 | static int mlx5_add_netdev_notifier(struct mlx5_ib_dev *dev, u8 port_num) |
| 5224 | { |
| 5225 | int err; |
| 5226 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5227 | dev->port[port_num].roce.nb.notifier_call = mlx5_netdev_event; |
| 5228 | err = register_netdevice_notifier(&dev->port[port_num].roce.nb); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5229 | if (err) { |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5230 | dev->port[port_num].roce.nb.notifier_call = NULL; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5231 | return err; |
| 5232 | } |
| 5233 | |
| 5234 | return 0; |
| 5235 | } |
| 5236 | |
| 5237 | static void mlx5_remove_netdev_notifier(struct mlx5_ib_dev *dev, u8 port_num) |
| 5238 | { |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5239 | if (dev->port[port_num].roce.nb.notifier_call) { |
| 5240 | unregister_netdevice_notifier(&dev->port[port_num].roce.nb); |
| 5241 | dev->port[port_num].roce.nb.notifier_call = NULL; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5242 | } |
| 5243 | } |
| 5244 | |
| 5245 | static int mlx5_enable_eth(struct mlx5_ib_dev *dev) |
| 5246 | { |
| 5247 | int err; |
| 5248 | |
| 5249 | if (MLX5_CAP_GEN(dev->mdev, roce)) { |
| 5250 | err = mlx5_nic_vport_enable_roce(dev->mdev); |
| 5251 | if (err) |
| 5252 | return err; |
| 5253 | } |
| 5254 | |
| 5255 | err = mlx5_eth_lag_init(dev); |
| 5256 | if (err) |
| 5257 | goto err_disable_roce; |
| 5258 | |
| 5259 | return 0; |
| 5260 | |
| 5261 | err_disable_roce: |
| 5262 | if (MLX5_CAP_GEN(dev->mdev, roce)) |
| 5263 | mlx5_nic_vport_disable_roce(dev->mdev); |
| 5264 | |
| 5265 | return err; |
| 5266 | } |
| 5267 | |
| 5268 | static void mlx5_disable_eth(struct mlx5_ib_dev *dev) |
| 5269 | { |
| 5270 | mlx5_eth_lag_cleanup(dev); |
| 5271 | if (MLX5_CAP_GEN(dev->mdev, roce)) |
| 5272 | mlx5_nic_vport_disable_roce(dev->mdev); |
| 5273 | } |
| 5274 | |
| 5275 | struct mlx5_ib_counter { |
| 5276 | const char *name; |
| 5277 | size_t offset; |
| 5278 | }; |
| 5279 | |
| 5280 | #define INIT_Q_COUNTER(_name) \ |
| 5281 | { .name = #_name, .offset = MLX5_BYTE_OFF(query_q_counter_out, _name)} |
| 5282 | |
| 5283 | static const struct mlx5_ib_counter basic_q_cnts[] = { |
| 5284 | INIT_Q_COUNTER(rx_write_requests), |
| 5285 | INIT_Q_COUNTER(rx_read_requests), |
| 5286 | INIT_Q_COUNTER(rx_atomic_requests), |
| 5287 | INIT_Q_COUNTER(out_of_buffer), |
| 5288 | }; |
| 5289 | |
| 5290 | static const struct mlx5_ib_counter out_of_seq_q_cnts[] = { |
| 5291 | INIT_Q_COUNTER(out_of_sequence), |
| 5292 | }; |
| 5293 | |
| 5294 | static const struct mlx5_ib_counter retrans_q_cnts[] = { |
| 5295 | INIT_Q_COUNTER(duplicate_request), |
| 5296 | INIT_Q_COUNTER(rnr_nak_retry_err), |
| 5297 | INIT_Q_COUNTER(packet_seq_err), |
| 5298 | INIT_Q_COUNTER(implied_nak_seq_err), |
| 5299 | INIT_Q_COUNTER(local_ack_timeout_err), |
| 5300 | }; |
| 5301 | |
| 5302 | #define INIT_CONG_COUNTER(_name) \ |
| 5303 | { .name = #_name, .offset = \ |
| 5304 | MLX5_BYTE_OFF(query_cong_statistics_out, _name ## _high)} |
| 5305 | |
| 5306 | static const struct mlx5_ib_counter cong_cnts[] = { |
| 5307 | INIT_CONG_COUNTER(rp_cnp_ignored), |
| 5308 | INIT_CONG_COUNTER(rp_cnp_handled), |
| 5309 | INIT_CONG_COUNTER(np_ecn_marked_roce_packets), |
| 5310 | INIT_CONG_COUNTER(np_cnp_sent), |
| 5311 | }; |
| 5312 | |
| 5313 | static const struct mlx5_ib_counter extended_err_cnts[] = { |
| 5314 | INIT_Q_COUNTER(resp_local_length_error), |
| 5315 | INIT_Q_COUNTER(resp_cqe_error), |
| 5316 | INIT_Q_COUNTER(req_cqe_error), |
| 5317 | INIT_Q_COUNTER(req_remote_invalid_request), |
| 5318 | INIT_Q_COUNTER(req_remote_access_errors), |
| 5319 | INIT_Q_COUNTER(resp_remote_access_errors), |
| 5320 | INIT_Q_COUNTER(resp_cqe_flush_error), |
| 5321 | INIT_Q_COUNTER(req_cqe_flush_error), |
| 5322 | }; |
| 5323 | |
| 5324 | #define INIT_EXT_PPCNT_COUNTER(_name) \ |
| 5325 | { .name = #_name, .offset = \ |
| 5326 | MLX5_BYTE_OFF(ppcnt_reg, \ |
| 5327 | counter_set.eth_extended_cntrs_grp_data_layout._name##_high)} |
| 5328 | |
| 5329 | static const struct mlx5_ib_counter ext_ppcnt_cnts[] = { |
| 5330 | INIT_EXT_PPCNT_COUNTER(rx_icrc_encapsulated), |
| 5331 | }; |
| 5332 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5333 | static bool is_mdev_switchdev_mode(const struct mlx5_core_dev *mdev) |
| 5334 | { |
| 5335 | return MLX5_ESWITCH_MANAGER(mdev) && |
| 5336 | mlx5_ib_eswitch_mode(mdev->priv.eswitch) == |
| 5337 | MLX5_ESWITCH_OFFLOADS; |
| 5338 | } |
| 5339 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5340 | static void mlx5_ib_dealloc_counters(struct mlx5_ib_dev *dev) |
| 5341 | { |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5342 | int num_cnt_ports; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5343 | int i; |
| 5344 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5345 | num_cnt_ports = is_mdev_switchdev_mode(dev->mdev) ? 1 : dev->num_ports; |
| 5346 | |
| 5347 | for (i = 0; i < num_cnt_ports; i++) { |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5348 | if (dev->port[i].cnts.set_id_valid) |
| 5349 | mlx5_core_dealloc_q_counter(dev->mdev, |
| 5350 | dev->port[i].cnts.set_id); |
| 5351 | kfree(dev->port[i].cnts.names); |
| 5352 | kfree(dev->port[i].cnts.offsets); |
| 5353 | } |
| 5354 | } |
| 5355 | |
| 5356 | static int __mlx5_ib_alloc_counters(struct mlx5_ib_dev *dev, |
| 5357 | struct mlx5_ib_counters *cnts) |
| 5358 | { |
| 5359 | u32 num_counters; |
| 5360 | |
| 5361 | num_counters = ARRAY_SIZE(basic_q_cnts); |
| 5362 | |
| 5363 | if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt)) |
| 5364 | num_counters += ARRAY_SIZE(out_of_seq_q_cnts); |
| 5365 | |
| 5366 | if (MLX5_CAP_GEN(dev->mdev, retransmission_q_counters)) |
| 5367 | num_counters += ARRAY_SIZE(retrans_q_cnts); |
| 5368 | |
| 5369 | if (MLX5_CAP_GEN(dev->mdev, enhanced_error_q_counters)) |
| 5370 | num_counters += ARRAY_SIZE(extended_err_cnts); |
| 5371 | |
| 5372 | cnts->num_q_counters = num_counters; |
| 5373 | |
| 5374 | if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) { |
| 5375 | cnts->num_cong_counters = ARRAY_SIZE(cong_cnts); |
| 5376 | num_counters += ARRAY_SIZE(cong_cnts); |
| 5377 | } |
| 5378 | if (MLX5_CAP_PCAM_FEATURE(dev->mdev, rx_icrc_encapsulated_counter)) { |
| 5379 | cnts->num_ext_ppcnt_counters = ARRAY_SIZE(ext_ppcnt_cnts); |
| 5380 | num_counters += ARRAY_SIZE(ext_ppcnt_cnts); |
| 5381 | } |
| 5382 | cnts->names = kcalloc(num_counters, sizeof(cnts->names), GFP_KERNEL); |
| 5383 | if (!cnts->names) |
| 5384 | return -ENOMEM; |
| 5385 | |
| 5386 | cnts->offsets = kcalloc(num_counters, |
| 5387 | sizeof(cnts->offsets), GFP_KERNEL); |
| 5388 | if (!cnts->offsets) |
| 5389 | goto err_names; |
| 5390 | |
| 5391 | return 0; |
| 5392 | |
| 5393 | err_names: |
| 5394 | kfree(cnts->names); |
| 5395 | cnts->names = NULL; |
| 5396 | return -ENOMEM; |
| 5397 | } |
| 5398 | |
| 5399 | static void mlx5_ib_fill_counters(struct mlx5_ib_dev *dev, |
| 5400 | const char **names, |
| 5401 | size_t *offsets) |
| 5402 | { |
| 5403 | int i; |
| 5404 | int j = 0; |
| 5405 | |
| 5406 | for (i = 0; i < ARRAY_SIZE(basic_q_cnts); i++, j++) { |
| 5407 | names[j] = basic_q_cnts[i].name; |
| 5408 | offsets[j] = basic_q_cnts[i].offset; |
| 5409 | } |
| 5410 | |
| 5411 | if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt)) { |
| 5412 | for (i = 0; i < ARRAY_SIZE(out_of_seq_q_cnts); i++, j++) { |
| 5413 | names[j] = out_of_seq_q_cnts[i].name; |
| 5414 | offsets[j] = out_of_seq_q_cnts[i].offset; |
| 5415 | } |
| 5416 | } |
| 5417 | |
| 5418 | if (MLX5_CAP_GEN(dev->mdev, retransmission_q_counters)) { |
| 5419 | for (i = 0; i < ARRAY_SIZE(retrans_q_cnts); i++, j++) { |
| 5420 | names[j] = retrans_q_cnts[i].name; |
| 5421 | offsets[j] = retrans_q_cnts[i].offset; |
| 5422 | } |
| 5423 | } |
| 5424 | |
| 5425 | if (MLX5_CAP_GEN(dev->mdev, enhanced_error_q_counters)) { |
| 5426 | for (i = 0; i < ARRAY_SIZE(extended_err_cnts); i++, j++) { |
| 5427 | names[j] = extended_err_cnts[i].name; |
| 5428 | offsets[j] = extended_err_cnts[i].offset; |
| 5429 | } |
| 5430 | } |
| 5431 | |
| 5432 | if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) { |
| 5433 | for (i = 0; i < ARRAY_SIZE(cong_cnts); i++, j++) { |
| 5434 | names[j] = cong_cnts[i].name; |
| 5435 | offsets[j] = cong_cnts[i].offset; |
| 5436 | } |
| 5437 | } |
| 5438 | |
| 5439 | if (MLX5_CAP_PCAM_FEATURE(dev->mdev, rx_icrc_encapsulated_counter)) { |
| 5440 | for (i = 0; i < ARRAY_SIZE(ext_ppcnt_cnts); i++, j++) { |
| 5441 | names[j] = ext_ppcnt_cnts[i].name; |
| 5442 | offsets[j] = ext_ppcnt_cnts[i].offset; |
| 5443 | } |
| 5444 | } |
| 5445 | } |
| 5446 | |
| 5447 | static int mlx5_ib_alloc_counters(struct mlx5_ib_dev *dev) |
| 5448 | { |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5449 | int num_cnt_ports; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5450 | int err = 0; |
| 5451 | int i; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5452 | bool is_shared; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5453 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5454 | is_shared = MLX5_CAP_GEN(dev->mdev, log_max_uctx) != 0; |
| 5455 | num_cnt_ports = is_mdev_switchdev_mode(dev->mdev) ? 1 : dev->num_ports; |
| 5456 | |
| 5457 | for (i = 0; i < num_cnt_ports; i++) { |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5458 | err = __mlx5_ib_alloc_counters(dev, &dev->port[i].cnts); |
| 5459 | if (err) |
| 5460 | goto err_alloc; |
| 5461 | |
| 5462 | mlx5_ib_fill_counters(dev, dev->port[i].cnts.names, |
| 5463 | dev->port[i].cnts.offsets); |
| 5464 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5465 | err = mlx5_cmd_alloc_q_counter(dev->mdev, |
| 5466 | &dev->port[i].cnts.set_id, |
| 5467 | is_shared ? |
| 5468 | MLX5_SHARED_RESOURCE_UID : 0); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5469 | if (err) { |
| 5470 | mlx5_ib_warn(dev, |
| 5471 | "couldn't allocate queue counter for port %d, err %d\n", |
| 5472 | i + 1, err); |
| 5473 | goto err_alloc; |
| 5474 | } |
| 5475 | dev->port[i].cnts.set_id_valid = true; |
| 5476 | } |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5477 | return 0; |
| 5478 | |
| 5479 | err_alloc: |
| 5480 | mlx5_ib_dealloc_counters(dev); |
| 5481 | return err; |
| 5482 | } |
| 5483 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5484 | static const struct mlx5_ib_counters *get_counters(struct mlx5_ib_dev *dev, |
| 5485 | u8 port_num) |
| 5486 | { |
| 5487 | return is_mdev_switchdev_mode(dev->mdev) ? &dev->port[0].cnts : |
| 5488 | &dev->port[port_num].cnts; |
| 5489 | } |
| 5490 | |
| 5491 | /** |
| 5492 | * mlx5_ib_get_counters_id - Returns counters id to use for device+port |
| 5493 | * @dev: Pointer to mlx5 IB device |
| 5494 | * @port_num: Zero based port number |
| 5495 | * |
| 5496 | * mlx5_ib_get_counters_id() Returns counters set id to use for given |
| 5497 | * device port combination in switchdev and non switchdev mode of the |
| 5498 | * parent device. |
| 5499 | */ |
| 5500 | u16 mlx5_ib_get_counters_id(struct mlx5_ib_dev *dev, u8 port_num) |
| 5501 | { |
| 5502 | const struct mlx5_ib_counters *cnts = get_counters(dev, port_num); |
| 5503 | |
| 5504 | return cnts->set_id; |
| 5505 | } |
| 5506 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5507 | static struct rdma_hw_stats *mlx5_ib_alloc_hw_stats(struct ib_device *ibdev, |
| 5508 | u8 port_num) |
| 5509 | { |
| 5510 | struct mlx5_ib_dev *dev = to_mdev(ibdev); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5511 | const struct mlx5_ib_counters *cnts; |
| 5512 | bool is_switchdev = is_mdev_switchdev_mode(dev->mdev); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5513 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5514 | if ((is_switchdev && port_num) || (!is_switchdev && !port_num)) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5515 | return NULL; |
| 5516 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5517 | cnts = get_counters(dev, port_num - 1); |
| 5518 | |
| 5519 | return rdma_alloc_hw_stats_struct(cnts->names, |
| 5520 | cnts->num_q_counters + |
| 5521 | cnts->num_cong_counters + |
| 5522 | cnts->num_ext_ppcnt_counters, |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5523 | RDMA_HW_STATS_DEFAULT_LIFESPAN); |
| 5524 | } |
| 5525 | |
| 5526 | static int mlx5_ib_query_q_counters(struct mlx5_core_dev *mdev, |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5527 | const struct mlx5_ib_counters *cnts, |
| 5528 | struct rdma_hw_stats *stats, |
| 5529 | u16 set_id) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5530 | { |
| 5531 | int outlen = MLX5_ST_SZ_BYTES(query_q_counter_out); |
| 5532 | void *out; |
| 5533 | __be32 val; |
| 5534 | int ret, i; |
| 5535 | |
| 5536 | out = kvzalloc(outlen, GFP_KERNEL); |
| 5537 | if (!out) |
| 5538 | return -ENOMEM; |
| 5539 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5540 | ret = mlx5_core_query_q_counter(mdev, set_id, 0, out, outlen); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5541 | if (ret) |
| 5542 | goto free; |
| 5543 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5544 | for (i = 0; i < cnts->num_q_counters; i++) { |
| 5545 | val = *(__be32 *)(out + cnts->offsets[i]); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5546 | stats->value[i] = (u64)be32_to_cpu(val); |
| 5547 | } |
| 5548 | |
| 5549 | free: |
| 5550 | kvfree(out); |
| 5551 | return ret; |
| 5552 | } |
| 5553 | |
| 5554 | static int mlx5_ib_query_ext_ppcnt_counters(struct mlx5_ib_dev *dev, |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5555 | const struct mlx5_ib_counters *cnts, |
| 5556 | struct rdma_hw_stats *stats) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5557 | { |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5558 | int offset = cnts->num_q_counters + cnts->num_cong_counters; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5559 | int sz = MLX5_ST_SZ_BYTES(ppcnt_reg); |
| 5560 | int ret, i; |
| 5561 | void *out; |
| 5562 | |
| 5563 | out = kvzalloc(sz, GFP_KERNEL); |
| 5564 | if (!out) |
| 5565 | return -ENOMEM; |
| 5566 | |
| 5567 | ret = mlx5_cmd_query_ext_ppcnt_counters(dev->mdev, out); |
| 5568 | if (ret) |
| 5569 | goto free; |
| 5570 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5571 | for (i = 0; i < cnts->num_ext_ppcnt_counters; i++) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5572 | stats->value[i + offset] = |
| 5573 | be64_to_cpup((__be64 *)(out + |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5574 | cnts->offsets[i + offset])); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5575 | free: |
| 5576 | kvfree(out); |
| 5577 | return ret; |
| 5578 | } |
| 5579 | |
| 5580 | static int mlx5_ib_get_hw_stats(struct ib_device *ibdev, |
| 5581 | struct rdma_hw_stats *stats, |
| 5582 | u8 port_num, int index) |
| 5583 | { |
| 5584 | struct mlx5_ib_dev *dev = to_mdev(ibdev); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5585 | const struct mlx5_ib_counters *cnts = get_counters(dev, port_num - 1); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5586 | struct mlx5_core_dev *mdev; |
| 5587 | int ret, num_counters; |
| 5588 | u8 mdev_port_num; |
| 5589 | |
| 5590 | if (!stats) |
| 5591 | return -EINVAL; |
| 5592 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5593 | num_counters = cnts->num_q_counters + |
| 5594 | cnts->num_cong_counters + |
| 5595 | cnts->num_ext_ppcnt_counters; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5596 | |
| 5597 | /* q_counters are per IB device, query the master mdev */ |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5598 | ret = mlx5_ib_query_q_counters(dev->mdev, cnts, stats, cnts->set_id); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5599 | if (ret) |
| 5600 | return ret; |
| 5601 | |
| 5602 | if (MLX5_CAP_PCAM_FEATURE(dev->mdev, rx_icrc_encapsulated_counter)) { |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5603 | ret = mlx5_ib_query_ext_ppcnt_counters(dev, cnts, stats); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5604 | if (ret) |
| 5605 | return ret; |
| 5606 | } |
| 5607 | |
| 5608 | if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) { |
| 5609 | mdev = mlx5_ib_get_native_port_mdev(dev, port_num, |
| 5610 | &mdev_port_num); |
| 5611 | if (!mdev) { |
| 5612 | /* If port is not affiliated yet, its in down state |
| 5613 | * which doesn't have any counters yet, so it would be |
| 5614 | * zero. So no need to read from the HCA. |
| 5615 | */ |
| 5616 | goto done; |
| 5617 | } |
| 5618 | ret = mlx5_lag_query_cong_counters(dev->mdev, |
| 5619 | stats->value + |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5620 | cnts->num_q_counters, |
| 5621 | cnts->num_cong_counters, |
| 5622 | cnts->offsets + |
| 5623 | cnts->num_q_counters); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5624 | |
| 5625 | mlx5_ib_put_native_port_mdev(dev, port_num); |
| 5626 | if (ret) |
| 5627 | return ret; |
| 5628 | } |
| 5629 | |
| 5630 | done: |
| 5631 | return num_counters; |
| 5632 | } |
| 5633 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5634 | static struct rdma_hw_stats * |
| 5635 | mlx5_ib_counter_alloc_stats(struct rdma_counter *counter) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5636 | { |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5637 | struct mlx5_ib_dev *dev = to_mdev(counter->device); |
| 5638 | const struct mlx5_ib_counters *cnts = |
| 5639 | get_counters(dev, counter->port - 1); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5640 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5641 | return rdma_alloc_hw_stats_struct(cnts->names, |
Olivier Deprez | 0e64123 | 2021-09-23 10:07:05 +0200 | [diff] [blame^] | 5642 | cnts->num_q_counters + |
| 5643 | cnts->num_cong_counters + |
| 5644 | cnts->num_ext_ppcnt_counters, |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5645 | RDMA_HW_STATS_DEFAULT_LIFESPAN); |
| 5646 | } |
| 5647 | |
| 5648 | static int mlx5_ib_counter_update_stats(struct rdma_counter *counter) |
| 5649 | { |
| 5650 | struct mlx5_ib_dev *dev = to_mdev(counter->device); |
| 5651 | const struct mlx5_ib_counters *cnts = |
| 5652 | get_counters(dev, counter->port - 1); |
| 5653 | |
| 5654 | return mlx5_ib_query_q_counters(dev->mdev, cnts, |
| 5655 | counter->stats, counter->id); |
| 5656 | } |
| 5657 | |
| 5658 | static int mlx5_ib_counter_bind_qp(struct rdma_counter *counter, |
| 5659 | struct ib_qp *qp) |
| 5660 | { |
| 5661 | struct mlx5_ib_dev *dev = to_mdev(qp->device); |
| 5662 | u16 cnt_set_id = 0; |
| 5663 | int err; |
| 5664 | |
| 5665 | if (!counter->id) { |
| 5666 | err = mlx5_cmd_alloc_q_counter(dev->mdev, |
| 5667 | &cnt_set_id, |
| 5668 | MLX5_SHARED_RESOURCE_UID); |
| 5669 | if (err) |
| 5670 | return err; |
| 5671 | counter->id = cnt_set_id; |
| 5672 | } |
| 5673 | |
| 5674 | err = mlx5_ib_qp_set_counter(qp, counter); |
| 5675 | if (err) |
| 5676 | goto fail_set_counter; |
| 5677 | |
| 5678 | return 0; |
| 5679 | |
| 5680 | fail_set_counter: |
| 5681 | mlx5_core_dealloc_q_counter(dev->mdev, cnt_set_id); |
| 5682 | counter->id = 0; |
| 5683 | |
| 5684 | return err; |
| 5685 | } |
| 5686 | |
| 5687 | static int mlx5_ib_counter_unbind_qp(struct ib_qp *qp) |
| 5688 | { |
| 5689 | return mlx5_ib_qp_set_counter(qp, NULL); |
| 5690 | } |
| 5691 | |
| 5692 | static int mlx5_ib_counter_dealloc(struct rdma_counter *counter) |
| 5693 | { |
| 5694 | struct mlx5_ib_dev *dev = to_mdev(counter->device); |
| 5695 | |
| 5696 | return mlx5_core_dealloc_q_counter(dev->mdev, counter->id); |
| 5697 | } |
| 5698 | |
| 5699 | static int mlx5_ib_rn_get_params(struct ib_device *device, u8 port_num, |
| 5700 | enum rdma_netdev_t type, |
| 5701 | struct rdma_netdev_alloc_params *params) |
| 5702 | { |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5703 | if (type != RDMA_NETDEV_IPOIB) |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5704 | return -EOPNOTSUPP; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5705 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5706 | return mlx5_rdma_rn_get_params(to_mdev(device)->mdev, device, params); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5707 | } |
| 5708 | |
| 5709 | static void delay_drop_debugfs_cleanup(struct mlx5_ib_dev *dev) |
| 5710 | { |
| 5711 | if (!dev->delay_drop.dbg) |
| 5712 | return; |
| 5713 | debugfs_remove_recursive(dev->delay_drop.dbg->dir_debugfs); |
| 5714 | kfree(dev->delay_drop.dbg); |
| 5715 | dev->delay_drop.dbg = NULL; |
| 5716 | } |
| 5717 | |
| 5718 | static void cancel_delay_drop(struct mlx5_ib_dev *dev) |
| 5719 | { |
| 5720 | if (!(dev->ib_dev.attrs.raw_packet_caps & IB_RAW_PACKET_CAP_DELAY_DROP)) |
| 5721 | return; |
| 5722 | |
| 5723 | cancel_work_sync(&dev->delay_drop.delay_drop_work); |
| 5724 | delay_drop_debugfs_cleanup(dev); |
| 5725 | } |
| 5726 | |
| 5727 | static ssize_t delay_drop_timeout_read(struct file *filp, char __user *buf, |
| 5728 | size_t count, loff_t *pos) |
| 5729 | { |
| 5730 | struct mlx5_ib_delay_drop *delay_drop = filp->private_data; |
| 5731 | char lbuf[20]; |
| 5732 | int len; |
| 5733 | |
| 5734 | len = snprintf(lbuf, sizeof(lbuf), "%u\n", delay_drop->timeout); |
| 5735 | return simple_read_from_buffer(buf, count, pos, lbuf, len); |
| 5736 | } |
| 5737 | |
| 5738 | static ssize_t delay_drop_timeout_write(struct file *filp, const char __user *buf, |
| 5739 | size_t count, loff_t *pos) |
| 5740 | { |
| 5741 | struct mlx5_ib_delay_drop *delay_drop = filp->private_data; |
| 5742 | u32 timeout; |
| 5743 | u32 var; |
| 5744 | |
| 5745 | if (kstrtouint_from_user(buf, count, 0, &var)) |
| 5746 | return -EFAULT; |
| 5747 | |
| 5748 | timeout = min_t(u32, roundup(var, 100), MLX5_MAX_DELAY_DROP_TIMEOUT_MS * |
| 5749 | 1000); |
| 5750 | if (timeout != var) |
| 5751 | mlx5_ib_dbg(delay_drop->dev, "Round delay drop timeout to %u usec\n", |
| 5752 | timeout); |
| 5753 | |
| 5754 | delay_drop->timeout = timeout; |
| 5755 | |
| 5756 | return count; |
| 5757 | } |
| 5758 | |
| 5759 | static const struct file_operations fops_delay_drop_timeout = { |
| 5760 | .owner = THIS_MODULE, |
| 5761 | .open = simple_open, |
| 5762 | .write = delay_drop_timeout_write, |
| 5763 | .read = delay_drop_timeout_read, |
| 5764 | }; |
| 5765 | |
| 5766 | static int delay_drop_debugfs_init(struct mlx5_ib_dev *dev) |
| 5767 | { |
| 5768 | struct mlx5_ib_dbg_delay_drop *dbg; |
| 5769 | |
| 5770 | if (!mlx5_debugfs_root) |
| 5771 | return 0; |
| 5772 | |
| 5773 | dbg = kzalloc(sizeof(*dbg), GFP_KERNEL); |
| 5774 | if (!dbg) |
| 5775 | return -ENOMEM; |
| 5776 | |
| 5777 | dev->delay_drop.dbg = dbg; |
| 5778 | |
| 5779 | dbg->dir_debugfs = |
| 5780 | debugfs_create_dir("delay_drop", |
| 5781 | dev->mdev->priv.dbg_root); |
| 5782 | if (!dbg->dir_debugfs) |
| 5783 | goto out_debugfs; |
| 5784 | |
| 5785 | dbg->events_cnt_debugfs = |
| 5786 | debugfs_create_atomic_t("num_timeout_events", 0400, |
| 5787 | dbg->dir_debugfs, |
| 5788 | &dev->delay_drop.events_cnt); |
| 5789 | if (!dbg->events_cnt_debugfs) |
| 5790 | goto out_debugfs; |
| 5791 | |
| 5792 | dbg->rqs_cnt_debugfs = |
| 5793 | debugfs_create_atomic_t("num_rqs", 0400, |
| 5794 | dbg->dir_debugfs, |
| 5795 | &dev->delay_drop.rqs_cnt); |
| 5796 | if (!dbg->rqs_cnt_debugfs) |
| 5797 | goto out_debugfs; |
| 5798 | |
| 5799 | dbg->timeout_debugfs = |
| 5800 | debugfs_create_file("timeout", 0600, |
| 5801 | dbg->dir_debugfs, |
| 5802 | &dev->delay_drop, |
| 5803 | &fops_delay_drop_timeout); |
| 5804 | if (!dbg->timeout_debugfs) |
| 5805 | goto out_debugfs; |
| 5806 | |
| 5807 | return 0; |
| 5808 | |
| 5809 | out_debugfs: |
| 5810 | delay_drop_debugfs_cleanup(dev); |
| 5811 | return -ENOMEM; |
| 5812 | } |
| 5813 | |
| 5814 | static void init_delay_drop(struct mlx5_ib_dev *dev) |
| 5815 | { |
| 5816 | if (!(dev->ib_dev.attrs.raw_packet_caps & IB_RAW_PACKET_CAP_DELAY_DROP)) |
| 5817 | return; |
| 5818 | |
| 5819 | mutex_init(&dev->delay_drop.lock); |
| 5820 | dev->delay_drop.dev = dev; |
| 5821 | dev->delay_drop.activate = false; |
| 5822 | dev->delay_drop.timeout = MLX5_MAX_DELAY_DROP_TIMEOUT_MS * 1000; |
| 5823 | INIT_WORK(&dev->delay_drop.delay_drop_work, delay_drop_handler); |
| 5824 | atomic_set(&dev->delay_drop.rqs_cnt, 0); |
| 5825 | atomic_set(&dev->delay_drop.events_cnt, 0); |
| 5826 | |
| 5827 | if (delay_drop_debugfs_init(dev)) |
| 5828 | mlx5_ib_warn(dev, "Failed to init delay drop debugfs\n"); |
| 5829 | } |
| 5830 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5831 | static void mlx5_ib_unbind_slave_port(struct mlx5_ib_dev *ibdev, |
| 5832 | struct mlx5_ib_multiport_info *mpi) |
| 5833 | { |
| 5834 | u8 port_num = mlx5_core_native_port_num(mpi->mdev) - 1; |
| 5835 | struct mlx5_ib_port *port = &ibdev->port[port_num]; |
| 5836 | int comps; |
| 5837 | int err; |
| 5838 | int i; |
| 5839 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5840 | lockdep_assert_held(&mlx5_ib_multiport_mutex); |
| 5841 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5842 | mlx5_ib_cleanup_cong_debugfs(ibdev, port_num); |
| 5843 | |
| 5844 | spin_lock(&port->mp.mpi_lock); |
| 5845 | if (!mpi->ibdev) { |
| 5846 | spin_unlock(&port->mp.mpi_lock); |
| 5847 | return; |
| 5848 | } |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5849 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5850 | mpi->ibdev = NULL; |
| 5851 | |
| 5852 | spin_unlock(&port->mp.mpi_lock); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5853 | if (mpi->mdev_events.notifier_call) |
| 5854 | mlx5_notifier_unregister(mpi->mdev, &mpi->mdev_events); |
| 5855 | mpi->mdev_events.notifier_call = NULL; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5856 | mlx5_remove_netdev_notifier(ibdev, port_num); |
| 5857 | spin_lock(&port->mp.mpi_lock); |
| 5858 | |
| 5859 | comps = mpi->mdev_refcnt; |
| 5860 | if (comps) { |
| 5861 | mpi->unaffiliate = true; |
| 5862 | init_completion(&mpi->unref_comp); |
| 5863 | spin_unlock(&port->mp.mpi_lock); |
| 5864 | |
| 5865 | for (i = 0; i < comps; i++) |
| 5866 | wait_for_completion(&mpi->unref_comp); |
| 5867 | |
| 5868 | spin_lock(&port->mp.mpi_lock); |
| 5869 | mpi->unaffiliate = false; |
| 5870 | } |
| 5871 | |
| 5872 | port->mp.mpi = NULL; |
| 5873 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5874 | spin_unlock(&port->mp.mpi_lock); |
| 5875 | |
| 5876 | err = mlx5_nic_vport_unaffiliate_multiport(mpi->mdev); |
| 5877 | |
| 5878 | mlx5_ib_dbg(ibdev, "unaffiliated port %d\n", port_num + 1); |
| 5879 | /* Log an error, still needed to cleanup the pointers and add |
| 5880 | * it back to the list. |
| 5881 | */ |
| 5882 | if (err) |
| 5883 | mlx5_ib_err(ibdev, "Failed to unaffiliate port %u\n", |
| 5884 | port_num + 1); |
| 5885 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5886 | ibdev->port[port_num].roce.last_port_state = IB_PORT_DOWN; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5887 | } |
| 5888 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5889 | static bool mlx5_ib_bind_slave_port(struct mlx5_ib_dev *ibdev, |
| 5890 | struct mlx5_ib_multiport_info *mpi) |
| 5891 | { |
| 5892 | u8 port_num = mlx5_core_native_port_num(mpi->mdev) - 1; |
| 5893 | int err; |
| 5894 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5895 | lockdep_assert_held(&mlx5_ib_multiport_mutex); |
| 5896 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5897 | spin_lock(&ibdev->port[port_num].mp.mpi_lock); |
| 5898 | if (ibdev->port[port_num].mp.mpi) { |
| 5899 | mlx5_ib_dbg(ibdev, "port %d already affiliated.\n", |
| 5900 | port_num + 1); |
| 5901 | spin_unlock(&ibdev->port[port_num].mp.mpi_lock); |
| 5902 | return false; |
| 5903 | } |
| 5904 | |
| 5905 | ibdev->port[port_num].mp.mpi = mpi; |
| 5906 | mpi->ibdev = ibdev; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5907 | mpi->mdev_events.notifier_call = NULL; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5908 | spin_unlock(&ibdev->port[port_num].mp.mpi_lock); |
| 5909 | |
| 5910 | err = mlx5_nic_vport_affiliate_multiport(ibdev->mdev, mpi->mdev); |
| 5911 | if (err) |
| 5912 | goto unbind; |
| 5913 | |
| 5914 | err = get_port_caps(ibdev, mlx5_core_native_port_num(mpi->mdev)); |
| 5915 | if (err) |
| 5916 | goto unbind; |
| 5917 | |
| 5918 | err = mlx5_add_netdev_notifier(ibdev, port_num); |
| 5919 | if (err) { |
| 5920 | mlx5_ib_err(ibdev, "failed adding netdev notifier for port %u\n", |
| 5921 | port_num + 1); |
| 5922 | goto unbind; |
| 5923 | } |
| 5924 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5925 | mpi->mdev_events.notifier_call = mlx5_ib_event_slave_port; |
| 5926 | mlx5_notifier_register(mpi->mdev, &mpi->mdev_events); |
| 5927 | |
| 5928 | mlx5_ib_init_cong_debugfs(ibdev, port_num); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5929 | |
| 5930 | return true; |
| 5931 | |
| 5932 | unbind: |
| 5933 | mlx5_ib_unbind_slave_port(ibdev, mpi); |
| 5934 | return false; |
| 5935 | } |
| 5936 | |
| 5937 | static int mlx5_ib_init_multiport_master(struct mlx5_ib_dev *dev) |
| 5938 | { |
| 5939 | int port_num = mlx5_core_native_port_num(dev->mdev) - 1; |
| 5940 | enum rdma_link_layer ll = mlx5_ib_port_link_layer(&dev->ib_dev, |
| 5941 | port_num + 1); |
| 5942 | struct mlx5_ib_multiport_info *mpi; |
| 5943 | int err; |
| 5944 | int i; |
| 5945 | |
| 5946 | if (!mlx5_core_is_mp_master(dev->mdev) || ll != IB_LINK_LAYER_ETHERNET) |
| 5947 | return 0; |
| 5948 | |
| 5949 | err = mlx5_query_nic_vport_system_image_guid(dev->mdev, |
| 5950 | &dev->sys_image_guid); |
| 5951 | if (err) |
| 5952 | return err; |
| 5953 | |
| 5954 | err = mlx5_nic_vport_enable_roce(dev->mdev); |
| 5955 | if (err) |
| 5956 | return err; |
| 5957 | |
| 5958 | mutex_lock(&mlx5_ib_multiport_mutex); |
| 5959 | for (i = 0; i < dev->num_ports; i++) { |
| 5960 | bool bound = false; |
| 5961 | |
| 5962 | /* build a stub multiport info struct for the native port. */ |
| 5963 | if (i == port_num) { |
| 5964 | mpi = kzalloc(sizeof(*mpi), GFP_KERNEL); |
| 5965 | if (!mpi) { |
| 5966 | mutex_unlock(&mlx5_ib_multiport_mutex); |
| 5967 | mlx5_nic_vport_disable_roce(dev->mdev); |
| 5968 | return -ENOMEM; |
| 5969 | } |
| 5970 | |
| 5971 | mpi->is_master = true; |
| 5972 | mpi->mdev = dev->mdev; |
| 5973 | mpi->sys_image_guid = dev->sys_image_guid; |
| 5974 | dev->port[i].mp.mpi = mpi; |
| 5975 | mpi->ibdev = dev; |
| 5976 | mpi = NULL; |
| 5977 | continue; |
| 5978 | } |
| 5979 | |
| 5980 | list_for_each_entry(mpi, &mlx5_ib_unaffiliated_port_list, |
| 5981 | list) { |
| 5982 | if (dev->sys_image_guid == mpi->sys_image_guid && |
| 5983 | (mlx5_core_native_port_num(mpi->mdev) - 1) == i) { |
| 5984 | bound = mlx5_ib_bind_slave_port(dev, mpi); |
| 5985 | } |
| 5986 | |
| 5987 | if (bound) { |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5988 | dev_dbg(mpi->mdev->device, |
| 5989 | "removing port from unaffiliated list.\n"); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5990 | mlx5_ib_dbg(dev, "port %d bound\n", i + 1); |
| 5991 | list_del(&mpi->list); |
| 5992 | break; |
| 5993 | } |
| 5994 | } |
| 5995 | if (!bound) { |
| 5996 | get_port_caps(dev, i + 1); |
| 5997 | mlx5_ib_dbg(dev, "no free port found for port %d\n", |
| 5998 | i + 1); |
| 5999 | } |
| 6000 | } |
| 6001 | |
| 6002 | list_add_tail(&dev->ib_dev_list, &mlx5_ib_dev_list); |
| 6003 | mutex_unlock(&mlx5_ib_multiport_mutex); |
| 6004 | return err; |
| 6005 | } |
| 6006 | |
| 6007 | static void mlx5_ib_cleanup_multiport_master(struct mlx5_ib_dev *dev) |
| 6008 | { |
| 6009 | int port_num = mlx5_core_native_port_num(dev->mdev) - 1; |
| 6010 | enum rdma_link_layer ll = mlx5_ib_port_link_layer(&dev->ib_dev, |
| 6011 | port_num + 1); |
| 6012 | int i; |
| 6013 | |
| 6014 | if (!mlx5_core_is_mp_master(dev->mdev) || ll != IB_LINK_LAYER_ETHERNET) |
| 6015 | return; |
| 6016 | |
| 6017 | mutex_lock(&mlx5_ib_multiport_mutex); |
| 6018 | for (i = 0; i < dev->num_ports; i++) { |
| 6019 | if (dev->port[i].mp.mpi) { |
| 6020 | /* Destroy the native port stub */ |
| 6021 | if (i == port_num) { |
| 6022 | kfree(dev->port[i].mp.mpi); |
| 6023 | dev->port[i].mp.mpi = NULL; |
| 6024 | } else { |
| 6025 | mlx5_ib_dbg(dev, "unbinding port_num: %d\n", i + 1); |
Olivier Deprez | 0e64123 | 2021-09-23 10:07:05 +0200 | [diff] [blame^] | 6026 | list_add_tail(&dev->port[i].mp.mpi->list, |
| 6027 | &mlx5_ib_unaffiliated_port_list); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6028 | mlx5_ib_unbind_slave_port(dev, dev->port[i].mp.mpi); |
| 6029 | } |
| 6030 | } |
| 6031 | } |
| 6032 | |
| 6033 | mlx5_ib_dbg(dev, "removing from devlist\n"); |
| 6034 | list_del(&dev->ib_dev_list); |
| 6035 | mutex_unlock(&mlx5_ib_multiport_mutex); |
| 6036 | |
| 6037 | mlx5_nic_vport_disable_roce(dev->mdev); |
| 6038 | } |
| 6039 | |
| 6040 | ADD_UVERBS_ATTRIBUTES_SIMPLE( |
| 6041 | mlx5_ib_dm, |
| 6042 | UVERBS_OBJECT_DM, |
| 6043 | UVERBS_METHOD_DM_ALLOC, |
| 6044 | UVERBS_ATTR_PTR_OUT(MLX5_IB_ATTR_ALLOC_DM_RESP_START_OFFSET, |
| 6045 | UVERBS_ATTR_TYPE(u64), |
| 6046 | UA_MANDATORY), |
| 6047 | UVERBS_ATTR_PTR_OUT(MLX5_IB_ATTR_ALLOC_DM_RESP_PAGE_INDEX, |
| 6048 | UVERBS_ATTR_TYPE(u16), |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6049 | UA_OPTIONAL), |
| 6050 | UVERBS_ATTR_CONST_IN(MLX5_IB_ATTR_ALLOC_DM_REQ_TYPE, |
| 6051 | enum mlx5_ib_uapi_dm_type, |
| 6052 | UA_OPTIONAL)); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6053 | |
| 6054 | ADD_UVERBS_ATTRIBUTES_SIMPLE( |
| 6055 | mlx5_ib_flow_action, |
| 6056 | UVERBS_OBJECT_FLOW_ACTION, |
| 6057 | UVERBS_METHOD_FLOW_ACTION_ESP_CREATE, |
| 6058 | UVERBS_ATTR_FLAGS_IN(MLX5_IB_ATTR_CREATE_FLOW_ACTION_FLAGS, |
| 6059 | enum mlx5_ib_uapi_flow_action_flags)); |
| 6060 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6061 | static const struct uapi_definition mlx5_ib_defs[] = { |
| 6062 | #if IS_ENABLED(CONFIG_INFINIBAND_USER_ACCESS) |
| 6063 | UAPI_DEF_CHAIN(mlx5_ib_devx_defs), |
| 6064 | UAPI_DEF_CHAIN(mlx5_ib_flow_defs), |
| 6065 | #endif |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6066 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6067 | UAPI_DEF_CHAIN_OBJ_TREE(UVERBS_OBJECT_FLOW_ACTION, |
| 6068 | &mlx5_ib_flow_action), |
| 6069 | UAPI_DEF_CHAIN_OBJ_TREE(UVERBS_OBJECT_DM, &mlx5_ib_dm), |
| 6070 | {} |
| 6071 | }; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6072 | |
| 6073 | static int mlx5_ib_read_counters(struct ib_counters *counters, |
| 6074 | struct ib_counters_read_attr *read_attr, |
| 6075 | struct uverbs_attr_bundle *attrs) |
| 6076 | { |
| 6077 | struct mlx5_ib_mcounters *mcounters = to_mcounters(counters); |
| 6078 | struct mlx5_read_counters_attr mread_attr = {}; |
| 6079 | struct mlx5_ib_flow_counters_desc *desc; |
| 6080 | int ret, i; |
| 6081 | |
| 6082 | mutex_lock(&mcounters->mcntrs_mutex); |
| 6083 | if (mcounters->cntrs_max_index > read_attr->ncounters) { |
| 6084 | ret = -EINVAL; |
| 6085 | goto err_bound; |
| 6086 | } |
| 6087 | |
| 6088 | mread_attr.out = kcalloc(mcounters->counters_num, sizeof(u64), |
| 6089 | GFP_KERNEL); |
| 6090 | if (!mread_attr.out) { |
| 6091 | ret = -ENOMEM; |
| 6092 | goto err_bound; |
| 6093 | } |
| 6094 | |
| 6095 | mread_attr.hw_cntrs_hndl = mcounters->hw_cntrs_hndl; |
| 6096 | mread_attr.flags = read_attr->flags; |
| 6097 | ret = mcounters->read_counters(counters->device, &mread_attr); |
| 6098 | if (ret) |
| 6099 | goto err_read; |
| 6100 | |
| 6101 | /* do the pass over the counters data array to assign according to the |
| 6102 | * descriptions and indexing pairs |
| 6103 | */ |
| 6104 | desc = mcounters->counters_data; |
| 6105 | for (i = 0; i < mcounters->ncounters; i++) |
| 6106 | read_attr->counters_buff[desc[i].index] += mread_attr.out[desc[i].description]; |
| 6107 | |
| 6108 | err_read: |
| 6109 | kfree(mread_attr.out); |
| 6110 | err_bound: |
| 6111 | mutex_unlock(&mcounters->mcntrs_mutex); |
| 6112 | return ret; |
| 6113 | } |
| 6114 | |
| 6115 | static int mlx5_ib_destroy_counters(struct ib_counters *counters) |
| 6116 | { |
| 6117 | struct mlx5_ib_mcounters *mcounters = to_mcounters(counters); |
| 6118 | |
| 6119 | counters_clear_description(counters); |
| 6120 | if (mcounters->hw_cntrs_hndl) |
| 6121 | mlx5_fc_destroy(to_mdev(counters->device)->mdev, |
| 6122 | mcounters->hw_cntrs_hndl); |
| 6123 | |
| 6124 | kfree(mcounters); |
| 6125 | |
| 6126 | return 0; |
| 6127 | } |
| 6128 | |
| 6129 | static struct ib_counters *mlx5_ib_create_counters(struct ib_device *device, |
| 6130 | struct uverbs_attr_bundle *attrs) |
| 6131 | { |
| 6132 | struct mlx5_ib_mcounters *mcounters; |
| 6133 | |
| 6134 | mcounters = kzalloc(sizeof(*mcounters), GFP_KERNEL); |
| 6135 | if (!mcounters) |
| 6136 | return ERR_PTR(-ENOMEM); |
| 6137 | |
| 6138 | mutex_init(&mcounters->mcntrs_mutex); |
| 6139 | |
| 6140 | return &mcounters->ibcntrs; |
| 6141 | } |
| 6142 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6143 | static void mlx5_ib_stage_init_cleanup(struct mlx5_ib_dev *dev) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6144 | { |
| 6145 | mlx5_ib_cleanup_multiport_master(dev); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6146 | if (IS_ENABLED(CONFIG_INFINIBAND_ON_DEMAND_PAGING)) { |
| 6147 | srcu_barrier(&dev->mr_srcu); |
| 6148 | cleanup_srcu_struct(&dev->mr_srcu); |
| 6149 | } |
| 6150 | |
| 6151 | WARN_ON(!bitmap_empty(dev->dm.memic_alloc_pages, MLX5_MAX_MEMIC_PAGES)); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6152 | } |
| 6153 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6154 | static int mlx5_ib_stage_init_init(struct mlx5_ib_dev *dev) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6155 | { |
| 6156 | struct mlx5_core_dev *mdev = dev->mdev; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6157 | int err; |
| 6158 | int i; |
| 6159 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6160 | for (i = 0; i < dev->num_ports; i++) { |
| 6161 | spin_lock_init(&dev->port[i].mp.mpi_lock); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6162 | rwlock_init(&dev->port[i].roce.netdev_lock); |
| 6163 | dev->port[i].roce.dev = dev; |
| 6164 | dev->port[i].roce.native_port_num = i + 1; |
| 6165 | dev->port[i].roce.last_port_state = IB_PORT_DOWN; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6166 | } |
| 6167 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6168 | mlx5_ib_internal_fill_odp_caps(dev); |
| 6169 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6170 | err = mlx5_ib_init_multiport_master(dev); |
| 6171 | if (err) |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6172 | return err; |
| 6173 | |
| 6174 | err = set_has_smi_cap(dev); |
| 6175 | if (err) |
Olivier Deprez | 0e64123 | 2021-09-23 10:07:05 +0200 | [diff] [blame^] | 6176 | goto err_mp; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6177 | |
| 6178 | if (!mlx5_core_mp_enabled(mdev)) { |
| 6179 | for (i = 1; i <= dev->num_ports; i++) { |
| 6180 | err = get_port_caps(dev, i); |
| 6181 | if (err) |
| 6182 | break; |
| 6183 | } |
| 6184 | } else { |
| 6185 | err = get_port_caps(dev, mlx5_core_native_port_num(mdev)); |
| 6186 | } |
| 6187 | if (err) |
| 6188 | goto err_mp; |
| 6189 | |
| 6190 | if (mlx5_use_mad_ifc(dev)) |
| 6191 | get_ext_port_caps(dev); |
| 6192 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6193 | dev->ib_dev.node_type = RDMA_NODE_IB_CA; |
| 6194 | dev->ib_dev.local_dma_lkey = 0 /* not supported for now */; |
| 6195 | dev->ib_dev.phys_port_cnt = dev->num_ports; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6196 | dev->ib_dev.num_comp_vectors = mlx5_comp_vectors_count(mdev); |
| 6197 | dev->ib_dev.dev.parent = mdev->device; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6198 | |
| 6199 | mutex_init(&dev->cap_mask_mutex); |
| 6200 | INIT_LIST_HEAD(&dev->qp_list); |
| 6201 | spin_lock_init(&dev->reset_flow_resource_lock); |
| 6202 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6203 | spin_lock_init(&dev->dm.lock); |
| 6204 | dev->dm.dev = mdev; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6205 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6206 | if (IS_ENABLED(CONFIG_INFINIBAND_ON_DEMAND_PAGING)) { |
| 6207 | err = init_srcu_struct(&dev->mr_srcu); |
| 6208 | if (err) |
| 6209 | goto err_mp; |
| 6210 | } |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6211 | |
| 6212 | return 0; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6213 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6214 | err_mp: |
| 6215 | mlx5_ib_cleanup_multiport_master(dev); |
Olivier Deprez | 0e64123 | 2021-09-23 10:07:05 +0200 | [diff] [blame^] | 6216 | return err; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6217 | } |
| 6218 | |
| 6219 | static int mlx5_ib_stage_flow_db_init(struct mlx5_ib_dev *dev) |
| 6220 | { |
| 6221 | dev->flow_db = kzalloc(sizeof(*dev->flow_db), GFP_KERNEL); |
| 6222 | |
| 6223 | if (!dev->flow_db) |
| 6224 | return -ENOMEM; |
| 6225 | |
| 6226 | mutex_init(&dev->flow_db->lock); |
| 6227 | |
| 6228 | return 0; |
| 6229 | } |
| 6230 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6231 | static void mlx5_ib_stage_flow_db_cleanup(struct mlx5_ib_dev *dev) |
| 6232 | { |
| 6233 | kfree(dev->flow_db); |
| 6234 | } |
| 6235 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6236 | static const struct ib_device_ops mlx5_ib_dev_ops = { |
| 6237 | .owner = THIS_MODULE, |
| 6238 | .driver_id = RDMA_DRIVER_MLX5, |
| 6239 | .uverbs_abi_ver = MLX5_IB_UVERBS_ABI_VERSION, |
| 6240 | |
| 6241 | .add_gid = mlx5_ib_add_gid, |
| 6242 | .alloc_mr = mlx5_ib_alloc_mr, |
| 6243 | .alloc_mr_integrity = mlx5_ib_alloc_mr_integrity, |
| 6244 | .alloc_pd = mlx5_ib_alloc_pd, |
| 6245 | .alloc_ucontext = mlx5_ib_alloc_ucontext, |
| 6246 | .attach_mcast = mlx5_ib_mcg_attach, |
| 6247 | .check_mr_status = mlx5_ib_check_mr_status, |
| 6248 | .create_ah = mlx5_ib_create_ah, |
| 6249 | .create_counters = mlx5_ib_create_counters, |
| 6250 | .create_cq = mlx5_ib_create_cq, |
| 6251 | .create_flow = mlx5_ib_create_flow, |
| 6252 | .create_qp = mlx5_ib_create_qp, |
| 6253 | .create_srq = mlx5_ib_create_srq, |
| 6254 | .dealloc_pd = mlx5_ib_dealloc_pd, |
| 6255 | .dealloc_ucontext = mlx5_ib_dealloc_ucontext, |
| 6256 | .del_gid = mlx5_ib_del_gid, |
| 6257 | .dereg_mr = mlx5_ib_dereg_mr, |
| 6258 | .destroy_ah = mlx5_ib_destroy_ah, |
| 6259 | .destroy_counters = mlx5_ib_destroy_counters, |
| 6260 | .destroy_cq = mlx5_ib_destroy_cq, |
| 6261 | .destroy_flow = mlx5_ib_destroy_flow, |
| 6262 | .destroy_flow_action = mlx5_ib_destroy_flow_action, |
| 6263 | .destroy_qp = mlx5_ib_destroy_qp, |
| 6264 | .destroy_srq = mlx5_ib_destroy_srq, |
| 6265 | .detach_mcast = mlx5_ib_mcg_detach, |
| 6266 | .disassociate_ucontext = mlx5_ib_disassociate_ucontext, |
| 6267 | .drain_rq = mlx5_ib_drain_rq, |
| 6268 | .drain_sq = mlx5_ib_drain_sq, |
| 6269 | .get_dev_fw_str = get_dev_fw_str, |
| 6270 | .get_dma_mr = mlx5_ib_get_dma_mr, |
| 6271 | .get_link_layer = mlx5_ib_port_link_layer, |
| 6272 | .map_mr_sg = mlx5_ib_map_mr_sg, |
| 6273 | .map_mr_sg_pi = mlx5_ib_map_mr_sg_pi, |
| 6274 | .mmap = mlx5_ib_mmap, |
| 6275 | .modify_cq = mlx5_ib_modify_cq, |
| 6276 | .modify_device = mlx5_ib_modify_device, |
| 6277 | .modify_port = mlx5_ib_modify_port, |
| 6278 | .modify_qp = mlx5_ib_modify_qp, |
| 6279 | .modify_srq = mlx5_ib_modify_srq, |
| 6280 | .poll_cq = mlx5_ib_poll_cq, |
| 6281 | .post_recv = mlx5_ib_post_recv, |
| 6282 | .post_send = mlx5_ib_post_send, |
| 6283 | .post_srq_recv = mlx5_ib_post_srq_recv, |
| 6284 | .process_mad = mlx5_ib_process_mad, |
| 6285 | .query_ah = mlx5_ib_query_ah, |
| 6286 | .query_device = mlx5_ib_query_device, |
| 6287 | .query_gid = mlx5_ib_query_gid, |
| 6288 | .query_pkey = mlx5_ib_query_pkey, |
| 6289 | .query_qp = mlx5_ib_query_qp, |
| 6290 | .query_srq = mlx5_ib_query_srq, |
| 6291 | .read_counters = mlx5_ib_read_counters, |
| 6292 | .reg_user_mr = mlx5_ib_reg_user_mr, |
| 6293 | .req_notify_cq = mlx5_ib_arm_cq, |
| 6294 | .rereg_user_mr = mlx5_ib_rereg_user_mr, |
| 6295 | .resize_cq = mlx5_ib_resize_cq, |
| 6296 | |
| 6297 | INIT_RDMA_OBJ_SIZE(ib_ah, mlx5_ib_ah, ibah), |
| 6298 | INIT_RDMA_OBJ_SIZE(ib_cq, mlx5_ib_cq, ibcq), |
| 6299 | INIT_RDMA_OBJ_SIZE(ib_pd, mlx5_ib_pd, ibpd), |
| 6300 | INIT_RDMA_OBJ_SIZE(ib_srq, mlx5_ib_srq, ibsrq), |
| 6301 | INIT_RDMA_OBJ_SIZE(ib_ucontext, mlx5_ib_ucontext, ibucontext), |
| 6302 | }; |
| 6303 | |
| 6304 | static const struct ib_device_ops mlx5_ib_dev_flow_ipsec_ops = { |
| 6305 | .create_flow_action_esp = mlx5_ib_create_flow_action_esp, |
| 6306 | .modify_flow_action_esp = mlx5_ib_modify_flow_action_esp, |
| 6307 | }; |
| 6308 | |
| 6309 | static const struct ib_device_ops mlx5_ib_dev_ipoib_enhanced_ops = { |
| 6310 | .rdma_netdev_get_params = mlx5_ib_rn_get_params, |
| 6311 | }; |
| 6312 | |
| 6313 | static const struct ib_device_ops mlx5_ib_dev_sriov_ops = { |
| 6314 | .get_vf_config = mlx5_ib_get_vf_config, |
| 6315 | .get_vf_stats = mlx5_ib_get_vf_stats, |
| 6316 | .set_vf_guid = mlx5_ib_set_vf_guid, |
| 6317 | .set_vf_link_state = mlx5_ib_set_vf_link_state, |
| 6318 | }; |
| 6319 | |
| 6320 | static const struct ib_device_ops mlx5_ib_dev_mw_ops = { |
| 6321 | .alloc_mw = mlx5_ib_alloc_mw, |
| 6322 | .dealloc_mw = mlx5_ib_dealloc_mw, |
| 6323 | }; |
| 6324 | |
| 6325 | static const struct ib_device_ops mlx5_ib_dev_xrc_ops = { |
| 6326 | .alloc_xrcd = mlx5_ib_alloc_xrcd, |
| 6327 | .dealloc_xrcd = mlx5_ib_dealloc_xrcd, |
| 6328 | }; |
| 6329 | |
| 6330 | static const struct ib_device_ops mlx5_ib_dev_dm_ops = { |
| 6331 | .alloc_dm = mlx5_ib_alloc_dm, |
| 6332 | .dealloc_dm = mlx5_ib_dealloc_dm, |
| 6333 | .reg_dm_mr = mlx5_ib_reg_dm_mr, |
| 6334 | }; |
| 6335 | |
| 6336 | static int mlx5_ib_stage_caps_init(struct mlx5_ib_dev *dev) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6337 | { |
| 6338 | struct mlx5_core_dev *mdev = dev->mdev; |
| 6339 | int err; |
| 6340 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6341 | dev->ib_dev.uverbs_cmd_mask = |
| 6342 | (1ull << IB_USER_VERBS_CMD_GET_CONTEXT) | |
| 6343 | (1ull << IB_USER_VERBS_CMD_QUERY_DEVICE) | |
| 6344 | (1ull << IB_USER_VERBS_CMD_QUERY_PORT) | |
| 6345 | (1ull << IB_USER_VERBS_CMD_ALLOC_PD) | |
| 6346 | (1ull << IB_USER_VERBS_CMD_DEALLOC_PD) | |
| 6347 | (1ull << IB_USER_VERBS_CMD_CREATE_AH) | |
| 6348 | (1ull << IB_USER_VERBS_CMD_DESTROY_AH) | |
| 6349 | (1ull << IB_USER_VERBS_CMD_REG_MR) | |
| 6350 | (1ull << IB_USER_VERBS_CMD_REREG_MR) | |
| 6351 | (1ull << IB_USER_VERBS_CMD_DEREG_MR) | |
| 6352 | (1ull << IB_USER_VERBS_CMD_CREATE_COMP_CHANNEL) | |
| 6353 | (1ull << IB_USER_VERBS_CMD_CREATE_CQ) | |
| 6354 | (1ull << IB_USER_VERBS_CMD_RESIZE_CQ) | |
| 6355 | (1ull << IB_USER_VERBS_CMD_DESTROY_CQ) | |
| 6356 | (1ull << IB_USER_VERBS_CMD_CREATE_QP) | |
| 6357 | (1ull << IB_USER_VERBS_CMD_MODIFY_QP) | |
| 6358 | (1ull << IB_USER_VERBS_CMD_QUERY_QP) | |
| 6359 | (1ull << IB_USER_VERBS_CMD_DESTROY_QP) | |
| 6360 | (1ull << IB_USER_VERBS_CMD_ATTACH_MCAST) | |
| 6361 | (1ull << IB_USER_VERBS_CMD_DETACH_MCAST) | |
| 6362 | (1ull << IB_USER_VERBS_CMD_CREATE_SRQ) | |
| 6363 | (1ull << IB_USER_VERBS_CMD_MODIFY_SRQ) | |
| 6364 | (1ull << IB_USER_VERBS_CMD_QUERY_SRQ) | |
| 6365 | (1ull << IB_USER_VERBS_CMD_DESTROY_SRQ) | |
| 6366 | (1ull << IB_USER_VERBS_CMD_CREATE_XSRQ) | |
| 6367 | (1ull << IB_USER_VERBS_CMD_OPEN_QP); |
| 6368 | dev->ib_dev.uverbs_ex_cmd_mask = |
| 6369 | (1ull << IB_USER_VERBS_EX_CMD_QUERY_DEVICE) | |
| 6370 | (1ull << IB_USER_VERBS_EX_CMD_CREATE_CQ) | |
| 6371 | (1ull << IB_USER_VERBS_EX_CMD_CREATE_QP) | |
| 6372 | (1ull << IB_USER_VERBS_EX_CMD_MODIFY_QP) | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6373 | (1ull << IB_USER_VERBS_EX_CMD_MODIFY_CQ) | |
| 6374 | (1ull << IB_USER_VERBS_EX_CMD_CREATE_FLOW) | |
| 6375 | (1ull << IB_USER_VERBS_EX_CMD_DESTROY_FLOW); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6376 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6377 | if (MLX5_CAP_GEN(mdev, ipoib_enhanced_offloads) && |
| 6378 | IS_ENABLED(CONFIG_MLX5_CORE_IPOIB)) |
| 6379 | ib_set_device_ops(&dev->ib_dev, |
| 6380 | &mlx5_ib_dev_ipoib_enhanced_ops); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6381 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6382 | if (mlx5_core_is_pf(mdev)) |
| 6383 | ib_set_device_ops(&dev->ib_dev, &mlx5_ib_dev_sriov_ops); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6384 | |
| 6385 | dev->umr_fence = mlx5_get_umr_fence(MLX5_CAP_GEN(mdev, umr_fence)); |
| 6386 | |
| 6387 | if (MLX5_CAP_GEN(mdev, imaicl)) { |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6388 | dev->ib_dev.uverbs_cmd_mask |= |
| 6389 | (1ull << IB_USER_VERBS_CMD_ALLOC_MW) | |
| 6390 | (1ull << IB_USER_VERBS_CMD_DEALLOC_MW); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6391 | ib_set_device_ops(&dev->ib_dev, &mlx5_ib_dev_mw_ops); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6392 | } |
| 6393 | |
| 6394 | if (MLX5_CAP_GEN(mdev, xrc)) { |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6395 | dev->ib_dev.uverbs_cmd_mask |= |
| 6396 | (1ull << IB_USER_VERBS_CMD_OPEN_XRCD) | |
| 6397 | (1ull << IB_USER_VERBS_CMD_CLOSE_XRCD); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6398 | ib_set_device_ops(&dev->ib_dev, &mlx5_ib_dev_xrc_ops); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6399 | } |
| 6400 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6401 | if (MLX5_CAP_DEV_MEM(mdev, memic) || |
| 6402 | MLX5_CAP_GEN_64(dev->mdev, general_obj_types) & |
| 6403 | MLX5_GENERAL_OBJ_TYPES_CAP_SW_ICM) |
| 6404 | ib_set_device_ops(&dev->ib_dev, &mlx5_ib_dev_dm_ops); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6405 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6406 | if (mlx5_accel_ipsec_device_caps(dev->mdev) & |
| 6407 | MLX5_ACCEL_IPSEC_CAP_DEVICE) |
| 6408 | ib_set_device_ops(&dev->ib_dev, &mlx5_ib_dev_flow_ipsec_ops); |
| 6409 | ib_set_device_ops(&dev->ib_dev, &mlx5_ib_dev_ops); |
| 6410 | |
| 6411 | if (IS_ENABLED(CONFIG_INFINIBAND_USER_ACCESS)) |
| 6412 | dev->ib_dev.driver_def = mlx5_ib_defs; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6413 | |
| 6414 | err = init_node_data(dev); |
| 6415 | if (err) |
| 6416 | return err; |
| 6417 | |
| 6418 | if ((MLX5_CAP_GEN(dev->mdev, port_type) == MLX5_CAP_PORT_TYPE_ETH) && |
| 6419 | (MLX5_CAP_GEN(dev->mdev, disable_local_lb_uc) || |
| 6420 | MLX5_CAP_GEN(dev->mdev, disable_local_lb_mc))) |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6421 | mutex_init(&dev->lb.mutex); |
| 6422 | |
| 6423 | dev->ib_dev.use_cq_dim = true; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6424 | |
| 6425 | return 0; |
| 6426 | } |
| 6427 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6428 | static const struct ib_device_ops mlx5_ib_dev_port_ops = { |
| 6429 | .get_port_immutable = mlx5_port_immutable, |
| 6430 | .query_port = mlx5_ib_query_port, |
| 6431 | }; |
| 6432 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6433 | static int mlx5_ib_stage_non_default_cb(struct mlx5_ib_dev *dev) |
| 6434 | { |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6435 | ib_set_device_ops(&dev->ib_dev, &mlx5_ib_dev_port_ops); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6436 | return 0; |
| 6437 | } |
| 6438 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6439 | static const struct ib_device_ops mlx5_ib_dev_port_rep_ops = { |
| 6440 | .get_port_immutable = mlx5_port_rep_immutable, |
| 6441 | .query_port = mlx5_ib_rep_query_port, |
| 6442 | }; |
| 6443 | |
| 6444 | static int mlx5_ib_stage_rep_non_default_cb(struct mlx5_ib_dev *dev) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6445 | { |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6446 | ib_set_device_ops(&dev->ib_dev, &mlx5_ib_dev_port_rep_ops); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6447 | return 0; |
| 6448 | } |
| 6449 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6450 | static const struct ib_device_ops mlx5_ib_dev_common_roce_ops = { |
| 6451 | .create_rwq_ind_table = mlx5_ib_create_rwq_ind_table, |
| 6452 | .create_wq = mlx5_ib_create_wq, |
| 6453 | .destroy_rwq_ind_table = mlx5_ib_destroy_rwq_ind_table, |
| 6454 | .destroy_wq = mlx5_ib_destroy_wq, |
| 6455 | .get_netdev = mlx5_ib_get_netdev, |
| 6456 | .modify_wq = mlx5_ib_modify_wq, |
| 6457 | }; |
| 6458 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6459 | static int mlx5_ib_stage_common_roce_init(struct mlx5_ib_dev *dev) |
| 6460 | { |
| 6461 | u8 port_num; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6462 | |
| 6463 | dev->ib_dev.uverbs_ex_cmd_mask |= |
| 6464 | (1ull << IB_USER_VERBS_EX_CMD_CREATE_WQ) | |
| 6465 | (1ull << IB_USER_VERBS_EX_CMD_MODIFY_WQ) | |
| 6466 | (1ull << IB_USER_VERBS_EX_CMD_DESTROY_WQ) | |
| 6467 | (1ull << IB_USER_VERBS_EX_CMD_CREATE_RWQ_IND_TBL) | |
| 6468 | (1ull << IB_USER_VERBS_EX_CMD_DESTROY_RWQ_IND_TBL); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6469 | ib_set_device_ops(&dev->ib_dev, &mlx5_ib_dev_common_roce_ops); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6470 | |
| 6471 | port_num = mlx5_core_native_port_num(dev->mdev) - 1; |
| 6472 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6473 | /* Register only for native ports */ |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6474 | return mlx5_add_netdev_notifier(dev, port_num); |
| 6475 | } |
| 6476 | |
| 6477 | static void mlx5_ib_stage_common_roce_cleanup(struct mlx5_ib_dev *dev) |
| 6478 | { |
| 6479 | u8 port_num = mlx5_core_native_port_num(dev->mdev) - 1; |
| 6480 | |
| 6481 | mlx5_remove_netdev_notifier(dev, port_num); |
| 6482 | } |
| 6483 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6484 | static int mlx5_ib_stage_rep_roce_init(struct mlx5_ib_dev *dev) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6485 | { |
| 6486 | struct mlx5_core_dev *mdev = dev->mdev; |
| 6487 | enum rdma_link_layer ll; |
| 6488 | int port_type_cap; |
| 6489 | int err = 0; |
| 6490 | |
| 6491 | port_type_cap = MLX5_CAP_GEN(mdev, port_type); |
| 6492 | ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap); |
| 6493 | |
| 6494 | if (ll == IB_LINK_LAYER_ETHERNET) |
| 6495 | err = mlx5_ib_stage_common_roce_init(dev); |
| 6496 | |
| 6497 | return err; |
| 6498 | } |
| 6499 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6500 | static void mlx5_ib_stage_rep_roce_cleanup(struct mlx5_ib_dev *dev) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6501 | { |
| 6502 | mlx5_ib_stage_common_roce_cleanup(dev); |
| 6503 | } |
| 6504 | |
| 6505 | static int mlx5_ib_stage_roce_init(struct mlx5_ib_dev *dev) |
| 6506 | { |
| 6507 | struct mlx5_core_dev *mdev = dev->mdev; |
| 6508 | enum rdma_link_layer ll; |
| 6509 | int port_type_cap; |
| 6510 | int err; |
| 6511 | |
| 6512 | port_type_cap = MLX5_CAP_GEN(mdev, port_type); |
| 6513 | ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap); |
| 6514 | |
| 6515 | if (ll == IB_LINK_LAYER_ETHERNET) { |
| 6516 | err = mlx5_ib_stage_common_roce_init(dev); |
| 6517 | if (err) |
| 6518 | return err; |
| 6519 | |
| 6520 | err = mlx5_enable_eth(dev); |
| 6521 | if (err) |
| 6522 | goto cleanup; |
| 6523 | } |
| 6524 | |
| 6525 | return 0; |
| 6526 | cleanup: |
| 6527 | mlx5_ib_stage_common_roce_cleanup(dev); |
| 6528 | |
| 6529 | return err; |
| 6530 | } |
| 6531 | |
| 6532 | static void mlx5_ib_stage_roce_cleanup(struct mlx5_ib_dev *dev) |
| 6533 | { |
| 6534 | struct mlx5_core_dev *mdev = dev->mdev; |
| 6535 | enum rdma_link_layer ll; |
| 6536 | int port_type_cap; |
| 6537 | |
| 6538 | port_type_cap = MLX5_CAP_GEN(mdev, port_type); |
| 6539 | ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap); |
| 6540 | |
| 6541 | if (ll == IB_LINK_LAYER_ETHERNET) { |
| 6542 | mlx5_disable_eth(dev); |
| 6543 | mlx5_ib_stage_common_roce_cleanup(dev); |
| 6544 | } |
| 6545 | } |
| 6546 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6547 | static int mlx5_ib_stage_dev_res_init(struct mlx5_ib_dev *dev) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6548 | { |
| 6549 | return create_dev_resources(&dev->devr); |
| 6550 | } |
| 6551 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6552 | static void mlx5_ib_stage_dev_res_cleanup(struct mlx5_ib_dev *dev) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6553 | { |
| 6554 | destroy_dev_resources(&dev->devr); |
| 6555 | } |
| 6556 | |
| 6557 | static int mlx5_ib_stage_odp_init(struct mlx5_ib_dev *dev) |
| 6558 | { |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6559 | return mlx5_ib_odp_init_one(dev); |
| 6560 | } |
| 6561 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6562 | static void mlx5_ib_stage_odp_cleanup(struct mlx5_ib_dev *dev) |
| 6563 | { |
| 6564 | mlx5_ib_odp_cleanup_one(dev); |
| 6565 | } |
| 6566 | |
| 6567 | static const struct ib_device_ops mlx5_ib_dev_hw_stats_ops = { |
| 6568 | .alloc_hw_stats = mlx5_ib_alloc_hw_stats, |
| 6569 | .get_hw_stats = mlx5_ib_get_hw_stats, |
| 6570 | .counter_bind_qp = mlx5_ib_counter_bind_qp, |
| 6571 | .counter_unbind_qp = mlx5_ib_counter_unbind_qp, |
| 6572 | .counter_dealloc = mlx5_ib_counter_dealloc, |
| 6573 | .counter_alloc_stats = mlx5_ib_counter_alloc_stats, |
| 6574 | .counter_update_stats = mlx5_ib_counter_update_stats, |
| 6575 | }; |
| 6576 | |
| 6577 | static int mlx5_ib_stage_counters_init(struct mlx5_ib_dev *dev) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6578 | { |
| 6579 | if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt)) { |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6580 | ib_set_device_ops(&dev->ib_dev, &mlx5_ib_dev_hw_stats_ops); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6581 | |
| 6582 | return mlx5_ib_alloc_counters(dev); |
| 6583 | } |
| 6584 | |
| 6585 | return 0; |
| 6586 | } |
| 6587 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6588 | static void mlx5_ib_stage_counters_cleanup(struct mlx5_ib_dev *dev) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6589 | { |
| 6590 | if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt)) |
| 6591 | mlx5_ib_dealloc_counters(dev); |
| 6592 | } |
| 6593 | |
| 6594 | static int mlx5_ib_stage_cong_debugfs_init(struct mlx5_ib_dev *dev) |
| 6595 | { |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6596 | mlx5_ib_init_cong_debugfs(dev, |
| 6597 | mlx5_core_native_port_num(dev->mdev) - 1); |
| 6598 | return 0; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6599 | } |
| 6600 | |
| 6601 | static void mlx5_ib_stage_cong_debugfs_cleanup(struct mlx5_ib_dev *dev) |
| 6602 | { |
| 6603 | mlx5_ib_cleanup_cong_debugfs(dev, |
| 6604 | mlx5_core_native_port_num(dev->mdev) - 1); |
| 6605 | } |
| 6606 | |
| 6607 | static int mlx5_ib_stage_uar_init(struct mlx5_ib_dev *dev) |
| 6608 | { |
| 6609 | dev->mdev->priv.uar = mlx5_get_uars_page(dev->mdev); |
| 6610 | return PTR_ERR_OR_ZERO(dev->mdev->priv.uar); |
| 6611 | } |
| 6612 | |
| 6613 | static void mlx5_ib_stage_uar_cleanup(struct mlx5_ib_dev *dev) |
| 6614 | { |
| 6615 | mlx5_put_uars_page(dev->mdev, dev->mdev->priv.uar); |
| 6616 | } |
| 6617 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6618 | static int mlx5_ib_stage_bfrag_init(struct mlx5_ib_dev *dev) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6619 | { |
| 6620 | int err; |
| 6621 | |
| 6622 | err = mlx5_alloc_bfreg(dev->mdev, &dev->bfreg, false, false); |
| 6623 | if (err) |
| 6624 | return err; |
| 6625 | |
| 6626 | err = mlx5_alloc_bfreg(dev->mdev, &dev->fp_bfreg, false, true); |
| 6627 | if (err) |
Olivier Deprez | 0e64123 | 2021-09-23 10:07:05 +0200 | [diff] [blame^] | 6628 | mlx5_free_bfreg(dev->mdev, &dev->bfreg); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6629 | |
| 6630 | return err; |
| 6631 | } |
| 6632 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6633 | static void mlx5_ib_stage_bfrag_cleanup(struct mlx5_ib_dev *dev) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6634 | { |
| 6635 | mlx5_free_bfreg(dev->mdev, &dev->fp_bfreg); |
| 6636 | mlx5_free_bfreg(dev->mdev, &dev->bfreg); |
| 6637 | } |
| 6638 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6639 | static int mlx5_ib_stage_ib_reg_init(struct mlx5_ib_dev *dev) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6640 | { |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6641 | const char *name; |
| 6642 | |
| 6643 | rdma_set_device_sysfs_group(&dev->ib_dev, &mlx5_attr_group); |
| 6644 | if (!mlx5_lag_is_roce(dev->mdev)) |
| 6645 | name = "mlx5_%d"; |
| 6646 | else |
| 6647 | name = "mlx5_bond_%d"; |
| 6648 | return ib_register_device(&dev->ib_dev, name); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6649 | } |
| 6650 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6651 | static void mlx5_ib_stage_pre_ib_reg_umr_cleanup(struct mlx5_ib_dev *dev) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6652 | { |
| 6653 | destroy_umrc_res(dev); |
| 6654 | } |
| 6655 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6656 | static void mlx5_ib_stage_ib_reg_cleanup(struct mlx5_ib_dev *dev) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6657 | { |
| 6658 | ib_unregister_device(&dev->ib_dev); |
| 6659 | } |
| 6660 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6661 | static int mlx5_ib_stage_post_ib_reg_umr_init(struct mlx5_ib_dev *dev) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6662 | { |
| 6663 | return create_umr_res(dev); |
| 6664 | } |
| 6665 | |
| 6666 | static int mlx5_ib_stage_delay_drop_init(struct mlx5_ib_dev *dev) |
| 6667 | { |
| 6668 | init_delay_drop(dev); |
| 6669 | |
| 6670 | return 0; |
| 6671 | } |
| 6672 | |
| 6673 | static void mlx5_ib_stage_delay_drop_cleanup(struct mlx5_ib_dev *dev) |
| 6674 | { |
| 6675 | cancel_delay_drop(dev); |
| 6676 | } |
| 6677 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6678 | static int mlx5_ib_stage_dev_notifier_init(struct mlx5_ib_dev *dev) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6679 | { |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6680 | dev->mdev_events.notifier_call = mlx5_ib_event; |
| 6681 | mlx5_notifier_register(dev->mdev, &dev->mdev_events); |
| 6682 | return 0; |
| 6683 | } |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6684 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6685 | static void mlx5_ib_stage_dev_notifier_cleanup(struct mlx5_ib_dev *dev) |
| 6686 | { |
| 6687 | mlx5_notifier_unregister(dev->mdev, &dev->mdev_events); |
| 6688 | } |
| 6689 | |
| 6690 | static int mlx5_ib_stage_devx_init(struct mlx5_ib_dev *dev) |
| 6691 | { |
| 6692 | int uid; |
| 6693 | |
| 6694 | uid = mlx5_ib_devx_create(dev, false); |
| 6695 | if (uid > 0) { |
| 6696 | dev->devx_whitelist_uid = uid; |
| 6697 | mlx5_ib_devx_init_event_table(dev); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6698 | } |
| 6699 | |
| 6700 | return 0; |
| 6701 | } |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6702 | static void mlx5_ib_stage_devx_cleanup(struct mlx5_ib_dev *dev) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6703 | { |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6704 | if (dev->devx_whitelist_uid) { |
| 6705 | mlx5_ib_devx_cleanup_event_table(dev); |
| 6706 | mlx5_ib_devx_destroy(dev, dev->devx_whitelist_uid); |
| 6707 | } |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6708 | } |
| 6709 | |
| 6710 | void __mlx5_ib_remove(struct mlx5_ib_dev *dev, |
| 6711 | const struct mlx5_ib_profile *profile, |
| 6712 | int stage) |
| 6713 | { |
| 6714 | /* Number of stages to cleanup */ |
| 6715 | while (stage) { |
| 6716 | stage--; |
| 6717 | if (profile->stage[stage].cleanup) |
| 6718 | profile->stage[stage].cleanup(dev); |
| 6719 | } |
| 6720 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6721 | kfree(dev->port); |
| 6722 | ib_dealloc_device(&dev->ib_dev); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6723 | } |
| 6724 | |
| 6725 | void *__mlx5_ib_add(struct mlx5_ib_dev *dev, |
| 6726 | const struct mlx5_ib_profile *profile) |
| 6727 | { |
| 6728 | int err; |
| 6729 | int i; |
| 6730 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6731 | for (i = 0; i < MLX5_IB_STAGE_MAX; i++) { |
| 6732 | if (profile->stage[i].init) { |
| 6733 | err = profile->stage[i].init(dev); |
| 6734 | if (err) |
| 6735 | goto err_out; |
| 6736 | } |
| 6737 | } |
| 6738 | |
| 6739 | dev->profile = profile; |
| 6740 | dev->ib_active = true; |
| 6741 | |
| 6742 | return dev; |
| 6743 | |
| 6744 | err_out: |
| 6745 | __mlx5_ib_remove(dev, profile, i); |
| 6746 | |
| 6747 | return NULL; |
| 6748 | } |
| 6749 | |
| 6750 | static const struct mlx5_ib_profile pf_profile = { |
| 6751 | STAGE_CREATE(MLX5_IB_STAGE_INIT, |
| 6752 | mlx5_ib_stage_init_init, |
| 6753 | mlx5_ib_stage_init_cleanup), |
| 6754 | STAGE_CREATE(MLX5_IB_STAGE_FLOW_DB, |
| 6755 | mlx5_ib_stage_flow_db_init, |
| 6756 | mlx5_ib_stage_flow_db_cleanup), |
| 6757 | STAGE_CREATE(MLX5_IB_STAGE_CAPS, |
| 6758 | mlx5_ib_stage_caps_init, |
| 6759 | NULL), |
| 6760 | STAGE_CREATE(MLX5_IB_STAGE_NON_DEFAULT_CB, |
| 6761 | mlx5_ib_stage_non_default_cb, |
| 6762 | NULL), |
| 6763 | STAGE_CREATE(MLX5_IB_STAGE_ROCE, |
| 6764 | mlx5_ib_stage_roce_init, |
| 6765 | mlx5_ib_stage_roce_cleanup), |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6766 | STAGE_CREATE(MLX5_IB_STAGE_SRQ, |
| 6767 | mlx5_init_srq_table, |
| 6768 | mlx5_cleanup_srq_table), |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6769 | STAGE_CREATE(MLX5_IB_STAGE_DEVICE_RESOURCES, |
| 6770 | mlx5_ib_stage_dev_res_init, |
| 6771 | mlx5_ib_stage_dev_res_cleanup), |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6772 | STAGE_CREATE(MLX5_IB_STAGE_DEVICE_NOTIFIER, |
| 6773 | mlx5_ib_stage_dev_notifier_init, |
| 6774 | mlx5_ib_stage_dev_notifier_cleanup), |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6775 | STAGE_CREATE(MLX5_IB_STAGE_ODP, |
| 6776 | mlx5_ib_stage_odp_init, |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6777 | mlx5_ib_stage_odp_cleanup), |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6778 | STAGE_CREATE(MLX5_IB_STAGE_COUNTERS, |
| 6779 | mlx5_ib_stage_counters_init, |
| 6780 | mlx5_ib_stage_counters_cleanup), |
| 6781 | STAGE_CREATE(MLX5_IB_STAGE_CONG_DEBUGFS, |
| 6782 | mlx5_ib_stage_cong_debugfs_init, |
| 6783 | mlx5_ib_stage_cong_debugfs_cleanup), |
| 6784 | STAGE_CREATE(MLX5_IB_STAGE_UAR, |
| 6785 | mlx5_ib_stage_uar_init, |
| 6786 | mlx5_ib_stage_uar_cleanup), |
| 6787 | STAGE_CREATE(MLX5_IB_STAGE_BFREG, |
| 6788 | mlx5_ib_stage_bfrag_init, |
| 6789 | mlx5_ib_stage_bfrag_cleanup), |
| 6790 | STAGE_CREATE(MLX5_IB_STAGE_PRE_IB_REG_UMR, |
| 6791 | NULL, |
| 6792 | mlx5_ib_stage_pre_ib_reg_umr_cleanup), |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6793 | STAGE_CREATE(MLX5_IB_STAGE_WHITELIST_UID, |
| 6794 | mlx5_ib_stage_devx_init, |
| 6795 | mlx5_ib_stage_devx_cleanup), |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6796 | STAGE_CREATE(MLX5_IB_STAGE_IB_REG, |
| 6797 | mlx5_ib_stage_ib_reg_init, |
| 6798 | mlx5_ib_stage_ib_reg_cleanup), |
| 6799 | STAGE_CREATE(MLX5_IB_STAGE_POST_IB_REG_UMR, |
| 6800 | mlx5_ib_stage_post_ib_reg_umr_init, |
| 6801 | NULL), |
| 6802 | STAGE_CREATE(MLX5_IB_STAGE_DELAY_DROP, |
| 6803 | mlx5_ib_stage_delay_drop_init, |
| 6804 | mlx5_ib_stage_delay_drop_cleanup), |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6805 | }; |
| 6806 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6807 | const struct mlx5_ib_profile uplink_rep_profile = { |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6808 | STAGE_CREATE(MLX5_IB_STAGE_INIT, |
| 6809 | mlx5_ib_stage_init_init, |
| 6810 | mlx5_ib_stage_init_cleanup), |
| 6811 | STAGE_CREATE(MLX5_IB_STAGE_FLOW_DB, |
| 6812 | mlx5_ib_stage_flow_db_init, |
| 6813 | mlx5_ib_stage_flow_db_cleanup), |
| 6814 | STAGE_CREATE(MLX5_IB_STAGE_CAPS, |
| 6815 | mlx5_ib_stage_caps_init, |
| 6816 | NULL), |
| 6817 | STAGE_CREATE(MLX5_IB_STAGE_NON_DEFAULT_CB, |
| 6818 | mlx5_ib_stage_rep_non_default_cb, |
| 6819 | NULL), |
| 6820 | STAGE_CREATE(MLX5_IB_STAGE_ROCE, |
| 6821 | mlx5_ib_stage_rep_roce_init, |
| 6822 | mlx5_ib_stage_rep_roce_cleanup), |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6823 | STAGE_CREATE(MLX5_IB_STAGE_SRQ, |
| 6824 | mlx5_init_srq_table, |
| 6825 | mlx5_cleanup_srq_table), |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6826 | STAGE_CREATE(MLX5_IB_STAGE_DEVICE_RESOURCES, |
| 6827 | mlx5_ib_stage_dev_res_init, |
| 6828 | mlx5_ib_stage_dev_res_cleanup), |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6829 | STAGE_CREATE(MLX5_IB_STAGE_DEVICE_NOTIFIER, |
| 6830 | mlx5_ib_stage_dev_notifier_init, |
| 6831 | mlx5_ib_stage_dev_notifier_cleanup), |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6832 | STAGE_CREATE(MLX5_IB_STAGE_COUNTERS, |
| 6833 | mlx5_ib_stage_counters_init, |
| 6834 | mlx5_ib_stage_counters_cleanup), |
| 6835 | STAGE_CREATE(MLX5_IB_STAGE_UAR, |
| 6836 | mlx5_ib_stage_uar_init, |
| 6837 | mlx5_ib_stage_uar_cleanup), |
| 6838 | STAGE_CREATE(MLX5_IB_STAGE_BFREG, |
| 6839 | mlx5_ib_stage_bfrag_init, |
| 6840 | mlx5_ib_stage_bfrag_cleanup), |
| 6841 | STAGE_CREATE(MLX5_IB_STAGE_PRE_IB_REG_UMR, |
| 6842 | NULL, |
| 6843 | mlx5_ib_stage_pre_ib_reg_umr_cleanup), |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6844 | STAGE_CREATE(MLX5_IB_STAGE_WHITELIST_UID, |
| 6845 | mlx5_ib_stage_devx_init, |
| 6846 | mlx5_ib_stage_devx_cleanup), |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6847 | STAGE_CREATE(MLX5_IB_STAGE_IB_REG, |
| 6848 | mlx5_ib_stage_ib_reg_init, |
| 6849 | mlx5_ib_stage_ib_reg_cleanup), |
| 6850 | STAGE_CREATE(MLX5_IB_STAGE_POST_IB_REG_UMR, |
| 6851 | mlx5_ib_stage_post_ib_reg_umr_init, |
| 6852 | NULL), |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6853 | }; |
| 6854 | |
| 6855 | static void *mlx5_ib_add_slave_port(struct mlx5_core_dev *mdev) |
| 6856 | { |
| 6857 | struct mlx5_ib_multiport_info *mpi; |
| 6858 | struct mlx5_ib_dev *dev; |
| 6859 | bool bound = false; |
| 6860 | int err; |
| 6861 | |
| 6862 | mpi = kzalloc(sizeof(*mpi), GFP_KERNEL); |
| 6863 | if (!mpi) |
| 6864 | return NULL; |
| 6865 | |
| 6866 | mpi->mdev = mdev; |
| 6867 | |
| 6868 | err = mlx5_query_nic_vport_system_image_guid(mdev, |
| 6869 | &mpi->sys_image_guid); |
| 6870 | if (err) { |
| 6871 | kfree(mpi); |
| 6872 | return NULL; |
| 6873 | } |
| 6874 | |
| 6875 | mutex_lock(&mlx5_ib_multiport_mutex); |
| 6876 | list_for_each_entry(dev, &mlx5_ib_dev_list, ib_dev_list) { |
| 6877 | if (dev->sys_image_guid == mpi->sys_image_guid) |
| 6878 | bound = mlx5_ib_bind_slave_port(dev, mpi); |
| 6879 | |
| 6880 | if (bound) { |
| 6881 | rdma_roce_rescan_device(&dev->ib_dev); |
Olivier Deprez | 0e64123 | 2021-09-23 10:07:05 +0200 | [diff] [blame^] | 6882 | mpi->ibdev->ib_active = true; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6883 | break; |
| 6884 | } |
| 6885 | } |
| 6886 | |
| 6887 | if (!bound) { |
| 6888 | list_add_tail(&mpi->list, &mlx5_ib_unaffiliated_port_list); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6889 | dev_dbg(mdev->device, |
| 6890 | "no suitable IB device found to bind to, added to unaffiliated list.\n"); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6891 | } |
| 6892 | mutex_unlock(&mlx5_ib_multiport_mutex); |
| 6893 | |
| 6894 | return mpi; |
| 6895 | } |
| 6896 | |
| 6897 | static void *mlx5_ib_add(struct mlx5_core_dev *mdev) |
| 6898 | { |
| 6899 | enum rdma_link_layer ll; |
| 6900 | struct mlx5_ib_dev *dev; |
| 6901 | int port_type_cap; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6902 | int num_ports; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6903 | |
| 6904 | printk_once(KERN_INFO "%s", mlx5_version); |
| 6905 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6906 | if (MLX5_ESWITCH_MANAGER(mdev) && |
| 6907 | mlx5_ib_eswitch_mode(mdev->priv.eswitch) == MLX5_ESWITCH_OFFLOADS) { |
| 6908 | if (!mlx5_core_mp_enabled(mdev)) |
| 6909 | mlx5_ib_register_vport_reps(mdev); |
| 6910 | return mdev; |
| 6911 | } |
| 6912 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6913 | port_type_cap = MLX5_CAP_GEN(mdev, port_type); |
| 6914 | ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap); |
| 6915 | |
| 6916 | if (mlx5_core_is_mp_slave(mdev) && ll == IB_LINK_LAYER_ETHERNET) |
| 6917 | return mlx5_ib_add_slave_port(mdev); |
| 6918 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6919 | num_ports = max(MLX5_CAP_GEN(mdev, num_ports), |
| 6920 | MLX5_CAP_GEN(mdev, num_vhca_ports)); |
| 6921 | dev = ib_alloc_device(mlx5_ib_dev, ib_dev); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6922 | if (!dev) |
| 6923 | return NULL; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6924 | dev->port = kcalloc(num_ports, sizeof(*dev->port), |
| 6925 | GFP_KERNEL); |
| 6926 | if (!dev->port) { |
| 6927 | ib_dealloc_device(&dev->ib_dev); |
| 6928 | return NULL; |
| 6929 | } |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6930 | |
| 6931 | dev->mdev = mdev; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6932 | dev->num_ports = num_ports; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6933 | |
| 6934 | return __mlx5_ib_add(dev, &pf_profile); |
| 6935 | } |
| 6936 | |
| 6937 | static void mlx5_ib_remove(struct mlx5_core_dev *mdev, void *context) |
| 6938 | { |
| 6939 | struct mlx5_ib_multiport_info *mpi; |
| 6940 | struct mlx5_ib_dev *dev; |
| 6941 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6942 | if (MLX5_ESWITCH_MANAGER(mdev) && context == mdev) { |
| 6943 | mlx5_ib_unregister_vport_reps(mdev); |
| 6944 | return; |
| 6945 | } |
| 6946 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6947 | if (mlx5_core_is_mp_slave(mdev)) { |
| 6948 | mpi = context; |
| 6949 | mutex_lock(&mlx5_ib_multiport_mutex); |
| 6950 | if (mpi->ibdev) |
| 6951 | mlx5_ib_unbind_slave_port(mpi->ibdev, mpi); |
| 6952 | list_del(&mpi->list); |
| 6953 | mutex_unlock(&mlx5_ib_multiport_mutex); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 6954 | kfree(mpi); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6955 | return; |
| 6956 | } |
| 6957 | |
| 6958 | dev = context; |
| 6959 | __mlx5_ib_remove(dev, dev->profile, MLX5_IB_STAGE_MAX); |
| 6960 | } |
| 6961 | |
| 6962 | static struct mlx5_interface mlx5_ib_interface = { |
| 6963 | .add = mlx5_ib_add, |
| 6964 | .remove = mlx5_ib_remove, |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 6965 | .protocol = MLX5_INTERFACE_PROTOCOL_IB, |
| 6966 | }; |
| 6967 | |
| 6968 | unsigned long mlx5_ib_get_xlt_emergency_page(void) |
| 6969 | { |
| 6970 | mutex_lock(&xlt_emergency_page_mutex); |
| 6971 | return xlt_emergency_page; |
| 6972 | } |
| 6973 | |
| 6974 | void mlx5_ib_put_xlt_emergency_page(void) |
| 6975 | { |
| 6976 | mutex_unlock(&xlt_emergency_page_mutex); |
| 6977 | } |
| 6978 | |
| 6979 | static int __init mlx5_ib_init(void) |
| 6980 | { |
| 6981 | int err; |
| 6982 | |
| 6983 | xlt_emergency_page = __get_free_page(GFP_KERNEL); |
| 6984 | if (!xlt_emergency_page) |
| 6985 | return -ENOMEM; |
| 6986 | |
| 6987 | mutex_init(&xlt_emergency_page_mutex); |
| 6988 | |
| 6989 | mlx5_ib_event_wq = alloc_ordered_workqueue("mlx5_ib_event_wq", 0); |
| 6990 | if (!mlx5_ib_event_wq) { |
| 6991 | free_page(xlt_emergency_page); |
| 6992 | return -ENOMEM; |
| 6993 | } |
| 6994 | |
| 6995 | mlx5_ib_odp_init(); |
| 6996 | |
| 6997 | err = mlx5_register_interface(&mlx5_ib_interface); |
| 6998 | |
| 6999 | return err; |
| 7000 | } |
| 7001 | |
| 7002 | static void __exit mlx5_ib_cleanup(void) |
| 7003 | { |
| 7004 | mlx5_unregister_interface(&mlx5_ib_interface); |
| 7005 | destroy_workqueue(mlx5_ib_event_wq); |
| 7006 | mutex_destroy(&xlt_emergency_page_mutex); |
| 7007 | free_page(xlt_emergency_page); |
| 7008 | } |
| 7009 | |
| 7010 | module_init(mlx5_ib_init); |
| 7011 | module_exit(mlx5_ib_cleanup); |