blob: 3e26b0c7391b8b15bf9027e5610a9b1595ff5760 [file] [log] [blame]
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 2003, 2004 Ralf Baechle
7 * Copyright (C) 2004 Maciej W. Rozycki
8 */
9#ifndef __ASM_CPU_FEATURES_H
10#define __ASM_CPU_FEATURES_H
11
12#include <asm/cpu.h>
13#include <asm/cpu-info.h>
14#include <asm/isa-rev.h>
15#include <cpu-feature-overrides.h>
16
17#define __ase(ase) (cpu_data[0].ases & (ase))
David Brazdil0f672f62019-12-10 10:32:29 +000018#define __isa(isa) (cpu_data[0].isa_level & (isa))
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000019#define __opt(opt) (cpu_data[0].options & (opt))
20
21/*
22 * Check if MIPS_ISA_REV is >= isa *and* an option or ASE is detected during
23 * boot (typically by cpu_probe()).
24 *
25 * Note that these should only be used in cases where a kernel built for an
26 * older ISA *cannot* run on a CPU which supports the feature in question. For
27 * example this may be used for features introduced with MIPSr6, since a kernel
28 * built for an older ISA cannot run on a MIPSr6 CPU. This should not be used
29 * for MIPSr2 features however, since a MIPSr1 or earlier kernel might run on a
30 * MIPSr2 CPU.
31 */
32#define __isa_ge_and_ase(isa, ase) ((MIPS_ISA_REV >= (isa)) && __ase(ase))
33#define __isa_ge_and_opt(isa, opt) ((MIPS_ISA_REV >= (isa)) && __opt(opt))
34
35/*
36 * Check if MIPS_ISA_REV is >= isa *or* an option or ASE is detected during
37 * boot (typically by cpu_probe()).
38 *
39 * These are for use with features that are optional up until a particular ISA
40 * revision & then become required.
41 */
42#define __isa_ge_or_ase(isa, ase) ((MIPS_ISA_REV >= (isa)) || __ase(ase))
43#define __isa_ge_or_opt(isa, opt) ((MIPS_ISA_REV >= (isa)) || __opt(opt))
44
45/*
46 * Check if MIPS_ISA_REV is < isa *and* an option or ASE is detected during
47 * boot (typically by cpu_probe()).
48 *
49 * These are for use with features that are optional up until a particular ISA
50 * revision & are then removed - ie. no longer present in any CPU implementing
51 * the given ISA revision.
52 */
53#define __isa_lt_and_ase(isa, ase) ((MIPS_ISA_REV < (isa)) && __ase(ase))
54#define __isa_lt_and_opt(isa, opt) ((MIPS_ISA_REV < (isa)) && __opt(opt))
55
56/*
David Brazdil0f672f62019-12-10 10:32:29 +000057 * Similarly allow for ISA level checks that take into account knowledge of the
58 * ISA targeted by the kernel build, provided by MIPS_ISA_REV.
59 */
60#define __isa_ge_and_flag(isa, flag) ((MIPS_ISA_REV >= (isa)) && __isa(flag))
61#define __isa_ge_or_flag(isa, flag) ((MIPS_ISA_REV >= (isa)) || __isa(flag))
62#define __isa_lt_and_flag(isa, flag) ((MIPS_ISA_REV < (isa)) && __isa(flag))
63#define __isa_range(ge, lt) \
64 ((MIPS_ISA_REV >= (ge)) && (MIPS_ISA_REV < (lt)))
65#define __isa_range_or_flag(ge, lt, flag) \
66 (__isa_range(ge, lt) || ((MIPS_ISA_REV < (lt)) && __isa(flag)))
67
68/*
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000069 * SMP assumption: Options of CPU 0 are a superset of all processors.
70 * This is true for all known MIPS systems.
71 */
72#ifndef cpu_has_tlb
73#define cpu_has_tlb __opt(MIPS_CPU_TLB)
74#endif
75#ifndef cpu_has_ftlb
76#define cpu_has_ftlb __opt(MIPS_CPU_FTLB)
77#endif
78#ifndef cpu_has_tlbinv
79#define cpu_has_tlbinv __opt(MIPS_CPU_TLBINV)
80#endif
81#ifndef cpu_has_segments
82#define cpu_has_segments __opt(MIPS_CPU_SEGMENTS)
83#endif
84#ifndef cpu_has_eva
85#define cpu_has_eva __opt(MIPS_CPU_EVA)
86#endif
87#ifndef cpu_has_htw
88#define cpu_has_htw __opt(MIPS_CPU_HTW)
89#endif
90#ifndef cpu_has_ldpte
91#define cpu_has_ldpte __opt(MIPS_CPU_LDPTE)
92#endif
93#ifndef cpu_has_rixiex
94#define cpu_has_rixiex __isa_ge_or_opt(6, MIPS_CPU_RIXIEX)
95#endif
96#ifndef cpu_has_maar
97#define cpu_has_maar __opt(MIPS_CPU_MAAR)
98#endif
99#ifndef cpu_has_rw_llb
100#define cpu_has_rw_llb __isa_ge_or_opt(6, MIPS_CPU_RW_LLB)
101#endif
102
103/*
104 * For the moment we don't consider R6000 and R8000 so we can assume that
105 * anything that doesn't support R4000-style exceptions and interrupts is
106 * R3000-like. Users should still treat these two macro definitions as
107 * opaque.
108 */
109#ifndef cpu_has_3kex
110#define cpu_has_3kex (!cpu_has_4kex)
111#endif
112#ifndef cpu_has_4kex
113#define cpu_has_4kex __isa_ge_or_opt(1, MIPS_CPU_4KEX)
114#endif
115#ifndef cpu_has_3k_cache
116#define cpu_has_3k_cache __isa_lt_and_opt(1, MIPS_CPU_3K_CACHE)
117#endif
118#define cpu_has_6k_cache 0
119#define cpu_has_8k_cache 0
120#ifndef cpu_has_4k_cache
121#define cpu_has_4k_cache __isa_ge_or_opt(1, MIPS_CPU_4K_CACHE)
122#endif
123#ifndef cpu_has_tx39_cache
124#define cpu_has_tx39_cache __opt(MIPS_CPU_TX39_CACHE)
125#endif
126#ifndef cpu_has_octeon_cache
127#define cpu_has_octeon_cache 0
128#endif
129/* Don't override `cpu_has_fpu' to 1 or the "nofpu" option won't work. */
130#ifndef cpu_has_fpu
David Brazdil0f672f62019-12-10 10:32:29 +0000131# ifdef CONFIG_MIPS_FP_SUPPORT
132# define cpu_has_fpu (current_cpu_data.options & MIPS_CPU_FPU)
133# define raw_cpu_has_fpu (raw_current_cpu_data.options & MIPS_CPU_FPU)
134# else
135# define cpu_has_fpu 0
136# define raw_cpu_has_fpu 0
137# endif
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000138#else
David Brazdil0f672f62019-12-10 10:32:29 +0000139# define raw_cpu_has_fpu cpu_has_fpu
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000140#endif
141#ifndef cpu_has_32fpr
142#define cpu_has_32fpr __isa_ge_or_opt(1, MIPS_CPU_32FPR)
143#endif
144#ifndef cpu_has_counter
145#define cpu_has_counter __opt(MIPS_CPU_COUNTER)
146#endif
147#ifndef cpu_has_watch
148#define cpu_has_watch __opt(MIPS_CPU_WATCH)
149#endif
150#ifndef cpu_has_divec
151#define cpu_has_divec __isa_ge_or_opt(1, MIPS_CPU_DIVEC)
152#endif
153#ifndef cpu_has_vce
154#define cpu_has_vce __opt(MIPS_CPU_VCE)
155#endif
156#ifndef cpu_has_cache_cdex_p
157#define cpu_has_cache_cdex_p __opt(MIPS_CPU_CACHE_CDEX_P)
158#endif
159#ifndef cpu_has_cache_cdex_s
160#define cpu_has_cache_cdex_s __opt(MIPS_CPU_CACHE_CDEX_S)
161#endif
162#ifndef cpu_has_prefetch
163#define cpu_has_prefetch __isa_ge_or_opt(1, MIPS_CPU_PREFETCH)
164#endif
165#ifndef cpu_has_mcheck
166#define cpu_has_mcheck __isa_ge_or_opt(1, MIPS_CPU_MCHECK)
167#endif
168#ifndef cpu_has_ejtag
169#define cpu_has_ejtag __opt(MIPS_CPU_EJTAG)
170#endif
171#ifndef cpu_has_llsc
172#define cpu_has_llsc __isa_ge_or_opt(1, MIPS_CPU_LLSC)
173#endif
174#ifndef cpu_has_bp_ghist
175#define cpu_has_bp_ghist __opt(MIPS_CPU_BP_GHIST)
176#endif
177#ifndef kernel_uses_llsc
178#define kernel_uses_llsc cpu_has_llsc
179#endif
180#ifndef cpu_has_guestctl0ext
181#define cpu_has_guestctl0ext __opt(MIPS_CPU_GUESTCTL0EXT)
182#endif
183#ifndef cpu_has_guestctl1
184#define cpu_has_guestctl1 __opt(MIPS_CPU_GUESTCTL1)
185#endif
186#ifndef cpu_has_guestctl2
187#define cpu_has_guestctl2 __opt(MIPS_CPU_GUESTCTL2)
188#endif
189#ifndef cpu_has_guestid
190#define cpu_has_guestid __opt(MIPS_CPU_GUESTID)
191#endif
192#ifndef cpu_has_drg
193#define cpu_has_drg __opt(MIPS_CPU_DRG)
194#endif
195#ifndef cpu_has_mips16
196#define cpu_has_mips16 __isa_lt_and_ase(6, MIPS_ASE_MIPS16)
197#endif
198#ifndef cpu_has_mips16e2
199#define cpu_has_mips16e2 __isa_lt_and_ase(6, MIPS_ASE_MIPS16E2)
200#endif
201#ifndef cpu_has_mdmx
202#define cpu_has_mdmx __isa_lt_and_ase(6, MIPS_ASE_MDMX)
203#endif
204#ifndef cpu_has_mips3d
205#define cpu_has_mips3d __isa_lt_and_ase(6, MIPS_ASE_MIPS3D)
206#endif
207#ifndef cpu_has_smartmips
208#define cpu_has_smartmips __isa_lt_and_ase(6, MIPS_ASE_SMARTMIPS)
209#endif
210
211#ifndef cpu_has_rixi
212#define cpu_has_rixi __isa_ge_or_opt(6, MIPS_CPU_RIXI)
213#endif
214
215#ifndef cpu_has_mmips
David Brazdil0f672f62019-12-10 10:32:29 +0000216# if defined(__mips_micromips)
217# define cpu_has_mmips 1
218# elif defined(CONFIG_SYS_SUPPORTS_MICROMIPS)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000219# define cpu_has_mmips __opt(MIPS_CPU_MICROMIPS)
220# else
221# define cpu_has_mmips 0
222# endif
223#endif
224
225#ifndef cpu_has_lpa
226#define cpu_has_lpa __opt(MIPS_CPU_LPA)
227#endif
228#ifndef cpu_has_mvh
229#define cpu_has_mvh __opt(MIPS_CPU_MVH)
230#endif
231#ifndef cpu_has_xpa
232#define cpu_has_xpa (cpu_has_lpa && cpu_has_mvh)
233#endif
234#ifndef cpu_has_vtag_icache
235#define cpu_has_vtag_icache (cpu_data[0].icache.flags & MIPS_CACHE_VTAG)
236#endif
237#ifndef cpu_has_dc_aliases
238#define cpu_has_dc_aliases (cpu_data[0].dcache.flags & MIPS_CACHE_ALIASES)
239#endif
240#ifndef cpu_has_ic_fills_f_dc
241#define cpu_has_ic_fills_f_dc (cpu_data[0].icache.flags & MIPS_CACHE_IC_F_DC)
242#endif
243#ifndef cpu_has_pindexed_dcache
244#define cpu_has_pindexed_dcache (cpu_data[0].dcache.flags & MIPS_CACHE_PINDEX)
245#endif
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000246
247/*
248 * I-Cache snoops remote store. This only matters on SMP. Some multiprocessors
249 * such as the R10000 have I-Caches that snoop local stores; the embedded ones
250 * don't. For maintaining I-cache coherency this means we need to flush the
251 * D-cache all the way back to whever the I-cache does refills from, so the
252 * I-cache has a chance to see the new data at all. Then we have to flush the
253 * I-cache also.
254 * Note we may have been rescheduled and may no longer be running on the CPU
255 * that did the store so we can't optimize this into only doing the flush on
256 * the local CPU.
257 */
258#ifndef cpu_icache_snoops_remote_store
259#ifdef CONFIG_SMP
260#define cpu_icache_snoops_remote_store (cpu_data[0].icache.flags & MIPS_IC_SNOOPS_REMOTE)
261#else
262#define cpu_icache_snoops_remote_store 1
263#endif
264#endif
265
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000266#ifndef cpu_has_mips_1
David Brazdil0f672f62019-12-10 10:32:29 +0000267# define cpu_has_mips_1 (MIPS_ISA_REV < 6)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000268#endif
269#ifndef cpu_has_mips_2
David Brazdil0f672f62019-12-10 10:32:29 +0000270# define cpu_has_mips_2 __isa_lt_and_flag(6, MIPS_CPU_ISA_II)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000271#endif
272#ifndef cpu_has_mips_3
David Brazdil0f672f62019-12-10 10:32:29 +0000273# define cpu_has_mips_3 __isa_lt_and_flag(6, MIPS_CPU_ISA_III)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000274#endif
275#ifndef cpu_has_mips_4
David Brazdil0f672f62019-12-10 10:32:29 +0000276# define cpu_has_mips_4 __isa_lt_and_flag(6, MIPS_CPU_ISA_IV)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000277#endif
278#ifndef cpu_has_mips_5
David Brazdil0f672f62019-12-10 10:32:29 +0000279# define cpu_has_mips_5 __isa_lt_and_flag(6, MIPS_CPU_ISA_V)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000280#endif
281#ifndef cpu_has_mips32r1
David Brazdil0f672f62019-12-10 10:32:29 +0000282# define cpu_has_mips32r1 __isa_range_or_flag(1, 6, MIPS_CPU_ISA_M32R1)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000283#endif
284#ifndef cpu_has_mips32r2
David Brazdil0f672f62019-12-10 10:32:29 +0000285# define cpu_has_mips32r2 __isa_range_or_flag(2, 6, MIPS_CPU_ISA_M32R2)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000286#endif
287#ifndef cpu_has_mips32r6
David Brazdil0f672f62019-12-10 10:32:29 +0000288# define cpu_has_mips32r6 __isa_ge_or_flag(6, MIPS_CPU_ISA_M32R6)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000289#endif
290#ifndef cpu_has_mips64r1
Olivier Deprez0e641232021-09-23 10:07:05 +0200291# define cpu_has_mips64r1 (cpu_has_64bits && \
292 __isa_range_or_flag(1, 6, MIPS_CPU_ISA_M64R1))
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000293#endif
294#ifndef cpu_has_mips64r2
Olivier Deprez0e641232021-09-23 10:07:05 +0200295# define cpu_has_mips64r2 (cpu_has_64bits && \
296 __isa_range_or_flag(2, 6, MIPS_CPU_ISA_M64R2))
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000297#endif
298#ifndef cpu_has_mips64r6
David Brazdil0f672f62019-12-10 10:32:29 +0000299# define cpu_has_mips64r6 __isa_ge_and_flag(6, MIPS_CPU_ISA_M64R6)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000300#endif
301
302/*
303 * Shortcuts ...
304 */
305#define cpu_has_mips_2_3_4_5 (cpu_has_mips_2 | cpu_has_mips_3_4_5)
306#define cpu_has_mips_3_4_5 (cpu_has_mips_3 | cpu_has_mips_4_5)
307#define cpu_has_mips_4_5 (cpu_has_mips_4 | cpu_has_mips_5)
308
309#define cpu_has_mips_2_3_4_5_r (cpu_has_mips_2 | cpu_has_mips_3_4_5_r)
310#define cpu_has_mips_3_4_5_r (cpu_has_mips_3 | cpu_has_mips_4_5_r)
311#define cpu_has_mips_4_5_r (cpu_has_mips_4 | cpu_has_mips_5_r)
312#define cpu_has_mips_5_r (cpu_has_mips_5 | cpu_has_mips_r)
313
314#define cpu_has_mips_3_4_5_64_r2_r6 \
315 (cpu_has_mips_3 | cpu_has_mips_4_5_64_r2_r6)
316#define cpu_has_mips_4_5_64_r2_r6 \
317 (cpu_has_mips_4_5 | cpu_has_mips64r1 | \
318 cpu_has_mips_r2 | cpu_has_mips_r6)
319
320#define cpu_has_mips32 (cpu_has_mips32r1 | cpu_has_mips32r2 | cpu_has_mips32r6)
321#define cpu_has_mips64 (cpu_has_mips64r1 | cpu_has_mips64r2 | cpu_has_mips64r6)
322#define cpu_has_mips_r1 (cpu_has_mips32r1 | cpu_has_mips64r1)
323#define cpu_has_mips_r2 (cpu_has_mips32r2 | cpu_has_mips64r2)
324#define cpu_has_mips_r6 (cpu_has_mips32r6 | cpu_has_mips64r6)
325#define cpu_has_mips_r (cpu_has_mips32r1 | cpu_has_mips32r2 | \
326 cpu_has_mips32r6 | cpu_has_mips64r1 | \
327 cpu_has_mips64r2 | cpu_has_mips64r6)
328
329/* MIPSR2 and MIPSR6 have a lot of similarities */
330#define cpu_has_mips_r2_r6 (cpu_has_mips_r2 | cpu_has_mips_r6)
331
332/*
333 * cpu_has_mips_r2_exec_hazard - return if IHB is required on current processor
334 *
335 * Returns non-zero value if the current processor implementation requires
336 * an IHB instruction to deal with an instruction hazard as per MIPS R2
337 * architecture specification, zero otherwise.
338 */
339#ifndef cpu_has_mips_r2_exec_hazard
340#define cpu_has_mips_r2_exec_hazard \
341({ \
342 int __res; \
343 \
344 switch (current_cpu_type()) { \
345 case CPU_M14KC: \
346 case CPU_74K: \
347 case CPU_1074K: \
348 case CPU_PROAPTIV: \
349 case CPU_P5600: \
350 case CPU_M5150: \
351 case CPU_QEMU_GENERIC: \
352 case CPU_CAVIUM_OCTEON: \
353 case CPU_CAVIUM_OCTEON_PLUS: \
354 case CPU_CAVIUM_OCTEON2: \
355 case CPU_CAVIUM_OCTEON3: \
356 __res = 0; \
357 break; \
358 \
359 default: \
360 __res = 1; \
361 } \
362 \
363 __res; \
364})
365#endif
366
367/*
368 * MIPS32, MIPS64, VR5500, IDT32332, IDT32334 and maybe a few other
369 * pre-MIPS32/MIPS64 processors have CLO, CLZ. The IDT RC64574 is 64-bit and
370 * has CLO and CLZ but not DCLO nor DCLZ. For 64-bit kernels
371 * cpu_has_clo_clz also indicates the availability of DCLO and DCLZ.
372 */
373#ifndef cpu_has_clo_clz
374#define cpu_has_clo_clz cpu_has_mips_r
375#endif
376
377/*
378 * MIPS32 R2, MIPS64 R2, Loongson 3A and Octeon have WSBH.
379 * MIPS64 R2, Loongson 3A and Octeon have WSBH, DSBH and DSHD.
380 * This indicates the availability of WSBH and in case of 64 bit CPUs also
381 * DSBH and DSHD.
382 */
383#ifndef cpu_has_wsbh
384#define cpu_has_wsbh cpu_has_mips_r2
385#endif
386
387#ifndef cpu_has_dsp
388#define cpu_has_dsp __ase(MIPS_ASE_DSP)
389#endif
390
391#ifndef cpu_has_dsp2
392#define cpu_has_dsp2 __ase(MIPS_ASE_DSP2P)
393#endif
394
395#ifndef cpu_has_dsp3
396#define cpu_has_dsp3 __ase(MIPS_ASE_DSP3)
397#endif
398
David Brazdil0f672f62019-12-10 10:32:29 +0000399#ifndef cpu_has_loongson_mmi
400#define cpu_has_loongson_mmi __ase(MIPS_ASE_LOONGSON_MMI)
401#endif
402
403#ifndef cpu_has_loongson_cam
404#define cpu_has_loongson_cam __ase(MIPS_ASE_LOONGSON_CAM)
405#endif
406
407#ifndef cpu_has_loongson_ext
408#define cpu_has_loongson_ext __ase(MIPS_ASE_LOONGSON_EXT)
409#endif
410
411#ifndef cpu_has_loongson_ext2
412#define cpu_has_loongson_ext2 __ase(MIPS_ASE_LOONGSON_EXT2)
413#endif
414
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000415#ifndef cpu_has_mipsmt
416#define cpu_has_mipsmt __isa_lt_and_ase(6, MIPS_ASE_MIPSMT)
417#endif
418
419#ifndef cpu_has_vp
420#define cpu_has_vp __isa_ge_and_opt(6, MIPS_CPU_VP)
421#endif
422
423#ifndef cpu_has_userlocal
424#define cpu_has_userlocal __isa_ge_or_opt(6, MIPS_CPU_ULRI)
425#endif
426
427#ifdef CONFIG_32BIT
428# ifndef cpu_has_nofpuex
429# define cpu_has_nofpuex __isa_lt_and_opt(1, MIPS_CPU_NOFPUEX)
430# endif
431# ifndef cpu_has_64bits
432# define cpu_has_64bits (cpu_data[0].isa_level & MIPS_CPU_ISA_64BIT)
433# endif
434# ifndef cpu_has_64bit_zero_reg
435# define cpu_has_64bit_zero_reg (cpu_data[0].isa_level & MIPS_CPU_ISA_64BIT)
436# endif
437# ifndef cpu_has_64bit_gp_regs
438# define cpu_has_64bit_gp_regs 0
439# endif
440# ifndef cpu_has_64bit_addresses
441# define cpu_has_64bit_addresses 0
442# endif
443# ifndef cpu_vmbits
444# define cpu_vmbits 31
445# endif
446#endif
447
448#ifdef CONFIG_64BIT
449# ifndef cpu_has_nofpuex
450# define cpu_has_nofpuex 0
451# endif
452# ifndef cpu_has_64bits
453# define cpu_has_64bits 1
454# endif
455# ifndef cpu_has_64bit_zero_reg
456# define cpu_has_64bit_zero_reg 1
457# endif
458# ifndef cpu_has_64bit_gp_regs
459# define cpu_has_64bit_gp_regs 1
460# endif
461# ifndef cpu_has_64bit_addresses
462# define cpu_has_64bit_addresses 1
463# endif
464# ifndef cpu_vmbits
465# define cpu_vmbits cpu_data[0].vmbits
466# define __NEED_VMBITS_PROBE
467# endif
468#endif
469
470#if defined(CONFIG_CPU_MIPSR2_IRQ_VI) && !defined(cpu_has_vint)
471# define cpu_has_vint __opt(MIPS_CPU_VINT)
472#elif !defined(cpu_has_vint)
473# define cpu_has_vint 0
474#endif
475
476#if defined(CONFIG_CPU_MIPSR2_IRQ_EI) && !defined(cpu_has_veic)
477# define cpu_has_veic __opt(MIPS_CPU_VEIC)
478#elif !defined(cpu_has_veic)
479# define cpu_has_veic 0
480#endif
481
482#ifndef cpu_has_inclusive_pcaches
483#define cpu_has_inclusive_pcaches __opt(MIPS_CPU_INCLUSIVE_CACHES)
484#endif
485
486#ifndef cpu_dcache_line_size
487#define cpu_dcache_line_size() cpu_data[0].dcache.linesz
488#endif
489#ifndef cpu_icache_line_size
490#define cpu_icache_line_size() cpu_data[0].icache.linesz
491#endif
492#ifndef cpu_scache_line_size
493#define cpu_scache_line_size() cpu_data[0].scache.linesz
494#endif
495#ifndef cpu_tcache_line_size
496#define cpu_tcache_line_size() cpu_data[0].tcache.linesz
497#endif
498
499#ifndef cpu_hwrena_impl_bits
500#define cpu_hwrena_impl_bits 0
501#endif
502
503#ifndef cpu_has_perf_cntr_intr_bit
504#define cpu_has_perf_cntr_intr_bit __opt(MIPS_CPU_PCI)
505#endif
506
507#ifndef cpu_has_vz
508#define cpu_has_vz __ase(MIPS_ASE_VZ)
509#endif
510
511#if defined(CONFIG_CPU_HAS_MSA) && !defined(cpu_has_msa)
512# define cpu_has_msa __ase(MIPS_ASE_MSA)
513#elif !defined(cpu_has_msa)
514# define cpu_has_msa 0
515#endif
516
517#ifndef cpu_has_ufr
518# define cpu_has_ufr __opt(MIPS_CPU_UFR)
519#endif
520
521#ifndef cpu_has_fre
522# define cpu_has_fre __opt(MIPS_CPU_FRE)
523#endif
524
525#ifndef cpu_has_cdmm
526# define cpu_has_cdmm __opt(MIPS_CPU_CDMM)
527#endif
528
529#ifndef cpu_has_small_pages
530# define cpu_has_small_pages __opt(MIPS_CPU_SP)
531#endif
532
533#ifndef cpu_has_nan_legacy
534#define cpu_has_nan_legacy __isa_lt_and_opt(6, MIPS_CPU_NAN_LEGACY)
535#endif
536#ifndef cpu_has_nan_2008
537#define cpu_has_nan_2008 __isa_ge_or_opt(6, MIPS_CPU_NAN_2008)
538#endif
539
540#ifndef cpu_has_ebase_wg
541# define cpu_has_ebase_wg __opt(MIPS_CPU_EBASE_WG)
542#endif
543
544#ifndef cpu_has_badinstr
545# define cpu_has_badinstr __isa_ge_or_opt(6, MIPS_CPU_BADINSTR)
546#endif
547
548#ifndef cpu_has_badinstrp
549# define cpu_has_badinstrp __isa_ge_or_opt(6, MIPS_CPU_BADINSTRP)
550#endif
551
552#ifndef cpu_has_contextconfig
553# define cpu_has_contextconfig __opt(MIPS_CPU_CTXTC)
554#endif
555
556#ifndef cpu_has_perf
557# define cpu_has_perf __opt(MIPS_CPU_PERF)
558#endif
559
560#ifdef CONFIG_SMP
561/*
562 * Some systems share FTLB RAMs between threads within a core (siblings in
563 * kernel parlance). This means that FTLB entries may become invalid at almost
564 * any point when an entry is evicted due to a sibling thread writing an entry
565 * to the shared FTLB RAM.
566 *
567 * This is only relevant to SMP systems, and the only systems that exhibit this
568 * property implement MIPSr6 or higher so we constrain support for this to
569 * kernels that will run on such systems.
570 */
571# ifndef cpu_has_shared_ftlb_ram
572# define cpu_has_shared_ftlb_ram \
573 __isa_ge_and_opt(6, MIPS_CPU_SHARED_FTLB_RAM)
574# endif
575
576/*
577 * Some systems take this a step further & share FTLB entries between siblings.
578 * This is implemented as TLB writes happening as usual, but if an entry
579 * written by a sibling exists in the shared FTLB for a translation which would
580 * otherwise cause a TLB refill exception then the CPU will use the entry
581 * written by its sibling rather than triggering a refill & writing a matching
582 * TLB entry for itself.
583 *
584 * This is naturally only valid if a TLB entry is known to be suitable for use
585 * on all siblings in a CPU, and so it only takes effect when MMIDs are in use
586 * rather than ASIDs or when a TLB entry is marked global.
587 */
588# ifndef cpu_has_shared_ftlb_entries
589# define cpu_has_shared_ftlb_entries \
590 __isa_ge_and_opt(6, MIPS_CPU_SHARED_FTLB_ENTRIES)
591# endif
592#endif /* SMP */
593
594#ifndef cpu_has_shared_ftlb_ram
595# define cpu_has_shared_ftlb_ram 0
596#endif
597#ifndef cpu_has_shared_ftlb_entries
598# define cpu_has_shared_ftlb_entries 0
599#endif
600
601#ifdef CONFIG_MIPS_MT_SMP
602# define cpu_has_mipsmt_pertccounters \
603 __isa_lt_and_opt(6, MIPS_CPU_MT_PER_TC_PERF_COUNTERS)
604#else
605# define cpu_has_mipsmt_pertccounters 0
606#endif /* CONFIG_MIPS_MT_SMP */
607
608/*
David Brazdil0f672f62019-12-10 10:32:29 +0000609 * We only enable MMID support for configurations which natively support 64 bit
610 * atomics because getting good performance from the allocator relies upon
611 * efficient atomic64_*() functions.
612 */
613#ifndef cpu_has_mmid
614# ifdef CONFIG_GENERIC_ATOMIC64
615# define cpu_has_mmid 0
616# else
617# define cpu_has_mmid __isa_ge_and_opt(6, MIPS_CPU_MMID)
618# endif
619#endif
620
621/*
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000622 * Guest capabilities
623 */
624#ifndef cpu_guest_has_conf1
625#define cpu_guest_has_conf1 (cpu_data[0].guest.conf & (1 << 1))
626#endif
627#ifndef cpu_guest_has_conf2
628#define cpu_guest_has_conf2 (cpu_data[0].guest.conf & (1 << 2))
629#endif
630#ifndef cpu_guest_has_conf3
631#define cpu_guest_has_conf3 (cpu_data[0].guest.conf & (1 << 3))
632#endif
633#ifndef cpu_guest_has_conf4
634#define cpu_guest_has_conf4 (cpu_data[0].guest.conf & (1 << 4))
635#endif
636#ifndef cpu_guest_has_conf5
637#define cpu_guest_has_conf5 (cpu_data[0].guest.conf & (1 << 5))
638#endif
639#ifndef cpu_guest_has_conf6
640#define cpu_guest_has_conf6 (cpu_data[0].guest.conf & (1 << 6))
641#endif
642#ifndef cpu_guest_has_conf7
643#define cpu_guest_has_conf7 (cpu_data[0].guest.conf & (1 << 7))
644#endif
645#ifndef cpu_guest_has_fpu
646#define cpu_guest_has_fpu (cpu_data[0].guest.options & MIPS_CPU_FPU)
647#endif
648#ifndef cpu_guest_has_watch
649#define cpu_guest_has_watch (cpu_data[0].guest.options & MIPS_CPU_WATCH)
650#endif
651#ifndef cpu_guest_has_contextconfig
652#define cpu_guest_has_contextconfig (cpu_data[0].guest.options & MIPS_CPU_CTXTC)
653#endif
654#ifndef cpu_guest_has_segments
655#define cpu_guest_has_segments (cpu_data[0].guest.options & MIPS_CPU_SEGMENTS)
656#endif
657#ifndef cpu_guest_has_badinstr
658#define cpu_guest_has_badinstr (cpu_data[0].guest.options & MIPS_CPU_BADINSTR)
659#endif
660#ifndef cpu_guest_has_badinstrp
661#define cpu_guest_has_badinstrp (cpu_data[0].guest.options & MIPS_CPU_BADINSTRP)
662#endif
663#ifndef cpu_guest_has_htw
664#define cpu_guest_has_htw (cpu_data[0].guest.options & MIPS_CPU_HTW)
665#endif
666#ifndef cpu_guest_has_mvh
667#define cpu_guest_has_mvh (cpu_data[0].guest.options & MIPS_CPU_MVH)
668#endif
669#ifndef cpu_guest_has_msa
670#define cpu_guest_has_msa (cpu_data[0].guest.ases & MIPS_ASE_MSA)
671#endif
672#ifndef cpu_guest_has_kscr
673#define cpu_guest_has_kscr(n) (cpu_data[0].guest.kscratch_mask & (1u << (n)))
674#endif
675#ifndef cpu_guest_has_rw_llb
676#define cpu_guest_has_rw_llb (cpu_has_mips_r6 || (cpu_data[0].guest.options & MIPS_CPU_RW_LLB))
677#endif
678#ifndef cpu_guest_has_perf
679#define cpu_guest_has_perf (cpu_data[0].guest.options & MIPS_CPU_PERF)
680#endif
681#ifndef cpu_guest_has_maar
682#define cpu_guest_has_maar (cpu_data[0].guest.options & MIPS_CPU_MAAR)
683#endif
684#ifndef cpu_guest_has_userlocal
685#define cpu_guest_has_userlocal (cpu_data[0].guest.options & MIPS_CPU_ULRI)
686#endif
687
688/*
689 * Guest dynamic capabilities
690 */
691#ifndef cpu_guest_has_dyn_fpu
692#define cpu_guest_has_dyn_fpu (cpu_data[0].guest.options_dyn & MIPS_CPU_FPU)
693#endif
694#ifndef cpu_guest_has_dyn_watch
695#define cpu_guest_has_dyn_watch (cpu_data[0].guest.options_dyn & MIPS_CPU_WATCH)
696#endif
697#ifndef cpu_guest_has_dyn_contextconfig
698#define cpu_guest_has_dyn_contextconfig (cpu_data[0].guest.options_dyn & MIPS_CPU_CTXTC)
699#endif
700#ifndef cpu_guest_has_dyn_perf
701#define cpu_guest_has_dyn_perf (cpu_data[0].guest.options_dyn & MIPS_CPU_PERF)
702#endif
703#ifndef cpu_guest_has_dyn_msa
704#define cpu_guest_has_dyn_msa (cpu_data[0].guest.ases_dyn & MIPS_ASE_MSA)
705#endif
706#ifndef cpu_guest_has_dyn_maar
707#define cpu_guest_has_dyn_maar (cpu_data[0].guest.options_dyn & MIPS_CPU_MAAR)
708#endif
709
710#endif /* __ASM_CPU_FEATURES_H */