Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame^] | 1 | /* |
| 2 | * Common functionality for the alsa driver code base for HD Audio. |
| 3 | * |
| 4 | * This program is free software; you can redistribute it and/or modify it |
| 5 | * under the terms of the GNU General Public License as published by the Free |
| 6 | * Software Foundation; either version 2 of the License, or (at your option) |
| 7 | * any later version. |
| 8 | * |
| 9 | * This program is distributed in the hope that it will be useful, but WITHOUT |
| 10 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 11 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 12 | * more details. |
| 13 | */ |
| 14 | |
| 15 | #ifndef __SOUND_HDA_CONTROLLER_H |
| 16 | #define __SOUND_HDA_CONTROLLER_H |
| 17 | |
| 18 | #include <linux/timecounter.h> |
| 19 | #include <linux/interrupt.h> |
| 20 | #include <sound/core.h> |
| 21 | #include <sound/pcm.h> |
| 22 | #include <sound/initval.h> |
| 23 | #include "hda_codec.h" |
| 24 | #include <sound/hda_register.h> |
| 25 | |
| 26 | #define AZX_MAX_CODECS HDA_MAX_CODECS |
| 27 | #define AZX_DEFAULT_CODECS 4 |
| 28 | |
| 29 | /* driver quirks (capabilities) */ |
| 30 | /* bits 0-7 are used for indicating driver type */ |
| 31 | #define AZX_DCAPS_NO_TCSEL (1 << 8) /* No Intel TCSEL bit */ |
| 32 | #define AZX_DCAPS_NO_MSI (1 << 9) /* No MSI support */ |
| 33 | #define AZX_DCAPS_SNOOP_MASK (3 << 10) /* snoop type mask */ |
| 34 | #define AZX_DCAPS_SNOOP_OFF (1 << 12) /* snoop default off */ |
| 35 | #ifdef CONFIG_SND_HDA_I915 |
| 36 | #define AZX_DCAPS_I915_COMPONENT (1 << 13) /* bind with i915 gfx */ |
| 37 | #else |
| 38 | #define AZX_DCAPS_I915_COMPONENT 0 /* NOP */ |
| 39 | #endif |
| 40 | /* 14 unused */ |
| 41 | #define AZX_DCAPS_CTX_WORKAROUND (1 << 15) /* X-Fi workaround */ |
| 42 | #define AZX_DCAPS_POSFIX_LPIB (1 << 16) /* Use LPIB as default */ |
| 43 | /* 17 unused */ |
| 44 | #define AZX_DCAPS_NO_64BIT (1 << 18) /* No 64bit address */ |
| 45 | #define AZX_DCAPS_SYNC_WRITE (1 << 19) /* sync each cmd write */ |
| 46 | #define AZX_DCAPS_OLD_SSYNC (1 << 20) /* Old SSYNC reg for ICH */ |
| 47 | #define AZX_DCAPS_NO_ALIGN_BUFSIZE (1 << 21) /* no buffer size alignment */ |
| 48 | /* 22 unused */ |
| 49 | #define AZX_DCAPS_4K_BDLE_BOUNDARY (1 << 23) /* BDLE in 4k boundary */ |
| 50 | /* 24 unused */ |
| 51 | #define AZX_DCAPS_COUNT_LPIB_DELAY (1 << 25) /* Take LPIB as delay */ |
| 52 | #define AZX_DCAPS_PM_RUNTIME (1 << 26) /* runtime PM support */ |
| 53 | #ifdef CONFIG_SND_HDA_I915 |
| 54 | #define AZX_DCAPS_I915_POWERWELL (1 << 27) /* HSW i915 powerwell support */ |
| 55 | #else |
| 56 | #define AZX_DCAPS_I915_POWERWELL 0 /* NOP */ |
| 57 | #endif |
| 58 | #define AZX_DCAPS_CORBRP_SELF_CLEAR (1 << 28) /* CORBRP clears itself after reset */ |
| 59 | #define AZX_DCAPS_NO_MSI64 (1 << 29) /* Stick to 32-bit MSIs */ |
| 60 | #define AZX_DCAPS_SEPARATE_STREAM_TAG (1 << 30) /* capture and playback use separate stream tag */ |
| 61 | |
| 62 | enum { |
| 63 | AZX_SNOOP_TYPE_NONE, |
| 64 | AZX_SNOOP_TYPE_SCH, |
| 65 | AZX_SNOOP_TYPE_ATI, |
| 66 | AZX_SNOOP_TYPE_NVIDIA, |
| 67 | }; |
| 68 | |
| 69 | struct azx_dev { |
| 70 | struct hdac_stream core; |
| 71 | |
| 72 | unsigned int irq_pending:1; |
| 73 | /* |
| 74 | * For VIA: |
| 75 | * A flag to ensure DMA position is 0 |
| 76 | * when link position is not greater than FIFO size |
| 77 | */ |
| 78 | unsigned int insufficient:1; |
| 79 | unsigned int wc_marked:1; |
| 80 | }; |
| 81 | |
| 82 | #define azx_stream(dev) (&(dev)->core) |
| 83 | #define stream_to_azx_dev(s) container_of(s, struct azx_dev, core) |
| 84 | |
| 85 | struct azx; |
| 86 | |
| 87 | /* Functions to read/write to hda registers. */ |
| 88 | struct hda_controller_ops { |
| 89 | /* Disable msi if supported, PCI only */ |
| 90 | int (*disable_msi_reset_irq)(struct azx *); |
| 91 | int (*substream_alloc_pages)(struct azx *chip, |
| 92 | struct snd_pcm_substream *substream, |
| 93 | size_t size); |
| 94 | int (*substream_free_pages)(struct azx *chip, |
| 95 | struct snd_pcm_substream *substream); |
| 96 | void (*pcm_mmap_prepare)(struct snd_pcm_substream *substream, |
| 97 | struct vm_area_struct *area); |
| 98 | /* Check if current position is acceptable */ |
| 99 | int (*position_check)(struct azx *chip, struct azx_dev *azx_dev); |
| 100 | /* enable/disable the link power */ |
| 101 | int (*link_power)(struct azx *chip, bool enable); |
| 102 | }; |
| 103 | |
| 104 | struct azx_pcm { |
| 105 | struct azx *chip; |
| 106 | struct snd_pcm *pcm; |
| 107 | struct hda_codec *codec; |
| 108 | struct hda_pcm *info; |
| 109 | struct list_head list; |
| 110 | }; |
| 111 | |
| 112 | typedef unsigned int (*azx_get_pos_callback_t)(struct azx *, struct azx_dev *); |
| 113 | typedef int (*azx_get_delay_callback_t)(struct azx *, struct azx_dev *, unsigned int pos); |
| 114 | |
| 115 | struct azx { |
| 116 | struct hda_bus bus; |
| 117 | |
| 118 | struct snd_card *card; |
| 119 | struct pci_dev *pci; |
| 120 | int dev_index; |
| 121 | |
| 122 | /* chip type specific */ |
| 123 | int driver_type; |
| 124 | unsigned int driver_caps; |
| 125 | int playback_streams; |
| 126 | int playback_index_offset; |
| 127 | int capture_streams; |
| 128 | int capture_index_offset; |
| 129 | int num_streams; |
| 130 | const int *jackpoll_ms; /* per-card jack poll interval */ |
| 131 | |
| 132 | /* Register interaction. */ |
| 133 | const struct hda_controller_ops *ops; |
| 134 | |
| 135 | /* position adjustment callbacks */ |
| 136 | azx_get_pos_callback_t get_position[2]; |
| 137 | azx_get_delay_callback_t get_delay[2]; |
| 138 | |
| 139 | /* locks */ |
| 140 | struct mutex open_mutex; /* Prevents concurrent open/close operations */ |
| 141 | |
| 142 | /* PCM */ |
| 143 | struct list_head pcm_list; /* azx_pcm list */ |
| 144 | |
| 145 | /* HD codec */ |
| 146 | int codec_probe_mask; /* copied from probe_mask option */ |
| 147 | unsigned int beep_mode; |
| 148 | |
| 149 | #ifdef CONFIG_SND_HDA_PATCH_LOADER |
| 150 | const struct firmware *fw; |
| 151 | #endif |
| 152 | |
| 153 | /* flags */ |
| 154 | int bdl_pos_adj; |
| 155 | int poll_count; |
| 156 | unsigned int running:1; |
| 157 | unsigned int fallback_to_single_cmd:1; |
| 158 | unsigned int single_cmd:1; |
| 159 | unsigned int polling_mode:1; |
| 160 | unsigned int msi:1; |
| 161 | unsigned int probing:1; /* codec probing phase */ |
| 162 | unsigned int snoop:1; |
| 163 | unsigned int uc_buffer:1; /* non-cached pages for stream buffers */ |
| 164 | unsigned int align_buffer_size:1; |
| 165 | unsigned int region_requested:1; |
| 166 | unsigned int disabled:1; /* disabled by vga_switcheroo */ |
| 167 | |
| 168 | /* GTS present */ |
| 169 | unsigned int gts_present:1; |
| 170 | |
| 171 | #ifdef CONFIG_SND_HDA_DSP_LOADER |
| 172 | struct azx_dev saved_azx_dev; |
| 173 | #endif |
| 174 | }; |
| 175 | |
| 176 | #define azx_bus(chip) (&(chip)->bus.core) |
| 177 | #define bus_to_azx(_bus) container_of(_bus, struct azx, bus.core) |
| 178 | |
| 179 | #ifdef CONFIG_X86 |
| 180 | #define azx_snoop(chip) ((chip)->snoop) |
| 181 | #else |
| 182 | #define azx_snoop(chip) true |
| 183 | #endif |
| 184 | |
| 185 | /* |
| 186 | * macros for easy use |
| 187 | */ |
| 188 | |
| 189 | #define azx_writel(chip, reg, value) \ |
| 190 | snd_hdac_chip_writel(azx_bus(chip), reg, value) |
| 191 | #define azx_readl(chip, reg) \ |
| 192 | snd_hdac_chip_readl(azx_bus(chip), reg) |
| 193 | #define azx_writew(chip, reg, value) \ |
| 194 | snd_hdac_chip_writew(azx_bus(chip), reg, value) |
| 195 | #define azx_readw(chip, reg) \ |
| 196 | snd_hdac_chip_readw(azx_bus(chip), reg) |
| 197 | #define azx_writeb(chip, reg, value) \ |
| 198 | snd_hdac_chip_writeb(azx_bus(chip), reg, value) |
| 199 | #define azx_readb(chip, reg) \ |
| 200 | snd_hdac_chip_readb(azx_bus(chip), reg) |
| 201 | |
| 202 | #define azx_has_pm_runtime(chip) \ |
| 203 | ((chip)->driver_caps & AZX_DCAPS_PM_RUNTIME) |
| 204 | |
| 205 | /* PCM setup */ |
| 206 | static inline struct azx_dev *get_azx_dev(struct snd_pcm_substream *substream) |
| 207 | { |
| 208 | return substream->runtime->private_data; |
| 209 | } |
| 210 | unsigned int azx_get_position(struct azx *chip, struct azx_dev *azx_dev); |
| 211 | unsigned int azx_get_pos_lpib(struct azx *chip, struct azx_dev *azx_dev); |
| 212 | unsigned int azx_get_pos_posbuf(struct azx *chip, struct azx_dev *azx_dev); |
| 213 | |
| 214 | /* Stream control. */ |
| 215 | void azx_stop_all_streams(struct azx *chip); |
| 216 | |
| 217 | /* Allocation functions. */ |
| 218 | #define azx_alloc_stream_pages(chip) \ |
| 219 | snd_hdac_bus_alloc_stream_pages(azx_bus(chip)) |
| 220 | #define azx_free_stream_pages(chip) \ |
| 221 | snd_hdac_bus_free_stream_pages(azx_bus(chip)) |
| 222 | |
| 223 | /* Low level azx interface */ |
| 224 | void azx_init_chip(struct azx *chip, bool full_reset); |
| 225 | void azx_stop_chip(struct azx *chip); |
| 226 | #define azx_enter_link_reset(chip) \ |
| 227 | snd_hdac_bus_enter_link_reset(azx_bus(chip)) |
| 228 | irqreturn_t azx_interrupt(int irq, void *dev_id); |
| 229 | |
| 230 | /* Codec interface */ |
| 231 | int azx_bus_init(struct azx *chip, const char *model, |
| 232 | const struct hdac_io_ops *io_ops); |
| 233 | int azx_probe_codecs(struct azx *chip, unsigned int max_slots); |
| 234 | int azx_codec_configure(struct azx *chip); |
| 235 | int azx_init_streams(struct azx *chip); |
| 236 | void azx_free_streams(struct azx *chip); |
| 237 | |
| 238 | #endif /* __SOUND_HDA_CONTROLLER_H */ |