Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame^] | 1 | // SPDX-License-Identifier: GPL-2.0 |
| 2 | /* |
| 3 | * Copyright (c) 2016 AmLogic, Inc. |
| 4 | * Michael Turquette <mturquette@baylibre.com> |
| 5 | */ |
| 6 | |
| 7 | #include <linux/clk.h> |
| 8 | #include <linux/clk-provider.h> |
| 9 | #include <linux/init.h> |
| 10 | #include <linux/of_device.h> |
| 11 | #include <linux/mfd/syscon.h> |
| 12 | #include <linux/platform_device.h> |
| 13 | #include <linux/regmap.h> |
| 14 | |
| 15 | #include "clkc.h" |
| 16 | #include "gxbb.h" |
| 17 | #include "clk-regmap.h" |
| 18 | |
| 19 | static DEFINE_SPINLOCK(meson_clk_lock); |
| 20 | |
| 21 | static const struct pll_rate_table gxbb_gp0_pll_rate_table[] = { |
| 22 | PLL_RATE(96000000, 32, 1, 3), |
| 23 | PLL_RATE(99000000, 33, 1, 3), |
| 24 | PLL_RATE(102000000, 34, 1, 3), |
| 25 | PLL_RATE(105000000, 35, 1, 3), |
| 26 | PLL_RATE(108000000, 36, 1, 3), |
| 27 | PLL_RATE(111000000, 37, 1, 3), |
| 28 | PLL_RATE(114000000, 38, 1, 3), |
| 29 | PLL_RATE(117000000, 39, 1, 3), |
| 30 | PLL_RATE(120000000, 40, 1, 3), |
| 31 | PLL_RATE(123000000, 41, 1, 3), |
| 32 | PLL_RATE(126000000, 42, 1, 3), |
| 33 | PLL_RATE(129000000, 43, 1, 3), |
| 34 | PLL_RATE(132000000, 44, 1, 3), |
| 35 | PLL_RATE(135000000, 45, 1, 3), |
| 36 | PLL_RATE(138000000, 46, 1, 3), |
| 37 | PLL_RATE(141000000, 47, 1, 3), |
| 38 | PLL_RATE(144000000, 48, 1, 3), |
| 39 | PLL_RATE(147000000, 49, 1, 3), |
| 40 | PLL_RATE(150000000, 50, 1, 3), |
| 41 | PLL_RATE(153000000, 51, 1, 3), |
| 42 | PLL_RATE(156000000, 52, 1, 3), |
| 43 | PLL_RATE(159000000, 53, 1, 3), |
| 44 | PLL_RATE(162000000, 54, 1, 3), |
| 45 | PLL_RATE(165000000, 55, 1, 3), |
| 46 | PLL_RATE(168000000, 56, 1, 3), |
| 47 | PLL_RATE(171000000, 57, 1, 3), |
| 48 | PLL_RATE(174000000, 58, 1, 3), |
| 49 | PLL_RATE(177000000, 59, 1, 3), |
| 50 | PLL_RATE(180000000, 60, 1, 3), |
| 51 | PLL_RATE(183000000, 61, 1, 3), |
| 52 | PLL_RATE(186000000, 62, 1, 3), |
| 53 | PLL_RATE(192000000, 32, 1, 2), |
| 54 | PLL_RATE(198000000, 33, 1, 2), |
| 55 | PLL_RATE(204000000, 34, 1, 2), |
| 56 | PLL_RATE(210000000, 35, 1, 2), |
| 57 | PLL_RATE(216000000, 36, 1, 2), |
| 58 | PLL_RATE(222000000, 37, 1, 2), |
| 59 | PLL_RATE(228000000, 38, 1, 2), |
| 60 | PLL_RATE(234000000, 39, 1, 2), |
| 61 | PLL_RATE(240000000, 40, 1, 2), |
| 62 | PLL_RATE(246000000, 41, 1, 2), |
| 63 | PLL_RATE(252000000, 42, 1, 2), |
| 64 | PLL_RATE(258000000, 43, 1, 2), |
| 65 | PLL_RATE(264000000, 44, 1, 2), |
| 66 | PLL_RATE(270000000, 45, 1, 2), |
| 67 | PLL_RATE(276000000, 46, 1, 2), |
| 68 | PLL_RATE(282000000, 47, 1, 2), |
| 69 | PLL_RATE(288000000, 48, 1, 2), |
| 70 | PLL_RATE(294000000, 49, 1, 2), |
| 71 | PLL_RATE(300000000, 50, 1, 2), |
| 72 | PLL_RATE(306000000, 51, 1, 2), |
| 73 | PLL_RATE(312000000, 52, 1, 2), |
| 74 | PLL_RATE(318000000, 53, 1, 2), |
| 75 | PLL_RATE(324000000, 54, 1, 2), |
| 76 | PLL_RATE(330000000, 55, 1, 2), |
| 77 | PLL_RATE(336000000, 56, 1, 2), |
| 78 | PLL_RATE(342000000, 57, 1, 2), |
| 79 | PLL_RATE(348000000, 58, 1, 2), |
| 80 | PLL_RATE(354000000, 59, 1, 2), |
| 81 | PLL_RATE(360000000, 60, 1, 2), |
| 82 | PLL_RATE(366000000, 61, 1, 2), |
| 83 | PLL_RATE(372000000, 62, 1, 2), |
| 84 | PLL_RATE(384000000, 32, 1, 1), |
| 85 | PLL_RATE(396000000, 33, 1, 1), |
| 86 | PLL_RATE(408000000, 34, 1, 1), |
| 87 | PLL_RATE(420000000, 35, 1, 1), |
| 88 | PLL_RATE(432000000, 36, 1, 1), |
| 89 | PLL_RATE(444000000, 37, 1, 1), |
| 90 | PLL_RATE(456000000, 38, 1, 1), |
| 91 | PLL_RATE(468000000, 39, 1, 1), |
| 92 | PLL_RATE(480000000, 40, 1, 1), |
| 93 | PLL_RATE(492000000, 41, 1, 1), |
| 94 | PLL_RATE(504000000, 42, 1, 1), |
| 95 | PLL_RATE(516000000, 43, 1, 1), |
| 96 | PLL_RATE(528000000, 44, 1, 1), |
| 97 | PLL_RATE(540000000, 45, 1, 1), |
| 98 | PLL_RATE(552000000, 46, 1, 1), |
| 99 | PLL_RATE(564000000, 47, 1, 1), |
| 100 | PLL_RATE(576000000, 48, 1, 1), |
| 101 | PLL_RATE(588000000, 49, 1, 1), |
| 102 | PLL_RATE(600000000, 50, 1, 1), |
| 103 | PLL_RATE(612000000, 51, 1, 1), |
| 104 | PLL_RATE(624000000, 52, 1, 1), |
| 105 | PLL_RATE(636000000, 53, 1, 1), |
| 106 | PLL_RATE(648000000, 54, 1, 1), |
| 107 | PLL_RATE(660000000, 55, 1, 1), |
| 108 | PLL_RATE(672000000, 56, 1, 1), |
| 109 | PLL_RATE(684000000, 57, 1, 1), |
| 110 | PLL_RATE(696000000, 58, 1, 1), |
| 111 | PLL_RATE(708000000, 59, 1, 1), |
| 112 | PLL_RATE(720000000, 60, 1, 1), |
| 113 | PLL_RATE(732000000, 61, 1, 1), |
| 114 | PLL_RATE(744000000, 62, 1, 1), |
| 115 | PLL_RATE(768000000, 32, 1, 0), |
| 116 | PLL_RATE(792000000, 33, 1, 0), |
| 117 | PLL_RATE(816000000, 34, 1, 0), |
| 118 | PLL_RATE(840000000, 35, 1, 0), |
| 119 | PLL_RATE(864000000, 36, 1, 0), |
| 120 | PLL_RATE(888000000, 37, 1, 0), |
| 121 | PLL_RATE(912000000, 38, 1, 0), |
| 122 | PLL_RATE(936000000, 39, 1, 0), |
| 123 | PLL_RATE(960000000, 40, 1, 0), |
| 124 | PLL_RATE(984000000, 41, 1, 0), |
| 125 | PLL_RATE(1008000000, 42, 1, 0), |
| 126 | PLL_RATE(1032000000, 43, 1, 0), |
| 127 | PLL_RATE(1056000000, 44, 1, 0), |
| 128 | PLL_RATE(1080000000, 45, 1, 0), |
| 129 | PLL_RATE(1104000000, 46, 1, 0), |
| 130 | PLL_RATE(1128000000, 47, 1, 0), |
| 131 | PLL_RATE(1152000000, 48, 1, 0), |
| 132 | PLL_RATE(1176000000, 49, 1, 0), |
| 133 | PLL_RATE(1200000000, 50, 1, 0), |
| 134 | PLL_RATE(1224000000, 51, 1, 0), |
| 135 | PLL_RATE(1248000000, 52, 1, 0), |
| 136 | PLL_RATE(1272000000, 53, 1, 0), |
| 137 | PLL_RATE(1296000000, 54, 1, 0), |
| 138 | PLL_RATE(1320000000, 55, 1, 0), |
| 139 | PLL_RATE(1344000000, 56, 1, 0), |
| 140 | PLL_RATE(1368000000, 57, 1, 0), |
| 141 | PLL_RATE(1392000000, 58, 1, 0), |
| 142 | PLL_RATE(1416000000, 59, 1, 0), |
| 143 | PLL_RATE(1440000000, 60, 1, 0), |
| 144 | PLL_RATE(1464000000, 61, 1, 0), |
| 145 | PLL_RATE(1488000000, 62, 1, 0), |
| 146 | { /* sentinel */ }, |
| 147 | }; |
| 148 | |
| 149 | static const struct pll_rate_table gxl_gp0_pll_rate_table[] = { |
| 150 | PLL_RATE(504000000, 42, 1, 1), |
| 151 | PLL_RATE(516000000, 43, 1, 1), |
| 152 | PLL_RATE(528000000, 44, 1, 1), |
| 153 | PLL_RATE(540000000, 45, 1, 1), |
| 154 | PLL_RATE(552000000, 46, 1, 1), |
| 155 | PLL_RATE(564000000, 47, 1, 1), |
| 156 | PLL_RATE(576000000, 48, 1, 1), |
| 157 | PLL_RATE(588000000, 49, 1, 1), |
| 158 | PLL_RATE(600000000, 50, 1, 1), |
| 159 | PLL_RATE(612000000, 51, 1, 1), |
| 160 | PLL_RATE(624000000, 52, 1, 1), |
| 161 | PLL_RATE(636000000, 53, 1, 1), |
| 162 | PLL_RATE(648000000, 54, 1, 1), |
| 163 | PLL_RATE(660000000, 55, 1, 1), |
| 164 | PLL_RATE(672000000, 56, 1, 1), |
| 165 | PLL_RATE(684000000, 57, 1, 1), |
| 166 | PLL_RATE(696000000, 58, 1, 1), |
| 167 | PLL_RATE(708000000, 59, 1, 1), |
| 168 | PLL_RATE(720000000, 60, 1, 1), |
| 169 | PLL_RATE(732000000, 61, 1, 1), |
| 170 | PLL_RATE(744000000, 62, 1, 1), |
| 171 | PLL_RATE(756000000, 63, 1, 1), |
| 172 | PLL_RATE(768000000, 64, 1, 1), |
| 173 | PLL_RATE(780000000, 65, 1, 1), |
| 174 | PLL_RATE(792000000, 66, 1, 1), |
| 175 | { /* sentinel */ }, |
| 176 | }; |
| 177 | |
| 178 | static struct clk_regmap gxbb_fixed_pll = { |
| 179 | .data = &(struct meson_clk_pll_data){ |
| 180 | .m = { |
| 181 | .reg_off = HHI_MPLL_CNTL, |
| 182 | .shift = 0, |
| 183 | .width = 9, |
| 184 | }, |
| 185 | .n = { |
| 186 | .reg_off = HHI_MPLL_CNTL, |
| 187 | .shift = 9, |
| 188 | .width = 5, |
| 189 | }, |
| 190 | .od = { |
| 191 | .reg_off = HHI_MPLL_CNTL, |
| 192 | .shift = 16, |
| 193 | .width = 2, |
| 194 | }, |
| 195 | .frac = { |
| 196 | .reg_off = HHI_MPLL_CNTL2, |
| 197 | .shift = 0, |
| 198 | .width = 12, |
| 199 | }, |
| 200 | .l = { |
| 201 | .reg_off = HHI_MPLL_CNTL, |
| 202 | .shift = 31, |
| 203 | .width = 1, |
| 204 | }, |
| 205 | .rst = { |
| 206 | .reg_off = HHI_MPLL_CNTL, |
| 207 | .shift = 29, |
| 208 | .width = 1, |
| 209 | }, |
| 210 | }, |
| 211 | .hw.init = &(struct clk_init_data){ |
| 212 | .name = "fixed_pll", |
| 213 | .ops = &meson_clk_pll_ro_ops, |
| 214 | .parent_names = (const char *[]){ "xtal" }, |
| 215 | .num_parents = 1, |
| 216 | }, |
| 217 | }; |
| 218 | |
| 219 | static struct clk_fixed_factor gxbb_hdmi_pll_pre_mult = { |
| 220 | .mult = 2, |
| 221 | .div = 1, |
| 222 | .hw.init = &(struct clk_init_data){ |
| 223 | .name = "hdmi_pll_pre_mult", |
| 224 | .ops = &clk_fixed_factor_ops, |
| 225 | .parent_names = (const char *[]){ "xtal" }, |
| 226 | .num_parents = 1, |
| 227 | }, |
| 228 | }; |
| 229 | |
| 230 | static struct clk_regmap gxbb_hdmi_pll = { |
| 231 | .data = &(struct meson_clk_pll_data){ |
| 232 | .m = { |
| 233 | .reg_off = HHI_HDMI_PLL_CNTL, |
| 234 | .shift = 0, |
| 235 | .width = 9, |
| 236 | }, |
| 237 | .n = { |
| 238 | .reg_off = HHI_HDMI_PLL_CNTL, |
| 239 | .shift = 9, |
| 240 | .width = 5, |
| 241 | }, |
| 242 | .frac = { |
| 243 | .reg_off = HHI_HDMI_PLL_CNTL2, |
| 244 | .shift = 0, |
| 245 | .width = 12, |
| 246 | }, |
| 247 | .od = { |
| 248 | .reg_off = HHI_HDMI_PLL_CNTL2, |
| 249 | .shift = 16, |
| 250 | .width = 2, |
| 251 | }, |
| 252 | .od2 = { |
| 253 | .reg_off = HHI_HDMI_PLL_CNTL2, |
| 254 | .shift = 22, |
| 255 | .width = 2, |
| 256 | }, |
| 257 | .od3 = { |
| 258 | .reg_off = HHI_HDMI_PLL_CNTL2, |
| 259 | .shift = 18, |
| 260 | .width = 2, |
| 261 | }, |
| 262 | .l = { |
| 263 | .reg_off = HHI_HDMI_PLL_CNTL, |
| 264 | .shift = 31, |
| 265 | .width = 1, |
| 266 | }, |
| 267 | .rst = { |
| 268 | .reg_off = HHI_HDMI_PLL_CNTL, |
| 269 | .shift = 28, |
| 270 | .width = 1, |
| 271 | }, |
| 272 | }, |
| 273 | .hw.init = &(struct clk_init_data){ |
| 274 | .name = "hdmi_pll", |
| 275 | .ops = &meson_clk_pll_ro_ops, |
| 276 | .parent_names = (const char *[]){ "hdmi_pll_pre_mult" }, |
| 277 | .num_parents = 1, |
| 278 | /* |
| 279 | * Display directly handle hdmi pll registers ATM, we need |
| 280 | * NOCACHE to keep our view of the clock as accurate as possible |
| 281 | */ |
| 282 | .flags = CLK_GET_RATE_NOCACHE, |
| 283 | }, |
| 284 | }; |
| 285 | |
| 286 | static struct clk_regmap gxl_hdmi_pll = { |
| 287 | .data = &(struct meson_clk_pll_data){ |
| 288 | .m = { |
| 289 | .reg_off = HHI_HDMI_PLL_CNTL, |
| 290 | .shift = 0, |
| 291 | .width = 9, |
| 292 | }, |
| 293 | .n = { |
| 294 | .reg_off = HHI_HDMI_PLL_CNTL, |
| 295 | .shift = 9, |
| 296 | .width = 5, |
| 297 | }, |
| 298 | .frac = { |
| 299 | /* |
| 300 | * On gxl, there is a register shift due to |
| 301 | * HHI_HDMI_PLL_CNTL1 which does not exist on gxbb, |
| 302 | * so we compute the register offset based on the PLL |
| 303 | * base to get it right |
| 304 | */ |
| 305 | .reg_off = HHI_HDMI_PLL_CNTL + 4, |
| 306 | .shift = 0, |
| 307 | .width = 12, |
| 308 | }, |
| 309 | .od = { |
| 310 | .reg_off = HHI_HDMI_PLL_CNTL + 8, |
| 311 | .shift = 21, |
| 312 | .width = 2, |
| 313 | }, |
| 314 | .od2 = { |
| 315 | .reg_off = HHI_HDMI_PLL_CNTL + 8, |
| 316 | .shift = 23, |
| 317 | .width = 2, |
| 318 | }, |
| 319 | .od3 = { |
| 320 | .reg_off = HHI_HDMI_PLL_CNTL + 8, |
| 321 | .shift = 19, |
| 322 | .width = 2, |
| 323 | }, |
| 324 | .l = { |
| 325 | .reg_off = HHI_HDMI_PLL_CNTL, |
| 326 | .shift = 31, |
| 327 | .width = 1, |
| 328 | }, |
| 329 | .rst = { |
| 330 | .reg_off = HHI_HDMI_PLL_CNTL, |
| 331 | .shift = 29, |
| 332 | .width = 1, |
| 333 | }, |
| 334 | }, |
| 335 | .hw.init = &(struct clk_init_data){ |
| 336 | .name = "hdmi_pll", |
| 337 | .ops = &meson_clk_pll_ro_ops, |
| 338 | .parent_names = (const char *[]){ "xtal" }, |
| 339 | .num_parents = 1, |
| 340 | /* |
| 341 | * Display directly handle hdmi pll registers ATM, we need |
| 342 | * NOCACHE to keep our view of the clock as accurate as possible |
| 343 | */ |
| 344 | .flags = CLK_GET_RATE_NOCACHE, |
| 345 | }, |
| 346 | }; |
| 347 | |
| 348 | static struct clk_regmap gxbb_sys_pll = { |
| 349 | .data = &(struct meson_clk_pll_data){ |
| 350 | .m = { |
| 351 | .reg_off = HHI_SYS_PLL_CNTL, |
| 352 | .shift = 0, |
| 353 | .width = 9, |
| 354 | }, |
| 355 | .n = { |
| 356 | .reg_off = HHI_SYS_PLL_CNTL, |
| 357 | .shift = 9, |
| 358 | .width = 5, |
| 359 | }, |
| 360 | .od = { |
| 361 | .reg_off = HHI_SYS_PLL_CNTL, |
| 362 | .shift = 10, |
| 363 | .width = 2, |
| 364 | }, |
| 365 | .l = { |
| 366 | .reg_off = HHI_SYS_PLL_CNTL, |
| 367 | .shift = 31, |
| 368 | .width = 1, |
| 369 | }, |
| 370 | .rst = { |
| 371 | .reg_off = HHI_SYS_PLL_CNTL, |
| 372 | .shift = 29, |
| 373 | .width = 1, |
| 374 | }, |
| 375 | }, |
| 376 | .hw.init = &(struct clk_init_data){ |
| 377 | .name = "sys_pll", |
| 378 | .ops = &meson_clk_pll_ro_ops, |
| 379 | .parent_names = (const char *[]){ "xtal" }, |
| 380 | .num_parents = 1, |
| 381 | }, |
| 382 | }; |
| 383 | |
| 384 | static const struct reg_sequence gxbb_gp0_init_regs[] = { |
| 385 | { .reg = HHI_GP0_PLL_CNTL2, .def = 0x69c80000 }, |
| 386 | { .reg = HHI_GP0_PLL_CNTL3, .def = 0x0a5590c4 }, |
| 387 | { .reg = HHI_GP0_PLL_CNTL4, .def = 0x0000500d }, |
| 388 | { .reg = HHI_GP0_PLL_CNTL, .def = 0x4a000228 }, |
| 389 | }; |
| 390 | |
| 391 | static struct clk_regmap gxbb_gp0_pll = { |
| 392 | .data = &(struct meson_clk_pll_data){ |
| 393 | .m = { |
| 394 | .reg_off = HHI_GP0_PLL_CNTL, |
| 395 | .shift = 0, |
| 396 | .width = 9, |
| 397 | }, |
| 398 | .n = { |
| 399 | .reg_off = HHI_GP0_PLL_CNTL, |
| 400 | .shift = 9, |
| 401 | .width = 5, |
| 402 | }, |
| 403 | .od = { |
| 404 | .reg_off = HHI_GP0_PLL_CNTL, |
| 405 | .shift = 16, |
| 406 | .width = 2, |
| 407 | }, |
| 408 | .l = { |
| 409 | .reg_off = HHI_GP0_PLL_CNTL, |
| 410 | .shift = 31, |
| 411 | .width = 1, |
| 412 | }, |
| 413 | .rst = { |
| 414 | .reg_off = HHI_GP0_PLL_CNTL, |
| 415 | .shift = 29, |
| 416 | .width = 1, |
| 417 | }, |
| 418 | .table = gxbb_gp0_pll_rate_table, |
| 419 | .init_regs = gxbb_gp0_init_regs, |
| 420 | .init_count = ARRAY_SIZE(gxbb_gp0_init_regs), |
| 421 | }, |
| 422 | .hw.init = &(struct clk_init_data){ |
| 423 | .name = "gp0_pll", |
| 424 | .ops = &meson_clk_pll_ops, |
| 425 | .parent_names = (const char *[]){ "xtal" }, |
| 426 | .num_parents = 1, |
| 427 | }, |
| 428 | }; |
| 429 | |
| 430 | static const struct reg_sequence gxl_gp0_init_regs[] = { |
| 431 | { .reg = HHI_GP0_PLL_CNTL1, .def = 0xc084b000 }, |
| 432 | { .reg = HHI_GP0_PLL_CNTL2, .def = 0xb75020be }, |
| 433 | { .reg = HHI_GP0_PLL_CNTL3, .def = 0x0a59a288 }, |
| 434 | { .reg = HHI_GP0_PLL_CNTL4, .def = 0xc000004d }, |
| 435 | { .reg = HHI_GP0_PLL_CNTL5, .def = 0x00078000 }, |
| 436 | { .reg = HHI_GP0_PLL_CNTL, .def = 0x40010250 }, |
| 437 | }; |
| 438 | |
| 439 | static struct clk_regmap gxl_gp0_pll = { |
| 440 | .data = &(struct meson_clk_pll_data){ |
| 441 | .m = { |
| 442 | .reg_off = HHI_GP0_PLL_CNTL, |
| 443 | .shift = 0, |
| 444 | .width = 9, |
| 445 | }, |
| 446 | .n = { |
| 447 | .reg_off = HHI_GP0_PLL_CNTL, |
| 448 | .shift = 9, |
| 449 | .width = 5, |
| 450 | }, |
| 451 | .od = { |
| 452 | .reg_off = HHI_GP0_PLL_CNTL, |
| 453 | .shift = 16, |
| 454 | .width = 2, |
| 455 | }, |
| 456 | .frac = { |
| 457 | .reg_off = HHI_GP0_PLL_CNTL1, |
| 458 | .shift = 0, |
| 459 | .width = 10, |
| 460 | }, |
| 461 | .l = { |
| 462 | .reg_off = HHI_GP0_PLL_CNTL, |
| 463 | .shift = 31, |
| 464 | .width = 1, |
| 465 | }, |
| 466 | .rst = { |
| 467 | .reg_off = HHI_GP0_PLL_CNTL, |
| 468 | .shift = 29, |
| 469 | .width = 1, |
| 470 | }, |
| 471 | .table = gxl_gp0_pll_rate_table, |
| 472 | .init_regs = gxl_gp0_init_regs, |
| 473 | .init_count = ARRAY_SIZE(gxl_gp0_init_regs), |
| 474 | }, |
| 475 | .hw.init = &(struct clk_init_data){ |
| 476 | .name = "gp0_pll", |
| 477 | .ops = &meson_clk_pll_ops, |
| 478 | .parent_names = (const char *[]){ "xtal" }, |
| 479 | .num_parents = 1, |
| 480 | }, |
| 481 | }; |
| 482 | |
| 483 | static struct clk_fixed_factor gxbb_fclk_div2_div = { |
| 484 | .mult = 1, |
| 485 | .div = 2, |
| 486 | .hw.init = &(struct clk_init_data){ |
| 487 | .name = "fclk_div2_div", |
| 488 | .ops = &clk_fixed_factor_ops, |
| 489 | .parent_names = (const char *[]){ "fixed_pll" }, |
| 490 | .num_parents = 1, |
| 491 | }, |
| 492 | }; |
| 493 | |
| 494 | static struct clk_regmap gxbb_fclk_div2 = { |
| 495 | .data = &(struct clk_regmap_gate_data){ |
| 496 | .offset = HHI_MPLL_CNTL6, |
| 497 | .bit_idx = 27, |
| 498 | }, |
| 499 | .hw.init = &(struct clk_init_data){ |
| 500 | .name = "fclk_div2", |
| 501 | .ops = &clk_regmap_gate_ops, |
| 502 | .parent_names = (const char *[]){ "fclk_div2_div" }, |
| 503 | .num_parents = 1, |
| 504 | .flags = CLK_IS_CRITICAL, |
| 505 | }, |
| 506 | }; |
| 507 | |
| 508 | static struct clk_fixed_factor gxbb_fclk_div3_div = { |
| 509 | .mult = 1, |
| 510 | .div = 3, |
| 511 | .hw.init = &(struct clk_init_data){ |
| 512 | .name = "fclk_div3_div", |
| 513 | .ops = &clk_fixed_factor_ops, |
| 514 | .parent_names = (const char *[]){ "fixed_pll" }, |
| 515 | .num_parents = 1, |
| 516 | }, |
| 517 | }; |
| 518 | |
| 519 | static struct clk_regmap gxbb_fclk_div3 = { |
| 520 | .data = &(struct clk_regmap_gate_data){ |
| 521 | .offset = HHI_MPLL_CNTL6, |
| 522 | .bit_idx = 28, |
| 523 | }, |
| 524 | .hw.init = &(struct clk_init_data){ |
| 525 | .name = "fclk_div3", |
| 526 | .ops = &clk_regmap_gate_ops, |
| 527 | .parent_names = (const char *[]){ "fclk_div3_div" }, |
| 528 | .num_parents = 1, |
| 529 | /* |
| 530 | * FIXME: |
| 531 | * This clock, as fdiv2, is used by the SCPI FW and is required |
| 532 | * by the platform to operate correctly. |
| 533 | * Until the following condition are met, we need this clock to |
| 534 | * be marked as critical: |
| 535 | * a) The SCPI generic driver claims and enable all the clocks |
| 536 | * it needs |
| 537 | * b) CCF has a clock hand-off mechanism to make the sure the |
| 538 | * clock stays on until the proper driver comes along |
| 539 | */ |
| 540 | .flags = CLK_IS_CRITICAL, |
| 541 | }, |
| 542 | }; |
| 543 | |
| 544 | static struct clk_fixed_factor gxbb_fclk_div4_div = { |
| 545 | .mult = 1, |
| 546 | .div = 4, |
| 547 | .hw.init = &(struct clk_init_data){ |
| 548 | .name = "fclk_div4_div", |
| 549 | .ops = &clk_fixed_factor_ops, |
| 550 | .parent_names = (const char *[]){ "fixed_pll" }, |
| 551 | .num_parents = 1, |
| 552 | }, |
| 553 | }; |
| 554 | |
| 555 | static struct clk_regmap gxbb_fclk_div4 = { |
| 556 | .data = &(struct clk_regmap_gate_data){ |
| 557 | .offset = HHI_MPLL_CNTL6, |
| 558 | .bit_idx = 29, |
| 559 | }, |
| 560 | .hw.init = &(struct clk_init_data){ |
| 561 | .name = "fclk_div4", |
| 562 | .ops = &clk_regmap_gate_ops, |
| 563 | .parent_names = (const char *[]){ "fclk_div4_div" }, |
| 564 | .num_parents = 1, |
| 565 | }, |
| 566 | }; |
| 567 | |
| 568 | static struct clk_fixed_factor gxbb_fclk_div5_div = { |
| 569 | .mult = 1, |
| 570 | .div = 5, |
| 571 | .hw.init = &(struct clk_init_data){ |
| 572 | .name = "fclk_div5_div", |
| 573 | .ops = &clk_fixed_factor_ops, |
| 574 | .parent_names = (const char *[]){ "fixed_pll" }, |
| 575 | .num_parents = 1, |
| 576 | }, |
| 577 | }; |
| 578 | |
| 579 | static struct clk_regmap gxbb_fclk_div5 = { |
| 580 | .data = &(struct clk_regmap_gate_data){ |
| 581 | .offset = HHI_MPLL_CNTL6, |
| 582 | .bit_idx = 30, |
| 583 | }, |
| 584 | .hw.init = &(struct clk_init_data){ |
| 585 | .name = "fclk_div5", |
| 586 | .ops = &clk_regmap_gate_ops, |
| 587 | .parent_names = (const char *[]){ "fclk_div5_div" }, |
| 588 | .num_parents = 1, |
| 589 | }, |
| 590 | }; |
| 591 | |
| 592 | static struct clk_fixed_factor gxbb_fclk_div7_div = { |
| 593 | .mult = 1, |
| 594 | .div = 7, |
| 595 | .hw.init = &(struct clk_init_data){ |
| 596 | .name = "fclk_div7_div", |
| 597 | .ops = &clk_fixed_factor_ops, |
| 598 | .parent_names = (const char *[]){ "fixed_pll" }, |
| 599 | .num_parents = 1, |
| 600 | }, |
| 601 | }; |
| 602 | |
| 603 | static struct clk_regmap gxbb_fclk_div7 = { |
| 604 | .data = &(struct clk_regmap_gate_data){ |
| 605 | .offset = HHI_MPLL_CNTL6, |
| 606 | .bit_idx = 31, |
| 607 | }, |
| 608 | .hw.init = &(struct clk_init_data){ |
| 609 | .name = "fclk_div7", |
| 610 | .ops = &clk_regmap_gate_ops, |
| 611 | .parent_names = (const char *[]){ "fclk_div7_div" }, |
| 612 | .num_parents = 1, |
| 613 | }, |
| 614 | }; |
| 615 | |
| 616 | static struct clk_regmap gxbb_mpll_prediv = { |
| 617 | .data = &(struct clk_regmap_div_data){ |
| 618 | .offset = HHI_MPLL_CNTL5, |
| 619 | .shift = 12, |
| 620 | .width = 1, |
| 621 | }, |
| 622 | .hw.init = &(struct clk_init_data){ |
| 623 | .name = "mpll_prediv", |
| 624 | .ops = &clk_regmap_divider_ro_ops, |
| 625 | .parent_names = (const char *[]){ "fixed_pll" }, |
| 626 | .num_parents = 1, |
| 627 | }, |
| 628 | }; |
| 629 | |
| 630 | static struct clk_regmap gxbb_mpll0_div = { |
| 631 | .data = &(struct meson_clk_mpll_data){ |
| 632 | .sdm = { |
| 633 | .reg_off = HHI_MPLL_CNTL7, |
| 634 | .shift = 0, |
| 635 | .width = 14, |
| 636 | }, |
| 637 | .sdm_en = { |
| 638 | .reg_off = HHI_MPLL_CNTL7, |
| 639 | .shift = 15, |
| 640 | .width = 1, |
| 641 | }, |
| 642 | .n2 = { |
| 643 | .reg_off = HHI_MPLL_CNTL7, |
| 644 | .shift = 16, |
| 645 | .width = 9, |
| 646 | }, |
| 647 | .ssen = { |
| 648 | .reg_off = HHI_MPLL_CNTL, |
| 649 | .shift = 25, |
| 650 | .width = 1, |
| 651 | }, |
| 652 | .lock = &meson_clk_lock, |
| 653 | }, |
| 654 | .hw.init = &(struct clk_init_data){ |
| 655 | .name = "mpll0_div", |
| 656 | .ops = &meson_clk_mpll_ops, |
| 657 | .parent_names = (const char *[]){ "mpll_prediv" }, |
| 658 | .num_parents = 1, |
| 659 | }, |
| 660 | }; |
| 661 | |
| 662 | static struct clk_regmap gxbb_mpll0 = { |
| 663 | .data = &(struct clk_regmap_gate_data){ |
| 664 | .offset = HHI_MPLL_CNTL7, |
| 665 | .bit_idx = 14, |
| 666 | }, |
| 667 | .hw.init = &(struct clk_init_data){ |
| 668 | .name = "mpll0", |
| 669 | .ops = &clk_regmap_gate_ops, |
| 670 | .parent_names = (const char *[]){ "mpll0_div" }, |
| 671 | .num_parents = 1, |
| 672 | .flags = CLK_SET_RATE_PARENT, |
| 673 | }, |
| 674 | }; |
| 675 | |
| 676 | static struct clk_regmap gxbb_mpll1_div = { |
| 677 | .data = &(struct meson_clk_mpll_data){ |
| 678 | .sdm = { |
| 679 | .reg_off = HHI_MPLL_CNTL8, |
| 680 | .shift = 0, |
| 681 | .width = 14, |
| 682 | }, |
| 683 | .sdm_en = { |
| 684 | .reg_off = HHI_MPLL_CNTL8, |
| 685 | .shift = 15, |
| 686 | .width = 1, |
| 687 | }, |
| 688 | .n2 = { |
| 689 | .reg_off = HHI_MPLL_CNTL8, |
| 690 | .shift = 16, |
| 691 | .width = 9, |
| 692 | }, |
| 693 | .lock = &meson_clk_lock, |
| 694 | }, |
| 695 | .hw.init = &(struct clk_init_data){ |
| 696 | .name = "mpll1_div", |
| 697 | .ops = &meson_clk_mpll_ops, |
| 698 | .parent_names = (const char *[]){ "mpll_prediv" }, |
| 699 | .num_parents = 1, |
| 700 | }, |
| 701 | }; |
| 702 | |
| 703 | static struct clk_regmap gxbb_mpll1 = { |
| 704 | .data = &(struct clk_regmap_gate_data){ |
| 705 | .offset = HHI_MPLL_CNTL8, |
| 706 | .bit_idx = 14, |
| 707 | }, |
| 708 | .hw.init = &(struct clk_init_data){ |
| 709 | .name = "mpll1", |
| 710 | .ops = &clk_regmap_gate_ops, |
| 711 | .parent_names = (const char *[]){ "mpll1_div" }, |
| 712 | .num_parents = 1, |
| 713 | .flags = CLK_SET_RATE_PARENT, |
| 714 | }, |
| 715 | }; |
| 716 | |
| 717 | static struct clk_regmap gxbb_mpll2_div = { |
| 718 | .data = &(struct meson_clk_mpll_data){ |
| 719 | .sdm = { |
| 720 | .reg_off = HHI_MPLL_CNTL9, |
| 721 | .shift = 0, |
| 722 | .width = 14, |
| 723 | }, |
| 724 | .sdm_en = { |
| 725 | .reg_off = HHI_MPLL_CNTL9, |
| 726 | .shift = 15, |
| 727 | .width = 1, |
| 728 | }, |
| 729 | .n2 = { |
| 730 | .reg_off = HHI_MPLL_CNTL9, |
| 731 | .shift = 16, |
| 732 | .width = 9, |
| 733 | }, |
| 734 | .lock = &meson_clk_lock, |
| 735 | }, |
| 736 | .hw.init = &(struct clk_init_data){ |
| 737 | .name = "mpll2_div", |
| 738 | .ops = &meson_clk_mpll_ops, |
| 739 | .parent_names = (const char *[]){ "mpll_prediv" }, |
| 740 | .num_parents = 1, |
| 741 | }, |
| 742 | }; |
| 743 | |
| 744 | static struct clk_regmap gxbb_mpll2 = { |
| 745 | .data = &(struct clk_regmap_gate_data){ |
| 746 | .offset = HHI_MPLL_CNTL9, |
| 747 | .bit_idx = 14, |
| 748 | }, |
| 749 | .hw.init = &(struct clk_init_data){ |
| 750 | .name = "mpll2", |
| 751 | .ops = &clk_regmap_gate_ops, |
| 752 | .parent_names = (const char *[]){ "mpll2_div" }, |
| 753 | .num_parents = 1, |
| 754 | .flags = CLK_SET_RATE_PARENT, |
| 755 | }, |
| 756 | }; |
| 757 | |
| 758 | static u32 mux_table_clk81[] = { 0, 2, 3, 4, 5, 6, 7 }; |
| 759 | static const char * const clk81_parent_names[] = { |
| 760 | "xtal", "fclk_div7", "mpll1", "mpll2", "fclk_div4", |
| 761 | "fclk_div3", "fclk_div5" |
| 762 | }; |
| 763 | |
| 764 | static struct clk_regmap gxbb_mpeg_clk_sel = { |
| 765 | .data = &(struct clk_regmap_mux_data){ |
| 766 | .offset = HHI_MPEG_CLK_CNTL, |
| 767 | .mask = 0x7, |
| 768 | .shift = 12, |
| 769 | .table = mux_table_clk81, |
| 770 | }, |
| 771 | .hw.init = &(struct clk_init_data){ |
| 772 | .name = "mpeg_clk_sel", |
| 773 | .ops = &clk_regmap_mux_ro_ops, |
| 774 | /* |
| 775 | * bits 14:12 selects from 8 possible parents: |
| 776 | * xtal, 1'b0 (wtf), fclk_div7, mpll_clkout1, mpll_clkout2, |
| 777 | * fclk_div4, fclk_div3, fclk_div5 |
| 778 | */ |
| 779 | .parent_names = clk81_parent_names, |
| 780 | .num_parents = ARRAY_SIZE(clk81_parent_names), |
| 781 | }, |
| 782 | }; |
| 783 | |
| 784 | static struct clk_regmap gxbb_mpeg_clk_div = { |
| 785 | .data = &(struct clk_regmap_div_data){ |
| 786 | .offset = HHI_MPEG_CLK_CNTL, |
| 787 | .shift = 0, |
| 788 | .width = 7, |
| 789 | }, |
| 790 | .hw.init = &(struct clk_init_data){ |
| 791 | .name = "mpeg_clk_div", |
| 792 | .ops = &clk_regmap_divider_ro_ops, |
| 793 | .parent_names = (const char *[]){ "mpeg_clk_sel" }, |
| 794 | .num_parents = 1, |
| 795 | }, |
| 796 | }; |
| 797 | |
| 798 | /* the mother of dragons gates */ |
| 799 | static struct clk_regmap gxbb_clk81 = { |
| 800 | .data = &(struct clk_regmap_gate_data){ |
| 801 | .offset = HHI_MPEG_CLK_CNTL, |
| 802 | .bit_idx = 7, |
| 803 | }, |
| 804 | .hw.init = &(struct clk_init_data){ |
| 805 | .name = "clk81", |
| 806 | .ops = &clk_regmap_gate_ops, |
| 807 | .parent_names = (const char *[]){ "mpeg_clk_div" }, |
| 808 | .num_parents = 1, |
| 809 | .flags = CLK_IS_CRITICAL, |
| 810 | }, |
| 811 | }; |
| 812 | |
| 813 | static struct clk_regmap gxbb_sar_adc_clk_sel = { |
| 814 | .data = &(struct clk_regmap_mux_data){ |
| 815 | .offset = HHI_SAR_CLK_CNTL, |
| 816 | .mask = 0x3, |
| 817 | .shift = 9, |
| 818 | }, |
| 819 | .hw.init = &(struct clk_init_data){ |
| 820 | .name = "sar_adc_clk_sel", |
| 821 | .ops = &clk_regmap_mux_ops, |
| 822 | /* NOTE: The datasheet doesn't list the parents for bit 10 */ |
| 823 | .parent_names = (const char *[]){ "xtal", "clk81", }, |
| 824 | .num_parents = 2, |
| 825 | }, |
| 826 | }; |
| 827 | |
| 828 | static struct clk_regmap gxbb_sar_adc_clk_div = { |
| 829 | .data = &(struct clk_regmap_div_data){ |
| 830 | .offset = HHI_SAR_CLK_CNTL, |
| 831 | .shift = 0, |
| 832 | .width = 8, |
| 833 | }, |
| 834 | .hw.init = &(struct clk_init_data){ |
| 835 | .name = "sar_adc_clk_div", |
| 836 | .ops = &clk_regmap_divider_ops, |
| 837 | .parent_names = (const char *[]){ "sar_adc_clk_sel" }, |
| 838 | .num_parents = 1, |
| 839 | }, |
| 840 | }; |
| 841 | |
| 842 | static struct clk_regmap gxbb_sar_adc_clk = { |
| 843 | .data = &(struct clk_regmap_gate_data){ |
| 844 | .offset = HHI_SAR_CLK_CNTL, |
| 845 | .bit_idx = 8, |
| 846 | }, |
| 847 | .hw.init = &(struct clk_init_data){ |
| 848 | .name = "sar_adc_clk", |
| 849 | .ops = &clk_regmap_gate_ops, |
| 850 | .parent_names = (const char *[]){ "sar_adc_clk_div" }, |
| 851 | .num_parents = 1, |
| 852 | .flags = CLK_SET_RATE_PARENT, |
| 853 | }, |
| 854 | }; |
| 855 | |
| 856 | /* |
| 857 | * The MALI IP is clocked by two identical clocks (mali_0 and mali_1) |
| 858 | * muxed by a glitch-free switch. |
| 859 | */ |
| 860 | |
| 861 | static const char * const gxbb_mali_0_1_parent_names[] = { |
| 862 | "xtal", "gp0_pll", "mpll2", "mpll1", "fclk_div7", |
| 863 | "fclk_div4", "fclk_div3", "fclk_div5" |
| 864 | }; |
| 865 | |
| 866 | static struct clk_regmap gxbb_mali_0_sel = { |
| 867 | .data = &(struct clk_regmap_mux_data){ |
| 868 | .offset = HHI_MALI_CLK_CNTL, |
| 869 | .mask = 0x7, |
| 870 | .shift = 9, |
| 871 | }, |
| 872 | .hw.init = &(struct clk_init_data){ |
| 873 | .name = "mali_0_sel", |
| 874 | .ops = &clk_regmap_mux_ops, |
| 875 | /* |
| 876 | * bits 10:9 selects from 8 possible parents: |
| 877 | * xtal, gp0_pll, mpll2, mpll1, fclk_div7, |
| 878 | * fclk_div4, fclk_div3, fclk_div5 |
| 879 | */ |
| 880 | .parent_names = gxbb_mali_0_1_parent_names, |
| 881 | .num_parents = 8, |
| 882 | .flags = CLK_SET_RATE_NO_REPARENT, |
| 883 | }, |
| 884 | }; |
| 885 | |
| 886 | static struct clk_regmap gxbb_mali_0_div = { |
| 887 | .data = &(struct clk_regmap_div_data){ |
| 888 | .offset = HHI_MALI_CLK_CNTL, |
| 889 | .shift = 0, |
| 890 | .width = 7, |
| 891 | }, |
| 892 | .hw.init = &(struct clk_init_data){ |
| 893 | .name = "mali_0_div", |
| 894 | .ops = &clk_regmap_divider_ops, |
| 895 | .parent_names = (const char *[]){ "mali_0_sel" }, |
| 896 | .num_parents = 1, |
| 897 | .flags = CLK_SET_RATE_NO_REPARENT, |
| 898 | }, |
| 899 | }; |
| 900 | |
| 901 | static struct clk_regmap gxbb_mali_0 = { |
| 902 | .data = &(struct clk_regmap_gate_data){ |
| 903 | .offset = HHI_MALI_CLK_CNTL, |
| 904 | .bit_idx = 8, |
| 905 | }, |
| 906 | .hw.init = &(struct clk_init_data){ |
| 907 | .name = "mali_0", |
| 908 | .ops = &clk_regmap_gate_ops, |
| 909 | .parent_names = (const char *[]){ "mali_0_div" }, |
| 910 | .num_parents = 1, |
| 911 | .flags = CLK_SET_RATE_PARENT, |
| 912 | }, |
| 913 | }; |
| 914 | |
| 915 | static struct clk_regmap gxbb_mali_1_sel = { |
| 916 | .data = &(struct clk_regmap_mux_data){ |
| 917 | .offset = HHI_MALI_CLK_CNTL, |
| 918 | .mask = 0x7, |
| 919 | .shift = 25, |
| 920 | }, |
| 921 | .hw.init = &(struct clk_init_data){ |
| 922 | .name = "mali_1_sel", |
| 923 | .ops = &clk_regmap_mux_ops, |
| 924 | /* |
| 925 | * bits 10:9 selects from 8 possible parents: |
| 926 | * xtal, gp0_pll, mpll2, mpll1, fclk_div7, |
| 927 | * fclk_div4, fclk_div3, fclk_div5 |
| 928 | */ |
| 929 | .parent_names = gxbb_mali_0_1_parent_names, |
| 930 | .num_parents = 8, |
| 931 | .flags = CLK_SET_RATE_NO_REPARENT, |
| 932 | }, |
| 933 | }; |
| 934 | |
| 935 | static struct clk_regmap gxbb_mali_1_div = { |
| 936 | .data = &(struct clk_regmap_div_data){ |
| 937 | .offset = HHI_MALI_CLK_CNTL, |
| 938 | .shift = 16, |
| 939 | .width = 7, |
| 940 | }, |
| 941 | .hw.init = &(struct clk_init_data){ |
| 942 | .name = "mali_1_div", |
| 943 | .ops = &clk_regmap_divider_ops, |
| 944 | .parent_names = (const char *[]){ "mali_1_sel" }, |
| 945 | .num_parents = 1, |
| 946 | .flags = CLK_SET_RATE_NO_REPARENT, |
| 947 | }, |
| 948 | }; |
| 949 | |
| 950 | static struct clk_regmap gxbb_mali_1 = { |
| 951 | .data = &(struct clk_regmap_gate_data){ |
| 952 | .offset = HHI_MALI_CLK_CNTL, |
| 953 | .bit_idx = 24, |
| 954 | }, |
| 955 | .hw.init = &(struct clk_init_data){ |
| 956 | .name = "mali_1", |
| 957 | .ops = &clk_regmap_gate_ops, |
| 958 | .parent_names = (const char *[]){ "mali_1_div" }, |
| 959 | .num_parents = 1, |
| 960 | .flags = CLK_SET_RATE_PARENT, |
| 961 | }, |
| 962 | }; |
| 963 | |
| 964 | static const char * const gxbb_mali_parent_names[] = { |
| 965 | "mali_0", "mali_1" |
| 966 | }; |
| 967 | |
| 968 | static struct clk_regmap gxbb_mali = { |
| 969 | .data = &(struct clk_regmap_mux_data){ |
| 970 | .offset = HHI_MALI_CLK_CNTL, |
| 971 | .mask = 1, |
| 972 | .shift = 31, |
| 973 | }, |
| 974 | .hw.init = &(struct clk_init_data){ |
| 975 | .name = "mali", |
| 976 | .ops = &clk_regmap_mux_ops, |
| 977 | .parent_names = gxbb_mali_parent_names, |
| 978 | .num_parents = 2, |
| 979 | .flags = CLK_SET_RATE_NO_REPARENT, |
| 980 | }, |
| 981 | }; |
| 982 | |
| 983 | static struct clk_regmap gxbb_cts_amclk_sel = { |
| 984 | .data = &(struct clk_regmap_mux_data){ |
| 985 | .offset = HHI_AUD_CLK_CNTL, |
| 986 | .mask = 0x3, |
| 987 | .shift = 9, |
| 988 | .table = (u32[]){ 1, 2, 3 }, |
| 989 | .flags = CLK_MUX_ROUND_CLOSEST, |
| 990 | }, |
| 991 | .hw.init = &(struct clk_init_data){ |
| 992 | .name = "cts_amclk_sel", |
| 993 | .ops = &clk_regmap_mux_ops, |
| 994 | .parent_names = (const char *[]){ "mpll0", "mpll1", "mpll2" }, |
| 995 | .num_parents = 3, |
| 996 | }, |
| 997 | }; |
| 998 | |
| 999 | static struct clk_regmap gxbb_cts_amclk_div = { |
| 1000 | .data = &(struct clk_regmap_div_data) { |
| 1001 | .offset = HHI_AUD_CLK_CNTL, |
| 1002 | .shift = 0, |
| 1003 | .width = 8, |
| 1004 | .flags = CLK_DIVIDER_ROUND_CLOSEST, |
| 1005 | }, |
| 1006 | .hw.init = &(struct clk_init_data){ |
| 1007 | .name = "cts_amclk_div", |
| 1008 | .ops = &clk_regmap_divider_ops, |
| 1009 | .parent_names = (const char *[]){ "cts_amclk_sel" }, |
| 1010 | .num_parents = 1, |
| 1011 | .flags = CLK_SET_RATE_PARENT, |
| 1012 | }, |
| 1013 | }; |
| 1014 | |
| 1015 | static struct clk_regmap gxbb_cts_amclk = { |
| 1016 | .data = &(struct clk_regmap_gate_data){ |
| 1017 | .offset = HHI_AUD_CLK_CNTL, |
| 1018 | .bit_idx = 8, |
| 1019 | }, |
| 1020 | .hw.init = &(struct clk_init_data){ |
| 1021 | .name = "cts_amclk", |
| 1022 | .ops = &clk_regmap_gate_ops, |
| 1023 | .parent_names = (const char *[]){ "cts_amclk_div" }, |
| 1024 | .num_parents = 1, |
| 1025 | .flags = CLK_SET_RATE_PARENT, |
| 1026 | }, |
| 1027 | }; |
| 1028 | |
| 1029 | static struct clk_regmap gxbb_cts_mclk_i958_sel = { |
| 1030 | .data = &(struct clk_regmap_mux_data){ |
| 1031 | .offset = HHI_AUD_CLK_CNTL2, |
| 1032 | .mask = 0x3, |
| 1033 | .shift = 25, |
| 1034 | .table = (u32[]){ 1, 2, 3 }, |
| 1035 | .flags = CLK_MUX_ROUND_CLOSEST, |
| 1036 | }, |
| 1037 | .hw.init = &(struct clk_init_data) { |
| 1038 | .name = "cts_mclk_i958_sel", |
| 1039 | .ops = &clk_regmap_mux_ops, |
| 1040 | .parent_names = (const char *[]){ "mpll0", "mpll1", "mpll2" }, |
| 1041 | .num_parents = 3, |
| 1042 | }, |
| 1043 | }; |
| 1044 | |
| 1045 | static struct clk_regmap gxbb_cts_mclk_i958_div = { |
| 1046 | .data = &(struct clk_regmap_div_data){ |
| 1047 | .offset = HHI_AUD_CLK_CNTL2, |
| 1048 | .shift = 16, |
| 1049 | .width = 8, |
| 1050 | .flags = CLK_DIVIDER_ROUND_CLOSEST, |
| 1051 | }, |
| 1052 | .hw.init = &(struct clk_init_data) { |
| 1053 | .name = "cts_mclk_i958_div", |
| 1054 | .ops = &clk_regmap_divider_ops, |
| 1055 | .parent_names = (const char *[]){ "cts_mclk_i958_sel" }, |
| 1056 | .num_parents = 1, |
| 1057 | .flags = CLK_SET_RATE_PARENT, |
| 1058 | }, |
| 1059 | }; |
| 1060 | |
| 1061 | static struct clk_regmap gxbb_cts_mclk_i958 = { |
| 1062 | .data = &(struct clk_regmap_gate_data){ |
| 1063 | .offset = HHI_AUD_CLK_CNTL2, |
| 1064 | .bit_idx = 24, |
| 1065 | }, |
| 1066 | .hw.init = &(struct clk_init_data){ |
| 1067 | .name = "cts_mclk_i958", |
| 1068 | .ops = &clk_regmap_gate_ops, |
| 1069 | .parent_names = (const char *[]){ "cts_mclk_i958_div" }, |
| 1070 | .num_parents = 1, |
| 1071 | .flags = CLK_SET_RATE_PARENT, |
| 1072 | }, |
| 1073 | }; |
| 1074 | |
| 1075 | static struct clk_regmap gxbb_cts_i958 = { |
| 1076 | .data = &(struct clk_regmap_mux_data){ |
| 1077 | .offset = HHI_AUD_CLK_CNTL2, |
| 1078 | .mask = 0x1, |
| 1079 | .shift = 27, |
| 1080 | }, |
| 1081 | .hw.init = &(struct clk_init_data){ |
| 1082 | .name = "cts_i958", |
| 1083 | .ops = &clk_regmap_mux_ops, |
| 1084 | .parent_names = (const char *[]){ "cts_amclk", "cts_mclk_i958" }, |
| 1085 | .num_parents = 2, |
| 1086 | /* |
| 1087 | *The parent is specific to origin of the audio data. Let the |
| 1088 | * consumer choose the appropriate parent |
| 1089 | */ |
| 1090 | .flags = CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT, |
| 1091 | }, |
| 1092 | }; |
| 1093 | |
| 1094 | static struct clk_regmap gxbb_32k_clk_div = { |
| 1095 | .data = &(struct clk_regmap_div_data){ |
| 1096 | .offset = HHI_32K_CLK_CNTL, |
| 1097 | .shift = 0, |
| 1098 | .width = 14, |
| 1099 | }, |
| 1100 | .hw.init = &(struct clk_init_data){ |
| 1101 | .name = "32k_clk_div", |
| 1102 | .ops = &clk_regmap_divider_ops, |
| 1103 | .parent_names = (const char *[]){ "32k_clk_sel" }, |
| 1104 | .num_parents = 1, |
| 1105 | .flags = CLK_SET_RATE_PARENT | CLK_DIVIDER_ROUND_CLOSEST, |
| 1106 | }, |
| 1107 | }; |
| 1108 | |
| 1109 | static struct clk_regmap gxbb_32k_clk = { |
| 1110 | .data = &(struct clk_regmap_gate_data){ |
| 1111 | .offset = HHI_32K_CLK_CNTL, |
| 1112 | .bit_idx = 15, |
| 1113 | }, |
| 1114 | .hw.init = &(struct clk_init_data){ |
| 1115 | .name = "32k_clk", |
| 1116 | .ops = &clk_regmap_gate_ops, |
| 1117 | .parent_names = (const char *[]){ "32k_clk_div" }, |
| 1118 | .num_parents = 1, |
| 1119 | .flags = CLK_SET_RATE_PARENT, |
| 1120 | }, |
| 1121 | }; |
| 1122 | |
| 1123 | static const char * const gxbb_32k_clk_parent_names[] = { |
| 1124 | "xtal", "cts_slow_oscin", "fclk_div3", "fclk_div5" |
| 1125 | }; |
| 1126 | |
| 1127 | static struct clk_regmap gxbb_32k_clk_sel = { |
| 1128 | .data = &(struct clk_regmap_mux_data){ |
| 1129 | .offset = HHI_32K_CLK_CNTL, |
| 1130 | .mask = 0x3, |
| 1131 | .shift = 16, |
| 1132 | }, |
| 1133 | .hw.init = &(struct clk_init_data){ |
| 1134 | .name = "32k_clk_sel", |
| 1135 | .ops = &clk_regmap_mux_ops, |
| 1136 | .parent_names = gxbb_32k_clk_parent_names, |
| 1137 | .num_parents = 4, |
| 1138 | .flags = CLK_SET_RATE_PARENT, |
| 1139 | }, |
| 1140 | }; |
| 1141 | |
| 1142 | static const char * const gxbb_sd_emmc_clk0_parent_names[] = { |
| 1143 | "xtal", "fclk_div2", "fclk_div3", "fclk_div5", "fclk_div7", |
| 1144 | |
| 1145 | /* |
| 1146 | * Following these parent clocks, we should also have had mpll2, mpll3 |
| 1147 | * and gp0_pll but these clocks are too precious to be used here. All |
| 1148 | * the necessary rates for MMC and NAND operation can be acheived using |
| 1149 | * xtal or fclk_div clocks |
| 1150 | */ |
| 1151 | }; |
| 1152 | |
| 1153 | /* SDIO clock */ |
| 1154 | static struct clk_regmap gxbb_sd_emmc_a_clk0_sel = { |
| 1155 | .data = &(struct clk_regmap_mux_data){ |
| 1156 | .offset = HHI_SD_EMMC_CLK_CNTL, |
| 1157 | .mask = 0x7, |
| 1158 | .shift = 9, |
| 1159 | }, |
| 1160 | .hw.init = &(struct clk_init_data) { |
| 1161 | .name = "sd_emmc_a_clk0_sel", |
| 1162 | .ops = &clk_regmap_mux_ops, |
| 1163 | .parent_names = gxbb_sd_emmc_clk0_parent_names, |
| 1164 | .num_parents = ARRAY_SIZE(gxbb_sd_emmc_clk0_parent_names), |
| 1165 | .flags = CLK_SET_RATE_PARENT, |
| 1166 | }, |
| 1167 | }; |
| 1168 | |
| 1169 | static struct clk_regmap gxbb_sd_emmc_a_clk0_div = { |
| 1170 | .data = &(struct clk_regmap_div_data){ |
| 1171 | .offset = HHI_SD_EMMC_CLK_CNTL, |
| 1172 | .shift = 0, |
| 1173 | .width = 7, |
| 1174 | .flags = CLK_DIVIDER_ROUND_CLOSEST, |
| 1175 | }, |
| 1176 | .hw.init = &(struct clk_init_data) { |
| 1177 | .name = "sd_emmc_a_clk0_div", |
| 1178 | .ops = &clk_regmap_divider_ops, |
| 1179 | .parent_names = (const char *[]){ "sd_emmc_a_clk0_sel" }, |
| 1180 | .num_parents = 1, |
| 1181 | .flags = CLK_SET_RATE_PARENT, |
| 1182 | }, |
| 1183 | }; |
| 1184 | |
| 1185 | static struct clk_regmap gxbb_sd_emmc_a_clk0 = { |
| 1186 | .data = &(struct clk_regmap_gate_data){ |
| 1187 | .offset = HHI_SD_EMMC_CLK_CNTL, |
| 1188 | .bit_idx = 7, |
| 1189 | }, |
| 1190 | .hw.init = &(struct clk_init_data){ |
| 1191 | .name = "sd_emmc_a_clk0", |
| 1192 | .ops = &clk_regmap_gate_ops, |
| 1193 | .parent_names = (const char *[]){ "sd_emmc_a_clk0_div" }, |
| 1194 | .num_parents = 1, |
| 1195 | .flags = CLK_SET_RATE_PARENT, |
| 1196 | }, |
| 1197 | }; |
| 1198 | |
| 1199 | /* SDcard clock */ |
| 1200 | static struct clk_regmap gxbb_sd_emmc_b_clk0_sel = { |
| 1201 | .data = &(struct clk_regmap_mux_data){ |
| 1202 | .offset = HHI_SD_EMMC_CLK_CNTL, |
| 1203 | .mask = 0x7, |
| 1204 | .shift = 25, |
| 1205 | }, |
| 1206 | .hw.init = &(struct clk_init_data) { |
| 1207 | .name = "sd_emmc_b_clk0_sel", |
| 1208 | .ops = &clk_regmap_mux_ops, |
| 1209 | .parent_names = gxbb_sd_emmc_clk0_parent_names, |
| 1210 | .num_parents = ARRAY_SIZE(gxbb_sd_emmc_clk0_parent_names), |
| 1211 | .flags = CLK_SET_RATE_PARENT, |
| 1212 | }, |
| 1213 | }; |
| 1214 | |
| 1215 | static struct clk_regmap gxbb_sd_emmc_b_clk0_div = { |
| 1216 | .data = &(struct clk_regmap_div_data){ |
| 1217 | .offset = HHI_SD_EMMC_CLK_CNTL, |
| 1218 | .shift = 16, |
| 1219 | .width = 7, |
| 1220 | .flags = CLK_DIVIDER_ROUND_CLOSEST, |
| 1221 | }, |
| 1222 | .hw.init = &(struct clk_init_data) { |
| 1223 | .name = "sd_emmc_b_clk0_div", |
| 1224 | .ops = &clk_regmap_divider_ops, |
| 1225 | .parent_names = (const char *[]){ "sd_emmc_b_clk0_sel" }, |
| 1226 | .num_parents = 1, |
| 1227 | .flags = CLK_SET_RATE_PARENT, |
| 1228 | }, |
| 1229 | }; |
| 1230 | |
| 1231 | static struct clk_regmap gxbb_sd_emmc_b_clk0 = { |
| 1232 | .data = &(struct clk_regmap_gate_data){ |
| 1233 | .offset = HHI_SD_EMMC_CLK_CNTL, |
| 1234 | .bit_idx = 23, |
| 1235 | }, |
| 1236 | .hw.init = &(struct clk_init_data){ |
| 1237 | .name = "sd_emmc_b_clk0", |
| 1238 | .ops = &clk_regmap_gate_ops, |
| 1239 | .parent_names = (const char *[]){ "sd_emmc_b_clk0_div" }, |
| 1240 | .num_parents = 1, |
| 1241 | .flags = CLK_SET_RATE_PARENT, |
| 1242 | }, |
| 1243 | }; |
| 1244 | |
| 1245 | /* EMMC/NAND clock */ |
| 1246 | static struct clk_regmap gxbb_sd_emmc_c_clk0_sel = { |
| 1247 | .data = &(struct clk_regmap_mux_data){ |
| 1248 | .offset = HHI_NAND_CLK_CNTL, |
| 1249 | .mask = 0x7, |
| 1250 | .shift = 9, |
| 1251 | }, |
| 1252 | .hw.init = &(struct clk_init_data) { |
| 1253 | .name = "sd_emmc_c_clk0_sel", |
| 1254 | .ops = &clk_regmap_mux_ops, |
| 1255 | .parent_names = gxbb_sd_emmc_clk0_parent_names, |
| 1256 | .num_parents = ARRAY_SIZE(gxbb_sd_emmc_clk0_parent_names), |
| 1257 | .flags = CLK_SET_RATE_PARENT, |
| 1258 | }, |
| 1259 | }; |
| 1260 | |
| 1261 | static struct clk_regmap gxbb_sd_emmc_c_clk0_div = { |
| 1262 | .data = &(struct clk_regmap_div_data){ |
| 1263 | .offset = HHI_NAND_CLK_CNTL, |
| 1264 | .shift = 0, |
| 1265 | .width = 7, |
| 1266 | .flags = CLK_DIVIDER_ROUND_CLOSEST, |
| 1267 | }, |
| 1268 | .hw.init = &(struct clk_init_data) { |
| 1269 | .name = "sd_emmc_c_clk0_div", |
| 1270 | .ops = &clk_regmap_divider_ops, |
| 1271 | .parent_names = (const char *[]){ "sd_emmc_c_clk0_sel" }, |
| 1272 | .num_parents = 1, |
| 1273 | .flags = CLK_SET_RATE_PARENT, |
| 1274 | }, |
| 1275 | }; |
| 1276 | |
| 1277 | static struct clk_regmap gxbb_sd_emmc_c_clk0 = { |
| 1278 | .data = &(struct clk_regmap_gate_data){ |
| 1279 | .offset = HHI_NAND_CLK_CNTL, |
| 1280 | .bit_idx = 7, |
| 1281 | }, |
| 1282 | .hw.init = &(struct clk_init_data){ |
| 1283 | .name = "sd_emmc_c_clk0", |
| 1284 | .ops = &clk_regmap_gate_ops, |
| 1285 | .parent_names = (const char *[]){ "sd_emmc_c_clk0_div" }, |
| 1286 | .num_parents = 1, |
| 1287 | .flags = CLK_SET_RATE_PARENT, |
| 1288 | }, |
| 1289 | }; |
| 1290 | |
| 1291 | /* VPU Clock */ |
| 1292 | |
| 1293 | static const char * const gxbb_vpu_parent_names[] = { |
| 1294 | "fclk_div4", "fclk_div3", "fclk_div5", "fclk_div7" |
| 1295 | }; |
| 1296 | |
| 1297 | static struct clk_regmap gxbb_vpu_0_sel = { |
| 1298 | .data = &(struct clk_regmap_mux_data){ |
| 1299 | .offset = HHI_VPU_CLK_CNTL, |
| 1300 | .mask = 0x3, |
| 1301 | .shift = 9, |
| 1302 | }, |
| 1303 | .hw.init = &(struct clk_init_data){ |
| 1304 | .name = "vpu_0_sel", |
| 1305 | .ops = &clk_regmap_mux_ops, |
| 1306 | /* |
| 1307 | * bits 9:10 selects from 4 possible parents: |
| 1308 | * fclk_div4, fclk_div3, fclk_div5, fclk_div7, |
| 1309 | */ |
| 1310 | .parent_names = gxbb_vpu_parent_names, |
| 1311 | .num_parents = ARRAY_SIZE(gxbb_vpu_parent_names), |
| 1312 | .flags = CLK_SET_RATE_NO_REPARENT, |
| 1313 | }, |
| 1314 | }; |
| 1315 | |
| 1316 | static struct clk_regmap gxbb_vpu_0_div = { |
| 1317 | .data = &(struct clk_regmap_div_data){ |
| 1318 | .offset = HHI_VPU_CLK_CNTL, |
| 1319 | .shift = 0, |
| 1320 | .width = 7, |
| 1321 | }, |
| 1322 | .hw.init = &(struct clk_init_data){ |
| 1323 | .name = "vpu_0_div", |
| 1324 | .ops = &clk_regmap_divider_ops, |
| 1325 | .parent_names = (const char *[]){ "vpu_0_sel" }, |
| 1326 | .num_parents = 1, |
| 1327 | .flags = CLK_SET_RATE_PARENT, |
| 1328 | }, |
| 1329 | }; |
| 1330 | |
| 1331 | static struct clk_regmap gxbb_vpu_0 = { |
| 1332 | .data = &(struct clk_regmap_gate_data){ |
| 1333 | .offset = HHI_VPU_CLK_CNTL, |
| 1334 | .bit_idx = 8, |
| 1335 | }, |
| 1336 | .hw.init = &(struct clk_init_data) { |
| 1337 | .name = "vpu_0", |
| 1338 | .ops = &clk_regmap_gate_ops, |
| 1339 | .parent_names = (const char *[]){ "vpu_0_div" }, |
| 1340 | .num_parents = 1, |
| 1341 | .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, |
| 1342 | }, |
| 1343 | }; |
| 1344 | |
| 1345 | static struct clk_regmap gxbb_vpu_1_sel = { |
| 1346 | .data = &(struct clk_regmap_mux_data){ |
| 1347 | .offset = HHI_VPU_CLK_CNTL, |
| 1348 | .mask = 0x3, |
| 1349 | .shift = 25, |
| 1350 | }, |
| 1351 | .hw.init = &(struct clk_init_data){ |
| 1352 | .name = "vpu_1_sel", |
| 1353 | .ops = &clk_regmap_mux_ops, |
| 1354 | /* |
| 1355 | * bits 25:26 selects from 4 possible parents: |
| 1356 | * fclk_div4, fclk_div3, fclk_div5, fclk_div7, |
| 1357 | */ |
| 1358 | .parent_names = gxbb_vpu_parent_names, |
| 1359 | .num_parents = ARRAY_SIZE(gxbb_vpu_parent_names), |
| 1360 | .flags = CLK_SET_RATE_NO_REPARENT, |
| 1361 | }, |
| 1362 | }; |
| 1363 | |
| 1364 | static struct clk_regmap gxbb_vpu_1_div = { |
| 1365 | .data = &(struct clk_regmap_div_data){ |
| 1366 | .offset = HHI_VPU_CLK_CNTL, |
| 1367 | .shift = 16, |
| 1368 | .width = 7, |
| 1369 | }, |
| 1370 | .hw.init = &(struct clk_init_data){ |
| 1371 | .name = "vpu_1_div", |
| 1372 | .ops = &clk_regmap_divider_ops, |
| 1373 | .parent_names = (const char *[]){ "vpu_1_sel" }, |
| 1374 | .num_parents = 1, |
| 1375 | .flags = CLK_SET_RATE_PARENT, |
| 1376 | }, |
| 1377 | }; |
| 1378 | |
| 1379 | static struct clk_regmap gxbb_vpu_1 = { |
| 1380 | .data = &(struct clk_regmap_gate_data){ |
| 1381 | .offset = HHI_VPU_CLK_CNTL, |
| 1382 | .bit_idx = 24, |
| 1383 | }, |
| 1384 | .hw.init = &(struct clk_init_data) { |
| 1385 | .name = "vpu_1", |
| 1386 | .ops = &clk_regmap_gate_ops, |
| 1387 | .parent_names = (const char *[]){ "vpu_1_div" }, |
| 1388 | .num_parents = 1, |
| 1389 | .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, |
| 1390 | }, |
| 1391 | }; |
| 1392 | |
| 1393 | static struct clk_regmap gxbb_vpu = { |
| 1394 | .data = &(struct clk_regmap_mux_data){ |
| 1395 | .offset = HHI_VPU_CLK_CNTL, |
| 1396 | .mask = 1, |
| 1397 | .shift = 31, |
| 1398 | }, |
| 1399 | .hw.init = &(struct clk_init_data){ |
| 1400 | .name = "vpu", |
| 1401 | .ops = &clk_regmap_mux_ops, |
| 1402 | /* |
| 1403 | * bit 31 selects from 2 possible parents: |
| 1404 | * vpu_0 or vpu_1 |
| 1405 | */ |
| 1406 | .parent_names = (const char *[]){ "vpu_0", "vpu_1" }, |
| 1407 | .num_parents = 2, |
| 1408 | .flags = CLK_SET_RATE_NO_REPARENT, |
| 1409 | }, |
| 1410 | }; |
| 1411 | |
| 1412 | /* VAPB Clock */ |
| 1413 | |
| 1414 | static const char * const gxbb_vapb_parent_names[] = { |
| 1415 | "fclk_div4", "fclk_div3", "fclk_div5", "fclk_div7" |
| 1416 | }; |
| 1417 | |
| 1418 | static struct clk_regmap gxbb_vapb_0_sel = { |
| 1419 | .data = &(struct clk_regmap_mux_data){ |
| 1420 | .offset = HHI_VAPBCLK_CNTL, |
| 1421 | .mask = 0x3, |
| 1422 | .shift = 9, |
| 1423 | }, |
| 1424 | .hw.init = &(struct clk_init_data){ |
| 1425 | .name = "vapb_0_sel", |
| 1426 | .ops = &clk_regmap_mux_ops, |
| 1427 | /* |
| 1428 | * bits 9:10 selects from 4 possible parents: |
| 1429 | * fclk_div4, fclk_div3, fclk_div5, fclk_div7, |
| 1430 | */ |
| 1431 | .parent_names = gxbb_vapb_parent_names, |
| 1432 | .num_parents = ARRAY_SIZE(gxbb_vapb_parent_names), |
| 1433 | .flags = CLK_SET_RATE_NO_REPARENT, |
| 1434 | }, |
| 1435 | }; |
| 1436 | |
| 1437 | static struct clk_regmap gxbb_vapb_0_div = { |
| 1438 | .data = &(struct clk_regmap_div_data){ |
| 1439 | .offset = HHI_VAPBCLK_CNTL, |
| 1440 | .shift = 0, |
| 1441 | .width = 7, |
| 1442 | }, |
| 1443 | .hw.init = &(struct clk_init_data){ |
| 1444 | .name = "vapb_0_div", |
| 1445 | .ops = &clk_regmap_divider_ops, |
| 1446 | .parent_names = (const char *[]){ "vapb_0_sel" }, |
| 1447 | .num_parents = 1, |
| 1448 | .flags = CLK_SET_RATE_PARENT, |
| 1449 | }, |
| 1450 | }; |
| 1451 | |
| 1452 | static struct clk_regmap gxbb_vapb_0 = { |
| 1453 | .data = &(struct clk_regmap_gate_data){ |
| 1454 | .offset = HHI_VAPBCLK_CNTL, |
| 1455 | .bit_idx = 8, |
| 1456 | }, |
| 1457 | .hw.init = &(struct clk_init_data) { |
| 1458 | .name = "vapb_0", |
| 1459 | .ops = &clk_regmap_gate_ops, |
| 1460 | .parent_names = (const char *[]){ "vapb_0_div" }, |
| 1461 | .num_parents = 1, |
| 1462 | .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, |
| 1463 | }, |
| 1464 | }; |
| 1465 | |
| 1466 | static struct clk_regmap gxbb_vapb_1_sel = { |
| 1467 | .data = &(struct clk_regmap_mux_data){ |
| 1468 | .offset = HHI_VAPBCLK_CNTL, |
| 1469 | .mask = 0x3, |
| 1470 | .shift = 25, |
| 1471 | }, |
| 1472 | .hw.init = &(struct clk_init_data){ |
| 1473 | .name = "vapb_1_sel", |
| 1474 | .ops = &clk_regmap_mux_ops, |
| 1475 | /* |
| 1476 | * bits 25:26 selects from 4 possible parents: |
| 1477 | * fclk_div4, fclk_div3, fclk_div5, fclk_div7, |
| 1478 | */ |
| 1479 | .parent_names = gxbb_vapb_parent_names, |
| 1480 | .num_parents = ARRAY_SIZE(gxbb_vapb_parent_names), |
| 1481 | .flags = CLK_SET_RATE_NO_REPARENT, |
| 1482 | }, |
| 1483 | }; |
| 1484 | |
| 1485 | static struct clk_regmap gxbb_vapb_1_div = { |
| 1486 | .data = &(struct clk_regmap_div_data){ |
| 1487 | .offset = HHI_VAPBCLK_CNTL, |
| 1488 | .shift = 16, |
| 1489 | .width = 7, |
| 1490 | }, |
| 1491 | .hw.init = &(struct clk_init_data){ |
| 1492 | .name = "vapb_1_div", |
| 1493 | .ops = &clk_regmap_divider_ops, |
| 1494 | .parent_names = (const char *[]){ "vapb_1_sel" }, |
| 1495 | .num_parents = 1, |
| 1496 | .flags = CLK_SET_RATE_PARENT, |
| 1497 | }, |
| 1498 | }; |
| 1499 | |
| 1500 | static struct clk_regmap gxbb_vapb_1 = { |
| 1501 | .data = &(struct clk_regmap_gate_data){ |
| 1502 | .offset = HHI_VAPBCLK_CNTL, |
| 1503 | .bit_idx = 24, |
| 1504 | }, |
| 1505 | .hw.init = &(struct clk_init_data) { |
| 1506 | .name = "vapb_1", |
| 1507 | .ops = &clk_regmap_gate_ops, |
| 1508 | .parent_names = (const char *[]){ "vapb_1_div" }, |
| 1509 | .num_parents = 1, |
| 1510 | .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, |
| 1511 | }, |
| 1512 | }; |
| 1513 | |
| 1514 | static struct clk_regmap gxbb_vapb_sel = { |
| 1515 | .data = &(struct clk_regmap_mux_data){ |
| 1516 | .offset = HHI_VAPBCLK_CNTL, |
| 1517 | .mask = 1, |
| 1518 | .shift = 31, |
| 1519 | }, |
| 1520 | .hw.init = &(struct clk_init_data){ |
| 1521 | .name = "vapb_sel", |
| 1522 | .ops = &clk_regmap_mux_ops, |
| 1523 | /* |
| 1524 | * bit 31 selects from 2 possible parents: |
| 1525 | * vapb_0 or vapb_1 |
| 1526 | */ |
| 1527 | .parent_names = (const char *[]){ "vapb_0", "vapb_1" }, |
| 1528 | .num_parents = 2, |
| 1529 | .flags = CLK_SET_RATE_NO_REPARENT, |
| 1530 | }, |
| 1531 | }; |
| 1532 | |
| 1533 | static struct clk_regmap gxbb_vapb = { |
| 1534 | .data = &(struct clk_regmap_gate_data){ |
| 1535 | .offset = HHI_VAPBCLK_CNTL, |
| 1536 | .bit_idx = 30, |
| 1537 | }, |
| 1538 | .hw.init = &(struct clk_init_data) { |
| 1539 | .name = "vapb", |
| 1540 | .ops = &clk_regmap_gate_ops, |
| 1541 | .parent_names = (const char *[]){ "vapb_sel" }, |
| 1542 | .num_parents = 1, |
| 1543 | .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, |
| 1544 | }, |
| 1545 | }; |
| 1546 | |
| 1547 | /* VDEC clocks */ |
| 1548 | |
| 1549 | static const char * const gxbb_vdec_parent_names[] = { |
| 1550 | "fclk_div4", "fclk_div3", "fclk_div5", "fclk_div7" |
| 1551 | }; |
| 1552 | |
| 1553 | static struct clk_regmap gxbb_vdec_1_sel = { |
| 1554 | .data = &(struct clk_regmap_mux_data){ |
| 1555 | .offset = HHI_VDEC_CLK_CNTL, |
| 1556 | .mask = 0x3, |
| 1557 | .shift = 9, |
| 1558 | .flags = CLK_MUX_ROUND_CLOSEST, |
| 1559 | }, |
| 1560 | .hw.init = &(struct clk_init_data){ |
| 1561 | .name = "vdec_1_sel", |
| 1562 | .ops = &clk_regmap_mux_ops, |
| 1563 | .parent_names = gxbb_vdec_parent_names, |
| 1564 | .num_parents = ARRAY_SIZE(gxbb_vdec_parent_names), |
| 1565 | .flags = CLK_SET_RATE_PARENT, |
| 1566 | }, |
| 1567 | }; |
| 1568 | |
| 1569 | static struct clk_regmap gxbb_vdec_1_div = { |
| 1570 | .data = &(struct clk_regmap_div_data){ |
| 1571 | .offset = HHI_VDEC_CLK_CNTL, |
| 1572 | .shift = 0, |
| 1573 | .width = 7, |
| 1574 | }, |
| 1575 | .hw.init = &(struct clk_init_data){ |
| 1576 | .name = "vdec_1_div", |
| 1577 | .ops = &clk_regmap_divider_ops, |
| 1578 | .parent_names = (const char *[]){ "vdec_1_sel" }, |
| 1579 | .num_parents = 1, |
| 1580 | .flags = CLK_SET_RATE_PARENT, |
| 1581 | }, |
| 1582 | }; |
| 1583 | |
| 1584 | static struct clk_regmap gxbb_vdec_1 = { |
| 1585 | .data = &(struct clk_regmap_gate_data){ |
| 1586 | .offset = HHI_VDEC_CLK_CNTL, |
| 1587 | .bit_idx = 8, |
| 1588 | }, |
| 1589 | .hw.init = &(struct clk_init_data) { |
| 1590 | .name = "vdec_1", |
| 1591 | .ops = &clk_regmap_gate_ops, |
| 1592 | .parent_names = (const char *[]){ "vdec_1_div" }, |
| 1593 | .num_parents = 1, |
| 1594 | .flags = CLK_SET_RATE_PARENT, |
| 1595 | }, |
| 1596 | }; |
| 1597 | |
| 1598 | static struct clk_regmap gxbb_vdec_hevc_sel = { |
| 1599 | .data = &(struct clk_regmap_mux_data){ |
| 1600 | .offset = HHI_VDEC2_CLK_CNTL, |
| 1601 | .mask = 0x3, |
| 1602 | .shift = 25, |
| 1603 | .flags = CLK_MUX_ROUND_CLOSEST, |
| 1604 | }, |
| 1605 | .hw.init = &(struct clk_init_data){ |
| 1606 | .name = "vdec_hevc_sel", |
| 1607 | .ops = &clk_regmap_mux_ops, |
| 1608 | .parent_names = gxbb_vdec_parent_names, |
| 1609 | .num_parents = ARRAY_SIZE(gxbb_vdec_parent_names), |
| 1610 | .flags = CLK_SET_RATE_PARENT, |
| 1611 | }, |
| 1612 | }; |
| 1613 | |
| 1614 | static struct clk_regmap gxbb_vdec_hevc_div = { |
| 1615 | .data = &(struct clk_regmap_div_data){ |
| 1616 | .offset = HHI_VDEC2_CLK_CNTL, |
| 1617 | .shift = 16, |
| 1618 | .width = 7, |
| 1619 | }, |
| 1620 | .hw.init = &(struct clk_init_data){ |
| 1621 | .name = "vdec_hevc_div", |
| 1622 | .ops = &clk_regmap_divider_ops, |
| 1623 | .parent_names = (const char *[]){ "vdec_hevc_sel" }, |
| 1624 | .num_parents = 1, |
| 1625 | .flags = CLK_SET_RATE_PARENT, |
| 1626 | }, |
| 1627 | }; |
| 1628 | |
| 1629 | static struct clk_regmap gxbb_vdec_hevc = { |
| 1630 | .data = &(struct clk_regmap_gate_data){ |
| 1631 | .offset = HHI_VDEC2_CLK_CNTL, |
| 1632 | .bit_idx = 24, |
| 1633 | }, |
| 1634 | .hw.init = &(struct clk_init_data) { |
| 1635 | .name = "vdec_hevc", |
| 1636 | .ops = &clk_regmap_gate_ops, |
| 1637 | .parent_names = (const char *[]){ "vdec_hevc_div" }, |
| 1638 | .num_parents = 1, |
| 1639 | .flags = CLK_SET_RATE_PARENT, |
| 1640 | }, |
| 1641 | }; |
| 1642 | |
| 1643 | static u32 mux_table_gen_clk[] = { 0, 4, 5, 6, 7, 8, |
| 1644 | 9, 10, 11, 13, 14, }; |
| 1645 | static const char * const gen_clk_parent_names[] = { |
| 1646 | "xtal", "vdec_1", "vdec_hevc", "mpll0", "mpll1", "mpll2", |
| 1647 | "fclk_div4", "fclk_div3", "fclk_div5", "fclk_div7", "gp0_pll", |
| 1648 | }; |
| 1649 | |
| 1650 | static struct clk_regmap gxbb_gen_clk_sel = { |
| 1651 | .data = &(struct clk_regmap_mux_data){ |
| 1652 | .offset = HHI_GEN_CLK_CNTL, |
| 1653 | .mask = 0xf, |
| 1654 | .shift = 12, |
| 1655 | .table = mux_table_gen_clk, |
| 1656 | }, |
| 1657 | .hw.init = &(struct clk_init_data){ |
| 1658 | .name = "gen_clk_sel", |
| 1659 | .ops = &clk_regmap_mux_ops, |
| 1660 | /* |
| 1661 | * bits 15:12 selects from 14 possible parents: |
| 1662 | * xtal, [rtc_oscin_i], [sys_cpu_div16], [ddr_dpll_pt], |
| 1663 | * vid_pll, vid2_pll (hevc), mpll0, mpll1, mpll2, fdiv4, |
| 1664 | * fdiv3, fdiv5, [cts_msr_clk], fdiv7, gp0_pll |
| 1665 | */ |
| 1666 | .parent_names = gen_clk_parent_names, |
| 1667 | .num_parents = ARRAY_SIZE(gen_clk_parent_names), |
| 1668 | }, |
| 1669 | }; |
| 1670 | |
| 1671 | static struct clk_regmap gxbb_gen_clk_div = { |
| 1672 | .data = &(struct clk_regmap_div_data){ |
| 1673 | .offset = HHI_GEN_CLK_CNTL, |
| 1674 | .shift = 0, |
| 1675 | .width = 11, |
| 1676 | }, |
| 1677 | .hw.init = &(struct clk_init_data){ |
| 1678 | .name = "gen_clk_div", |
| 1679 | .ops = &clk_regmap_divider_ops, |
| 1680 | .parent_names = (const char *[]){ "gen_clk_sel" }, |
| 1681 | .num_parents = 1, |
| 1682 | .flags = CLK_SET_RATE_PARENT, |
| 1683 | }, |
| 1684 | }; |
| 1685 | |
| 1686 | static struct clk_regmap gxbb_gen_clk = { |
| 1687 | .data = &(struct clk_regmap_gate_data){ |
| 1688 | .offset = HHI_GEN_CLK_CNTL, |
| 1689 | .bit_idx = 7, |
| 1690 | }, |
| 1691 | .hw.init = &(struct clk_init_data){ |
| 1692 | .name = "gen_clk", |
| 1693 | .ops = &clk_regmap_gate_ops, |
| 1694 | .parent_names = (const char *[]){ "gen_clk_div" }, |
| 1695 | .num_parents = 1, |
| 1696 | .flags = CLK_SET_RATE_PARENT, |
| 1697 | }, |
| 1698 | }; |
| 1699 | |
| 1700 | /* Everything Else (EE) domain gates */ |
| 1701 | static MESON_GATE(gxbb_ddr, HHI_GCLK_MPEG0, 0); |
| 1702 | static MESON_GATE(gxbb_dos, HHI_GCLK_MPEG0, 1); |
| 1703 | static MESON_GATE(gxbb_isa, HHI_GCLK_MPEG0, 5); |
| 1704 | static MESON_GATE(gxbb_pl301, HHI_GCLK_MPEG0, 6); |
| 1705 | static MESON_GATE(gxbb_periphs, HHI_GCLK_MPEG0, 7); |
| 1706 | static MESON_GATE(gxbb_spicc, HHI_GCLK_MPEG0, 8); |
| 1707 | static MESON_GATE(gxbb_i2c, HHI_GCLK_MPEG0, 9); |
| 1708 | static MESON_GATE(gxbb_sana, HHI_GCLK_MPEG0, 10); |
| 1709 | static MESON_GATE(gxbb_smart_card, HHI_GCLK_MPEG0, 11); |
| 1710 | static MESON_GATE(gxbb_rng0, HHI_GCLK_MPEG0, 12); |
| 1711 | static MESON_GATE(gxbb_uart0, HHI_GCLK_MPEG0, 13); |
| 1712 | static MESON_GATE(gxbb_sdhc, HHI_GCLK_MPEG0, 14); |
| 1713 | static MESON_GATE(gxbb_stream, HHI_GCLK_MPEG0, 15); |
| 1714 | static MESON_GATE(gxbb_async_fifo, HHI_GCLK_MPEG0, 16); |
| 1715 | static MESON_GATE(gxbb_sdio, HHI_GCLK_MPEG0, 17); |
| 1716 | static MESON_GATE(gxbb_abuf, HHI_GCLK_MPEG0, 18); |
| 1717 | static MESON_GATE(gxbb_hiu_iface, HHI_GCLK_MPEG0, 19); |
| 1718 | static MESON_GATE(gxbb_assist_misc, HHI_GCLK_MPEG0, 23); |
| 1719 | static MESON_GATE(gxbb_emmc_a, HHI_GCLK_MPEG0, 24); |
| 1720 | static MESON_GATE(gxbb_emmc_b, HHI_GCLK_MPEG0, 25); |
| 1721 | static MESON_GATE(gxbb_emmc_c, HHI_GCLK_MPEG0, 26); |
| 1722 | static MESON_GATE(gxbb_spi, HHI_GCLK_MPEG0, 30); |
| 1723 | |
| 1724 | static MESON_GATE(gxbb_i2s_spdif, HHI_GCLK_MPEG1, 2); |
| 1725 | static MESON_GATE(gxbb_eth, HHI_GCLK_MPEG1, 3); |
| 1726 | static MESON_GATE(gxbb_demux, HHI_GCLK_MPEG1, 4); |
| 1727 | static MESON_GATE(gxbb_aiu_glue, HHI_GCLK_MPEG1, 6); |
| 1728 | static MESON_GATE(gxbb_iec958, HHI_GCLK_MPEG1, 7); |
| 1729 | static MESON_GATE(gxbb_i2s_out, HHI_GCLK_MPEG1, 8); |
| 1730 | static MESON_GATE(gxbb_amclk, HHI_GCLK_MPEG1, 9); |
| 1731 | static MESON_GATE(gxbb_aififo2, HHI_GCLK_MPEG1, 10); |
| 1732 | static MESON_GATE(gxbb_mixer, HHI_GCLK_MPEG1, 11); |
| 1733 | static MESON_GATE(gxbb_mixer_iface, HHI_GCLK_MPEG1, 12); |
| 1734 | static MESON_GATE(gxbb_adc, HHI_GCLK_MPEG1, 13); |
| 1735 | static MESON_GATE(gxbb_blkmv, HHI_GCLK_MPEG1, 14); |
| 1736 | static MESON_GATE(gxbb_aiu, HHI_GCLK_MPEG1, 15); |
| 1737 | static MESON_GATE(gxbb_uart1, HHI_GCLK_MPEG1, 16); |
| 1738 | static MESON_GATE(gxbb_g2d, HHI_GCLK_MPEG1, 20); |
| 1739 | static MESON_GATE(gxbb_usb0, HHI_GCLK_MPEG1, 21); |
| 1740 | static MESON_GATE(gxbb_usb1, HHI_GCLK_MPEG1, 22); |
| 1741 | static MESON_GATE(gxbb_reset, HHI_GCLK_MPEG1, 23); |
| 1742 | static MESON_GATE(gxbb_nand, HHI_GCLK_MPEG1, 24); |
| 1743 | static MESON_GATE(gxbb_dos_parser, HHI_GCLK_MPEG1, 25); |
| 1744 | static MESON_GATE(gxbb_usb, HHI_GCLK_MPEG1, 26); |
| 1745 | static MESON_GATE(gxbb_vdin1, HHI_GCLK_MPEG1, 28); |
| 1746 | static MESON_GATE(gxbb_ahb_arb0, HHI_GCLK_MPEG1, 29); |
| 1747 | static MESON_GATE(gxbb_efuse, HHI_GCLK_MPEG1, 30); |
| 1748 | static MESON_GATE(gxbb_boot_rom, HHI_GCLK_MPEG1, 31); |
| 1749 | |
| 1750 | static MESON_GATE(gxbb_ahb_data_bus, HHI_GCLK_MPEG2, 1); |
| 1751 | static MESON_GATE(gxbb_ahb_ctrl_bus, HHI_GCLK_MPEG2, 2); |
| 1752 | static MESON_GATE(gxbb_hdmi_intr_sync, HHI_GCLK_MPEG2, 3); |
| 1753 | static MESON_GATE(gxbb_hdmi_pclk, HHI_GCLK_MPEG2, 4); |
| 1754 | static MESON_GATE(gxbb_usb1_ddr_bridge, HHI_GCLK_MPEG2, 8); |
| 1755 | static MESON_GATE(gxbb_usb0_ddr_bridge, HHI_GCLK_MPEG2, 9); |
| 1756 | static MESON_GATE(gxbb_mmc_pclk, HHI_GCLK_MPEG2, 11); |
| 1757 | static MESON_GATE(gxbb_dvin, HHI_GCLK_MPEG2, 12); |
| 1758 | static MESON_GATE(gxbb_uart2, HHI_GCLK_MPEG2, 15); |
| 1759 | static MESON_GATE(gxbb_sar_adc, HHI_GCLK_MPEG2, 22); |
| 1760 | static MESON_GATE(gxbb_vpu_intr, HHI_GCLK_MPEG2, 25); |
| 1761 | static MESON_GATE(gxbb_sec_ahb_ahb3_bridge, HHI_GCLK_MPEG2, 26); |
| 1762 | static MESON_GATE(gxbb_clk81_a53, HHI_GCLK_MPEG2, 29); |
| 1763 | |
| 1764 | static MESON_GATE(gxbb_vclk2_venci0, HHI_GCLK_OTHER, 1); |
| 1765 | static MESON_GATE(gxbb_vclk2_venci1, HHI_GCLK_OTHER, 2); |
| 1766 | static MESON_GATE(gxbb_vclk2_vencp0, HHI_GCLK_OTHER, 3); |
| 1767 | static MESON_GATE(gxbb_vclk2_vencp1, HHI_GCLK_OTHER, 4); |
| 1768 | static MESON_GATE(gxbb_gclk_venci_int0, HHI_GCLK_OTHER, 8); |
| 1769 | static MESON_GATE(gxbb_gclk_vencp_int, HHI_GCLK_OTHER, 9); |
| 1770 | static MESON_GATE(gxbb_dac_clk, HHI_GCLK_OTHER, 10); |
| 1771 | static MESON_GATE(gxbb_aoclk_gate, HHI_GCLK_OTHER, 14); |
| 1772 | static MESON_GATE(gxbb_iec958_gate, HHI_GCLK_OTHER, 16); |
| 1773 | static MESON_GATE(gxbb_enc480p, HHI_GCLK_OTHER, 20); |
| 1774 | static MESON_GATE(gxbb_rng1, HHI_GCLK_OTHER, 21); |
| 1775 | static MESON_GATE(gxbb_gclk_venci_int1, HHI_GCLK_OTHER, 22); |
| 1776 | static MESON_GATE(gxbb_vclk2_venclmcc, HHI_GCLK_OTHER, 24); |
| 1777 | static MESON_GATE(gxbb_vclk2_vencl, HHI_GCLK_OTHER, 25); |
| 1778 | static MESON_GATE(gxbb_vclk_other, HHI_GCLK_OTHER, 26); |
| 1779 | static MESON_GATE(gxbb_edp, HHI_GCLK_OTHER, 31); |
| 1780 | |
| 1781 | /* Always On (AO) domain gates */ |
| 1782 | |
| 1783 | static MESON_GATE(gxbb_ao_media_cpu, HHI_GCLK_AO, 0); |
| 1784 | static MESON_GATE(gxbb_ao_ahb_sram, HHI_GCLK_AO, 1); |
| 1785 | static MESON_GATE(gxbb_ao_ahb_bus, HHI_GCLK_AO, 2); |
| 1786 | static MESON_GATE(gxbb_ao_iface, HHI_GCLK_AO, 3); |
| 1787 | static MESON_GATE(gxbb_ao_i2c, HHI_GCLK_AO, 4); |
| 1788 | |
| 1789 | /* Array of all clocks provided by this provider */ |
| 1790 | |
| 1791 | static struct clk_hw_onecell_data gxbb_hw_onecell_data = { |
| 1792 | .hws = { |
| 1793 | [CLKID_SYS_PLL] = &gxbb_sys_pll.hw, |
| 1794 | [CLKID_HDMI_PLL] = &gxbb_hdmi_pll.hw, |
| 1795 | [CLKID_FIXED_PLL] = &gxbb_fixed_pll.hw, |
| 1796 | [CLKID_FCLK_DIV2] = &gxbb_fclk_div2.hw, |
| 1797 | [CLKID_FCLK_DIV3] = &gxbb_fclk_div3.hw, |
| 1798 | [CLKID_FCLK_DIV4] = &gxbb_fclk_div4.hw, |
| 1799 | [CLKID_FCLK_DIV5] = &gxbb_fclk_div5.hw, |
| 1800 | [CLKID_FCLK_DIV7] = &gxbb_fclk_div7.hw, |
| 1801 | [CLKID_GP0_PLL] = &gxbb_gp0_pll.hw, |
| 1802 | [CLKID_MPEG_SEL] = &gxbb_mpeg_clk_sel.hw, |
| 1803 | [CLKID_MPEG_DIV] = &gxbb_mpeg_clk_div.hw, |
| 1804 | [CLKID_CLK81] = &gxbb_clk81.hw, |
| 1805 | [CLKID_MPLL0] = &gxbb_mpll0.hw, |
| 1806 | [CLKID_MPLL1] = &gxbb_mpll1.hw, |
| 1807 | [CLKID_MPLL2] = &gxbb_mpll2.hw, |
| 1808 | [CLKID_DDR] = &gxbb_ddr.hw, |
| 1809 | [CLKID_DOS] = &gxbb_dos.hw, |
| 1810 | [CLKID_ISA] = &gxbb_isa.hw, |
| 1811 | [CLKID_PL301] = &gxbb_pl301.hw, |
| 1812 | [CLKID_PERIPHS] = &gxbb_periphs.hw, |
| 1813 | [CLKID_SPICC] = &gxbb_spicc.hw, |
| 1814 | [CLKID_I2C] = &gxbb_i2c.hw, |
| 1815 | [CLKID_SAR_ADC] = &gxbb_sar_adc.hw, |
| 1816 | [CLKID_SMART_CARD] = &gxbb_smart_card.hw, |
| 1817 | [CLKID_RNG0] = &gxbb_rng0.hw, |
| 1818 | [CLKID_UART0] = &gxbb_uart0.hw, |
| 1819 | [CLKID_SDHC] = &gxbb_sdhc.hw, |
| 1820 | [CLKID_STREAM] = &gxbb_stream.hw, |
| 1821 | [CLKID_ASYNC_FIFO] = &gxbb_async_fifo.hw, |
| 1822 | [CLKID_SDIO] = &gxbb_sdio.hw, |
| 1823 | [CLKID_ABUF] = &gxbb_abuf.hw, |
| 1824 | [CLKID_HIU_IFACE] = &gxbb_hiu_iface.hw, |
| 1825 | [CLKID_ASSIST_MISC] = &gxbb_assist_misc.hw, |
| 1826 | [CLKID_SPI] = &gxbb_spi.hw, |
| 1827 | [CLKID_I2S_SPDIF] = &gxbb_i2s_spdif.hw, |
| 1828 | [CLKID_ETH] = &gxbb_eth.hw, |
| 1829 | [CLKID_DEMUX] = &gxbb_demux.hw, |
| 1830 | [CLKID_AIU_GLUE] = &gxbb_aiu_glue.hw, |
| 1831 | [CLKID_IEC958] = &gxbb_iec958.hw, |
| 1832 | [CLKID_I2S_OUT] = &gxbb_i2s_out.hw, |
| 1833 | [CLKID_AMCLK] = &gxbb_amclk.hw, |
| 1834 | [CLKID_AIFIFO2] = &gxbb_aififo2.hw, |
| 1835 | [CLKID_MIXER] = &gxbb_mixer.hw, |
| 1836 | [CLKID_MIXER_IFACE] = &gxbb_mixer_iface.hw, |
| 1837 | [CLKID_ADC] = &gxbb_adc.hw, |
| 1838 | [CLKID_BLKMV] = &gxbb_blkmv.hw, |
| 1839 | [CLKID_AIU] = &gxbb_aiu.hw, |
| 1840 | [CLKID_UART1] = &gxbb_uart1.hw, |
| 1841 | [CLKID_G2D] = &gxbb_g2d.hw, |
| 1842 | [CLKID_USB0] = &gxbb_usb0.hw, |
| 1843 | [CLKID_USB1] = &gxbb_usb1.hw, |
| 1844 | [CLKID_RESET] = &gxbb_reset.hw, |
| 1845 | [CLKID_NAND] = &gxbb_nand.hw, |
| 1846 | [CLKID_DOS_PARSER] = &gxbb_dos_parser.hw, |
| 1847 | [CLKID_USB] = &gxbb_usb.hw, |
| 1848 | [CLKID_VDIN1] = &gxbb_vdin1.hw, |
| 1849 | [CLKID_AHB_ARB0] = &gxbb_ahb_arb0.hw, |
| 1850 | [CLKID_EFUSE] = &gxbb_efuse.hw, |
| 1851 | [CLKID_BOOT_ROM] = &gxbb_boot_rom.hw, |
| 1852 | [CLKID_AHB_DATA_BUS] = &gxbb_ahb_data_bus.hw, |
| 1853 | [CLKID_AHB_CTRL_BUS] = &gxbb_ahb_ctrl_bus.hw, |
| 1854 | [CLKID_HDMI_INTR_SYNC] = &gxbb_hdmi_intr_sync.hw, |
| 1855 | [CLKID_HDMI_PCLK] = &gxbb_hdmi_pclk.hw, |
| 1856 | [CLKID_USB1_DDR_BRIDGE] = &gxbb_usb1_ddr_bridge.hw, |
| 1857 | [CLKID_USB0_DDR_BRIDGE] = &gxbb_usb0_ddr_bridge.hw, |
| 1858 | [CLKID_MMC_PCLK] = &gxbb_mmc_pclk.hw, |
| 1859 | [CLKID_DVIN] = &gxbb_dvin.hw, |
| 1860 | [CLKID_UART2] = &gxbb_uart2.hw, |
| 1861 | [CLKID_SANA] = &gxbb_sana.hw, |
| 1862 | [CLKID_VPU_INTR] = &gxbb_vpu_intr.hw, |
| 1863 | [CLKID_SEC_AHB_AHB3_BRIDGE] = &gxbb_sec_ahb_ahb3_bridge.hw, |
| 1864 | [CLKID_CLK81_A53] = &gxbb_clk81_a53.hw, |
| 1865 | [CLKID_VCLK2_VENCI0] = &gxbb_vclk2_venci0.hw, |
| 1866 | [CLKID_VCLK2_VENCI1] = &gxbb_vclk2_venci1.hw, |
| 1867 | [CLKID_VCLK2_VENCP0] = &gxbb_vclk2_vencp0.hw, |
| 1868 | [CLKID_VCLK2_VENCP1] = &gxbb_vclk2_vencp1.hw, |
| 1869 | [CLKID_GCLK_VENCI_INT0] = &gxbb_gclk_venci_int0.hw, |
| 1870 | [CLKID_GCLK_VENCI_INT] = &gxbb_gclk_vencp_int.hw, |
| 1871 | [CLKID_DAC_CLK] = &gxbb_dac_clk.hw, |
| 1872 | [CLKID_AOCLK_GATE] = &gxbb_aoclk_gate.hw, |
| 1873 | [CLKID_IEC958_GATE] = &gxbb_iec958_gate.hw, |
| 1874 | [CLKID_ENC480P] = &gxbb_enc480p.hw, |
| 1875 | [CLKID_RNG1] = &gxbb_rng1.hw, |
| 1876 | [CLKID_GCLK_VENCI_INT1] = &gxbb_gclk_venci_int1.hw, |
| 1877 | [CLKID_VCLK2_VENCLMCC] = &gxbb_vclk2_venclmcc.hw, |
| 1878 | [CLKID_VCLK2_VENCL] = &gxbb_vclk2_vencl.hw, |
| 1879 | [CLKID_VCLK_OTHER] = &gxbb_vclk_other.hw, |
| 1880 | [CLKID_EDP] = &gxbb_edp.hw, |
| 1881 | [CLKID_AO_MEDIA_CPU] = &gxbb_ao_media_cpu.hw, |
| 1882 | [CLKID_AO_AHB_SRAM] = &gxbb_ao_ahb_sram.hw, |
| 1883 | [CLKID_AO_AHB_BUS] = &gxbb_ao_ahb_bus.hw, |
| 1884 | [CLKID_AO_IFACE] = &gxbb_ao_iface.hw, |
| 1885 | [CLKID_AO_I2C] = &gxbb_ao_i2c.hw, |
| 1886 | [CLKID_SD_EMMC_A] = &gxbb_emmc_a.hw, |
| 1887 | [CLKID_SD_EMMC_B] = &gxbb_emmc_b.hw, |
| 1888 | [CLKID_SD_EMMC_C] = &gxbb_emmc_c.hw, |
| 1889 | [CLKID_SAR_ADC_CLK] = &gxbb_sar_adc_clk.hw, |
| 1890 | [CLKID_SAR_ADC_SEL] = &gxbb_sar_adc_clk_sel.hw, |
| 1891 | [CLKID_SAR_ADC_DIV] = &gxbb_sar_adc_clk_div.hw, |
| 1892 | [CLKID_MALI_0_SEL] = &gxbb_mali_0_sel.hw, |
| 1893 | [CLKID_MALI_0_DIV] = &gxbb_mali_0_div.hw, |
| 1894 | [CLKID_MALI_0] = &gxbb_mali_0.hw, |
| 1895 | [CLKID_MALI_1_SEL] = &gxbb_mali_1_sel.hw, |
| 1896 | [CLKID_MALI_1_DIV] = &gxbb_mali_1_div.hw, |
| 1897 | [CLKID_MALI_1] = &gxbb_mali_1.hw, |
| 1898 | [CLKID_MALI] = &gxbb_mali.hw, |
| 1899 | [CLKID_CTS_AMCLK] = &gxbb_cts_amclk.hw, |
| 1900 | [CLKID_CTS_AMCLK_SEL] = &gxbb_cts_amclk_sel.hw, |
| 1901 | [CLKID_CTS_AMCLK_DIV] = &gxbb_cts_amclk_div.hw, |
| 1902 | [CLKID_CTS_MCLK_I958] = &gxbb_cts_mclk_i958.hw, |
| 1903 | [CLKID_CTS_MCLK_I958_SEL] = &gxbb_cts_mclk_i958_sel.hw, |
| 1904 | [CLKID_CTS_MCLK_I958_DIV] = &gxbb_cts_mclk_i958_div.hw, |
| 1905 | [CLKID_CTS_I958] = &gxbb_cts_i958.hw, |
| 1906 | [CLKID_32K_CLK] = &gxbb_32k_clk.hw, |
| 1907 | [CLKID_32K_CLK_SEL] = &gxbb_32k_clk_sel.hw, |
| 1908 | [CLKID_32K_CLK_DIV] = &gxbb_32k_clk_div.hw, |
| 1909 | [CLKID_SD_EMMC_A_CLK0_SEL] = &gxbb_sd_emmc_a_clk0_sel.hw, |
| 1910 | [CLKID_SD_EMMC_A_CLK0_DIV] = &gxbb_sd_emmc_a_clk0_div.hw, |
| 1911 | [CLKID_SD_EMMC_A_CLK0] = &gxbb_sd_emmc_a_clk0.hw, |
| 1912 | [CLKID_SD_EMMC_B_CLK0_SEL] = &gxbb_sd_emmc_b_clk0_sel.hw, |
| 1913 | [CLKID_SD_EMMC_B_CLK0_DIV] = &gxbb_sd_emmc_b_clk0_div.hw, |
| 1914 | [CLKID_SD_EMMC_B_CLK0] = &gxbb_sd_emmc_b_clk0.hw, |
| 1915 | [CLKID_SD_EMMC_C_CLK0_SEL] = &gxbb_sd_emmc_c_clk0_sel.hw, |
| 1916 | [CLKID_SD_EMMC_C_CLK0_DIV] = &gxbb_sd_emmc_c_clk0_div.hw, |
| 1917 | [CLKID_SD_EMMC_C_CLK0] = &gxbb_sd_emmc_c_clk0.hw, |
| 1918 | [CLKID_VPU_0_SEL] = &gxbb_vpu_0_sel.hw, |
| 1919 | [CLKID_VPU_0_DIV] = &gxbb_vpu_0_div.hw, |
| 1920 | [CLKID_VPU_0] = &gxbb_vpu_0.hw, |
| 1921 | [CLKID_VPU_1_SEL] = &gxbb_vpu_1_sel.hw, |
| 1922 | [CLKID_VPU_1_DIV] = &gxbb_vpu_1_div.hw, |
| 1923 | [CLKID_VPU_1] = &gxbb_vpu_1.hw, |
| 1924 | [CLKID_VPU] = &gxbb_vpu.hw, |
| 1925 | [CLKID_VAPB_0_SEL] = &gxbb_vapb_0_sel.hw, |
| 1926 | [CLKID_VAPB_0_DIV] = &gxbb_vapb_0_div.hw, |
| 1927 | [CLKID_VAPB_0] = &gxbb_vapb_0.hw, |
| 1928 | [CLKID_VAPB_1_SEL] = &gxbb_vapb_1_sel.hw, |
| 1929 | [CLKID_VAPB_1_DIV] = &gxbb_vapb_1_div.hw, |
| 1930 | [CLKID_VAPB_1] = &gxbb_vapb_1.hw, |
| 1931 | [CLKID_VAPB_SEL] = &gxbb_vapb_sel.hw, |
| 1932 | [CLKID_VAPB] = &gxbb_vapb.hw, |
| 1933 | [CLKID_HDMI_PLL_PRE_MULT] = &gxbb_hdmi_pll_pre_mult.hw, |
| 1934 | [CLKID_MPLL0_DIV] = &gxbb_mpll0_div.hw, |
| 1935 | [CLKID_MPLL1_DIV] = &gxbb_mpll1_div.hw, |
| 1936 | [CLKID_MPLL2_DIV] = &gxbb_mpll2_div.hw, |
| 1937 | [CLKID_MPLL_PREDIV] = &gxbb_mpll_prediv.hw, |
| 1938 | [CLKID_FCLK_DIV2_DIV] = &gxbb_fclk_div2_div.hw, |
| 1939 | [CLKID_FCLK_DIV3_DIV] = &gxbb_fclk_div3_div.hw, |
| 1940 | [CLKID_FCLK_DIV4_DIV] = &gxbb_fclk_div4_div.hw, |
| 1941 | [CLKID_FCLK_DIV5_DIV] = &gxbb_fclk_div5_div.hw, |
| 1942 | [CLKID_FCLK_DIV7_DIV] = &gxbb_fclk_div7_div.hw, |
| 1943 | [CLKID_VDEC_1_SEL] = &gxbb_vdec_1_sel.hw, |
| 1944 | [CLKID_VDEC_1_DIV] = &gxbb_vdec_1_div.hw, |
| 1945 | [CLKID_VDEC_1] = &gxbb_vdec_1.hw, |
| 1946 | [CLKID_VDEC_HEVC_SEL] = &gxbb_vdec_hevc_sel.hw, |
| 1947 | [CLKID_VDEC_HEVC_DIV] = &gxbb_vdec_hevc_div.hw, |
| 1948 | [CLKID_VDEC_HEVC] = &gxbb_vdec_hevc.hw, |
| 1949 | [CLKID_GEN_CLK_SEL] = &gxbb_gen_clk_sel.hw, |
| 1950 | [CLKID_GEN_CLK_DIV] = &gxbb_gen_clk_div.hw, |
| 1951 | [CLKID_GEN_CLK] = &gxbb_gen_clk.hw, |
| 1952 | [NR_CLKS] = NULL, |
| 1953 | }, |
| 1954 | .num = NR_CLKS, |
| 1955 | }; |
| 1956 | |
| 1957 | static struct clk_hw_onecell_data gxl_hw_onecell_data = { |
| 1958 | .hws = { |
| 1959 | [CLKID_SYS_PLL] = &gxbb_sys_pll.hw, |
| 1960 | [CLKID_HDMI_PLL] = &gxl_hdmi_pll.hw, |
| 1961 | [CLKID_FIXED_PLL] = &gxbb_fixed_pll.hw, |
| 1962 | [CLKID_FCLK_DIV2] = &gxbb_fclk_div2.hw, |
| 1963 | [CLKID_FCLK_DIV3] = &gxbb_fclk_div3.hw, |
| 1964 | [CLKID_FCLK_DIV4] = &gxbb_fclk_div4.hw, |
| 1965 | [CLKID_FCLK_DIV5] = &gxbb_fclk_div5.hw, |
| 1966 | [CLKID_FCLK_DIV7] = &gxbb_fclk_div7.hw, |
| 1967 | [CLKID_GP0_PLL] = &gxl_gp0_pll.hw, |
| 1968 | [CLKID_MPEG_SEL] = &gxbb_mpeg_clk_sel.hw, |
| 1969 | [CLKID_MPEG_DIV] = &gxbb_mpeg_clk_div.hw, |
| 1970 | [CLKID_CLK81] = &gxbb_clk81.hw, |
| 1971 | [CLKID_MPLL0] = &gxbb_mpll0.hw, |
| 1972 | [CLKID_MPLL1] = &gxbb_mpll1.hw, |
| 1973 | [CLKID_MPLL2] = &gxbb_mpll2.hw, |
| 1974 | [CLKID_DDR] = &gxbb_ddr.hw, |
| 1975 | [CLKID_DOS] = &gxbb_dos.hw, |
| 1976 | [CLKID_ISA] = &gxbb_isa.hw, |
| 1977 | [CLKID_PL301] = &gxbb_pl301.hw, |
| 1978 | [CLKID_PERIPHS] = &gxbb_periphs.hw, |
| 1979 | [CLKID_SPICC] = &gxbb_spicc.hw, |
| 1980 | [CLKID_I2C] = &gxbb_i2c.hw, |
| 1981 | [CLKID_SAR_ADC] = &gxbb_sar_adc.hw, |
| 1982 | [CLKID_SMART_CARD] = &gxbb_smart_card.hw, |
| 1983 | [CLKID_RNG0] = &gxbb_rng0.hw, |
| 1984 | [CLKID_UART0] = &gxbb_uart0.hw, |
| 1985 | [CLKID_SDHC] = &gxbb_sdhc.hw, |
| 1986 | [CLKID_STREAM] = &gxbb_stream.hw, |
| 1987 | [CLKID_ASYNC_FIFO] = &gxbb_async_fifo.hw, |
| 1988 | [CLKID_SDIO] = &gxbb_sdio.hw, |
| 1989 | [CLKID_ABUF] = &gxbb_abuf.hw, |
| 1990 | [CLKID_HIU_IFACE] = &gxbb_hiu_iface.hw, |
| 1991 | [CLKID_ASSIST_MISC] = &gxbb_assist_misc.hw, |
| 1992 | [CLKID_SPI] = &gxbb_spi.hw, |
| 1993 | [CLKID_I2S_SPDIF] = &gxbb_i2s_spdif.hw, |
| 1994 | [CLKID_ETH] = &gxbb_eth.hw, |
| 1995 | [CLKID_DEMUX] = &gxbb_demux.hw, |
| 1996 | [CLKID_AIU_GLUE] = &gxbb_aiu_glue.hw, |
| 1997 | [CLKID_IEC958] = &gxbb_iec958.hw, |
| 1998 | [CLKID_I2S_OUT] = &gxbb_i2s_out.hw, |
| 1999 | [CLKID_AMCLK] = &gxbb_amclk.hw, |
| 2000 | [CLKID_AIFIFO2] = &gxbb_aififo2.hw, |
| 2001 | [CLKID_MIXER] = &gxbb_mixer.hw, |
| 2002 | [CLKID_MIXER_IFACE] = &gxbb_mixer_iface.hw, |
| 2003 | [CLKID_ADC] = &gxbb_adc.hw, |
| 2004 | [CLKID_BLKMV] = &gxbb_blkmv.hw, |
| 2005 | [CLKID_AIU] = &gxbb_aiu.hw, |
| 2006 | [CLKID_UART1] = &gxbb_uart1.hw, |
| 2007 | [CLKID_G2D] = &gxbb_g2d.hw, |
| 2008 | [CLKID_USB0] = &gxbb_usb0.hw, |
| 2009 | [CLKID_USB1] = &gxbb_usb1.hw, |
| 2010 | [CLKID_RESET] = &gxbb_reset.hw, |
| 2011 | [CLKID_NAND] = &gxbb_nand.hw, |
| 2012 | [CLKID_DOS_PARSER] = &gxbb_dos_parser.hw, |
| 2013 | [CLKID_USB] = &gxbb_usb.hw, |
| 2014 | [CLKID_VDIN1] = &gxbb_vdin1.hw, |
| 2015 | [CLKID_AHB_ARB0] = &gxbb_ahb_arb0.hw, |
| 2016 | [CLKID_EFUSE] = &gxbb_efuse.hw, |
| 2017 | [CLKID_BOOT_ROM] = &gxbb_boot_rom.hw, |
| 2018 | [CLKID_AHB_DATA_BUS] = &gxbb_ahb_data_bus.hw, |
| 2019 | [CLKID_AHB_CTRL_BUS] = &gxbb_ahb_ctrl_bus.hw, |
| 2020 | [CLKID_HDMI_INTR_SYNC] = &gxbb_hdmi_intr_sync.hw, |
| 2021 | [CLKID_HDMI_PCLK] = &gxbb_hdmi_pclk.hw, |
| 2022 | [CLKID_USB1_DDR_BRIDGE] = &gxbb_usb1_ddr_bridge.hw, |
| 2023 | [CLKID_USB0_DDR_BRIDGE] = &gxbb_usb0_ddr_bridge.hw, |
| 2024 | [CLKID_MMC_PCLK] = &gxbb_mmc_pclk.hw, |
| 2025 | [CLKID_DVIN] = &gxbb_dvin.hw, |
| 2026 | [CLKID_UART2] = &gxbb_uart2.hw, |
| 2027 | [CLKID_SANA] = &gxbb_sana.hw, |
| 2028 | [CLKID_VPU_INTR] = &gxbb_vpu_intr.hw, |
| 2029 | [CLKID_SEC_AHB_AHB3_BRIDGE] = &gxbb_sec_ahb_ahb3_bridge.hw, |
| 2030 | [CLKID_CLK81_A53] = &gxbb_clk81_a53.hw, |
| 2031 | [CLKID_VCLK2_VENCI0] = &gxbb_vclk2_venci0.hw, |
| 2032 | [CLKID_VCLK2_VENCI1] = &gxbb_vclk2_venci1.hw, |
| 2033 | [CLKID_VCLK2_VENCP0] = &gxbb_vclk2_vencp0.hw, |
| 2034 | [CLKID_VCLK2_VENCP1] = &gxbb_vclk2_vencp1.hw, |
| 2035 | [CLKID_GCLK_VENCI_INT0] = &gxbb_gclk_venci_int0.hw, |
| 2036 | [CLKID_GCLK_VENCI_INT] = &gxbb_gclk_vencp_int.hw, |
| 2037 | [CLKID_DAC_CLK] = &gxbb_dac_clk.hw, |
| 2038 | [CLKID_AOCLK_GATE] = &gxbb_aoclk_gate.hw, |
| 2039 | [CLKID_IEC958_GATE] = &gxbb_iec958_gate.hw, |
| 2040 | [CLKID_ENC480P] = &gxbb_enc480p.hw, |
| 2041 | [CLKID_RNG1] = &gxbb_rng1.hw, |
| 2042 | [CLKID_GCLK_VENCI_INT1] = &gxbb_gclk_venci_int1.hw, |
| 2043 | [CLKID_VCLK2_VENCLMCC] = &gxbb_vclk2_venclmcc.hw, |
| 2044 | [CLKID_VCLK2_VENCL] = &gxbb_vclk2_vencl.hw, |
| 2045 | [CLKID_VCLK_OTHER] = &gxbb_vclk_other.hw, |
| 2046 | [CLKID_EDP] = &gxbb_edp.hw, |
| 2047 | [CLKID_AO_MEDIA_CPU] = &gxbb_ao_media_cpu.hw, |
| 2048 | [CLKID_AO_AHB_SRAM] = &gxbb_ao_ahb_sram.hw, |
| 2049 | [CLKID_AO_AHB_BUS] = &gxbb_ao_ahb_bus.hw, |
| 2050 | [CLKID_AO_IFACE] = &gxbb_ao_iface.hw, |
| 2051 | [CLKID_AO_I2C] = &gxbb_ao_i2c.hw, |
| 2052 | [CLKID_SD_EMMC_A] = &gxbb_emmc_a.hw, |
| 2053 | [CLKID_SD_EMMC_B] = &gxbb_emmc_b.hw, |
| 2054 | [CLKID_SD_EMMC_C] = &gxbb_emmc_c.hw, |
| 2055 | [CLKID_SAR_ADC_CLK] = &gxbb_sar_adc_clk.hw, |
| 2056 | [CLKID_SAR_ADC_SEL] = &gxbb_sar_adc_clk_sel.hw, |
| 2057 | [CLKID_SAR_ADC_DIV] = &gxbb_sar_adc_clk_div.hw, |
| 2058 | [CLKID_MALI_0_SEL] = &gxbb_mali_0_sel.hw, |
| 2059 | [CLKID_MALI_0_DIV] = &gxbb_mali_0_div.hw, |
| 2060 | [CLKID_MALI_0] = &gxbb_mali_0.hw, |
| 2061 | [CLKID_MALI_1_SEL] = &gxbb_mali_1_sel.hw, |
| 2062 | [CLKID_MALI_1_DIV] = &gxbb_mali_1_div.hw, |
| 2063 | [CLKID_MALI_1] = &gxbb_mali_1.hw, |
| 2064 | [CLKID_MALI] = &gxbb_mali.hw, |
| 2065 | [CLKID_CTS_AMCLK] = &gxbb_cts_amclk.hw, |
| 2066 | [CLKID_CTS_AMCLK_SEL] = &gxbb_cts_amclk_sel.hw, |
| 2067 | [CLKID_CTS_AMCLK_DIV] = &gxbb_cts_amclk_div.hw, |
| 2068 | [CLKID_CTS_MCLK_I958] = &gxbb_cts_mclk_i958.hw, |
| 2069 | [CLKID_CTS_MCLK_I958_SEL] = &gxbb_cts_mclk_i958_sel.hw, |
| 2070 | [CLKID_CTS_MCLK_I958_DIV] = &gxbb_cts_mclk_i958_div.hw, |
| 2071 | [CLKID_CTS_I958] = &gxbb_cts_i958.hw, |
| 2072 | [CLKID_32K_CLK] = &gxbb_32k_clk.hw, |
| 2073 | [CLKID_32K_CLK_SEL] = &gxbb_32k_clk_sel.hw, |
| 2074 | [CLKID_32K_CLK_DIV] = &gxbb_32k_clk_div.hw, |
| 2075 | [CLKID_SD_EMMC_A_CLK0_SEL] = &gxbb_sd_emmc_a_clk0_sel.hw, |
| 2076 | [CLKID_SD_EMMC_A_CLK0_DIV] = &gxbb_sd_emmc_a_clk0_div.hw, |
| 2077 | [CLKID_SD_EMMC_A_CLK0] = &gxbb_sd_emmc_a_clk0.hw, |
| 2078 | [CLKID_SD_EMMC_B_CLK0_SEL] = &gxbb_sd_emmc_b_clk0_sel.hw, |
| 2079 | [CLKID_SD_EMMC_B_CLK0_DIV] = &gxbb_sd_emmc_b_clk0_div.hw, |
| 2080 | [CLKID_SD_EMMC_B_CLK0] = &gxbb_sd_emmc_b_clk0.hw, |
| 2081 | [CLKID_SD_EMMC_C_CLK0_SEL] = &gxbb_sd_emmc_c_clk0_sel.hw, |
| 2082 | [CLKID_SD_EMMC_C_CLK0_DIV] = &gxbb_sd_emmc_c_clk0_div.hw, |
| 2083 | [CLKID_SD_EMMC_C_CLK0] = &gxbb_sd_emmc_c_clk0.hw, |
| 2084 | [CLKID_VPU_0_SEL] = &gxbb_vpu_0_sel.hw, |
| 2085 | [CLKID_VPU_0_DIV] = &gxbb_vpu_0_div.hw, |
| 2086 | [CLKID_VPU_0] = &gxbb_vpu_0.hw, |
| 2087 | [CLKID_VPU_1_SEL] = &gxbb_vpu_1_sel.hw, |
| 2088 | [CLKID_VPU_1_DIV] = &gxbb_vpu_1_div.hw, |
| 2089 | [CLKID_VPU_1] = &gxbb_vpu_1.hw, |
| 2090 | [CLKID_VPU] = &gxbb_vpu.hw, |
| 2091 | [CLKID_VAPB_0_SEL] = &gxbb_vapb_0_sel.hw, |
| 2092 | [CLKID_VAPB_0_DIV] = &gxbb_vapb_0_div.hw, |
| 2093 | [CLKID_VAPB_0] = &gxbb_vapb_0.hw, |
| 2094 | [CLKID_VAPB_1_SEL] = &gxbb_vapb_1_sel.hw, |
| 2095 | [CLKID_VAPB_1_DIV] = &gxbb_vapb_1_div.hw, |
| 2096 | [CLKID_VAPB_1] = &gxbb_vapb_1.hw, |
| 2097 | [CLKID_VAPB_SEL] = &gxbb_vapb_sel.hw, |
| 2098 | [CLKID_VAPB] = &gxbb_vapb.hw, |
| 2099 | [CLKID_MPLL0_DIV] = &gxbb_mpll0_div.hw, |
| 2100 | [CLKID_MPLL1_DIV] = &gxbb_mpll1_div.hw, |
| 2101 | [CLKID_MPLL2_DIV] = &gxbb_mpll2_div.hw, |
| 2102 | [CLKID_MPLL_PREDIV] = &gxbb_mpll_prediv.hw, |
| 2103 | [CLKID_FCLK_DIV2_DIV] = &gxbb_fclk_div2_div.hw, |
| 2104 | [CLKID_FCLK_DIV3_DIV] = &gxbb_fclk_div3_div.hw, |
| 2105 | [CLKID_FCLK_DIV4_DIV] = &gxbb_fclk_div4_div.hw, |
| 2106 | [CLKID_FCLK_DIV5_DIV] = &gxbb_fclk_div5_div.hw, |
| 2107 | [CLKID_FCLK_DIV7_DIV] = &gxbb_fclk_div7_div.hw, |
| 2108 | [CLKID_VDEC_1_SEL] = &gxbb_vdec_1_sel.hw, |
| 2109 | [CLKID_VDEC_1_DIV] = &gxbb_vdec_1_div.hw, |
| 2110 | [CLKID_VDEC_1] = &gxbb_vdec_1.hw, |
| 2111 | [CLKID_VDEC_HEVC_SEL] = &gxbb_vdec_hevc_sel.hw, |
| 2112 | [CLKID_VDEC_HEVC_DIV] = &gxbb_vdec_hevc_div.hw, |
| 2113 | [CLKID_VDEC_HEVC] = &gxbb_vdec_hevc.hw, |
| 2114 | [CLKID_GEN_CLK_SEL] = &gxbb_gen_clk_sel.hw, |
| 2115 | [CLKID_GEN_CLK_DIV] = &gxbb_gen_clk_div.hw, |
| 2116 | [CLKID_GEN_CLK] = &gxbb_gen_clk.hw, |
| 2117 | [NR_CLKS] = NULL, |
| 2118 | }, |
| 2119 | .num = NR_CLKS, |
| 2120 | }; |
| 2121 | |
| 2122 | static struct clk_regmap *const gxbb_clk_regmaps[] = { |
| 2123 | &gxbb_gp0_pll, |
| 2124 | &gxbb_hdmi_pll, |
| 2125 | }; |
| 2126 | |
| 2127 | static struct clk_regmap *const gxl_clk_regmaps[] = { |
| 2128 | &gxl_gp0_pll, |
| 2129 | &gxl_hdmi_pll, |
| 2130 | }; |
| 2131 | |
| 2132 | static struct clk_regmap *const gx_clk_regmaps[] = { |
| 2133 | &gxbb_clk81, |
| 2134 | &gxbb_ddr, |
| 2135 | &gxbb_dos, |
| 2136 | &gxbb_isa, |
| 2137 | &gxbb_pl301, |
| 2138 | &gxbb_periphs, |
| 2139 | &gxbb_spicc, |
| 2140 | &gxbb_i2c, |
| 2141 | &gxbb_sar_adc, |
| 2142 | &gxbb_smart_card, |
| 2143 | &gxbb_rng0, |
| 2144 | &gxbb_uart0, |
| 2145 | &gxbb_sdhc, |
| 2146 | &gxbb_stream, |
| 2147 | &gxbb_async_fifo, |
| 2148 | &gxbb_sdio, |
| 2149 | &gxbb_abuf, |
| 2150 | &gxbb_hiu_iface, |
| 2151 | &gxbb_assist_misc, |
| 2152 | &gxbb_spi, |
| 2153 | &gxbb_i2s_spdif, |
| 2154 | &gxbb_eth, |
| 2155 | &gxbb_demux, |
| 2156 | &gxbb_aiu_glue, |
| 2157 | &gxbb_iec958, |
| 2158 | &gxbb_i2s_out, |
| 2159 | &gxbb_amclk, |
| 2160 | &gxbb_aififo2, |
| 2161 | &gxbb_mixer, |
| 2162 | &gxbb_mixer_iface, |
| 2163 | &gxbb_adc, |
| 2164 | &gxbb_blkmv, |
| 2165 | &gxbb_aiu, |
| 2166 | &gxbb_uart1, |
| 2167 | &gxbb_g2d, |
| 2168 | &gxbb_usb0, |
| 2169 | &gxbb_usb1, |
| 2170 | &gxbb_reset, |
| 2171 | &gxbb_nand, |
| 2172 | &gxbb_dos_parser, |
| 2173 | &gxbb_usb, |
| 2174 | &gxbb_vdin1, |
| 2175 | &gxbb_ahb_arb0, |
| 2176 | &gxbb_efuse, |
| 2177 | &gxbb_boot_rom, |
| 2178 | &gxbb_ahb_data_bus, |
| 2179 | &gxbb_ahb_ctrl_bus, |
| 2180 | &gxbb_hdmi_intr_sync, |
| 2181 | &gxbb_hdmi_pclk, |
| 2182 | &gxbb_usb1_ddr_bridge, |
| 2183 | &gxbb_usb0_ddr_bridge, |
| 2184 | &gxbb_mmc_pclk, |
| 2185 | &gxbb_dvin, |
| 2186 | &gxbb_uart2, |
| 2187 | &gxbb_sana, |
| 2188 | &gxbb_vpu_intr, |
| 2189 | &gxbb_sec_ahb_ahb3_bridge, |
| 2190 | &gxbb_clk81_a53, |
| 2191 | &gxbb_vclk2_venci0, |
| 2192 | &gxbb_vclk2_venci1, |
| 2193 | &gxbb_vclk2_vencp0, |
| 2194 | &gxbb_vclk2_vencp1, |
| 2195 | &gxbb_gclk_venci_int0, |
| 2196 | &gxbb_gclk_vencp_int, |
| 2197 | &gxbb_dac_clk, |
| 2198 | &gxbb_aoclk_gate, |
| 2199 | &gxbb_iec958_gate, |
| 2200 | &gxbb_enc480p, |
| 2201 | &gxbb_rng1, |
| 2202 | &gxbb_gclk_venci_int1, |
| 2203 | &gxbb_vclk2_venclmcc, |
| 2204 | &gxbb_vclk2_vencl, |
| 2205 | &gxbb_vclk_other, |
| 2206 | &gxbb_edp, |
| 2207 | &gxbb_ao_media_cpu, |
| 2208 | &gxbb_ao_ahb_sram, |
| 2209 | &gxbb_ao_ahb_bus, |
| 2210 | &gxbb_ao_iface, |
| 2211 | &gxbb_ao_i2c, |
| 2212 | &gxbb_emmc_a, |
| 2213 | &gxbb_emmc_b, |
| 2214 | &gxbb_emmc_c, |
| 2215 | &gxbb_sar_adc_clk, |
| 2216 | &gxbb_mali_0, |
| 2217 | &gxbb_mali_1, |
| 2218 | &gxbb_cts_amclk, |
| 2219 | &gxbb_cts_mclk_i958, |
| 2220 | &gxbb_32k_clk, |
| 2221 | &gxbb_sd_emmc_a_clk0, |
| 2222 | &gxbb_sd_emmc_b_clk0, |
| 2223 | &gxbb_sd_emmc_c_clk0, |
| 2224 | &gxbb_vpu_0, |
| 2225 | &gxbb_vpu_1, |
| 2226 | &gxbb_vapb_0, |
| 2227 | &gxbb_vapb_1, |
| 2228 | &gxbb_vapb, |
| 2229 | &gxbb_mpeg_clk_div, |
| 2230 | &gxbb_sar_adc_clk_div, |
| 2231 | &gxbb_mali_0_div, |
| 2232 | &gxbb_mali_1_div, |
| 2233 | &gxbb_cts_mclk_i958_div, |
| 2234 | &gxbb_32k_clk_div, |
| 2235 | &gxbb_sd_emmc_a_clk0_div, |
| 2236 | &gxbb_sd_emmc_b_clk0_div, |
| 2237 | &gxbb_sd_emmc_c_clk0_div, |
| 2238 | &gxbb_vpu_0_div, |
| 2239 | &gxbb_vpu_1_div, |
| 2240 | &gxbb_vapb_0_div, |
| 2241 | &gxbb_vapb_1_div, |
| 2242 | &gxbb_mpeg_clk_sel, |
| 2243 | &gxbb_sar_adc_clk_sel, |
| 2244 | &gxbb_mali_0_sel, |
| 2245 | &gxbb_mali_1_sel, |
| 2246 | &gxbb_mali, |
| 2247 | &gxbb_cts_amclk_sel, |
| 2248 | &gxbb_cts_mclk_i958_sel, |
| 2249 | &gxbb_cts_i958, |
| 2250 | &gxbb_32k_clk_sel, |
| 2251 | &gxbb_sd_emmc_a_clk0_sel, |
| 2252 | &gxbb_sd_emmc_b_clk0_sel, |
| 2253 | &gxbb_sd_emmc_c_clk0_sel, |
| 2254 | &gxbb_vpu_0_sel, |
| 2255 | &gxbb_vpu_1_sel, |
| 2256 | &gxbb_vpu, |
| 2257 | &gxbb_vapb_0_sel, |
| 2258 | &gxbb_vapb_1_sel, |
| 2259 | &gxbb_vapb_sel, |
| 2260 | &gxbb_mpll0, |
| 2261 | &gxbb_mpll1, |
| 2262 | &gxbb_mpll2, |
| 2263 | &gxbb_mpll0_div, |
| 2264 | &gxbb_mpll1_div, |
| 2265 | &gxbb_mpll2_div, |
| 2266 | &gxbb_cts_amclk_div, |
| 2267 | &gxbb_fixed_pll, |
| 2268 | &gxbb_sys_pll, |
| 2269 | &gxbb_mpll_prediv, |
| 2270 | &gxbb_fclk_div2, |
| 2271 | &gxbb_fclk_div3, |
| 2272 | &gxbb_fclk_div4, |
| 2273 | &gxbb_fclk_div5, |
| 2274 | &gxbb_fclk_div7, |
| 2275 | &gxbb_vdec_1_sel, |
| 2276 | &gxbb_vdec_1_div, |
| 2277 | &gxbb_vdec_1, |
| 2278 | &gxbb_vdec_hevc_sel, |
| 2279 | &gxbb_vdec_hevc_div, |
| 2280 | &gxbb_vdec_hevc, |
| 2281 | &gxbb_gen_clk_sel, |
| 2282 | &gxbb_gen_clk_div, |
| 2283 | &gxbb_gen_clk, |
| 2284 | }; |
| 2285 | |
| 2286 | struct clkc_data { |
| 2287 | struct clk_regmap *const *regmap_clks; |
| 2288 | unsigned int regmap_clks_count; |
| 2289 | struct clk_hw_onecell_data *hw_onecell_data; |
| 2290 | }; |
| 2291 | |
| 2292 | static const struct clkc_data gxbb_clkc_data = { |
| 2293 | .regmap_clks = gxbb_clk_regmaps, |
| 2294 | .regmap_clks_count = ARRAY_SIZE(gxbb_clk_regmaps), |
| 2295 | .hw_onecell_data = &gxbb_hw_onecell_data, |
| 2296 | }; |
| 2297 | |
| 2298 | static const struct clkc_data gxl_clkc_data = { |
| 2299 | .regmap_clks = gxl_clk_regmaps, |
| 2300 | .regmap_clks_count = ARRAY_SIZE(gxl_clk_regmaps), |
| 2301 | .hw_onecell_data = &gxl_hw_onecell_data, |
| 2302 | }; |
| 2303 | |
| 2304 | static const struct of_device_id clkc_match_table[] = { |
| 2305 | { .compatible = "amlogic,gxbb-clkc", .data = &gxbb_clkc_data }, |
| 2306 | { .compatible = "amlogic,gxl-clkc", .data = &gxl_clkc_data }, |
| 2307 | {}, |
| 2308 | }; |
| 2309 | |
| 2310 | static int gxbb_clkc_probe(struct platform_device *pdev) |
| 2311 | { |
| 2312 | const struct clkc_data *clkc_data; |
| 2313 | struct regmap *map; |
| 2314 | int ret, i; |
| 2315 | struct device *dev = &pdev->dev; |
| 2316 | |
| 2317 | clkc_data = of_device_get_match_data(dev); |
| 2318 | if (!clkc_data) |
| 2319 | return -EINVAL; |
| 2320 | |
| 2321 | /* Get the hhi system controller node if available */ |
| 2322 | map = syscon_node_to_regmap(of_get_parent(dev->of_node)); |
| 2323 | if (IS_ERR(map)) { |
| 2324 | dev_err(dev, "failed to get HHI regmap\n"); |
| 2325 | return PTR_ERR(map); |
| 2326 | } |
| 2327 | |
| 2328 | /* Populate regmap for the common regmap backed clocks */ |
| 2329 | for (i = 0; i < ARRAY_SIZE(gx_clk_regmaps); i++) |
| 2330 | gx_clk_regmaps[i]->map = map; |
| 2331 | |
| 2332 | /* Populate regmap for soc specific clocks */ |
| 2333 | for (i = 0; i < clkc_data->regmap_clks_count; i++) |
| 2334 | clkc_data->regmap_clks[i]->map = map; |
| 2335 | |
| 2336 | /* Register all clks */ |
| 2337 | for (i = 0; i < clkc_data->hw_onecell_data->num; i++) { |
| 2338 | /* array might be sparse */ |
| 2339 | if (!clkc_data->hw_onecell_data->hws[i]) |
| 2340 | continue; |
| 2341 | |
| 2342 | ret = devm_clk_hw_register(dev, |
| 2343 | clkc_data->hw_onecell_data->hws[i]); |
| 2344 | if (ret) { |
| 2345 | dev_err(dev, "Clock registration failed\n"); |
| 2346 | return ret; |
| 2347 | } |
| 2348 | } |
| 2349 | |
| 2350 | return devm_of_clk_add_hw_provider(dev, of_clk_hw_onecell_get, |
| 2351 | clkc_data->hw_onecell_data); |
| 2352 | } |
| 2353 | |
| 2354 | static struct platform_driver gxbb_driver = { |
| 2355 | .probe = gxbb_clkc_probe, |
| 2356 | .driver = { |
| 2357 | .name = "gxbb-clkc", |
| 2358 | .of_match_table = clkc_match_table, |
| 2359 | }, |
| 2360 | }; |
| 2361 | |
| 2362 | builtin_platform_driver(gxbb_driver); |