blob: 09bf6b4b741b89816bf2c8d3b0495a717d19eac5 [file] [log] [blame]
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001// SPDX-License-Identifier: GPL-2.0
2/*
3 * xHCI host controller driver PCI Bus Glue.
4 *
5 * Copyright (C) 2008 Intel Corp.
6 *
7 * Author: Sarah Sharp
8 * Some code borrowed from the Linux EHCI driver.
9 */
10
11#include <linux/pci.h>
12#include <linux/slab.h>
13#include <linux/module.h>
14#include <linux/acpi.h>
15
16#include "xhci.h"
17#include "xhci-trace.h"
18
19#define SSIC_PORT_NUM 2
20#define SSIC_PORT_CFG2 0x880c
21#define SSIC_PORT_CFG2_OFFSET 0x30
22#define PROG_DONE (1 << 30)
23#define SSIC_PORT_UNUSED (1 << 31)
24
25/* Device for a quirk */
26#define PCI_VENDOR_ID_FRESCO_LOGIC 0x1b73
27#define PCI_DEVICE_ID_FRESCO_LOGIC_PDK 0x1000
28#define PCI_DEVICE_ID_FRESCO_LOGIC_FL1009 0x1009
29#define PCI_DEVICE_ID_FRESCO_LOGIC_FL1400 0x1400
30
31#define PCI_VENDOR_ID_ETRON 0x1b6f
32#define PCI_DEVICE_ID_EJ168 0x7023
33
34#define PCI_DEVICE_ID_INTEL_LYNXPOINT_XHCI 0x8c31
35#define PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_XHCI 0x9c31
36#define PCI_DEVICE_ID_INTEL_WILDCATPOINT_LP_XHCI 0x9cb1
37#define PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI 0x22b5
38#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_XHCI 0xa12f
39#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_XHCI 0x9d2f
40#define PCI_DEVICE_ID_INTEL_BROXTON_M_XHCI 0x0aa8
41#define PCI_DEVICE_ID_INTEL_BROXTON_B_XHCI 0x1aa8
42#define PCI_DEVICE_ID_INTEL_APL_XHCI 0x5aa8
43#define PCI_DEVICE_ID_INTEL_DNV_XHCI 0x19d0
44
45#define PCI_DEVICE_ID_AMD_PROMONTORYA_4 0x43b9
46#define PCI_DEVICE_ID_AMD_PROMONTORYA_3 0x43ba
47#define PCI_DEVICE_ID_AMD_PROMONTORYA_2 0x43bb
48#define PCI_DEVICE_ID_AMD_PROMONTORYA_1 0x43bc
49#define PCI_DEVICE_ID_ASMEDIA_1042A_XHCI 0x1142
50
51static const char hcd_name[] = "xhci_hcd";
52
53static struct hc_driver __read_mostly xhci_pci_hc_driver;
54
55static int xhci_pci_setup(struct usb_hcd *hcd);
56
57static const struct xhci_driver_overrides xhci_pci_overrides __initconst = {
58 .reset = xhci_pci_setup,
59};
60
61/* called after powerup, by probe or system-pm "wakeup" */
62static int xhci_pci_reinit(struct xhci_hcd *xhci, struct pci_dev *pdev)
63{
64 /*
65 * TODO: Implement finding debug ports later.
66 * TODO: see if there are any quirks that need to be added to handle
67 * new extended capabilities.
68 */
69
70 /* PCI Memory-Write-Invalidate cycle support is optional (uncommon) */
71 if (!pci_set_mwi(pdev))
72 xhci_dbg(xhci, "MWI active\n");
73
74 xhci_dbg(xhci, "Finished xhci_pci_reinit\n");
75 return 0;
76}
77
78static void xhci_pci_quirks(struct device *dev, struct xhci_hcd *xhci)
79{
80 struct pci_dev *pdev = to_pci_dev(dev);
81
82 /* Look for vendor-specific quirks */
83 if (pdev->vendor == PCI_VENDOR_ID_FRESCO_LOGIC &&
84 (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK ||
85 pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_FL1400)) {
86 if (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK &&
87 pdev->revision == 0x0) {
88 xhci->quirks |= XHCI_RESET_EP_QUIRK;
89 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
90 "QUIRK: Fresco Logic xHC needs configure"
91 " endpoint cmd after reset endpoint");
92 }
93 if (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK &&
94 pdev->revision == 0x4) {
95 xhci->quirks |= XHCI_SLOW_SUSPEND;
96 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
97 "QUIRK: Fresco Logic xHC revision %u"
98 "must be suspended extra slowly",
99 pdev->revision);
100 }
101 if (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK)
102 xhci->quirks |= XHCI_BROKEN_STREAMS;
103 /* Fresco Logic confirms: all revisions of this chip do not
104 * support MSI, even though some of them claim to in their PCI
105 * capabilities.
106 */
107 xhci->quirks |= XHCI_BROKEN_MSI;
108 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
109 "QUIRK: Fresco Logic revision %u "
110 "has broken MSI implementation",
111 pdev->revision);
112 xhci->quirks |= XHCI_TRUST_TX_LENGTH;
113 }
114
115 if (pdev->vendor == PCI_VENDOR_ID_FRESCO_LOGIC &&
116 pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_FL1009)
117 xhci->quirks |= XHCI_BROKEN_STREAMS;
118
119 if (pdev->vendor == PCI_VENDOR_ID_NEC)
120 xhci->quirks |= XHCI_NEC_HOST;
121
122 if (pdev->vendor == PCI_VENDOR_ID_AMD && xhci->hci_version == 0x96)
123 xhci->quirks |= XHCI_AMD_0x96_HOST;
124
125 /* AMD PLL quirk */
126 if (pdev->vendor == PCI_VENDOR_ID_AMD && usb_amd_find_chipset_info())
127 xhci->quirks |= XHCI_AMD_PLL_FIX;
128
129 if (pdev->vendor == PCI_VENDOR_ID_AMD &&
130 (pdev->device == 0x15e0 ||
131 pdev->device == 0x15e1 ||
132 pdev->device == 0x43bb))
133 xhci->quirks |= XHCI_SUSPEND_DELAY;
134
135 if (pdev->vendor == PCI_VENDOR_ID_AMD &&
136 (pdev->device == 0x15e0 || pdev->device == 0x15e1))
137 xhci->quirks |= XHCI_SNPS_BROKEN_SUSPEND;
138
139 if (pdev->vendor == PCI_VENDOR_ID_AMD)
140 xhci->quirks |= XHCI_TRUST_TX_LENGTH;
141
142 if ((pdev->vendor == PCI_VENDOR_ID_AMD) &&
143 ((pdev->device == PCI_DEVICE_ID_AMD_PROMONTORYA_4) ||
144 (pdev->device == PCI_DEVICE_ID_AMD_PROMONTORYA_3) ||
145 (pdev->device == PCI_DEVICE_ID_AMD_PROMONTORYA_2) ||
146 (pdev->device == PCI_DEVICE_ID_AMD_PROMONTORYA_1)))
147 xhci->quirks |= XHCI_U2_DISABLE_WAKE;
148
149 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
150 xhci->quirks |= XHCI_LPM_SUPPORT;
151 xhci->quirks |= XHCI_INTEL_HOST;
152 xhci->quirks |= XHCI_AVOID_BEI;
153 }
154 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
155 pdev->device == PCI_DEVICE_ID_INTEL_PANTHERPOINT_XHCI) {
156 xhci->quirks |= XHCI_EP_LIMIT_QUIRK;
157 xhci->limit_active_eps = 64;
158 xhci->quirks |= XHCI_SW_BW_CHECKING;
159 /*
160 * PPT desktop boards DH77EB and DH77DF will power back on after
161 * a few seconds of being shutdown. The fix for this is to
162 * switch the ports from xHCI to EHCI on shutdown. We can't use
163 * DMI information to find those particular boards (since each
164 * vendor will change the board name), so we have to key off all
165 * PPT chipsets.
166 */
167 xhci->quirks |= XHCI_SPURIOUS_REBOOT;
168 }
169 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
170 (pdev->device == PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_XHCI ||
171 pdev->device == PCI_DEVICE_ID_INTEL_WILDCATPOINT_LP_XHCI)) {
172 xhci->quirks |= XHCI_SPURIOUS_REBOOT;
173 xhci->quirks |= XHCI_SPURIOUS_WAKEUP;
174 }
175 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
176 (pdev->device == PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_XHCI ||
177 pdev->device == PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_XHCI ||
178 pdev->device == PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI ||
179 pdev->device == PCI_DEVICE_ID_INTEL_BROXTON_M_XHCI ||
180 pdev->device == PCI_DEVICE_ID_INTEL_BROXTON_B_XHCI ||
181 pdev->device == PCI_DEVICE_ID_INTEL_APL_XHCI ||
182 pdev->device == PCI_DEVICE_ID_INTEL_DNV_XHCI)) {
183 xhci->quirks |= XHCI_PME_STUCK_QUIRK;
184 }
185 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
186 pdev->device == PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI)
187 xhci->quirks |= XHCI_SSIC_PORT_UNUSED;
188 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
189 (pdev->device == PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI ||
190 pdev->device == PCI_DEVICE_ID_INTEL_APL_XHCI))
191 xhci->quirks |= XHCI_INTEL_USB_ROLE_SW;
192 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
193 (pdev->device == PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI ||
194 pdev->device == PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_XHCI ||
195 pdev->device == PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_XHCI ||
196 pdev->device == PCI_DEVICE_ID_INTEL_APL_XHCI ||
197 pdev->device == PCI_DEVICE_ID_INTEL_DNV_XHCI))
198 xhci->quirks |= XHCI_MISSING_CAS;
199
200 if (pdev->vendor == PCI_VENDOR_ID_ETRON &&
201 pdev->device == PCI_DEVICE_ID_EJ168) {
202 xhci->quirks |= XHCI_RESET_ON_RESUME;
203 xhci->quirks |= XHCI_TRUST_TX_LENGTH;
204 xhci->quirks |= XHCI_BROKEN_STREAMS;
205 }
206 if (pdev->vendor == PCI_VENDOR_ID_RENESAS &&
207 pdev->device == 0x0014) {
208 xhci->quirks |= XHCI_TRUST_TX_LENGTH;
209 xhci->quirks |= XHCI_ZERO_64B_REGS;
210 }
211 if (pdev->vendor == PCI_VENDOR_ID_RENESAS &&
212 pdev->device == 0x0015) {
213 xhci->quirks |= XHCI_RESET_ON_RESUME;
214 xhci->quirks |= XHCI_ZERO_64B_REGS;
215 }
216 if (pdev->vendor == PCI_VENDOR_ID_VIA)
217 xhci->quirks |= XHCI_RESET_ON_RESUME;
218
219 /* See https://bugzilla.kernel.org/show_bug.cgi?id=79511 */
220 if (pdev->vendor == PCI_VENDOR_ID_VIA &&
221 pdev->device == 0x3432)
222 xhci->quirks |= XHCI_BROKEN_STREAMS;
223
224 if (pdev->vendor == PCI_VENDOR_ID_ASMEDIA &&
225 pdev->device == 0x1042)
226 xhci->quirks |= XHCI_BROKEN_STREAMS;
227 if (pdev->vendor == PCI_VENDOR_ID_ASMEDIA &&
228 pdev->device == 0x1142)
229 xhci->quirks |= XHCI_TRUST_TX_LENGTH;
230
231 if (pdev->vendor == PCI_VENDOR_ID_ASMEDIA &&
232 pdev->device == PCI_DEVICE_ID_ASMEDIA_1042A_XHCI)
233 xhci->quirks |= XHCI_ASMEDIA_MODIFY_FLOWCONTROL;
234
235 if (pdev->vendor == PCI_VENDOR_ID_TI && pdev->device == 0x8241)
236 xhci->quirks |= XHCI_LIMIT_ENDPOINT_INTERVAL_7;
237
238 if ((pdev->vendor == PCI_VENDOR_ID_BROADCOM ||
239 pdev->vendor == PCI_VENDOR_ID_CAVIUM) &&
240 pdev->device == 0x9026)
241 xhci->quirks |= XHCI_RESET_PLL_ON_DISCONNECT;
242
243 if (xhci->quirks & XHCI_RESET_ON_RESUME)
244 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
245 "QUIRK: Resetting on resume");
246}
247
248#ifdef CONFIG_ACPI
249static void xhci_pme_acpi_rtd3_enable(struct pci_dev *dev)
250{
251 static const guid_t intel_dsm_guid =
252 GUID_INIT(0xac340cb7, 0xe901, 0x45bf,
253 0xb7, 0xe6, 0x2b, 0x34, 0xec, 0x93, 0x1e, 0x23);
254 union acpi_object *obj;
255
256 obj = acpi_evaluate_dsm(ACPI_HANDLE(&dev->dev), &intel_dsm_guid, 3, 1,
257 NULL);
258 ACPI_FREE(obj);
259}
260#else
261static void xhci_pme_acpi_rtd3_enable(struct pci_dev *dev) { }
262#endif /* CONFIG_ACPI */
263
264/* called during probe() after chip reset completes */
265static int xhci_pci_setup(struct usb_hcd *hcd)
266{
267 struct xhci_hcd *xhci;
268 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
269 int retval;
270
271 xhci = hcd_to_xhci(hcd);
272 if (!xhci->sbrn)
273 pci_read_config_byte(pdev, XHCI_SBRN_OFFSET, &xhci->sbrn);
274
275 /* imod_interval is the interrupt moderation value in nanoseconds. */
276 xhci->imod_interval = 40000;
277
278 retval = xhci_gen_setup(hcd, xhci_pci_quirks);
279 if (retval)
280 return retval;
281
282 if (!usb_hcd_is_primary_hcd(hcd))
283 return 0;
284
285 xhci_dbg(xhci, "Got SBRN %u\n", (unsigned int) xhci->sbrn);
286
287 /* Find any debug ports */
288 return xhci_pci_reinit(xhci, pdev);
289}
290
291/*
292 * We need to register our own PCI probe function (instead of the USB core's
293 * function) in order to create a second roothub under xHCI.
294 */
295static int xhci_pci_probe(struct pci_dev *dev, const struct pci_device_id *id)
296{
297 int retval;
298 struct xhci_hcd *xhci;
299 struct hc_driver *driver;
300 struct usb_hcd *hcd;
301
302 driver = (struct hc_driver *)id->driver_data;
303
304 /* Prevent runtime suspending between USB-2 and USB-3 initialization */
305 pm_runtime_get_noresume(&dev->dev);
306
307 /* Register the USB 2.0 roothub.
308 * FIXME: USB core must know to register the USB 2.0 roothub first.
309 * This is sort of silly, because we could just set the HCD driver flags
310 * to say USB 2.0, but I'm not sure what the implications would be in
311 * the other parts of the HCD code.
312 */
313 retval = usb_hcd_pci_probe(dev, id);
314
315 if (retval)
316 goto put_runtime_pm;
317
318 /* USB 2.0 roothub is stored in the PCI device now. */
319 hcd = dev_get_drvdata(&dev->dev);
320 xhci = hcd_to_xhci(hcd);
321 xhci->shared_hcd = usb_create_shared_hcd(driver, &dev->dev,
322 pci_name(dev), hcd);
323 if (!xhci->shared_hcd) {
324 retval = -ENOMEM;
325 goto dealloc_usb2_hcd;
326 }
327
328 retval = xhci_ext_cap_init(xhci);
329 if (retval)
330 goto put_usb3_hcd;
331
332 retval = usb_add_hcd(xhci->shared_hcd, dev->irq,
333 IRQF_SHARED);
334 if (retval)
335 goto put_usb3_hcd;
336 /* Roothub already marked as USB 3.0 speed */
337
338 if (!(xhci->quirks & XHCI_BROKEN_STREAMS) &&
339 HCC_MAX_PSA(xhci->hcc_params) >= 4)
340 xhci->shared_hcd->can_do_streams = 1;
341
342 if (xhci->quirks & XHCI_PME_STUCK_QUIRK)
343 xhci_pme_acpi_rtd3_enable(dev);
344
345 /* USB-2 and USB-3 roothubs initialized, allow runtime pm suspend */
346 pm_runtime_put_noidle(&dev->dev);
347
348 return 0;
349
350put_usb3_hcd:
351 usb_put_hcd(xhci->shared_hcd);
352dealloc_usb2_hcd:
353 usb_hcd_pci_remove(dev);
354put_runtime_pm:
355 pm_runtime_put_noidle(&dev->dev);
356 return retval;
357}
358
359static void xhci_pci_remove(struct pci_dev *dev)
360{
361 struct xhci_hcd *xhci;
362
363 xhci = hcd_to_xhci(pci_get_drvdata(dev));
364 xhci->xhc_state |= XHCI_STATE_REMOVING;
365 if (xhci->shared_hcd) {
366 usb_remove_hcd(xhci->shared_hcd);
367 usb_put_hcd(xhci->shared_hcd);
368 xhci->shared_hcd = NULL;
369 }
370
371 /* Workaround for spurious wakeups at shutdown with HSW */
372 if (xhci->quirks & XHCI_SPURIOUS_WAKEUP)
373 pci_set_power_state(dev, PCI_D3hot);
374
375 usb_hcd_pci_remove(dev);
376}
377
378#ifdef CONFIG_PM
379/*
380 * In some Intel xHCI controllers, in order to get D3 working,
381 * through a vendor specific SSIC CONFIG register at offset 0x883c,
382 * SSIC PORT need to be marked as "unused" before putting xHCI
383 * into D3. After D3 exit, the SSIC port need to be marked as "used".
384 * Without this change, xHCI might not enter D3 state.
385 */
386static void xhci_ssic_port_unused_quirk(struct usb_hcd *hcd, bool suspend)
387{
388 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
389 u32 val;
390 void __iomem *reg;
391 int i;
392
393 for (i = 0; i < SSIC_PORT_NUM; i++) {
394 reg = (void __iomem *) xhci->cap_regs +
395 SSIC_PORT_CFG2 +
396 i * SSIC_PORT_CFG2_OFFSET;
397
398 /* Notify SSIC that SSIC profile programming is not done. */
399 val = readl(reg) & ~PROG_DONE;
400 writel(val, reg);
401
402 /* Mark SSIC port as unused(suspend) or used(resume) */
403 val = readl(reg);
404 if (suspend)
405 val |= SSIC_PORT_UNUSED;
406 else
407 val &= ~SSIC_PORT_UNUSED;
408 writel(val, reg);
409
410 /* Notify SSIC that SSIC profile programming is done */
411 val = readl(reg) | PROG_DONE;
412 writel(val, reg);
413 readl(reg);
414 }
415}
416
417/*
418 * Make sure PME works on some Intel xHCI controllers by writing 1 to clear
419 * the Internal PME flag bit in vendor specific PMCTRL register at offset 0x80a4
420 */
421static void xhci_pme_quirk(struct usb_hcd *hcd)
422{
423 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
424 void __iomem *reg;
425 u32 val;
426
427 reg = (void __iomem *) xhci->cap_regs + 0x80a4;
428 val = readl(reg);
429 writel(val | BIT(28), reg);
430 readl(reg);
431}
432
433static int xhci_pci_suspend(struct usb_hcd *hcd, bool do_wakeup)
434{
435 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
436 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
437 int ret;
438
439 /*
440 * Systems with the TI redriver that loses port status change events
441 * need to have the registers polled during D3, so avoid D3cold.
442 */
443 if (xhci->quirks & XHCI_COMP_MODE_QUIRK)
444 pci_d3cold_disable(pdev);
445
446 if (xhci->quirks & XHCI_PME_STUCK_QUIRK)
447 xhci_pme_quirk(hcd);
448
449 if (xhci->quirks & XHCI_SSIC_PORT_UNUSED)
450 xhci_ssic_port_unused_quirk(hcd, true);
451
452 ret = xhci_suspend(xhci, do_wakeup);
453 if (ret && (xhci->quirks & XHCI_SSIC_PORT_UNUSED))
454 xhci_ssic_port_unused_quirk(hcd, false);
455
456 return ret;
457}
458
459static int xhci_pci_resume(struct usb_hcd *hcd, bool hibernated)
460{
461 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
462 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
463 int retval = 0;
464
465 /* The BIOS on systems with the Intel Panther Point chipset may or may
466 * not support xHCI natively. That means that during system resume, it
467 * may switch the ports back to EHCI so that users can use their
468 * keyboard to select a kernel from GRUB after resume from hibernate.
469 *
470 * The BIOS is supposed to remember whether the OS had xHCI ports
471 * enabled before resume, and switch the ports back to xHCI when the
472 * BIOS/OS semaphore is written, but we all know we can't trust BIOS
473 * writers.
474 *
475 * Unconditionally switch the ports back to xHCI after a system resume.
476 * It should not matter whether the EHCI or xHCI controller is
477 * resumed first. It's enough to do the switchover in xHCI because
478 * USB core won't notice anything as the hub driver doesn't start
479 * running again until after all the devices (including both EHCI and
480 * xHCI host controllers) have been resumed.
481 */
482
483 if (pdev->vendor == PCI_VENDOR_ID_INTEL)
484 usb_enable_intel_xhci_ports(pdev);
485
486 if (xhci->quirks & XHCI_SSIC_PORT_UNUSED)
487 xhci_ssic_port_unused_quirk(hcd, false);
488
489 if (xhci->quirks & XHCI_PME_STUCK_QUIRK)
490 xhci_pme_quirk(hcd);
491
492 retval = xhci_resume(xhci, hibernated);
493 return retval;
494}
495#endif /* CONFIG_PM */
496
497/*-------------------------------------------------------------------------*/
498
499/* PCI driver selection metadata; PCI hotplugging uses this */
500static const struct pci_device_id pci_ids[] = { {
501 /* handle any USB 3.0 xHCI controller */
502 PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_USB_XHCI, ~0),
503 .driver_data = (unsigned long) &xhci_pci_hc_driver,
504 },
505 { /* end: all zeroes */ }
506};
507MODULE_DEVICE_TABLE(pci, pci_ids);
508
509/* pci driver glue; this is a "new style" PCI driver module */
510static struct pci_driver xhci_pci_driver = {
511 .name = (char *) hcd_name,
512 .id_table = pci_ids,
513
514 .probe = xhci_pci_probe,
515 .remove = xhci_pci_remove,
516 /* suspend and resume implemented later */
517
518 .shutdown = usb_hcd_pci_shutdown,
519#ifdef CONFIG_PM
520 .driver = {
521 .pm = &usb_hcd_pci_pm_ops
522 },
523#endif
524};
525
526static int __init xhci_pci_init(void)
527{
528 xhci_init_driver(&xhci_pci_hc_driver, &xhci_pci_overrides);
529#ifdef CONFIG_PM
530 xhci_pci_hc_driver.pci_suspend = xhci_pci_suspend;
531 xhci_pci_hc_driver.pci_resume = xhci_pci_resume;
532#endif
533 return pci_register_driver(&xhci_pci_driver);
534}
535module_init(xhci_pci_init);
536
537static void __exit xhci_pci_exit(void)
538{
539 pci_unregister_driver(&xhci_pci_driver);
540}
541module_exit(xhci_pci_exit);
542
543MODULE_DESCRIPTION("xHCI PCI Host Controller Driver");
544MODULE_LICENSE("GPL");