blob: 4519bd12643f61c2854dd609d4546a91fd73a1ea [file] [log] [blame]
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001/* SPDX-License-Identifier: GPL-2.0 */
2/*
3 * pci.h
4 *
5 * PCI defines and function prototypes
6 * Copyright 1994, Drew Eckhardt
7 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
8 *
David Brazdil0f672f62019-12-10 10:32:29 +00009 * PCI Express ASPM defines and function prototypes
10 * Copyright (c) 2007 Intel Corp.
11 * Zhang Yanmin (yanmin.zhang@intel.com)
12 * Shaohua Li (shaohua.li@intel.com)
13 *
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000014 * For more information, please consult the following manuals (look at
15 * http://www.pcisig.com/ for how to get them):
16 *
17 * PCI BIOS Specification
18 * PCI Local Bus Specification
19 * PCI to PCI Bridge Specification
David Brazdil0f672f62019-12-10 10:32:29 +000020 * PCI Express Specification
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000021 * PCI System Design Guide
22 */
23#ifndef LINUX_PCI_H
24#define LINUX_PCI_H
25
26
27#include <linux/mod_devicetable.h>
28
29#include <linux/types.h>
30#include <linux/init.h>
31#include <linux/ioport.h>
32#include <linux/list.h>
33#include <linux/compiler.h>
34#include <linux/errno.h>
35#include <linux/kobject.h>
36#include <linux/atomic.h>
37#include <linux/device.h>
38#include <linux/interrupt.h>
39#include <linux/io.h>
40#include <linux/resource_ext.h>
41#include <uapi/linux/pci.h>
42
43#include <linux/pci_ids.h>
44
Olivier Deprez157378f2022-04-04 15:47:50 +020045#define PCI_STATUS_ERROR_BITS (PCI_STATUS_DETECTED_PARITY | \
46 PCI_STATUS_SIG_SYSTEM_ERROR | \
47 PCI_STATUS_REC_MASTER_ABORT | \
48 PCI_STATUS_REC_TARGET_ABORT | \
49 PCI_STATUS_SIG_TARGET_ABORT | \
50 PCI_STATUS_PARITY)
51
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000052/*
53 * The PCI interface treats multi-function devices as independent
54 * devices. The slot/function address of each device is encoded
55 * in a single byte as follows:
56 *
57 * 7:3 = slot
58 * 2:0 = function
59 *
60 * PCI_DEVFN(), PCI_SLOT(), and PCI_FUNC() are defined in uapi/linux/pci.h.
61 * In the interest of not exposing interfaces to user-space unnecessarily,
62 * the following kernel-only defines are being added here.
63 */
64#define PCI_DEVID(bus, devfn) ((((u16)(bus)) << 8) | (devfn))
65/* return bus from PCI devid = ((u16)bus_number) << 8) | devfn */
66#define PCI_BUS_NUM(x) (((x) >> 8) & 0xff)
67
68/* pci_slot represents a physical slot */
69struct pci_slot {
70 struct pci_bus *bus; /* Bus this slot is on */
71 struct list_head list; /* Node in list of slots */
72 struct hotplug_slot *hotplug; /* Hotplug info (move here) */
73 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
74 struct kobject kobj;
75};
76
77static inline const char *pci_slot_name(const struct pci_slot *slot)
78{
79 return kobject_name(&slot->kobj);
80}
81
82/* File state for mmap()s on /proc/bus/pci/X/Y */
83enum pci_mmap_state {
84 pci_mmap_io,
85 pci_mmap_mem
86};
87
88/* For PCI devices, the region numbers are assigned this way: */
89enum {
90 /* #0-5: standard PCI resources */
91 PCI_STD_RESOURCES,
Olivier Deprez157378f2022-04-04 15:47:50 +020092 PCI_STD_RESOURCE_END = PCI_STD_RESOURCES + PCI_STD_NUM_BARS - 1,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000093
94 /* #6: expansion ROM resource */
95 PCI_ROM_RESOURCE,
96
97 /* Device-specific resources */
98#ifdef CONFIG_PCI_IOV
99 PCI_IOV_RESOURCES,
100 PCI_IOV_RESOURCE_END = PCI_IOV_RESOURCES + PCI_SRIOV_NUM_BARS - 1,
101#endif
102
Olivier Deprez157378f2022-04-04 15:47:50 +0200103/* PCI-to-PCI (P2P) bridge windows */
104#define PCI_BRIDGE_IO_WINDOW (PCI_BRIDGE_RESOURCES + 0)
105#define PCI_BRIDGE_MEM_WINDOW (PCI_BRIDGE_RESOURCES + 1)
106#define PCI_BRIDGE_PREF_MEM_WINDOW (PCI_BRIDGE_RESOURCES + 2)
107
108/* CardBus bridge windows */
109#define PCI_CB_BRIDGE_IO_0_WINDOW (PCI_BRIDGE_RESOURCES + 0)
110#define PCI_CB_BRIDGE_IO_1_WINDOW (PCI_BRIDGE_RESOURCES + 1)
111#define PCI_CB_BRIDGE_MEM_0_WINDOW (PCI_BRIDGE_RESOURCES + 2)
112#define PCI_CB_BRIDGE_MEM_1_WINDOW (PCI_BRIDGE_RESOURCES + 3)
113
114/* Total number of bridge resources for P2P and CardBus */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000115#define PCI_BRIDGE_RESOURCE_NUM 4
116
Olivier Deprez157378f2022-04-04 15:47:50 +0200117 /* Resources assigned to buses behind the bridge */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000118 PCI_BRIDGE_RESOURCES,
119 PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
120 PCI_BRIDGE_RESOURCE_NUM - 1,
121
122 /* Total resources associated with a PCI device */
123 PCI_NUM_RESOURCES,
124
125 /* Preserve this for compatibility */
126 DEVICE_COUNT_RESOURCE = PCI_NUM_RESOURCES,
127};
128
129/**
130 * enum pci_interrupt_pin - PCI INTx interrupt values
131 * @PCI_INTERRUPT_UNKNOWN: Unknown or unassigned interrupt
132 * @PCI_INTERRUPT_INTA: PCI INTA pin
133 * @PCI_INTERRUPT_INTB: PCI INTB pin
134 * @PCI_INTERRUPT_INTC: PCI INTC pin
135 * @PCI_INTERRUPT_INTD: PCI INTD pin
136 *
137 * Corresponds to values for legacy PCI INTx interrupts, as can be found in the
138 * PCI_INTERRUPT_PIN register.
139 */
140enum pci_interrupt_pin {
141 PCI_INTERRUPT_UNKNOWN,
142 PCI_INTERRUPT_INTA,
143 PCI_INTERRUPT_INTB,
144 PCI_INTERRUPT_INTC,
145 PCI_INTERRUPT_INTD,
146};
147
148/* The number of legacy PCI INTx interrupts */
149#define PCI_NUM_INTX 4
150
151/*
152 * pci_power_t values must match the bits in the Capabilities PME_Support
153 * and Control/Status PowerState fields in the Power Management capability.
154 */
155typedef int __bitwise pci_power_t;
156
157#define PCI_D0 ((pci_power_t __force) 0)
158#define PCI_D1 ((pci_power_t __force) 1)
159#define PCI_D2 ((pci_power_t __force) 2)
160#define PCI_D3hot ((pci_power_t __force) 3)
161#define PCI_D3cold ((pci_power_t __force) 4)
162#define PCI_UNKNOWN ((pci_power_t __force) 5)
163#define PCI_POWER_ERROR ((pci_power_t __force) -1)
164
165/* Remember to update this when the list above changes! */
166extern const char *pci_power_names[];
167
168static inline const char *pci_power_name(pci_power_t state)
169{
170 return pci_power_names[1 + (__force int) state];
171}
172
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000173/**
David Brazdil0f672f62019-12-10 10:32:29 +0000174 * typedef pci_channel_state_t
175 *
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000176 * The pci_channel state describes connectivity between the CPU and
177 * the PCI device. If some PCI bus between here and the PCI device
178 * has crashed or locked up, this info is reflected here.
179 */
180typedef unsigned int __bitwise pci_channel_state_t;
181
Olivier Deprez157378f2022-04-04 15:47:50 +0200182enum {
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000183 /* I/O channel is in normal state */
184 pci_channel_io_normal = (__force pci_channel_state_t) 1,
185
186 /* I/O to channel is blocked */
187 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
188
189 /* PCI card is dead */
190 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
191};
192
193typedef unsigned int __bitwise pcie_reset_state_t;
194
195enum pcie_reset_state {
196 /* Reset is NOT asserted (Use to deassert reset) */
197 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
198
199 /* Use #PERST to reset PCIe device */
200 pcie_warm_reset = (__force pcie_reset_state_t) 2,
201
202 /* Use PCIe Hot Reset to reset device */
203 pcie_hot_reset = (__force pcie_reset_state_t) 3
204};
205
206typedef unsigned short __bitwise pci_dev_flags_t;
207enum pci_dev_flags {
208 /* INTX_DISABLE in PCI_COMMAND register disables MSI too */
209 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) (1 << 0),
210 /* Device configuration is irrevocably lost if disabled into D3 */
211 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) (1 << 1),
212 /* Provide indication device is assigned by a Virtual Machine Manager */
213 PCI_DEV_FLAGS_ASSIGNED = (__force pci_dev_flags_t) (1 << 2),
214 /* Flag for quirk use to store if quirk-specific ACS is enabled */
215 PCI_DEV_FLAGS_ACS_ENABLED_QUIRK = (__force pci_dev_flags_t) (1 << 3),
216 /* Use a PCIe-to-PCI bridge alias even if !pci_is_pcie */
217 PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS = (__force pci_dev_flags_t) (1 << 5),
218 /* Do not use bus resets for device */
219 PCI_DEV_FLAGS_NO_BUS_RESET = (__force pci_dev_flags_t) (1 << 6),
220 /* Do not use PM reset even if device advertises NoSoftRst- */
221 PCI_DEV_FLAGS_NO_PM_RESET = (__force pci_dev_flags_t) (1 << 7),
222 /* Get VPD from function 0 VPD */
223 PCI_DEV_FLAGS_VPD_REF_F0 = (__force pci_dev_flags_t) (1 << 8),
224 /* A non-root bridge where translation occurs, stop alias search here */
225 PCI_DEV_FLAGS_BRIDGE_XLATE_ROOT = (__force pci_dev_flags_t) (1 << 9),
226 /* Do not use FLR even if device advertises PCI_AF_CAP */
227 PCI_DEV_FLAGS_NO_FLR_RESET = (__force pci_dev_flags_t) (1 << 10),
228 /* Don't use Relaxed Ordering for TLPs directed at this device */
229 PCI_DEV_FLAGS_NO_RELAXED_ORDERING = (__force pci_dev_flags_t) (1 << 11),
Olivier Deprez157378f2022-04-04 15:47:50 +0200230 /* Device does honor MSI masking despite saying otherwise */
231 PCI_DEV_FLAGS_HAS_MSI_MASKING = (__force pci_dev_flags_t) (1 << 12),
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000232};
233
234enum pci_irq_reroute_variant {
235 INTEL_IRQ_REROUTE_VARIANT = 1,
236 MAX_IRQ_REROUTE_VARIANTS = 3
237};
238
239typedef unsigned short __bitwise pci_bus_flags_t;
240enum pci_bus_flags {
241 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
242 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
243 PCI_BUS_FLAGS_NO_AERSID = (__force pci_bus_flags_t) 4,
244 PCI_BUS_FLAGS_NO_EXTCFG = (__force pci_bus_flags_t) 8,
245};
246
247/* Values from Link Status register, PCIe r3.1, sec 7.8.8 */
248enum pcie_link_width {
249 PCIE_LNK_WIDTH_RESRV = 0x00,
250 PCIE_LNK_X1 = 0x01,
251 PCIE_LNK_X2 = 0x02,
252 PCIE_LNK_X4 = 0x04,
253 PCIE_LNK_X8 = 0x08,
254 PCIE_LNK_X12 = 0x0c,
255 PCIE_LNK_X16 = 0x10,
256 PCIE_LNK_X32 = 0x20,
257 PCIE_LNK_WIDTH_UNKNOWN = 0xff,
258};
259
Olivier Deprez157378f2022-04-04 15:47:50 +0200260/* See matching string table in pci_speed_string() */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000261enum pci_bus_speed {
262 PCI_SPEED_33MHz = 0x00,
263 PCI_SPEED_66MHz = 0x01,
264 PCI_SPEED_66MHz_PCIX = 0x02,
265 PCI_SPEED_100MHz_PCIX = 0x03,
266 PCI_SPEED_133MHz_PCIX = 0x04,
267 PCI_SPEED_66MHz_PCIX_ECC = 0x05,
268 PCI_SPEED_100MHz_PCIX_ECC = 0x06,
269 PCI_SPEED_133MHz_PCIX_ECC = 0x07,
270 PCI_SPEED_66MHz_PCIX_266 = 0x09,
271 PCI_SPEED_100MHz_PCIX_266 = 0x0a,
272 PCI_SPEED_133MHz_PCIX_266 = 0x0b,
273 AGP_UNKNOWN = 0x0c,
274 AGP_1X = 0x0d,
275 AGP_2X = 0x0e,
276 AGP_4X = 0x0f,
277 AGP_8X = 0x10,
278 PCI_SPEED_66MHz_PCIX_533 = 0x11,
279 PCI_SPEED_100MHz_PCIX_533 = 0x12,
280 PCI_SPEED_133MHz_PCIX_533 = 0x13,
281 PCIE_SPEED_2_5GT = 0x14,
282 PCIE_SPEED_5_0GT = 0x15,
283 PCIE_SPEED_8_0GT = 0x16,
284 PCIE_SPEED_16_0GT = 0x17,
David Brazdil0f672f62019-12-10 10:32:29 +0000285 PCIE_SPEED_32_0GT = 0x18,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000286 PCI_SPEED_UNKNOWN = 0xff,
287};
288
289enum pci_bus_speed pcie_get_speed_cap(struct pci_dev *dev);
290enum pcie_link_width pcie_get_width_cap(struct pci_dev *dev);
291
292struct pci_cap_saved_data {
293 u16 cap_nr;
294 bool cap_extended;
295 unsigned int size;
Olivier Deprez157378f2022-04-04 15:47:50 +0200296 u32 data[];
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000297};
298
299struct pci_cap_saved_state {
300 struct hlist_node next;
301 struct pci_cap_saved_data cap;
302};
303
304struct irq_affinity;
305struct pcie_link_state;
306struct pci_vpd;
307struct pci_sriov;
David Brazdil0f672f62019-12-10 10:32:29 +0000308struct pci_p2pdma;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000309
310/* The pci_dev structure describes PCI devices */
311struct pci_dev {
312 struct list_head bus_list; /* Node in per-bus list */
313 struct pci_bus *bus; /* Bus this device is on */
314 struct pci_bus *subordinate; /* Bus this device bridges to */
315
316 void *sysdata; /* Hook for sys-specific extension */
317 struct proc_dir_entry *procent; /* Device entry in /proc/bus/pci */
318 struct pci_slot *slot; /* Physical slot this device is in */
319
320 unsigned int devfn; /* Encoded device & function index */
321 unsigned short vendor;
322 unsigned short device;
323 unsigned short subsystem_vendor;
324 unsigned short subsystem_device;
325 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
326 u8 revision; /* PCI revision, low byte of class word */
327 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
328#ifdef CONFIG_PCIEAER
329 u16 aer_cap; /* AER capability offset */
330 struct aer_stats *aer_stats; /* AER stats for this device */
331#endif
332 u8 pcie_cap; /* PCIe capability offset */
333 u8 msi_cap; /* MSI capability offset */
334 u8 msix_cap; /* MSI-X capability offset */
335 u8 pcie_mpss:3; /* PCIe Max Payload Size Supported */
336 u8 rom_base_reg; /* Config register controlling ROM */
337 u8 pin; /* Interrupt pin this device uses */
338 u16 pcie_flags_reg; /* Cached PCIe Capabilities Register */
339 unsigned long *dma_alias_mask;/* Mask of enabled devfn aliases */
340
341 struct pci_driver *driver; /* Driver bound to this device */
342 u64 dma_mask; /* Mask of the bits of bus address this
343 device implements. Normally this is
344 0xffffffff. You only need to change
345 this if your device has broken DMA
346 or supports 64-bit transfers. */
347
348 struct device_dma_parameters dma_parms;
349
350 pci_power_t current_state; /* Current operating state. In ACPI,
351 this is D0-D3, D0 being fully
352 functional, and D3 being off. */
David Brazdil0f672f62019-12-10 10:32:29 +0000353 unsigned int imm_ready:1; /* Supports Immediate Readiness */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000354 u8 pm_cap; /* PM capability offset */
355 unsigned int pme_support:5; /* Bitmask of states from which PME#
356 can be generated */
357 unsigned int pme_poll:1; /* Poll device's PME status bit */
358 unsigned int d1_support:1; /* Low power state D1 is supported */
359 unsigned int d2_support:1; /* Low power state D2 is supported */
360 unsigned int no_d1d2:1; /* D1 and D2 are forbidden */
361 unsigned int no_d3cold:1; /* D3cold is forbidden */
362 unsigned int bridge_d3:1; /* Allow D3 for bridge */
363 unsigned int d3cold_allowed:1; /* D3cold is allowed by user */
364 unsigned int mmio_always_on:1; /* Disallow turning off io/mem
365 decoding during BAR sizing */
366 unsigned int wakeup_prepared:1;
367 unsigned int runtime_d3cold:1; /* Whether go through runtime
368 D3cold, not set for devices
369 powered on/off by the
370 corresponding bridge */
David Brazdil0f672f62019-12-10 10:32:29 +0000371 unsigned int skip_bus_pm:1; /* Internal: Skip bus-level PM */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000372 unsigned int ignore_hotplug:1; /* Ignore hotplug events */
373 unsigned int hotplug_user_indicators:1; /* SlotCtl indicators
374 controlled exclusively by
375 user sysfs */
David Brazdil0f672f62019-12-10 10:32:29 +0000376 unsigned int clear_retrain_link:1; /* Need to clear Retrain Link
377 bit manually */
Olivier Deprez157378f2022-04-04 15:47:50 +0200378 unsigned int d3hot_delay; /* D3hot->D0 transition time in ms */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000379 unsigned int d3cold_delay; /* D3cold->D0 transition time in ms */
380
381#ifdef CONFIG_PCIEASPM
382 struct pcie_link_state *link_state; /* ASPM link state */
383 unsigned int ltr_path:1; /* Latency Tolerance Reporting
384 supported from root to here */
Olivier Deprez157378f2022-04-04 15:47:50 +0200385 int l1ss; /* L1SS Capability pointer */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000386#endif
387 unsigned int eetlp_prefix_path:1; /* End-to-End TLP Prefix */
388
389 pci_channel_state_t error_state; /* Current connectivity state */
390 struct device dev; /* Generic device interface */
391
392 int cfg_size; /* Size of config space */
393
394 /*
395 * Instead of touching interrupt line and base address registers
396 * directly, use the values stored here. They might be different!
397 */
398 unsigned int irq;
399 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
400
401 bool match_driver; /* Skip attaching driver */
402
403 unsigned int transparent:1; /* Subtractive decode bridge */
David Brazdil0f672f62019-12-10 10:32:29 +0000404 unsigned int io_window:1; /* Bridge has I/O window */
405 unsigned int pref_window:1; /* Bridge has pref mem window */
406 unsigned int pref_64_window:1; /* Pref mem window is 64-bit */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000407 unsigned int multifunction:1; /* Multi-function device */
408
409 unsigned int is_busmaster:1; /* Is busmaster */
410 unsigned int no_msi:1; /* May not use MSI */
David Brazdil0f672f62019-12-10 10:32:29 +0000411 unsigned int no_64bit_msi:1; /* May only use 32-bit MSIs */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000412 unsigned int block_cfg_access:1; /* Config space access blocked */
413 unsigned int broken_parity_status:1; /* Generates false positive parity */
414 unsigned int irq_reroute_variant:2; /* Needs IRQ rerouting variant */
415 unsigned int msi_enabled:1;
416 unsigned int msix_enabled:1;
417 unsigned int ari_enabled:1; /* ARI forwarding */
418 unsigned int ats_enabled:1; /* Address Translation Svc */
419 unsigned int pasid_enabled:1; /* Process Address Space ID */
420 unsigned int pri_enabled:1; /* Page Request Interface */
421 unsigned int is_managed:1;
422 unsigned int needs_freset:1; /* Requires fundamental reset */
423 unsigned int state_saved:1;
424 unsigned int is_physfn:1;
425 unsigned int is_virtfn:1;
426 unsigned int reset_fn:1;
427 unsigned int is_hotplug_bridge:1;
428 unsigned int shpc_managed:1; /* SHPC owned by shpchp */
429 unsigned int is_thunderbolt:1; /* Thunderbolt controller */
David Brazdil0f672f62019-12-10 10:32:29 +0000430 /*
431 * Devices marked being untrusted are the ones that can potentially
432 * execute DMA attacks and similar. They are typically connected
433 * through external ports such as Thunderbolt but not limited to
434 * that. When an IOMMU is enabled they should be getting full
435 * mappings to make sure they cannot access arbitrary memory.
436 */
437 unsigned int untrusted:1;
Olivier Deprez157378f2022-04-04 15:47:50 +0200438 /*
439 * Info from the platform, e.g., ACPI or device tree, may mark a
440 * device as "external-facing". An external-facing device is
441 * itself internal but devices downstream from it are external.
442 */
443 unsigned int external_facing:1;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000444 unsigned int broken_intx_masking:1; /* INTx masking can't be used */
445 unsigned int io_window_1k:1; /* Intel bridge 1K I/O windows */
446 unsigned int irq_managed:1;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000447 unsigned int non_compliant_bars:1; /* Broken BARs; ignore them */
448 unsigned int is_probed:1; /* Device probing in progress */
David Brazdil0f672f62019-12-10 10:32:29 +0000449 unsigned int link_active_reporting:1;/* Device capable of reporting link active */
450 unsigned int no_vf_scan:1; /* Don't scan for VFs after IOV enablement */
Olivier Deprez0e641232021-09-23 10:07:05 +0200451 unsigned int no_command_memory:1; /* No PCI_COMMAND_MEMORY */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000452 pci_dev_flags_t dev_flags;
453 atomic_t enable_cnt; /* pci_enable_device has been called */
454
455 u32 saved_config_space[16]; /* Config space saved at suspend time */
456 struct hlist_head saved_cap_space;
457 struct bin_attribute *rom_attr; /* Attribute descriptor for sysfs ROM entry */
458 int rom_attr_enabled; /* Display of ROM attribute enabled? */
459 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
460 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
461
462#ifdef CONFIG_HOTPLUG_PCI_PCIE
463 unsigned int broken_cmd_compl:1; /* No compl for some cmds */
464#endif
465#ifdef CONFIG_PCIE_PTM
466 unsigned int ptm_root:1;
467 unsigned int ptm_enabled:1;
468 u8 ptm_granularity;
469#endif
470#ifdef CONFIG_PCI_MSI
471 const struct attribute_group **msi_irq_groups;
472#endif
473 struct pci_vpd *vpd;
Olivier Deprez157378f2022-04-04 15:47:50 +0200474#ifdef CONFIG_PCIE_DPC
475 u16 dpc_cap;
476 unsigned int dpc_rp_extensions:1;
477 u8 dpc_rp_log_size;
478#endif
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000479#ifdef CONFIG_PCI_ATS
480 union {
481 struct pci_sriov *sriov; /* PF: SR-IOV info */
482 struct pci_dev *physfn; /* VF: related PF */
483 };
484 u16 ats_cap; /* ATS Capability offset */
485 u8 ats_stu; /* ATS Smallest Translation Unit */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000486#endif
487#ifdef CONFIG_PCI_PRI
Olivier Deprez157378f2022-04-04 15:47:50 +0200488 u16 pri_cap; /* PRI Capability offset */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000489 u32 pri_reqs_alloc; /* Number of PRI requests allocated */
Olivier Deprez157378f2022-04-04 15:47:50 +0200490 unsigned int pasid_required:1; /* PRG Response PASID Required */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000491#endif
492#ifdef CONFIG_PCI_PASID
Olivier Deprez157378f2022-04-04 15:47:50 +0200493 u16 pasid_cap; /* PASID Capability offset */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000494 u16 pasid_features;
495#endif
David Brazdil0f672f62019-12-10 10:32:29 +0000496#ifdef CONFIG_PCI_P2PDMA
497 struct pci_p2pdma *p2pdma;
498#endif
Olivier Deprez157378f2022-04-04 15:47:50 +0200499 u16 acs_cap; /* ACS Capability offset */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000500 phys_addr_t rom; /* Physical address if not from BAR */
501 size_t romlen; /* Length if not from BAR */
502 char *driver_override; /* Driver name to force a match */
503
504 unsigned long priv_flags; /* Private flags for the PCI driver */
505};
506
507static inline struct pci_dev *pci_physfn(struct pci_dev *dev)
508{
509#ifdef CONFIG_PCI_IOV
510 if (dev->is_virtfn)
511 dev = dev->physfn;
512#endif
513 return dev;
514}
515
516struct pci_dev *pci_alloc_dev(struct pci_bus *bus);
517
518#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
519#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
520
521static inline int pci_channel_offline(struct pci_dev *pdev)
522{
523 return (pdev->error_state != pci_channel_io_normal);
524}
525
526struct pci_host_bridge {
527 struct device dev;
528 struct pci_bus *bus; /* Root bus */
529 struct pci_ops *ops;
Olivier Deprez157378f2022-04-04 15:47:50 +0200530 struct pci_ops *child_ops;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000531 void *sysdata;
532 int busnr;
533 struct list_head windows; /* resource_entry */
David Brazdil0f672f62019-12-10 10:32:29 +0000534 struct list_head dma_ranges; /* dma ranges resource list */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000535 u8 (*swizzle_irq)(struct pci_dev *, u8 *); /* Platform IRQ swizzler */
536 int (*map_irq)(const struct pci_dev *, u8, u8);
537 void (*release_fn)(struct pci_host_bridge *);
538 void *release_data;
539 struct msi_controller *msi;
540 unsigned int ignore_reset_delay:1; /* For entire hierarchy */
541 unsigned int no_ext_tags:1; /* No Extended Tags */
542 unsigned int native_aer:1; /* OS may use PCIe AER */
543 unsigned int native_pcie_hotplug:1; /* OS may use PCIe hotplug */
544 unsigned int native_shpc_hotplug:1; /* OS may use SHPC hotplug */
545 unsigned int native_pme:1; /* OS may use PCIe PME */
546 unsigned int native_ltr:1; /* OS may use PCIe LTR */
Olivier Deprez157378f2022-04-04 15:47:50 +0200547 unsigned int native_dpc:1; /* OS may use PCIe DPC */
David Brazdil0f672f62019-12-10 10:32:29 +0000548 unsigned int preserve_config:1; /* Preserve FW resource setup */
Olivier Deprez157378f2022-04-04 15:47:50 +0200549 unsigned int size_windows:1; /* Enable root bus sizing */
David Brazdil0f672f62019-12-10 10:32:29 +0000550
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000551 /* Resource alignment requirements */
552 resource_size_t (*align_resource)(struct pci_dev *dev,
553 const struct resource *res,
554 resource_size_t start,
555 resource_size_t size,
556 resource_size_t align);
Olivier Deprez157378f2022-04-04 15:47:50 +0200557 unsigned long private[] ____cacheline_aligned;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000558};
559
560#define to_pci_host_bridge(n) container_of(n, struct pci_host_bridge, dev)
561
562static inline void *pci_host_bridge_priv(struct pci_host_bridge *bridge)
563{
564 return (void *)bridge->private;
565}
566
567static inline struct pci_host_bridge *pci_host_bridge_from_priv(void *priv)
568{
569 return container_of(priv, struct pci_host_bridge, private);
570}
571
572struct pci_host_bridge *pci_alloc_host_bridge(size_t priv);
573struct pci_host_bridge *devm_pci_alloc_host_bridge(struct device *dev,
574 size_t priv);
575void pci_free_host_bridge(struct pci_host_bridge *bridge);
576struct pci_host_bridge *pci_find_host_bridge(struct pci_bus *bus);
577
578void pci_set_host_bridge_release(struct pci_host_bridge *bridge,
579 void (*release_fn)(struct pci_host_bridge *),
580 void *release_data);
581
582int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge);
583
584/*
585 * The first PCI_BRIDGE_RESOURCE_NUM PCI bus resources (those that correspond
586 * to P2P or CardBus bridge windows) go in a table. Additional ones (for
587 * buses below host bridges or subtractive decode bridges) go in the list.
588 * Use pci_bus_for_each_resource() to iterate through all the resources.
589 */
590
591/*
592 * PCI_SUBTRACTIVE_DECODE means the bridge forwards the window implicitly
593 * and there's no way to program the bridge with the details of the window.
594 * This does not apply to ACPI _CRS windows, even with the _DEC subtractive-
595 * decode bit set, because they are explicit and can be programmed with _SRS.
596 */
597#define PCI_SUBTRACTIVE_DECODE 0x1
598
599struct pci_bus_resource {
600 struct list_head list;
601 struct resource *res;
602 unsigned int flags;
603};
604
605#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
606
607struct pci_bus {
608 struct list_head node; /* Node in list of buses */
609 struct pci_bus *parent; /* Parent bus this bridge is on */
610 struct list_head children; /* List of child buses */
611 struct list_head devices; /* List of devices on this bus */
612 struct pci_dev *self; /* Bridge device as seen by parent */
613 struct list_head slots; /* List of slots on this bus;
614 protected by pci_slot_mutex */
615 struct resource *resource[PCI_BRIDGE_RESOURCE_NUM];
616 struct list_head resources; /* Address space routed to this bus */
617 struct resource busn_res; /* Bus numbers routed to this bus */
618
619 struct pci_ops *ops; /* Configuration access functions */
620 struct msi_controller *msi; /* MSI controller */
621 void *sysdata; /* Hook for sys-specific extension */
622 struct proc_dir_entry *procdir; /* Directory entry in /proc/bus/pci */
623
624 unsigned char number; /* Bus number */
625 unsigned char primary; /* Number of primary bridge */
626 unsigned char max_bus_speed; /* enum pci_bus_speed */
627 unsigned char cur_bus_speed; /* enum pci_bus_speed */
628#ifdef CONFIG_PCI_DOMAINS_GENERIC
629 int domain_nr;
630#endif
631
632 char name[48];
633
634 unsigned short bridge_ctl; /* Manage NO_ISA/FBB/et al behaviors */
635 pci_bus_flags_t bus_flags; /* Inherited by child buses */
636 struct device *bridge;
637 struct device dev;
638 struct bin_attribute *legacy_io; /* Legacy I/O for this bus */
639 struct bin_attribute *legacy_mem; /* Legacy mem */
640 unsigned int is_added:1;
641};
642
643#define to_pci_bus(n) container_of(n, struct pci_bus, dev)
644
David Brazdil0f672f62019-12-10 10:32:29 +0000645static inline u16 pci_dev_id(struct pci_dev *dev)
646{
647 return PCI_DEVID(dev->bus->number, dev->devfn);
648}
649
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000650/*
651 * Returns true if the PCI bus is root (behind host-PCI bridge),
652 * false otherwise
653 *
654 * Some code assumes that "bus->self == NULL" means that bus is a root bus.
655 * This is incorrect because "virtual" buses added for SR-IOV (via
656 * virtfn_add_bus()) have "bus->self == NULL" but are not root buses.
657 */
658static inline bool pci_is_root_bus(struct pci_bus *pbus)
659{
660 return !(pbus->parent);
661}
662
663/**
664 * pci_is_bridge - check if the PCI device is a bridge
665 * @dev: PCI device
666 *
667 * Return true if the PCI device is bridge whether it has subordinate
668 * or not.
669 */
670static inline bool pci_is_bridge(struct pci_dev *dev)
671{
672 return dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
673 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS;
674}
675
676#define for_each_pci_bridge(dev, bus) \
677 list_for_each_entry(dev, &bus->devices, bus_list) \
678 if (!pci_is_bridge(dev)) {} else
679
680static inline struct pci_dev *pci_upstream_bridge(struct pci_dev *dev)
681{
682 dev = pci_physfn(dev);
683 if (pci_is_root_bus(dev->bus))
684 return NULL;
685
686 return dev->bus->self;
687}
688
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000689#ifdef CONFIG_PCI_MSI
690static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
691{
692 return pci_dev->msi_enabled || pci_dev->msix_enabled;
693}
694#else
695static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
696#endif
697
698/* Error values that may be returned by PCI functions */
699#define PCIBIOS_SUCCESSFUL 0x00
700#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
701#define PCIBIOS_BAD_VENDOR_ID 0x83
702#define PCIBIOS_DEVICE_NOT_FOUND 0x86
703#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
704#define PCIBIOS_SET_FAILED 0x88
705#define PCIBIOS_BUFFER_TOO_SMALL 0x89
706
707/* Translate above to generic errno for passing back through non-PCI code */
708static inline int pcibios_err_to_errno(int err)
709{
710 if (err <= PCIBIOS_SUCCESSFUL)
711 return err; /* Assume already errno */
712
713 switch (err) {
714 case PCIBIOS_FUNC_NOT_SUPPORTED:
715 return -ENOENT;
716 case PCIBIOS_BAD_VENDOR_ID:
717 return -ENOTTY;
718 case PCIBIOS_DEVICE_NOT_FOUND:
719 return -ENODEV;
720 case PCIBIOS_BAD_REGISTER_NUMBER:
721 return -EFAULT;
722 case PCIBIOS_SET_FAILED:
723 return -EIO;
724 case PCIBIOS_BUFFER_TOO_SMALL:
725 return -ENOSPC;
726 }
727
728 return -ERANGE;
729}
730
731/* Low-level architecture-dependent routines */
732
733struct pci_ops {
734 int (*add_bus)(struct pci_bus *bus);
735 void (*remove_bus)(struct pci_bus *bus);
736 void __iomem *(*map_bus)(struct pci_bus *bus, unsigned int devfn, int where);
737 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
738 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
739};
740
741/*
742 * ACPI needs to be able to access PCI config space before we've done a
743 * PCI bus scan and created pci_bus structures.
744 */
745int raw_pci_read(unsigned int domain, unsigned int bus, unsigned int devfn,
746 int reg, int len, u32 *val);
747int raw_pci_write(unsigned int domain, unsigned int bus, unsigned int devfn,
748 int reg, int len, u32 val);
749
750#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
751typedef u64 pci_bus_addr_t;
752#else
753typedef u32 pci_bus_addr_t;
754#endif
755
756struct pci_bus_region {
757 pci_bus_addr_t start;
758 pci_bus_addr_t end;
759};
760
761struct pci_dynids {
762 spinlock_t lock; /* Protects list, index */
763 struct list_head list; /* For IDs added at runtime */
764};
765
766
767/*
768 * PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
769 * a set of callbacks in struct pci_error_handlers, that device driver
770 * will be notified of PCI bus errors, and will be driven to recovery
771 * when an error occurs.
772 */
773
774typedef unsigned int __bitwise pci_ers_result_t;
775
776enum pci_ers_result {
777 /* No result/none/not supported in device driver */
778 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
779
780 /* Device driver can recover without slot reset */
781 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
782
783 /* Device driver wants slot to be reset */
784 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
785
786 /* Device has completely failed, is unrecoverable */
787 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
788
789 /* Device driver is fully recovered and operational */
790 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
791
792 /* No AER capabilities registered for the driver */
793 PCI_ERS_RESULT_NO_AER_DRIVER = (__force pci_ers_result_t) 6,
794};
795
796/* PCI bus error event callbacks */
797struct pci_error_handlers {
798 /* PCI bus error detected on this device */
799 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
Olivier Deprez157378f2022-04-04 15:47:50 +0200800 pci_channel_state_t error);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000801
802 /* MMIO has been re-enabled, but not DMA */
803 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
804
805 /* PCI slot has been reset */
806 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
807
808 /* PCI function reset prepare or completed */
809 void (*reset_prepare)(struct pci_dev *dev);
810 void (*reset_done)(struct pci_dev *dev);
811
812 /* Device driver may resume normal operations */
813 void (*resume)(struct pci_dev *dev);
814};
815
816
817struct module;
David Brazdil0f672f62019-12-10 10:32:29 +0000818
819/**
820 * struct pci_driver - PCI driver structure
821 * @node: List of driver structures.
822 * @name: Driver name.
823 * @id_table: Pointer to table of device IDs the driver is
824 * interested in. Most drivers should export this
825 * table using MODULE_DEVICE_TABLE(pci,...).
826 * @probe: This probing function gets called (during execution
827 * of pci_register_driver() for already existing
828 * devices or later if a new device gets inserted) for
829 * all PCI devices which match the ID table and are not
830 * "owned" by the other drivers yet. This function gets
831 * passed a "struct pci_dev \*" for each device whose
832 * entry in the ID table matches the device. The probe
833 * function returns zero when the driver chooses to
834 * take "ownership" of the device or an error code
835 * (negative number) otherwise.
836 * The probe function always gets called from process
837 * context, so it can sleep.
838 * @remove: The remove() function gets called whenever a device
839 * being handled by this driver is removed (either during
840 * deregistration of the driver or when it's manually
841 * pulled out of a hot-pluggable slot).
842 * The remove function always gets called from process
843 * context, so it can sleep.
844 * @suspend: Put device into low power state.
David Brazdil0f672f62019-12-10 10:32:29 +0000845 * @resume: Wake device from low power state.
846 * (Please see Documentation/power/pci.rst for descriptions
847 * of PCI Power Management and the related functions.)
848 * @shutdown: Hook into reboot_notifier_list (kernel/sys.c).
849 * Intended to stop any idling DMA operations.
850 * Useful for enabling wake-on-lan (NIC) or changing
851 * the power state of a device before reboot.
852 * e.g. drivers/net/e100.c.
853 * @sriov_configure: Optional driver callback to allow configuration of
854 * number of VFs to enable via sysfs "sriov_numvfs" file.
855 * @err_handler: See Documentation/PCI/pci-error-recovery.rst
856 * @groups: Sysfs attribute groups.
857 * @driver: Driver model structure.
858 * @dynids: List of dynamically added device IDs.
859 */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000860struct pci_driver {
861 struct list_head node;
862 const char *name;
863 const struct pci_device_id *id_table; /* Must be non-NULL for probe to be called */
864 int (*probe)(struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
865 void (*remove)(struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
866 int (*suspend)(struct pci_dev *dev, pm_message_t state); /* Device suspended */
David Brazdil0f672f62019-12-10 10:32:29 +0000867 int (*resume)(struct pci_dev *dev); /* Device woken up */
868 void (*shutdown)(struct pci_dev *dev);
869 int (*sriov_configure)(struct pci_dev *dev, int num_vfs); /* On PF */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000870 const struct pci_error_handlers *err_handler;
871 const struct attribute_group **groups;
872 struct device_driver driver;
873 struct pci_dynids dynids;
874};
875
876#define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
877
878/**
879 * PCI_DEVICE - macro used to describe a specific PCI device
880 * @vend: the 16 bit PCI Vendor ID
881 * @dev: the 16 bit PCI Device ID
882 *
883 * This macro is used to create a struct pci_device_id that matches a
884 * specific device. The subvendor and subdevice fields will be set to
885 * PCI_ANY_ID.
886 */
887#define PCI_DEVICE(vend,dev) \
888 .vendor = (vend), .device = (dev), \
889 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
890
891/**
892 * PCI_DEVICE_SUB - macro used to describe a specific PCI device with subsystem
893 * @vend: the 16 bit PCI Vendor ID
894 * @dev: the 16 bit PCI Device ID
895 * @subvend: the 16 bit PCI Subvendor ID
896 * @subdev: the 16 bit PCI Subdevice ID
897 *
898 * This macro is used to create a struct pci_device_id that matches a
899 * specific device with subsystem information.
900 */
901#define PCI_DEVICE_SUB(vend, dev, subvend, subdev) \
902 .vendor = (vend), .device = (dev), \
903 .subvendor = (subvend), .subdevice = (subdev)
904
905/**
906 * PCI_DEVICE_CLASS - macro used to describe a specific PCI device class
907 * @dev_class: the class, subclass, prog-if triple for this device
908 * @dev_class_mask: the class mask for this device
909 *
910 * This macro is used to create a struct pci_device_id that matches a
911 * specific PCI class. The vendor, device, subvendor, and subdevice
912 * fields will be set to PCI_ANY_ID.
913 */
914#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
915 .class = (dev_class), .class_mask = (dev_class_mask), \
916 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
917 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
918
919/**
920 * PCI_VDEVICE - macro used to describe a specific PCI device in short form
921 * @vend: the vendor name
922 * @dev: the 16 bit PCI Device ID
923 *
924 * This macro is used to create a struct pci_device_id that matches a
925 * specific PCI device. The subvendor, and subdevice fields will be set
926 * to PCI_ANY_ID. The macro allows the next field to follow as the device
927 * private data.
928 */
929#define PCI_VDEVICE(vend, dev) \
930 .vendor = PCI_VENDOR_ID_##vend, .device = (dev), \
931 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, 0, 0
932
933/**
934 * PCI_DEVICE_DATA - macro used to describe a specific PCI device in very short form
935 * @vend: the vendor name (without PCI_VENDOR_ID_ prefix)
936 * @dev: the device name (without PCI_DEVICE_ID_<vend>_ prefix)
937 * @data: the driver data to be filled
938 *
939 * This macro is used to create a struct pci_device_id that matches a
940 * specific PCI device. The subvendor, and subdevice fields will be set
941 * to PCI_ANY_ID.
942 */
943#define PCI_DEVICE_DATA(vend, dev, data) \
944 .vendor = PCI_VENDOR_ID_##vend, .device = PCI_DEVICE_ID_##vend##_##dev, \
945 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, 0, 0, \
946 .driver_data = (kernel_ulong_t)(data)
947
948enum {
949 PCI_REASSIGN_ALL_RSRC = 0x00000001, /* Ignore firmware setup */
950 PCI_REASSIGN_ALL_BUS = 0x00000002, /* Reassign all bus numbers */
951 PCI_PROBE_ONLY = 0x00000004, /* Use existing setup */
952 PCI_CAN_SKIP_ISA_ALIGN = 0x00000008, /* Don't do ISA alignment */
953 PCI_ENABLE_PROC_DOMAINS = 0x00000010, /* Enable domains in /proc */
954 PCI_COMPAT_DOMAIN_0 = 0x00000020, /* ... except domain 0 */
955 PCI_SCAN_ALL_PCIE_DEVS = 0x00000040, /* Scan all, not just dev 0 */
956};
957
David Brazdil0f672f62019-12-10 10:32:29 +0000958#define PCI_IRQ_LEGACY (1 << 0) /* Allow legacy interrupts */
959#define PCI_IRQ_MSI (1 << 1) /* Allow MSI interrupts */
960#define PCI_IRQ_MSIX (1 << 2) /* Allow MSI-X interrupts */
961#define PCI_IRQ_AFFINITY (1 << 3) /* Auto-assign affinity */
962
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000963/* These external functions are only available when PCI support is enabled */
964#ifdef CONFIG_PCI
965
966extern unsigned int pci_flags;
967
968static inline void pci_set_flags(int flags) { pci_flags = flags; }
969static inline void pci_add_flags(int flags) { pci_flags |= flags; }
970static inline void pci_clear_flags(int flags) { pci_flags &= ~flags; }
971static inline int pci_has_flag(int flag) { return pci_flags & flag; }
972
973void pcie_bus_configure_settings(struct pci_bus *bus);
974
975enum pcie_bus_config_types {
976 PCIE_BUS_TUNE_OFF, /* Don't touch MPS at all */
977 PCIE_BUS_DEFAULT, /* Ensure MPS matches upstream bridge */
978 PCIE_BUS_SAFE, /* Use largest MPS boot-time devices support */
979 PCIE_BUS_PERFORMANCE, /* Use MPS and MRRS for best performance */
980 PCIE_BUS_PEER2PEER, /* Set MPS = 128 for all devices */
981};
982
983extern enum pcie_bus_config_types pcie_bus_config;
984
985extern struct bus_type pci_bus_type;
986
987/* Do NOT directly access these two variables, unless you are arch-specific PCI
988 * code, or PCI core code. */
989extern struct list_head pci_root_buses; /* List of all known PCI buses */
990/* Some device drivers need know if PCI is initiated */
991int no_pci_devices(void);
992
993void pcibios_resource_survey_bus(struct pci_bus *bus);
994void pcibios_bus_add_device(struct pci_dev *pdev);
995void pcibios_add_bus(struct pci_bus *bus);
996void pcibios_remove_bus(struct pci_bus *bus);
997void pcibios_fixup_bus(struct pci_bus *);
998int __must_check pcibios_enable_device(struct pci_dev *, int mask);
999/* Architecture-specific versions may override this (weak) */
1000char *pcibios_setup(char *str);
1001
1002/* Used only when drivers/pci/setup.c is used */
1003resource_size_t pcibios_align_resource(void *, const struct resource *,
1004 resource_size_t,
1005 resource_size_t);
1006
David Brazdil0f672f62019-12-10 10:32:29 +00001007/* Weak but can be overridden by arch */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001008void pci_fixup_cardbus(struct pci_bus *);
1009
1010/* Generic PCI functions used internally */
1011
1012void pcibios_resource_to_bus(struct pci_bus *bus, struct pci_bus_region *region,
1013 struct resource *res);
1014void pcibios_bus_to_resource(struct pci_bus *bus, struct resource *res,
1015 struct pci_bus_region *region);
1016void pcibios_scan_specific_bus(int busn);
1017struct pci_bus *pci_find_bus(int domain, int busnr);
1018void pci_bus_add_devices(const struct pci_bus *bus);
1019struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops, void *sysdata);
1020struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
1021 struct pci_ops *ops, void *sysdata,
1022 struct list_head *resources);
1023int pci_host_probe(struct pci_host_bridge *bridge);
1024int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int busmax);
1025int pci_bus_update_busn_res_end(struct pci_bus *b, int busmax);
1026void pci_bus_release_busn_res(struct pci_bus *b);
1027struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
1028 struct pci_ops *ops, void *sysdata,
1029 struct list_head *resources);
1030int pci_scan_root_bus_bridge(struct pci_host_bridge *bridge);
1031struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
1032 int busnr);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001033struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
1034 const char *name,
1035 struct hotplug_slot *hotplug);
1036void pci_destroy_slot(struct pci_slot *slot);
1037#ifdef CONFIG_SYSFS
1038void pci_dev_assign_slot(struct pci_dev *dev);
1039#else
1040static inline void pci_dev_assign_slot(struct pci_dev *dev) { }
1041#endif
1042int pci_scan_slot(struct pci_bus *bus, int devfn);
1043struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
1044void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1045unsigned int pci_scan_child_bus(struct pci_bus *bus);
1046void pci_bus_add_device(struct pci_dev *dev);
1047void pci_read_bridge_bases(struct pci_bus *child);
1048struct resource *pci_find_parent_resource(const struct pci_dev *dev,
1049 struct resource *res);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001050u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin);
1051int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
1052u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
1053struct pci_dev *pci_dev_get(struct pci_dev *dev);
1054void pci_dev_put(struct pci_dev *dev);
1055void pci_remove_bus(struct pci_bus *b);
1056void pci_stop_and_remove_bus_device(struct pci_dev *dev);
1057void pci_stop_and_remove_bus_device_locked(struct pci_dev *dev);
1058void pci_stop_root_bus(struct pci_bus *bus);
1059void pci_remove_root_bus(struct pci_bus *bus);
1060void pci_setup_cardbus(struct pci_bus *bus);
1061void pcibios_setup_bridge(struct pci_bus *bus, unsigned long type);
1062void pci_sort_breadthfirst(void);
1063#define dev_is_pci(d) ((d)->bus == &pci_bus_type)
1064#define dev_is_pf(d) ((dev_is_pci(d) ? to_pci_dev(d)->is_physfn : false))
1065
1066/* Generic PCI functions exported to card drivers */
1067
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001068int pci_find_capability(struct pci_dev *dev, int cap);
1069int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
1070int pci_find_ext_capability(struct pci_dev *dev, int cap);
1071int pci_find_next_ext_capability(struct pci_dev *dev, int pos, int cap);
1072int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
1073int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
1074struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1075
Olivier Deprez157378f2022-04-04 15:47:50 +02001076u64 pci_get_dsn(struct pci_dev *dev);
1077
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001078struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
1079 struct pci_dev *from);
1080struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
1081 unsigned int ss_vendor, unsigned int ss_device,
1082 struct pci_dev *from);
1083struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
1084struct pci_dev *pci_get_domain_bus_and_slot(int domain, unsigned int bus,
1085 unsigned int devfn);
1086struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1087int pci_dev_present(const struct pci_device_id *ids);
1088
1089int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
1090 int where, u8 *val);
1091int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
1092 int where, u16 *val);
1093int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
1094 int where, u32 *val);
1095int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
1096 int where, u8 val);
1097int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
1098 int where, u16 val);
1099int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
1100 int where, u32 val);
1101
1102int pci_generic_config_read(struct pci_bus *bus, unsigned int devfn,
1103 int where, int size, u32 *val);
1104int pci_generic_config_write(struct pci_bus *bus, unsigned int devfn,
1105 int where, int size, u32 val);
1106int pci_generic_config_read32(struct pci_bus *bus, unsigned int devfn,
1107 int where, int size, u32 *val);
1108int pci_generic_config_write32(struct pci_bus *bus, unsigned int devfn,
1109 int where, int size, u32 val);
1110
1111struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops);
1112
1113int pci_read_config_byte(const struct pci_dev *dev, int where, u8 *val);
1114int pci_read_config_word(const struct pci_dev *dev, int where, u16 *val);
1115int pci_read_config_dword(const struct pci_dev *dev, int where, u32 *val);
1116int pci_write_config_byte(const struct pci_dev *dev, int where, u8 val);
1117int pci_write_config_word(const struct pci_dev *dev, int where, u16 val);
1118int pci_write_config_dword(const struct pci_dev *dev, int where, u32 val);
1119
1120int pcie_capability_read_word(struct pci_dev *dev, int pos, u16 *val);
1121int pcie_capability_read_dword(struct pci_dev *dev, int pos, u32 *val);
1122int pcie_capability_write_word(struct pci_dev *dev, int pos, u16 val);
1123int pcie_capability_write_dword(struct pci_dev *dev, int pos, u32 val);
1124int pcie_capability_clear_and_set_word(struct pci_dev *dev, int pos,
1125 u16 clear, u16 set);
1126int pcie_capability_clear_and_set_dword(struct pci_dev *dev, int pos,
1127 u32 clear, u32 set);
1128
1129static inline int pcie_capability_set_word(struct pci_dev *dev, int pos,
1130 u16 set)
1131{
1132 return pcie_capability_clear_and_set_word(dev, pos, 0, set);
1133}
1134
1135static inline int pcie_capability_set_dword(struct pci_dev *dev, int pos,
1136 u32 set)
1137{
1138 return pcie_capability_clear_and_set_dword(dev, pos, 0, set);
1139}
1140
1141static inline int pcie_capability_clear_word(struct pci_dev *dev, int pos,
1142 u16 clear)
1143{
1144 return pcie_capability_clear_and_set_word(dev, pos, clear, 0);
1145}
1146
1147static inline int pcie_capability_clear_dword(struct pci_dev *dev, int pos,
1148 u32 clear)
1149{
1150 return pcie_capability_clear_and_set_dword(dev, pos, clear, 0);
1151}
1152
1153/* User-space driven config access */
1154int pci_user_read_config_byte(struct pci_dev *dev, int where, u8 *val);
1155int pci_user_read_config_word(struct pci_dev *dev, int where, u16 *val);
1156int pci_user_read_config_dword(struct pci_dev *dev, int where, u32 *val);
1157int pci_user_write_config_byte(struct pci_dev *dev, int where, u8 val);
1158int pci_user_write_config_word(struct pci_dev *dev, int where, u16 val);
1159int pci_user_write_config_dword(struct pci_dev *dev, int where, u32 val);
1160
1161int __must_check pci_enable_device(struct pci_dev *dev);
1162int __must_check pci_enable_device_io(struct pci_dev *dev);
1163int __must_check pci_enable_device_mem(struct pci_dev *dev);
1164int __must_check pci_reenable_device(struct pci_dev *);
1165int __must_check pcim_enable_device(struct pci_dev *pdev);
1166void pcim_pin_device(struct pci_dev *pdev);
1167
1168static inline bool pci_intx_mask_supported(struct pci_dev *pdev)
1169{
1170 /*
1171 * INTx masking is supported if PCI_COMMAND_INTX_DISABLE is
1172 * writable and no quirk has marked the feature broken.
1173 */
1174 return !pdev->broken_intx_masking;
1175}
1176
1177static inline int pci_is_enabled(struct pci_dev *pdev)
1178{
1179 return (atomic_read(&pdev->enable_cnt) > 0);
1180}
1181
1182static inline int pci_is_managed(struct pci_dev *pdev)
1183{
1184 return pdev->is_managed;
1185}
1186
1187void pci_disable_device(struct pci_dev *dev);
1188
1189extern unsigned int pcibios_max_latency;
1190void pci_set_master(struct pci_dev *dev);
1191void pci_clear_master(struct pci_dev *dev);
1192
1193int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
1194int pci_set_cacheline_size(struct pci_dev *dev);
1195#define HAVE_PCI_SET_MWI
1196int __must_check pci_set_mwi(struct pci_dev *dev);
1197int __must_check pcim_set_mwi(struct pci_dev *dev);
1198int pci_try_set_mwi(struct pci_dev *dev);
1199void pci_clear_mwi(struct pci_dev *dev);
1200void pci_intx(struct pci_dev *dev, int enable);
1201bool pci_check_and_mask_intx(struct pci_dev *dev);
1202bool pci_check_and_unmask_intx(struct pci_dev *dev);
1203int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask);
1204int pci_wait_for_pending_transaction(struct pci_dev *dev);
1205int pcix_get_max_mmrbc(struct pci_dev *dev);
1206int pcix_get_mmrbc(struct pci_dev *dev);
1207int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
1208int pcie_get_readrq(struct pci_dev *dev);
1209int pcie_set_readrq(struct pci_dev *dev, int rq);
1210int pcie_get_mps(struct pci_dev *dev);
1211int pcie_set_mps(struct pci_dev *dev, int mps);
1212u32 pcie_bandwidth_available(struct pci_dev *dev, struct pci_dev **limiting_dev,
1213 enum pci_bus_speed *speed,
1214 enum pcie_link_width *width);
1215void pcie_print_link_status(struct pci_dev *dev);
1216bool pcie_has_flr(struct pci_dev *dev);
1217int pcie_flr(struct pci_dev *dev);
1218int __pci_reset_function_locked(struct pci_dev *dev);
1219int pci_reset_function(struct pci_dev *dev);
1220int pci_reset_function_locked(struct pci_dev *dev);
1221int pci_try_reset_function(struct pci_dev *dev);
1222int pci_probe_reset_slot(struct pci_slot *slot);
1223int pci_probe_reset_bus(struct pci_bus *bus);
1224int pci_reset_bus(struct pci_dev *dev);
1225void pci_reset_secondary_bus(struct pci_dev *dev);
1226void pcibios_reset_secondary_bus(struct pci_dev *dev);
1227void pci_update_resource(struct pci_dev *dev, int resno);
1228int __must_check pci_assign_resource(struct pci_dev *dev, int i);
1229int __must_check pci_reassign_resource(struct pci_dev *dev, int i, resource_size_t add_size, resource_size_t align);
1230void pci_release_resource(struct pci_dev *dev, int resno);
1231int __must_check pci_resize_resource(struct pci_dev *dev, int i, int size);
1232int pci_select_bars(struct pci_dev *dev, unsigned long flags);
1233bool pci_device_is_present(struct pci_dev *pdev);
1234void pci_ignore_hotplug(struct pci_dev *dev);
Olivier Deprez157378f2022-04-04 15:47:50 +02001235struct pci_dev *pci_real_dma_dev(struct pci_dev *dev);
1236int pci_status_get_and_clear_errors(struct pci_dev *pdev);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001237
1238int __printf(6, 7) pci_request_irq(struct pci_dev *dev, unsigned int nr,
1239 irq_handler_t handler, irq_handler_t thread_fn, void *dev_id,
1240 const char *fmt, ...);
1241void pci_free_irq(struct pci_dev *dev, unsigned int nr, void *dev_id);
1242
1243/* ROM control related routines */
1244int pci_enable_rom(struct pci_dev *pdev);
1245void pci_disable_rom(struct pci_dev *pdev);
1246void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1247void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001248
1249/* Power management related routines */
1250int pci_save_state(struct pci_dev *dev);
1251void pci_restore_state(struct pci_dev *dev);
1252struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev);
1253int pci_load_saved_state(struct pci_dev *dev,
1254 struct pci_saved_state *state);
1255int pci_load_and_free_saved_state(struct pci_dev *dev,
1256 struct pci_saved_state **state);
1257struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap);
1258struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev,
1259 u16 cap);
1260int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size);
1261int pci_add_ext_cap_save_buffer(struct pci_dev *dev,
1262 u16 cap, unsigned int size);
Olivier Deprez157378f2022-04-04 15:47:50 +02001263int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001264int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
1265pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
1266bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
1267void pci_pme_active(struct pci_dev *dev, bool enable);
1268int pci_enable_wake(struct pci_dev *dev, pci_power_t state, bool enable);
1269int pci_wake_from_d3(struct pci_dev *dev, bool enable);
1270int pci_prepare_to_sleep(struct pci_dev *dev);
1271int pci_back_from_sleep(struct pci_dev *dev);
1272bool pci_dev_run_wake(struct pci_dev *dev);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001273void pci_d3cold_enable(struct pci_dev *dev);
1274void pci_d3cold_disable(struct pci_dev *dev);
1275bool pcie_relaxed_ordering_enabled(struct pci_dev *dev);
1276void pci_wakeup_bus(struct pci_bus *bus);
1277void pci_bus_set_current_state(struct pci_bus *bus, pci_power_t state);
1278
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001279/* For use by arch with custom probe code */
1280void set_pcie_port_type(struct pci_dev *pdev);
1281void set_pcie_hotplug_bridge(struct pci_dev *pdev);
1282
1283/* Functions for PCI Hotplug drivers to use */
1284int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
1285unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge);
1286unsigned int pci_rescan_bus(struct pci_bus *bus);
1287void pci_lock_rescan_remove(void);
1288void pci_unlock_rescan_remove(void);
1289
1290/* Vital Product Data routines */
1291ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
1292ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
1293int pci_set_vpd_size(struct pci_dev *dev, size_t len);
1294
1295/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
1296resource_size_t pcibios_retrieve_fw_addr(struct pci_dev *dev, int idx);
1297void pci_bus_assign_resources(const struct pci_bus *bus);
1298void pci_bus_claim_resources(struct pci_bus *bus);
1299void pci_bus_size_bridges(struct pci_bus *bus);
1300int pci_claim_resource(struct pci_dev *, int);
1301int pci_claim_bridge_resource(struct pci_dev *bridge, int i);
1302void pci_assign_unassigned_resources(void);
1303void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge);
1304void pci_assign_unassigned_bus_resources(struct pci_bus *bus);
1305void pci_assign_unassigned_root_bus_resources(struct pci_bus *bus);
1306int pci_reassign_bridge_resources(struct pci_dev *bridge, unsigned long type);
1307void pdev_enable_device(struct pci_dev *);
1308int pci_enable_resources(struct pci_dev *, int mask);
1309void pci_assign_irq(struct pci_dev *dev);
1310struct resource *pci_find_resource(struct pci_dev *dev, struct resource *res);
1311#define HAVE_PCI_REQ_REGIONS 2
1312int __must_check pci_request_regions(struct pci_dev *, const char *);
1313int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
1314void pci_release_regions(struct pci_dev *);
1315int __must_check pci_request_region(struct pci_dev *, int, const char *);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001316void pci_release_region(struct pci_dev *, int);
1317int pci_request_selected_regions(struct pci_dev *, int, const char *);
1318int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
1319void pci_release_selected_regions(struct pci_dev *, int);
1320
1321/* drivers/pci/bus.c */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001322void pci_add_resource(struct list_head *resources, struct resource *res);
1323void pci_add_resource_offset(struct list_head *resources, struct resource *res,
1324 resource_size_t offset);
1325void pci_free_resource_list(struct list_head *resources);
1326void pci_bus_add_resource(struct pci_bus *bus, struct resource *res,
1327 unsigned int flags);
1328struct resource *pci_bus_resource_n(const struct pci_bus *bus, int n);
1329void pci_bus_remove_resources(struct pci_bus *bus);
1330int devm_request_pci_bus_resources(struct device *dev,
1331 struct list_head *resources);
1332
1333/* Temporary until new and working PCI SBR API in place */
1334int pci_bridge_secondary_bus_reset(struct pci_dev *dev);
1335
1336#define pci_bus_for_each_resource(bus, res, i) \
1337 for (i = 0; \
1338 (res = pci_bus_resource_n(bus, i)) || i < PCI_BRIDGE_RESOURCE_NUM; \
1339 i++)
1340
1341int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
1342 struct resource *res, resource_size_t size,
1343 resource_size_t align, resource_size_t min,
1344 unsigned long type_mask,
1345 resource_size_t (*alignf)(void *,
1346 const struct resource *,
1347 resource_size_t,
1348 resource_size_t),
1349 void *alignf_data);
1350
1351
1352int pci_register_io_range(struct fwnode_handle *fwnode, phys_addr_t addr,
1353 resource_size_t size);
1354unsigned long pci_address_to_pio(phys_addr_t addr);
1355phys_addr_t pci_pio_to_address(unsigned long pio);
1356int pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr);
1357int devm_pci_remap_iospace(struct device *dev, const struct resource *res,
1358 phys_addr_t phys_addr);
1359void pci_unmap_iospace(struct resource *res);
1360void __iomem *devm_pci_remap_cfgspace(struct device *dev,
1361 resource_size_t offset,
1362 resource_size_t size);
1363void __iomem *devm_pci_remap_cfg_resource(struct device *dev,
1364 struct resource *res);
1365
1366static inline pci_bus_addr_t pci_bus_address(struct pci_dev *pdev, int bar)
1367{
1368 struct pci_bus_region region;
1369
1370 pcibios_resource_to_bus(pdev->bus, &region, &pdev->resource[bar]);
1371 return region.start;
1372}
1373
1374/* Proper probing supporting hot-pluggable devices */
1375int __must_check __pci_register_driver(struct pci_driver *, struct module *,
1376 const char *mod_name);
1377
1378/* pci_register_driver() must be a macro so KBUILD_MODNAME can be expanded */
1379#define pci_register_driver(driver) \
1380 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
1381
1382void pci_unregister_driver(struct pci_driver *dev);
1383
1384/**
1385 * module_pci_driver() - Helper macro for registering a PCI driver
1386 * @__pci_driver: pci_driver struct
1387 *
1388 * Helper macro for PCI drivers which do not do anything special in module
1389 * init/exit. This eliminates a lot of boilerplate. Each module may only
1390 * use this macro once, and calling it replaces module_init() and module_exit()
1391 */
1392#define module_pci_driver(__pci_driver) \
1393 module_driver(__pci_driver, pci_register_driver, pci_unregister_driver)
1394
1395/**
1396 * builtin_pci_driver() - Helper macro for registering a PCI driver
1397 * @__pci_driver: pci_driver struct
1398 *
1399 * Helper macro for PCI drivers which do not do anything special in their
1400 * init code. This eliminates a lot of boilerplate. Each driver may only
1401 * use this macro once, and calling it replaces device_initcall(...)
1402 */
1403#define builtin_pci_driver(__pci_driver) \
1404 builtin_driver(__pci_driver, pci_register_driver)
1405
1406struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
1407int pci_add_dynid(struct pci_driver *drv,
1408 unsigned int vendor, unsigned int device,
1409 unsigned int subvendor, unsigned int subdevice,
1410 unsigned int class, unsigned int class_mask,
1411 unsigned long driver_data);
1412const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
1413 struct pci_dev *dev);
1414int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
1415 int pass);
1416
1417void pci_walk_bus(struct pci_bus *top, int (*cb)(struct pci_dev *, void *),
1418 void *userdata);
1419int pci_cfg_space_size(struct pci_dev *dev);
1420unsigned char pci_bus_max_busnr(struct pci_bus *bus);
1421void pci_setup_bridge(struct pci_bus *bus);
1422resource_size_t pcibios_window_alignment(struct pci_bus *bus,
1423 unsigned long type);
1424
1425#define PCI_VGA_STATE_CHANGE_BRIDGE (1 << 0)
1426#define PCI_VGA_STATE_CHANGE_DECODES (1 << 1)
1427
1428int pci_set_vga_state(struct pci_dev *pdev, bool decode,
1429 unsigned int command_bits, u32 flags);
1430
David Brazdil0f672f62019-12-10 10:32:29 +00001431/*
1432 * Virtual interrupts allow for more interrupts to be allocated
1433 * than the device has interrupts for. These are not programmed
1434 * into the device's MSI-X table and must be handled by some
1435 * other driver means.
1436 */
1437#define PCI_IRQ_VIRTUAL (1 << 4)
1438
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001439#define PCI_IRQ_ALL_TYPES \
1440 (PCI_IRQ_LEGACY | PCI_IRQ_MSI | PCI_IRQ_MSIX)
1441
1442/* kmem_cache style wrapper around pci_alloc_consistent() */
1443
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001444#include <linux/dmapool.h>
1445
1446#define pci_pool dma_pool
1447#define pci_pool_create(name, pdev, size, align, allocation) \
1448 dma_pool_create(name, &pdev->dev, size, align, allocation)
1449#define pci_pool_destroy(pool) dma_pool_destroy(pool)
1450#define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
1451#define pci_pool_zalloc(pool, flags, handle) \
1452 dma_pool_zalloc(pool, flags, handle)
1453#define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
1454
1455struct msix_entry {
1456 u32 vector; /* Kernel uses to write allocated vector */
1457 u16 entry; /* Driver uses to specify entry, OS writes */
1458};
1459
1460#ifdef CONFIG_PCI_MSI
1461int pci_msi_vec_count(struct pci_dev *dev);
1462void pci_disable_msi(struct pci_dev *dev);
1463int pci_msix_vec_count(struct pci_dev *dev);
1464void pci_disable_msix(struct pci_dev *dev);
1465void pci_restore_msi_state(struct pci_dev *dev);
1466int pci_msi_enabled(void);
1467int pci_enable_msi(struct pci_dev *dev);
1468int pci_enable_msix_range(struct pci_dev *dev, struct msix_entry *entries,
1469 int minvec, int maxvec);
1470static inline int pci_enable_msix_exact(struct pci_dev *dev,
1471 struct msix_entry *entries, int nvec)
1472{
1473 int rc = pci_enable_msix_range(dev, entries, nvec, nvec);
1474 if (rc < 0)
1475 return rc;
1476 return 0;
1477}
1478int pci_alloc_irq_vectors_affinity(struct pci_dev *dev, unsigned int min_vecs,
1479 unsigned int max_vecs, unsigned int flags,
David Brazdil0f672f62019-12-10 10:32:29 +00001480 struct irq_affinity *affd);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001481
1482void pci_free_irq_vectors(struct pci_dev *dev);
1483int pci_irq_vector(struct pci_dev *dev, unsigned int nr);
1484const struct cpumask *pci_irq_get_affinity(struct pci_dev *pdev, int vec);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001485
1486#else
1487static inline int pci_msi_vec_count(struct pci_dev *dev) { return -ENOSYS; }
1488static inline void pci_disable_msi(struct pci_dev *dev) { }
1489static inline int pci_msix_vec_count(struct pci_dev *dev) { return -ENOSYS; }
1490static inline void pci_disable_msix(struct pci_dev *dev) { }
1491static inline void pci_restore_msi_state(struct pci_dev *dev) { }
1492static inline int pci_msi_enabled(void) { return 0; }
1493static inline int pci_enable_msi(struct pci_dev *dev)
1494{ return -ENOSYS; }
1495static inline int pci_enable_msix_range(struct pci_dev *dev,
1496 struct msix_entry *entries, int minvec, int maxvec)
1497{ return -ENOSYS; }
1498static inline int pci_enable_msix_exact(struct pci_dev *dev,
1499 struct msix_entry *entries, int nvec)
1500{ return -ENOSYS; }
1501
1502static inline int
1503pci_alloc_irq_vectors_affinity(struct pci_dev *dev, unsigned int min_vecs,
1504 unsigned int max_vecs, unsigned int flags,
David Brazdil0f672f62019-12-10 10:32:29 +00001505 struct irq_affinity *aff_desc)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001506{
1507 if ((flags & PCI_IRQ_LEGACY) && min_vecs == 1 && dev->irq)
1508 return 1;
1509 return -ENOSPC;
1510}
1511
1512static inline void pci_free_irq_vectors(struct pci_dev *dev)
1513{
1514}
1515
1516static inline int pci_irq_vector(struct pci_dev *dev, unsigned int nr)
1517{
1518 if (WARN_ON_ONCE(nr > 0))
1519 return -EINVAL;
1520 return dev->irq;
1521}
1522static inline const struct cpumask *pci_irq_get_affinity(struct pci_dev *pdev,
1523 int vec)
1524{
1525 return cpu_possible_mask;
1526}
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001527#endif
1528
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001529/**
1530 * pci_irqd_intx_xlate() - Translate PCI INTx value to an IRQ domain hwirq
1531 * @d: the INTx IRQ domain
1532 * @node: the DT node for the device whose interrupt we're translating
1533 * @intspec: the interrupt specifier data from the DT
1534 * @intsize: the number of entries in @intspec
1535 * @out_hwirq: pointer at which to write the hwirq number
1536 * @out_type: pointer at which to write the interrupt type
1537 *
1538 * Translate a PCI INTx interrupt number from device tree in the range 1-4, as
1539 * stored in the standard PCI_INTERRUPT_PIN register, to a value in the range
1540 * 0-3 suitable for use in a 4 entry IRQ domain. That is, subtract one from the
1541 * INTx value to obtain the hwirq number.
1542 *
1543 * Returns 0 on success, or -EINVAL if the interrupt specifier is out of range.
1544 */
1545static inline int pci_irqd_intx_xlate(struct irq_domain *d,
1546 struct device_node *node,
1547 const u32 *intspec,
1548 unsigned int intsize,
1549 unsigned long *out_hwirq,
1550 unsigned int *out_type)
1551{
1552 const u32 intx = intspec[0];
1553
1554 if (intx < PCI_INTERRUPT_INTA || intx > PCI_INTERRUPT_INTD)
1555 return -EINVAL;
1556
1557 *out_hwirq = intx - PCI_INTERRUPT_INTA;
1558 return 0;
1559}
1560
1561#ifdef CONFIG_PCIEPORTBUS
1562extern bool pcie_ports_disabled;
1563extern bool pcie_ports_native;
1564#else
1565#define pcie_ports_disabled true
1566#define pcie_ports_native false
1567#endif
1568
Olivier Deprez157378f2022-04-04 15:47:50 +02001569#define PCIE_LINK_STATE_L0S BIT(0)
1570#define PCIE_LINK_STATE_L1 BIT(1)
1571#define PCIE_LINK_STATE_CLKPM BIT(2)
1572#define PCIE_LINK_STATE_L1_1 BIT(3)
1573#define PCIE_LINK_STATE_L1_2 BIT(4)
1574#define PCIE_LINK_STATE_L1_1_PCIPM BIT(5)
1575#define PCIE_LINK_STATE_L1_2_PCIPM BIT(6)
David Brazdil0f672f62019-12-10 10:32:29 +00001576
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001577#ifdef CONFIG_PCIEASPM
David Brazdil0f672f62019-12-10 10:32:29 +00001578int pci_disable_link_state(struct pci_dev *pdev, int state);
1579int pci_disable_link_state_locked(struct pci_dev *pdev, int state);
1580void pcie_no_aspm(void);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001581bool pcie_aspm_support_enabled(void);
David Brazdil0f672f62019-12-10 10:32:29 +00001582bool pcie_aspm_enabled(struct pci_dev *pdev);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001583#else
David Brazdil0f672f62019-12-10 10:32:29 +00001584static inline int pci_disable_link_state(struct pci_dev *pdev, int state)
1585{ return 0; }
1586static inline int pci_disable_link_state_locked(struct pci_dev *pdev, int state)
1587{ return 0; }
1588static inline void pcie_no_aspm(void) { }
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001589static inline bool pcie_aspm_support_enabled(void) { return false; }
David Brazdil0f672f62019-12-10 10:32:29 +00001590static inline bool pcie_aspm_enabled(struct pci_dev *pdev) { return false; }
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001591#endif
1592
1593#ifdef CONFIG_PCIEAER
1594bool pci_aer_available(void);
1595#else
1596static inline bool pci_aer_available(void) { return false; }
1597#endif
1598
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001599bool pci_ats_disabled(void);
1600
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001601void pci_cfg_access_lock(struct pci_dev *dev);
1602bool pci_cfg_access_trylock(struct pci_dev *dev);
1603void pci_cfg_access_unlock(struct pci_dev *dev);
1604
1605/*
1606 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
1607 * a PCI domain is defined to be a set of PCI buses which share
1608 * configuration space.
1609 */
1610#ifdef CONFIG_PCI_DOMAINS
1611extern int pci_domains_supported;
1612#else
1613enum { pci_domains_supported = 0 };
1614static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
1615static inline int pci_proc_domain(struct pci_bus *bus) { return 0; }
1616#endif /* CONFIG_PCI_DOMAINS */
1617
1618/*
1619 * Generic implementation for PCI domain support. If your
1620 * architecture does not need custom management of PCI
1621 * domains then this implementation will be used
1622 */
1623#ifdef CONFIG_PCI_DOMAINS_GENERIC
1624static inline int pci_domain_nr(struct pci_bus *bus)
1625{
1626 return bus->domain_nr;
1627}
1628#ifdef CONFIG_ACPI
1629int acpi_pci_bus_find_domain_nr(struct pci_bus *bus);
1630#else
1631static inline int acpi_pci_bus_find_domain_nr(struct pci_bus *bus)
1632{ return 0; }
1633#endif
1634int pci_bus_find_domain_nr(struct pci_bus *bus, struct device *parent);
1635#endif
1636
1637/* Some architectures require additional setup to direct VGA traffic */
1638typedef int (*arch_set_vga_state_t)(struct pci_dev *pdev, bool decode,
1639 unsigned int command_bits, u32 flags);
1640void pci_register_set_vga_state(arch_set_vga_state_t func);
1641
1642static inline int
1643pci_request_io_regions(struct pci_dev *pdev, const char *name)
1644{
1645 return pci_request_selected_regions(pdev,
1646 pci_select_bars(pdev, IORESOURCE_IO), name);
1647}
1648
1649static inline void
1650pci_release_io_regions(struct pci_dev *pdev)
1651{
1652 return pci_release_selected_regions(pdev,
1653 pci_select_bars(pdev, IORESOURCE_IO));
1654}
1655
1656static inline int
1657pci_request_mem_regions(struct pci_dev *pdev, const char *name)
1658{
1659 return pci_request_selected_regions(pdev,
1660 pci_select_bars(pdev, IORESOURCE_MEM), name);
1661}
1662
1663static inline void
1664pci_release_mem_regions(struct pci_dev *pdev)
1665{
1666 return pci_release_selected_regions(pdev,
1667 pci_select_bars(pdev, IORESOURCE_MEM));
1668}
1669
1670#else /* CONFIG_PCI is not enabled */
1671
1672static inline void pci_set_flags(int flags) { }
1673static inline void pci_add_flags(int flags) { }
1674static inline void pci_clear_flags(int flags) { }
1675static inline int pci_has_flag(int flag) { return 0; }
1676
1677/*
1678 * If the system does not have PCI, clearly these return errors. Define
1679 * these as simple inline functions to avoid hair in drivers.
1680 */
1681#define _PCI_NOP(o, s, t) \
1682 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
1683 int where, t val) \
1684 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
1685
1686#define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
1687 _PCI_NOP(o, word, u16 x) \
1688 _PCI_NOP(o, dword, u32 x)
1689_PCI_NOP_ALL(read, *)
1690_PCI_NOP_ALL(write,)
1691
1692static inline struct pci_dev *pci_get_device(unsigned int vendor,
1693 unsigned int device,
1694 struct pci_dev *from)
1695{ return NULL; }
1696
1697static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
1698 unsigned int device,
1699 unsigned int ss_vendor,
1700 unsigned int ss_device,
1701 struct pci_dev *from)
1702{ return NULL; }
1703
1704static inline struct pci_dev *pci_get_class(unsigned int class,
1705 struct pci_dev *from)
1706{ return NULL; }
1707
1708#define pci_dev_present(ids) (0)
1709#define no_pci_devices() (1)
1710#define pci_dev_put(dev) do { } while (0)
1711
1712static inline void pci_set_master(struct pci_dev *dev) { }
1713static inline int pci_enable_device(struct pci_dev *dev) { return -EIO; }
1714static inline void pci_disable_device(struct pci_dev *dev) { }
Olivier Deprez157378f2022-04-04 15:47:50 +02001715static inline int pcim_enable_device(struct pci_dev *pdev) { return -EIO; }
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001716static inline int pci_assign_resource(struct pci_dev *dev, int i)
1717{ return -EBUSY; }
Olivier Deprez0e641232021-09-23 10:07:05 +02001718static inline int __must_check __pci_register_driver(struct pci_driver *drv,
1719 struct module *owner,
1720 const char *mod_name)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001721{ return 0; }
1722static inline int pci_register_driver(struct pci_driver *drv)
1723{ return 0; }
1724static inline void pci_unregister_driver(struct pci_driver *drv) { }
1725static inline int pci_find_capability(struct pci_dev *dev, int cap)
1726{ return 0; }
1727static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
1728 int cap)
1729{ return 0; }
1730static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
1731{ return 0; }
1732
Olivier Deprez157378f2022-04-04 15:47:50 +02001733static inline u64 pci_get_dsn(struct pci_dev *dev)
1734{ return 0; }
1735
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001736/* Power management related routines */
1737static inline int pci_save_state(struct pci_dev *dev) { return 0; }
1738static inline void pci_restore_state(struct pci_dev *dev) { }
1739static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
1740{ return 0; }
1741static inline int pci_wake_from_d3(struct pci_dev *dev, bool enable)
1742{ return 0; }
1743static inline pci_power_t pci_choose_state(struct pci_dev *dev,
1744 pm_message_t state)
1745{ return PCI_D0; }
1746static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1747 int enable)
1748{ return 0; }
1749
1750static inline struct resource *pci_find_resource(struct pci_dev *dev,
1751 struct resource *res)
1752{ return NULL; }
1753static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
1754{ return -EIO; }
1755static inline void pci_release_regions(struct pci_dev *dev) { }
1756
1757static inline unsigned long pci_address_to_pio(phys_addr_t addr) { return -1; }
1758
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001759static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
1760{ return NULL; }
1761static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
1762 unsigned int devfn)
1763{ return NULL; }
1764static inline struct pci_dev *pci_get_domain_bus_and_slot(int domain,
1765 unsigned int bus, unsigned int devfn)
1766{ return NULL; }
1767
1768static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
1769static inline struct pci_dev *pci_dev_get(struct pci_dev *dev) { return NULL; }
1770
1771#define dev_is_pci(d) (false)
1772#define dev_is_pf(d) (false)
1773static inline bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags)
1774{ return false; }
1775static inline int pci_irqd_intx_xlate(struct irq_domain *d,
1776 struct device_node *node,
1777 const u32 *intspec,
1778 unsigned int intsize,
1779 unsigned long *out_hwirq,
1780 unsigned int *out_type)
1781{ return -EINVAL; }
David Brazdil0f672f62019-12-10 10:32:29 +00001782
1783static inline const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
1784 struct pci_dev *dev)
1785{ return NULL; }
1786static inline bool pci_ats_disabled(void) { return true; }
1787
1788static inline int pci_irq_vector(struct pci_dev *dev, unsigned int nr)
1789{
1790 return -EINVAL;
1791}
1792
1793static inline int
1794pci_alloc_irq_vectors_affinity(struct pci_dev *dev, unsigned int min_vecs,
1795 unsigned int max_vecs, unsigned int flags,
1796 struct irq_affinity *aff_desc)
1797{
1798 return -ENOSPC;
1799}
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001800#endif /* CONFIG_PCI */
1801
David Brazdil0f672f62019-12-10 10:32:29 +00001802static inline int
1803pci_alloc_irq_vectors(struct pci_dev *dev, unsigned int min_vecs,
1804 unsigned int max_vecs, unsigned int flags)
1805{
1806 return pci_alloc_irq_vectors_affinity(dev, min_vecs, max_vecs, flags,
1807 NULL);
1808}
1809
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001810/* Include architecture-dependent settings and functions */
1811
1812#include <asm/pci.h>
1813
David Brazdil0f672f62019-12-10 10:32:29 +00001814/* These two functions provide almost identical functionality. Depending
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001815 * on the architecture, one will be implemented as a wrapper around the
1816 * other (in drivers/pci/mmap.c).
1817 *
1818 * pci_mmap_resource_range() maps a specific BAR, and vm->vm_pgoff
1819 * is expected to be an offset within that region.
1820 *
1821 * pci_mmap_page_range() is the legacy architecture-specific interface,
1822 * which accepts a "user visible" resource address converted by
1823 * pci_resource_to_user(), as used in the legacy mmap() interface in
1824 * /proc/bus/pci/.
1825 */
1826int pci_mmap_resource_range(struct pci_dev *dev, int bar,
1827 struct vm_area_struct *vma,
1828 enum pci_mmap_state mmap_state, int write_combine);
1829int pci_mmap_page_range(struct pci_dev *pdev, int bar,
1830 struct vm_area_struct *vma,
1831 enum pci_mmap_state mmap_state, int write_combine);
1832
1833#ifndef arch_can_pci_mmap_wc
1834#define arch_can_pci_mmap_wc() 0
1835#endif
1836
1837#ifndef arch_can_pci_mmap_io
1838#define arch_can_pci_mmap_io() 0
1839#define pci_iobar_pfn(pdev, bar, vma) (-EINVAL)
1840#else
1841int pci_iobar_pfn(struct pci_dev *pdev, int bar, struct vm_area_struct *vma);
1842#endif
1843
1844#ifndef pci_root_bus_fwnode
1845#define pci_root_bus_fwnode(bus) NULL
1846#endif
1847
1848/*
1849 * These helpers provide future and backwards compatibility
1850 * for accessing popular PCI BAR info
1851 */
1852#define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
1853#define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
1854#define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1855#define pci_resource_len(dev,bar) \
1856 ((pci_resource_start((dev), (bar)) == 0 && \
1857 pci_resource_end((dev), (bar)) == \
1858 pci_resource_start((dev), (bar))) ? 0 : \
1859 \
1860 (pci_resource_end((dev), (bar)) - \
1861 pci_resource_start((dev), (bar)) + 1))
1862
1863/*
1864 * Similar to the helpers above, these manipulate per-pci_dev
1865 * driver-specific data. They are really just a wrapper around
1866 * the generic device structure functions of these calls.
1867 */
1868static inline void *pci_get_drvdata(struct pci_dev *pdev)
1869{
1870 return dev_get_drvdata(&pdev->dev);
1871}
1872
1873static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1874{
1875 dev_set_drvdata(&pdev->dev, data);
1876}
1877
1878static inline const char *pci_name(const struct pci_dev *pdev)
1879{
1880 return dev_name(&pdev->dev);
1881}
1882
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001883void pci_resource_to_user(const struct pci_dev *dev, int bar,
1884 const struct resource *rsrc,
1885 resource_size_t *start, resource_size_t *end);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001886
1887/*
1888 * The world is not perfect and supplies us with broken PCI devices.
1889 * For at least a part of these bugs we need a work-around, so both
1890 * generic (drivers/pci/quirks.c) and per-architecture code can define
1891 * fixup hooks to be called for particular buggy devices.
1892 */
1893
1894struct pci_fixup {
1895 u16 vendor; /* Or PCI_ANY_ID */
1896 u16 device; /* Or PCI_ANY_ID */
1897 u32 class; /* Or PCI_ANY_ID */
1898 unsigned int class_shift; /* should be 0, 8, 16 */
1899#ifdef CONFIG_HAVE_ARCH_PREL32_RELOCATIONS
1900 int hook_offset;
1901#else
1902 void (*hook)(struct pci_dev *dev);
1903#endif
1904};
1905
1906enum pci_fixup_pass {
1907 pci_fixup_early, /* Before probing BARs */
1908 pci_fixup_header, /* After reading configuration header */
1909 pci_fixup_final, /* Final phase of device fixups */
1910 pci_fixup_enable, /* pci_enable_device() time */
1911 pci_fixup_resume, /* pci_device_resume() */
1912 pci_fixup_suspend, /* pci_device_suspend() */
1913 pci_fixup_resume_early, /* pci_device_resume_early() */
1914 pci_fixup_suspend_late, /* pci_device_suspend_late() */
1915};
1916
1917#ifdef CONFIG_HAVE_ARCH_PREL32_RELOCATIONS
1918#define __DECLARE_PCI_FIXUP_SECTION(sec, name, vendor, device, class, \
1919 class_shift, hook) \
1920 __ADDRESSABLE(hook) \
1921 asm(".section " #sec ", \"a\" \n" \
1922 ".balign 16 \n" \
1923 ".short " #vendor ", " #device " \n" \
1924 ".long " #class ", " #class_shift " \n" \
1925 ".long " #hook " - . \n" \
1926 ".previous \n");
1927#define DECLARE_PCI_FIXUP_SECTION(sec, name, vendor, device, class, \
1928 class_shift, hook) \
1929 __DECLARE_PCI_FIXUP_SECTION(sec, name, vendor, device, class, \
1930 class_shift, hook)
1931#else
1932/* Anonymous variables would be nice... */
1933#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, class, \
1934 class_shift, hook) \
1935 static const struct pci_fixup __PASTE(__pci_fixup_##name,__LINE__) __used \
1936 __attribute__((__section__(#section), aligned((sizeof(void *))))) \
1937 = { vendor, device, class, class_shift, hook };
1938#endif
1939
1940#define DECLARE_PCI_FIXUP_CLASS_EARLY(vendor, device, class, \
1941 class_shift, hook) \
1942 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
1943 hook, vendor, device, class, class_shift, hook)
1944#define DECLARE_PCI_FIXUP_CLASS_HEADER(vendor, device, class, \
1945 class_shift, hook) \
1946 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
1947 hook, vendor, device, class, class_shift, hook)
1948#define DECLARE_PCI_FIXUP_CLASS_FINAL(vendor, device, class, \
1949 class_shift, hook) \
1950 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
1951 hook, vendor, device, class, class_shift, hook)
1952#define DECLARE_PCI_FIXUP_CLASS_ENABLE(vendor, device, class, \
1953 class_shift, hook) \
1954 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
1955 hook, vendor, device, class, class_shift, hook)
1956#define DECLARE_PCI_FIXUP_CLASS_RESUME(vendor, device, class, \
1957 class_shift, hook) \
1958 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
1959 resume##hook, vendor, device, class, class_shift, hook)
1960#define DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(vendor, device, class, \
1961 class_shift, hook) \
1962 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
1963 resume_early##hook, vendor, device, class, class_shift, hook)
1964#define DECLARE_PCI_FIXUP_CLASS_SUSPEND(vendor, device, class, \
1965 class_shift, hook) \
1966 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
1967 suspend##hook, vendor, device, class, class_shift, hook)
1968#define DECLARE_PCI_FIXUP_CLASS_SUSPEND_LATE(vendor, device, class, \
1969 class_shift, hook) \
1970 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late, \
1971 suspend_late##hook, vendor, device, class, class_shift, hook)
1972
1973#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1974 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
1975 hook, vendor, device, PCI_ANY_ID, 0, hook)
1976#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1977 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
1978 hook, vendor, device, PCI_ANY_ID, 0, hook)
1979#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1980 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
1981 hook, vendor, device, PCI_ANY_ID, 0, hook)
1982#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1983 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
1984 hook, vendor, device, PCI_ANY_ID, 0, hook)
1985#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1986 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
1987 resume##hook, vendor, device, PCI_ANY_ID, 0, hook)
1988#define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
1989 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
1990 resume_early##hook, vendor, device, PCI_ANY_ID, 0, hook)
1991#define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
1992 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
1993 suspend##hook, vendor, device, PCI_ANY_ID, 0, hook)
1994#define DECLARE_PCI_FIXUP_SUSPEND_LATE(vendor, device, hook) \
1995 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late, \
1996 suspend_late##hook, vendor, device, PCI_ANY_ID, 0, hook)
1997
1998#ifdef CONFIG_PCI_QUIRKS
1999void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
2000#else
2001static inline void pci_fixup_device(enum pci_fixup_pass pass,
2002 struct pci_dev *dev) { }
2003#endif
2004
2005void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
2006void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
2007void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
2008int pcim_iomap_regions(struct pci_dev *pdev, int mask, const char *name);
2009int pcim_iomap_regions_request_all(struct pci_dev *pdev, int mask,
2010 const char *name);
2011void pcim_iounmap_regions(struct pci_dev *pdev, int mask);
2012
2013extern int pci_pci_problems;
2014#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
2015#define PCIPCI_TRITON 2
2016#define PCIPCI_NATOMA 4
2017#define PCIPCI_VIAETBF 8
2018#define PCIPCI_VSFX 16
2019#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
2020#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
2021
2022extern unsigned long pci_cardbus_io_size;
2023extern unsigned long pci_cardbus_mem_size;
2024extern u8 pci_dfl_cache_line_size;
2025extern u8 pci_cache_line_size;
2026
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002027/* Architecture-specific versions may override these (weak) */
2028void pcibios_disable_device(struct pci_dev *dev);
2029void pcibios_set_master(struct pci_dev *dev);
2030int pcibios_set_pcie_reset_state(struct pci_dev *dev,
2031 enum pcie_reset_state state);
2032int pcibios_add_device(struct pci_dev *dev);
2033void pcibios_release_device(struct pci_dev *dev);
David Brazdil0f672f62019-12-10 10:32:29 +00002034#ifdef CONFIG_PCI
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002035void pcibios_penalize_isa_irq(int irq, int active);
David Brazdil0f672f62019-12-10 10:32:29 +00002036#else
2037static inline void pcibios_penalize_isa_irq(int irq, int active) {}
2038#endif
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002039int pcibios_alloc_irq(struct pci_dev *dev);
2040void pcibios_free_irq(struct pci_dev *dev);
2041resource_size_t pcibios_default_alignment(void);
2042
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002043#if defined(CONFIG_PCI_MMCONFIG) || defined(CONFIG_ACPI_MCFG)
2044void __init pci_mmcfg_early_init(void);
2045void __init pci_mmcfg_late_init(void);
2046#else
2047static inline void pci_mmcfg_early_init(void) { }
2048static inline void pci_mmcfg_late_init(void) { }
2049#endif
2050
2051int pci_ext_cfg_avail(void);
2052
2053void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
2054void __iomem *pci_ioremap_wc_bar(struct pci_dev *pdev, int bar);
2055
2056#ifdef CONFIG_PCI_IOV
2057int pci_iov_virtfn_bus(struct pci_dev *dev, int id);
2058int pci_iov_virtfn_devfn(struct pci_dev *dev, int id);
2059
2060int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn);
2061void pci_disable_sriov(struct pci_dev *dev);
Olivier Deprez157378f2022-04-04 15:47:50 +02002062
2063int pci_iov_sysfs_link(struct pci_dev *dev, struct pci_dev *virtfn, int id);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002064int pci_iov_add_virtfn(struct pci_dev *dev, int id);
2065void pci_iov_remove_virtfn(struct pci_dev *dev, int id);
2066int pci_num_vf(struct pci_dev *dev);
2067int pci_vfs_assigned(struct pci_dev *dev);
2068int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs);
2069int pci_sriov_get_totalvfs(struct pci_dev *dev);
2070int pci_sriov_configure_simple(struct pci_dev *dev, int nr_virtfn);
2071resource_size_t pci_iov_resource_size(struct pci_dev *dev, int resno);
2072void pci_vf_drivers_autoprobe(struct pci_dev *dev, bool probe);
2073
2074/* Arch may override these (weak) */
2075int pcibios_sriov_enable(struct pci_dev *pdev, u16 num_vfs);
2076int pcibios_sriov_disable(struct pci_dev *pdev);
2077resource_size_t pcibios_iov_resource_alignment(struct pci_dev *dev, int resno);
2078#else
2079static inline int pci_iov_virtfn_bus(struct pci_dev *dev, int id)
2080{
2081 return -ENOSYS;
2082}
2083static inline int pci_iov_virtfn_devfn(struct pci_dev *dev, int id)
2084{
2085 return -ENOSYS;
2086}
2087static inline int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn)
2088{ return -ENODEV; }
Olivier Deprez157378f2022-04-04 15:47:50 +02002089
2090static inline int pci_iov_sysfs_link(struct pci_dev *dev,
2091 struct pci_dev *virtfn, int id)
2092{
2093 return -ENODEV;
2094}
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002095static inline int pci_iov_add_virtfn(struct pci_dev *dev, int id)
2096{
2097 return -ENOSYS;
2098}
2099static inline void pci_iov_remove_virtfn(struct pci_dev *dev,
2100 int id) { }
2101static inline void pci_disable_sriov(struct pci_dev *dev) { }
2102static inline int pci_num_vf(struct pci_dev *dev) { return 0; }
2103static inline int pci_vfs_assigned(struct pci_dev *dev)
2104{ return 0; }
2105static inline int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs)
2106{ return 0; }
2107static inline int pci_sriov_get_totalvfs(struct pci_dev *dev)
2108{ return 0; }
2109#define pci_sriov_configure_simple NULL
2110static inline resource_size_t pci_iov_resource_size(struct pci_dev *dev, int resno)
2111{ return 0; }
2112static inline void pci_vf_drivers_autoprobe(struct pci_dev *dev, bool probe) { }
2113#endif
2114
2115#if defined(CONFIG_HOTPLUG_PCI) || defined(CONFIG_HOTPLUG_PCI_MODULE)
2116void pci_hp_create_module_link(struct pci_slot *pci_slot);
2117void pci_hp_remove_module_link(struct pci_slot *pci_slot);
2118#endif
2119
2120/**
2121 * pci_pcie_cap - get the saved PCIe capability offset
2122 * @dev: PCI device
2123 *
2124 * PCIe capability offset is calculated at PCI device initialization
2125 * time and saved in the data structure. This function returns saved
2126 * PCIe capability offset. Using this instead of pci_find_capability()
2127 * reduces unnecessary search in the PCI configuration space. If you
2128 * need to calculate PCIe capability offset from raw device for some
2129 * reasons, please use pci_find_capability() instead.
2130 */
2131static inline int pci_pcie_cap(struct pci_dev *dev)
2132{
2133 return dev->pcie_cap;
2134}
2135
2136/**
2137 * pci_is_pcie - check if the PCI device is PCI Express capable
2138 * @dev: PCI device
2139 *
2140 * Returns: true if the PCI device is PCI Express capable, false otherwise.
2141 */
2142static inline bool pci_is_pcie(struct pci_dev *dev)
2143{
2144 return pci_pcie_cap(dev);
2145}
2146
2147/**
2148 * pcie_caps_reg - get the PCIe Capabilities Register
2149 * @dev: PCI device
2150 */
2151static inline u16 pcie_caps_reg(const struct pci_dev *dev)
2152{
2153 return dev->pcie_flags_reg;
2154}
2155
2156/**
2157 * pci_pcie_type - get the PCIe device/port type
2158 * @dev: PCI device
2159 */
2160static inline int pci_pcie_type(const struct pci_dev *dev)
2161{
2162 return (pcie_caps_reg(dev) & PCI_EXP_FLAGS_TYPE) >> 4;
2163}
2164
Olivier Deprez157378f2022-04-04 15:47:50 +02002165/**
2166 * pcie_find_root_port - Get the PCIe root port device
2167 * @dev: PCI device
2168 *
2169 * Traverse up the parent chain and return the PCIe Root Port PCI Device
2170 * for a given PCI/PCIe Device.
2171 */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002172static inline struct pci_dev *pcie_find_root_port(struct pci_dev *dev)
2173{
Olivier Deprez157378f2022-04-04 15:47:50 +02002174 while (dev) {
2175 if (pci_is_pcie(dev) &&
2176 pci_pcie_type(dev) == PCI_EXP_TYPE_ROOT_PORT)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002177 return dev;
Olivier Deprez157378f2022-04-04 15:47:50 +02002178 dev = pci_upstream_bridge(dev);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002179 }
Olivier Deprez157378f2022-04-04 15:47:50 +02002180
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002181 return NULL;
2182}
2183
2184void pci_request_acs(void);
2185bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags);
2186bool pci_acs_path_enabled(struct pci_dev *start,
2187 struct pci_dev *end, u16 acs_flags);
2188int pci_enable_atomic_ops_to_root(struct pci_dev *dev, u32 cap_mask);
2189
2190#define PCI_VPD_LRDT 0x80 /* Large Resource Data Type */
2191#define PCI_VPD_LRDT_ID(x) ((x) | PCI_VPD_LRDT)
2192
2193/* Large Resource Data Type Tag Item Names */
2194#define PCI_VPD_LTIN_ID_STRING 0x02 /* Identifier String */
2195#define PCI_VPD_LTIN_RO_DATA 0x10 /* Read-Only Data */
2196#define PCI_VPD_LTIN_RW_DATA 0x11 /* Read-Write Data */
2197
2198#define PCI_VPD_LRDT_ID_STRING PCI_VPD_LRDT_ID(PCI_VPD_LTIN_ID_STRING)
2199#define PCI_VPD_LRDT_RO_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RO_DATA)
2200#define PCI_VPD_LRDT_RW_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RW_DATA)
2201
2202/* Small Resource Data Type Tag Item Names */
2203#define PCI_VPD_STIN_END 0x0f /* End */
2204
2205#define PCI_VPD_SRDT_END (PCI_VPD_STIN_END << 3)
2206
2207#define PCI_VPD_SRDT_TIN_MASK 0x78
2208#define PCI_VPD_SRDT_LEN_MASK 0x07
2209#define PCI_VPD_LRDT_TIN_MASK 0x7f
2210
2211#define PCI_VPD_LRDT_TAG_SIZE 3
2212#define PCI_VPD_SRDT_TAG_SIZE 1
2213
2214#define PCI_VPD_INFO_FLD_HDR_SIZE 3
2215
2216#define PCI_VPD_RO_KEYWORD_PARTNO "PN"
Olivier Deprez157378f2022-04-04 15:47:50 +02002217#define PCI_VPD_RO_KEYWORD_SERIALNO "SN"
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002218#define PCI_VPD_RO_KEYWORD_MFR_ID "MN"
2219#define PCI_VPD_RO_KEYWORD_VENDOR0 "V0"
2220#define PCI_VPD_RO_KEYWORD_CHKSUM "RV"
2221
2222/**
2223 * pci_vpd_lrdt_size - Extracts the Large Resource Data Type length
2224 * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
2225 *
2226 * Returns the extracted Large Resource Data Type length.
2227 */
2228static inline u16 pci_vpd_lrdt_size(const u8 *lrdt)
2229{
2230 return (u16)lrdt[1] + ((u16)lrdt[2] << 8);
2231}
2232
2233/**
2234 * pci_vpd_lrdt_tag - Extracts the Large Resource Data Type Tag Item
2235 * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
2236 *
2237 * Returns the extracted Large Resource Data Type Tag item.
2238 */
2239static inline u16 pci_vpd_lrdt_tag(const u8 *lrdt)
2240{
2241 return (u16)(lrdt[0] & PCI_VPD_LRDT_TIN_MASK);
2242}
2243
2244/**
2245 * pci_vpd_srdt_size - Extracts the Small Resource Data Type length
2246 * @srdt: Pointer to the beginning of the Small Resource Data Type tag
2247 *
2248 * Returns the extracted Small Resource Data Type length.
2249 */
2250static inline u8 pci_vpd_srdt_size(const u8 *srdt)
2251{
2252 return (*srdt) & PCI_VPD_SRDT_LEN_MASK;
2253}
2254
2255/**
2256 * pci_vpd_srdt_tag - Extracts the Small Resource Data Type Tag Item
2257 * @srdt: Pointer to the beginning of the Small Resource Data Type tag
2258 *
2259 * Returns the extracted Small Resource Data Type Tag Item.
2260 */
2261static inline u8 pci_vpd_srdt_tag(const u8 *srdt)
2262{
2263 return ((*srdt) & PCI_VPD_SRDT_TIN_MASK) >> 3;
2264}
2265
2266/**
2267 * pci_vpd_info_field_size - Extracts the information field length
David Brazdil0f672f62019-12-10 10:32:29 +00002268 * @info_field: Pointer to the beginning of an information field header
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002269 *
2270 * Returns the extracted information field length.
2271 */
2272static inline u8 pci_vpd_info_field_size(const u8 *info_field)
2273{
2274 return info_field[2];
2275}
2276
2277/**
2278 * pci_vpd_find_tag - Locates the Resource Data Type tag provided
2279 * @buf: Pointer to buffered vpd data
2280 * @off: The offset into the buffer at which to begin the search
2281 * @len: The length of the vpd buffer
2282 * @rdt: The Resource Data Type to search for
2283 *
2284 * Returns the index where the Resource Data Type was found or
2285 * -ENOENT otherwise.
2286 */
2287int pci_vpd_find_tag(const u8 *buf, unsigned int off, unsigned int len, u8 rdt);
2288
2289/**
2290 * pci_vpd_find_info_keyword - Locates an information field keyword in the VPD
2291 * @buf: Pointer to buffered vpd data
2292 * @off: The offset into the buffer at which to begin the search
2293 * @len: The length of the buffer area, relative to off, in which to search
2294 * @kw: The keyword to search for
2295 *
2296 * Returns the index where the information field keyword was found or
2297 * -ENOENT otherwise.
2298 */
2299int pci_vpd_find_info_keyword(const u8 *buf, unsigned int off,
2300 unsigned int len, const char *kw);
2301
2302/* PCI <-> OF binding helpers */
2303#ifdef CONFIG_OF
2304struct device_node;
2305struct irq_domain;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002306struct irq_domain *pci_host_bridge_of_msi_domain(struct pci_bus *bus);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002307
2308/* Arch may override this (weak) */
2309struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus);
2310
2311#else /* CONFIG_OF */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002312static inline struct irq_domain *
2313pci_host_bridge_of_msi_domain(struct pci_bus *bus) { return NULL; }
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002314#endif /* CONFIG_OF */
2315
2316static inline struct device_node *
2317pci_device_to_OF_node(const struct pci_dev *pdev)
2318{
2319 return pdev ? pdev->dev.of_node : NULL;
2320}
2321
2322static inline struct device_node *pci_bus_to_OF_node(struct pci_bus *bus)
2323{
2324 return bus ? bus->dev.of_node : NULL;
2325}
2326
2327#ifdef CONFIG_ACPI
2328struct irq_domain *pci_host_bridge_acpi_msi_domain(struct pci_bus *bus);
2329
2330void
2331pci_msi_register_fwnode_provider(struct fwnode_handle *(*fn)(struct device *));
Olivier Deprez0e641232021-09-23 10:07:05 +02002332bool pci_pr3_present(struct pci_dev *pdev);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002333#else
2334static inline struct irq_domain *
2335pci_host_bridge_acpi_msi_domain(struct pci_bus *bus) { return NULL; }
Olivier Deprez0e641232021-09-23 10:07:05 +02002336static inline bool pci_pr3_present(struct pci_dev *pdev) { return false; }
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002337#endif
2338
2339#ifdef CONFIG_EEH
2340static inline struct eeh_dev *pci_dev_to_eeh_dev(struct pci_dev *pdev)
2341{
2342 return pdev->dev.archdata.edev;
2343}
2344#endif
2345
Olivier Deprez0e641232021-09-23 10:07:05 +02002346void pci_add_dma_alias(struct pci_dev *dev, u8 devfn_from, unsigned nr_devfns);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002347bool pci_devs_are_dma_aliases(struct pci_dev *dev1, struct pci_dev *dev2);
2348int pci_for_each_dma_alias(struct pci_dev *pdev,
2349 int (*fn)(struct pci_dev *pdev,
2350 u16 alias, void *data), void *data);
2351
2352/* Helper functions for operation of device flag */
2353static inline void pci_set_dev_assigned(struct pci_dev *pdev)
2354{
2355 pdev->dev_flags |= PCI_DEV_FLAGS_ASSIGNED;
2356}
2357static inline void pci_clear_dev_assigned(struct pci_dev *pdev)
2358{
2359 pdev->dev_flags &= ~PCI_DEV_FLAGS_ASSIGNED;
2360}
2361static inline bool pci_is_dev_assigned(struct pci_dev *pdev)
2362{
2363 return (pdev->dev_flags & PCI_DEV_FLAGS_ASSIGNED) == PCI_DEV_FLAGS_ASSIGNED;
2364}
2365
2366/**
2367 * pci_ari_enabled - query ARI forwarding status
2368 * @bus: the PCI bus
2369 *
2370 * Returns true if ARI forwarding is enabled.
2371 */
2372static inline bool pci_ari_enabled(struct pci_bus *bus)
2373{
2374 return bus->self && bus->self->ari_enabled;
2375}
2376
2377/**
2378 * pci_is_thunderbolt_attached - whether device is on a Thunderbolt daisy chain
2379 * @pdev: PCI device to check
2380 *
2381 * Walk upwards from @pdev and check for each encountered bridge if it's part
2382 * of a Thunderbolt controller. Reaching the host bridge means @pdev is not
2383 * Thunderbolt-attached. (But rather soldered to the mainboard usually.)
2384 */
2385static inline bool pci_is_thunderbolt_attached(struct pci_dev *pdev)
2386{
2387 struct pci_dev *parent = pdev;
2388
2389 if (pdev->is_thunderbolt)
2390 return true;
2391
2392 while ((parent = pci_upstream_bridge(parent)))
2393 if (parent->is_thunderbolt)
2394 return true;
2395
2396 return false;
2397}
2398
2399#if defined(CONFIG_PCIEPORTBUS) || defined(CONFIG_EEH)
2400void pci_uevent_ers(struct pci_dev *pdev, enum pci_ers_result err_type);
2401#endif
2402
2403/* Provide the legacy pci_dma_* API */
2404#include <linux/pci-dma-compat.h>
2405
2406#define pci_printk(level, pdev, fmt, arg...) \
2407 dev_printk(level, &(pdev)->dev, fmt, ##arg)
2408
2409#define pci_emerg(pdev, fmt, arg...) dev_emerg(&(pdev)->dev, fmt, ##arg)
2410#define pci_alert(pdev, fmt, arg...) dev_alert(&(pdev)->dev, fmt, ##arg)
2411#define pci_crit(pdev, fmt, arg...) dev_crit(&(pdev)->dev, fmt, ##arg)
2412#define pci_err(pdev, fmt, arg...) dev_err(&(pdev)->dev, fmt, ##arg)
2413#define pci_warn(pdev, fmt, arg...) dev_warn(&(pdev)->dev, fmt, ##arg)
2414#define pci_notice(pdev, fmt, arg...) dev_notice(&(pdev)->dev, fmt, ##arg)
2415#define pci_info(pdev, fmt, arg...) dev_info(&(pdev)->dev, fmt, ##arg)
2416#define pci_dbg(pdev, fmt, arg...) dev_dbg(&(pdev)->dev, fmt, ##arg)
2417
David Brazdil0f672f62019-12-10 10:32:29 +00002418#define pci_notice_ratelimited(pdev, fmt, arg...) \
2419 dev_notice_ratelimited(&(pdev)->dev, fmt, ##arg)
2420
2421#define pci_info_ratelimited(pdev, fmt, arg...) \
2422 dev_info_ratelimited(&(pdev)->dev, fmt, ##arg)
2423
Olivier Deprez157378f2022-04-04 15:47:50 +02002424#define pci_WARN(pdev, condition, fmt, arg...) \
2425 WARN(condition, "%s %s: " fmt, \
2426 dev_driver_string(&(pdev)->dev), pci_name(pdev), ##arg)
2427
2428#define pci_WARN_ONCE(pdev, condition, fmt, arg...) \
2429 WARN_ONCE(condition, "%s %s: " fmt, \
2430 dev_driver_string(&(pdev)->dev), pci_name(pdev), ##arg)
2431
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002432#endif /* LINUX_PCI_H */