blob: 30708af975adc6383fc496088c09bccd475eebce [file] [log] [blame]
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001// SPDX-License-Identifier: GPL-2.0+
2/*
3 * PCI Express PCI Hot Plug Driver
4 *
5 * Copyright (C) 1995,2001 Compaq Computer Corporation
6 * Copyright (C) 2001 Greg Kroah-Hartman (greg@kroah.com)
7 * Copyright (C) 2001 IBM Corp.
8 * Copyright (C) 2003-2004 Intel Corporation
9 *
10 * All rights reserved.
11 *
12 * Send feedback to <greg@kroah.com>,<kristen.c.accardi@intel.com>
13 */
14
David Brazdil0f672f62019-12-10 10:32:29 +000015#define dev_fmt(fmt) "pciehp: " fmt
16
Olivier Deprez157378f2022-04-04 15:47:50 +020017#include <linux/dmi.h>
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000018#include <linux/kernel.h>
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000019#include <linux/types.h>
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000020#include <linux/jiffies.h>
21#include <linux/kthread.h>
22#include <linux/pci.h>
23#include <linux/pm_runtime.h>
24#include <linux/interrupt.h>
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000025#include <linux/slab.h>
26
27#include "../pci.h"
28#include "pciehp.h"
29
Olivier Deprez157378f2022-04-04 15:47:50 +020030static const struct dmi_system_id inband_presence_disabled_dmi_table[] = {
31 /*
32 * Match all Dell systems, as some Dell systems have inband
33 * presence disabled on NVMe slots (but don't support the bit to
34 * report it). Setting inband presence disabled should have no
35 * negative effect, except on broken hotplug slots that never
36 * assert presence detect--and those will still work, they will
37 * just have a bit of extra delay before being probed.
38 */
39 {
40 .ident = "Dell System",
41 .matches = {
42 DMI_MATCH(DMI_OEM_STRING, "Dell System"),
43 },
44 },
45 {}
46};
47
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000048static inline struct pci_dev *ctrl_dev(struct controller *ctrl)
49{
50 return ctrl->pcie->port;
51}
52
53static irqreturn_t pciehp_isr(int irq, void *dev_id);
54static irqreturn_t pciehp_ist(int irq, void *dev_id);
55static int pciehp_poll(void *data);
56
57static inline int pciehp_request_irq(struct controller *ctrl)
58{
59 int retval, irq = ctrl->pcie->irq;
60
61 if (pciehp_poll_mode) {
62 ctrl->poll_thread = kthread_run(&pciehp_poll, ctrl,
63 "pciehp_poll-%s",
David Brazdil0f672f62019-12-10 10:32:29 +000064 slot_name(ctrl));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000065 return PTR_ERR_OR_ZERO(ctrl->poll_thread);
66 }
67
68 /* Installs the interrupt handler */
69 retval = request_threaded_irq(irq, pciehp_isr, pciehp_ist,
David Brazdil0f672f62019-12-10 10:32:29 +000070 IRQF_SHARED, "pciehp", ctrl);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000071 if (retval)
72 ctrl_err(ctrl, "Cannot get irq %d for the hotplug controller\n",
73 irq);
74 return retval;
75}
76
77static inline void pciehp_free_irq(struct controller *ctrl)
78{
79 if (pciehp_poll_mode)
80 kthread_stop(ctrl->poll_thread);
81 else
82 free_irq(ctrl->pcie->irq, ctrl);
83}
84
85static int pcie_poll_cmd(struct controller *ctrl, int timeout)
86{
87 struct pci_dev *pdev = ctrl_dev(ctrl);
88 u16 slot_status;
89
Olivier Deprez157378f2022-04-04 15:47:50 +020090 do {
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000091 pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status);
92 if (slot_status == (u16) ~0) {
93 ctrl_info(ctrl, "%s: no response from device\n",
94 __func__);
95 return 0;
96 }
97
98 if (slot_status & PCI_EXP_SLTSTA_CC) {
99 pcie_capability_write_word(pdev, PCI_EXP_SLTSTA,
100 PCI_EXP_SLTSTA_CC);
101 return 1;
102 }
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000103 msleep(10);
104 timeout -= 10;
Olivier Deprez157378f2022-04-04 15:47:50 +0200105 } while (timeout >= 0);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000106 return 0; /* timeout */
107}
108
109static void pcie_wait_cmd(struct controller *ctrl)
110{
111 unsigned int msecs = pciehp_poll_mode ? 2500 : 1000;
112 unsigned long duration = msecs_to_jiffies(msecs);
113 unsigned long cmd_timeout = ctrl->cmd_started + duration;
114 unsigned long now, timeout;
115 int rc;
116
117 /*
118 * If the controller does not generate notifications for command
119 * completions, we never need to wait between writes.
120 */
121 if (NO_CMD_CMPL(ctrl))
122 return;
123
124 if (!ctrl->cmd_busy)
125 return;
126
127 /*
128 * Even if the command has already timed out, we want to call
129 * pcie_poll_cmd() so it can clear PCI_EXP_SLTSTA_CC.
130 */
131 now = jiffies;
132 if (time_before_eq(cmd_timeout, now))
133 timeout = 1;
134 else
135 timeout = cmd_timeout - now;
136
137 if (ctrl->slot_ctrl & PCI_EXP_SLTCTL_HPIE &&
138 ctrl->slot_ctrl & PCI_EXP_SLTCTL_CCIE)
139 rc = wait_event_timeout(ctrl->queue, !ctrl->cmd_busy, timeout);
140 else
141 rc = pcie_poll_cmd(ctrl, jiffies_to_msecs(timeout));
142
143 if (!rc)
144 ctrl_info(ctrl, "Timeout on hotplug command %#06x (issued %u msec ago)\n",
145 ctrl->slot_ctrl,
146 jiffies_to_msecs(jiffies - ctrl->cmd_started));
147}
148
149#define CC_ERRATUM_MASK (PCI_EXP_SLTCTL_PCC | \
150 PCI_EXP_SLTCTL_PIC | \
151 PCI_EXP_SLTCTL_AIC | \
152 PCI_EXP_SLTCTL_EIC)
153
154static void pcie_do_write_cmd(struct controller *ctrl, u16 cmd,
155 u16 mask, bool wait)
156{
157 struct pci_dev *pdev = ctrl_dev(ctrl);
158 u16 slot_ctrl_orig, slot_ctrl;
159
160 mutex_lock(&ctrl->ctrl_lock);
161
162 /*
163 * Always wait for any previous command that might still be in progress
164 */
165 pcie_wait_cmd(ctrl);
166
167 pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &slot_ctrl);
168 if (slot_ctrl == (u16) ~0) {
169 ctrl_info(ctrl, "%s: no response from device\n", __func__);
170 goto out;
171 }
172
173 slot_ctrl_orig = slot_ctrl;
174 slot_ctrl &= ~mask;
175 slot_ctrl |= (cmd & mask);
176 ctrl->cmd_busy = 1;
177 smp_mb();
David Brazdil0f672f62019-12-10 10:32:29 +0000178 ctrl->slot_ctrl = slot_ctrl;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000179 pcie_capability_write_word(pdev, PCI_EXP_SLTCTL, slot_ctrl);
180 ctrl->cmd_started = jiffies;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000181
182 /*
183 * Controllers with the Intel CF118 and similar errata advertise
184 * Command Completed support, but they only set Command Completed
185 * if we change the "Control" bits for power, power indicator,
186 * attention indicator, or interlock. If we only change the
187 * "Enable" bits, they never set the Command Completed bit.
188 */
189 if (pdev->broken_cmd_compl &&
190 (slot_ctrl_orig & CC_ERRATUM_MASK) == (slot_ctrl & CC_ERRATUM_MASK))
191 ctrl->cmd_busy = 0;
192
193 /*
194 * Optionally wait for the hardware to be ready for a new command,
195 * indicating completion of the above issued command.
196 */
197 if (wait)
198 pcie_wait_cmd(ctrl);
199
200out:
201 mutex_unlock(&ctrl->ctrl_lock);
202}
203
204/**
205 * pcie_write_cmd - Issue controller command
206 * @ctrl: controller to which the command is issued
207 * @cmd: command value written to slot control register
208 * @mask: bitmask of slot control register to be modified
209 */
210static void pcie_write_cmd(struct controller *ctrl, u16 cmd, u16 mask)
211{
212 pcie_do_write_cmd(ctrl, cmd, mask, true);
213}
214
215/* Same as above without waiting for the hardware to latch */
216static void pcie_write_cmd_nowait(struct controller *ctrl, u16 cmd, u16 mask)
217{
218 pcie_do_write_cmd(ctrl, cmd, mask, false);
219}
220
Olivier Deprez0e641232021-09-23 10:07:05 +0200221/**
222 * pciehp_check_link_active() - Is the link active
223 * @ctrl: PCIe hotplug controller
224 *
225 * Check whether the downstream link is currently active. Note it is
226 * possible that the card is removed immediately after this so the
227 * caller may need to take it into account.
228 *
229 * If the hotplug controller itself is not available anymore returns
230 * %-ENODEV.
231 */
232int pciehp_check_link_active(struct controller *ctrl)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000233{
234 struct pci_dev *pdev = ctrl_dev(ctrl);
235 u16 lnk_status;
Olivier Deprez0e641232021-09-23 10:07:05 +0200236 int ret;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000237
Olivier Deprez0e641232021-09-23 10:07:05 +0200238 ret = pcie_capability_read_word(pdev, PCI_EXP_LNKSTA, &lnk_status);
239 if (ret == PCIBIOS_DEVICE_NOT_FOUND || lnk_status == (u16)~0)
240 return -ENODEV;
241
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000242 ret = !!(lnk_status & PCI_EXP_LNKSTA_DLLLA);
Olivier Deprez0e641232021-09-23 10:07:05 +0200243 ctrl_dbg(ctrl, "%s: lnk_status = %x\n", __func__, lnk_status);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000244
245 return ret;
246}
247
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000248static bool pci_bus_check_dev(struct pci_bus *bus, int devfn)
249{
250 u32 l;
251 int count = 0;
252 int delay = 1000, step = 20;
253 bool found = false;
254
255 do {
256 found = pci_bus_read_dev_vendor_id(bus, devfn, &l, 0);
257 count++;
258
259 if (found)
260 break;
261
262 msleep(step);
263 delay -= step;
264 } while (delay > 0);
265
David Brazdil0f672f62019-12-10 10:32:29 +0000266 if (count > 1)
267 pr_debug("pci %04x:%02x:%02x.%d id reading try %d times with interval %d ms to get %08x\n",
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000268 pci_domain_nr(bus), bus->number, PCI_SLOT(devfn),
269 PCI_FUNC(devfn), count, step, l);
270
271 return found;
272}
273
Olivier Deprez157378f2022-04-04 15:47:50 +0200274static void pcie_wait_for_presence(struct pci_dev *pdev)
275{
276 int timeout = 1250;
277 u16 slot_status;
278
279 do {
280 pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status);
281 if (slot_status & PCI_EXP_SLTSTA_PDS)
282 return;
283 msleep(10);
284 timeout -= 10;
285 } while (timeout > 0);
286}
287
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000288int pciehp_check_link_status(struct controller *ctrl)
289{
290 struct pci_dev *pdev = ctrl_dev(ctrl);
291 bool found;
292 u16 lnk_status;
293
Olivier Deprez157378f2022-04-04 15:47:50 +0200294 if (!pcie_wait_for_link(pdev, true)) {
295 ctrl_info(ctrl, "Slot(%s): No link\n", slot_name(ctrl));
David Brazdil0f672f62019-12-10 10:32:29 +0000296 return -1;
Olivier Deprez157378f2022-04-04 15:47:50 +0200297 }
298
299 if (ctrl->inband_presence_disabled)
300 pcie_wait_for_presence(pdev);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000301
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000302 found = pci_bus_check_dev(ctrl->pcie->port->subordinate,
303 PCI_DEVFN(0, 0));
304
305 /* ignore link or presence changes up to this point */
306 if (found)
307 atomic_and(~(PCI_EXP_SLTSTA_DLLSC | PCI_EXP_SLTSTA_PDC),
308 &ctrl->pending_events);
309
310 pcie_capability_read_word(pdev, PCI_EXP_LNKSTA, &lnk_status);
311 ctrl_dbg(ctrl, "%s: lnk_status = %x\n", __func__, lnk_status);
312 if ((lnk_status & PCI_EXP_LNKSTA_LT) ||
313 !(lnk_status & PCI_EXP_LNKSTA_NLW)) {
Olivier Deprez157378f2022-04-04 15:47:50 +0200314 ctrl_info(ctrl, "Slot(%s): Cannot train link: status %#06x\n",
315 slot_name(ctrl), lnk_status);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000316 return -1;
317 }
318
319 pcie_update_link_speed(ctrl->pcie->port->subordinate, lnk_status);
320
Olivier Deprez157378f2022-04-04 15:47:50 +0200321 if (!found) {
322 ctrl_info(ctrl, "Slot(%s): No device found\n",
323 slot_name(ctrl));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000324 return -1;
Olivier Deprez157378f2022-04-04 15:47:50 +0200325 }
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000326
327 return 0;
328}
329
330static int __pciehp_link_set(struct controller *ctrl, bool enable)
331{
332 struct pci_dev *pdev = ctrl_dev(ctrl);
333 u16 lnk_ctrl;
334
335 pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &lnk_ctrl);
336
337 if (enable)
338 lnk_ctrl &= ~PCI_EXP_LNKCTL_LD;
339 else
340 lnk_ctrl |= PCI_EXP_LNKCTL_LD;
341
342 pcie_capability_write_word(pdev, PCI_EXP_LNKCTL, lnk_ctrl);
343 ctrl_dbg(ctrl, "%s: lnk_ctrl = %x\n", __func__, lnk_ctrl);
344 return 0;
345}
346
347static int pciehp_link_enable(struct controller *ctrl)
348{
349 return __pciehp_link_set(ctrl, true);
350}
351
352int pciehp_get_raw_indicator_status(struct hotplug_slot *hotplug_slot,
353 u8 *status)
354{
David Brazdil0f672f62019-12-10 10:32:29 +0000355 struct controller *ctrl = to_ctrl(hotplug_slot);
356 struct pci_dev *pdev = ctrl_dev(ctrl);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000357 u16 slot_ctrl;
358
359 pci_config_pm_runtime_get(pdev);
360 pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &slot_ctrl);
361 pci_config_pm_runtime_put(pdev);
362 *status = (slot_ctrl & (PCI_EXP_SLTCTL_AIC | PCI_EXP_SLTCTL_PIC)) >> 6;
363 return 0;
364}
365
David Brazdil0f672f62019-12-10 10:32:29 +0000366int pciehp_get_attention_status(struct hotplug_slot *hotplug_slot, u8 *status)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000367{
David Brazdil0f672f62019-12-10 10:32:29 +0000368 struct controller *ctrl = to_ctrl(hotplug_slot);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000369 struct pci_dev *pdev = ctrl_dev(ctrl);
370 u16 slot_ctrl;
371
372 pci_config_pm_runtime_get(pdev);
373 pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &slot_ctrl);
374 pci_config_pm_runtime_put(pdev);
375 ctrl_dbg(ctrl, "%s: SLOTCTRL %x, value read %x\n", __func__,
376 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_ctrl);
377
378 switch (slot_ctrl & PCI_EXP_SLTCTL_AIC) {
379 case PCI_EXP_SLTCTL_ATTN_IND_ON:
380 *status = 1; /* On */
381 break;
382 case PCI_EXP_SLTCTL_ATTN_IND_BLINK:
383 *status = 2; /* Blink */
384 break;
385 case PCI_EXP_SLTCTL_ATTN_IND_OFF:
386 *status = 0; /* Off */
387 break;
388 default:
389 *status = 0xFF;
390 break;
391 }
David Brazdil0f672f62019-12-10 10:32:29 +0000392
393 return 0;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000394}
395
David Brazdil0f672f62019-12-10 10:32:29 +0000396void pciehp_get_power_status(struct controller *ctrl, u8 *status)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000397{
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000398 struct pci_dev *pdev = ctrl_dev(ctrl);
399 u16 slot_ctrl;
400
401 pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &slot_ctrl);
402 ctrl_dbg(ctrl, "%s: SLOTCTRL %x value read %x\n", __func__,
403 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_ctrl);
404
405 switch (slot_ctrl & PCI_EXP_SLTCTL_PCC) {
406 case PCI_EXP_SLTCTL_PWR_ON:
407 *status = 1; /* On */
408 break;
409 case PCI_EXP_SLTCTL_PWR_OFF:
410 *status = 0; /* Off */
411 break;
412 default:
413 *status = 0xFF;
414 break;
415 }
416}
417
David Brazdil0f672f62019-12-10 10:32:29 +0000418void pciehp_get_latch_status(struct controller *ctrl, u8 *status)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000419{
David Brazdil0f672f62019-12-10 10:32:29 +0000420 struct pci_dev *pdev = ctrl_dev(ctrl);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000421 u16 slot_status;
422
423 pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status);
424 *status = !!(slot_status & PCI_EXP_SLTSTA_MRLSS);
425}
426
Olivier Deprez0e641232021-09-23 10:07:05 +0200427/**
428 * pciehp_card_present() - Is the card present
429 * @ctrl: PCIe hotplug controller
430 *
431 * Function checks whether the card is currently present in the slot and
432 * in that case returns true. Note it is possible that the card is
433 * removed immediately after the check so the caller may need to take
434 * this into account.
435 *
436 * It the hotplug controller itself is not available anymore returns
437 * %-ENODEV.
438 */
439int pciehp_card_present(struct controller *ctrl)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000440{
David Brazdil0f672f62019-12-10 10:32:29 +0000441 struct pci_dev *pdev = ctrl_dev(ctrl);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000442 u16 slot_status;
Olivier Deprez0e641232021-09-23 10:07:05 +0200443 int ret;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000444
Olivier Deprez0e641232021-09-23 10:07:05 +0200445 ret = pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status);
446 if (ret == PCIBIOS_DEVICE_NOT_FOUND || slot_status == (u16)~0)
447 return -ENODEV;
448
449 return !!(slot_status & PCI_EXP_SLTSTA_PDS);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000450}
451
David Brazdil0f672f62019-12-10 10:32:29 +0000452/**
453 * pciehp_card_present_or_link_active() - whether given slot is occupied
454 * @ctrl: PCIe hotplug controller
455 *
456 * Unlike pciehp_card_present(), which determines presence solely from the
457 * Presence Detect State bit, this helper also returns true if the Link Active
458 * bit is set. This is a concession to broken hotplug ports which hardwire
459 * Presence Detect State to zero, such as Wilocity's [1ae9:0200].
Olivier Deprez0e641232021-09-23 10:07:05 +0200460 *
461 * Returns: %1 if the slot is occupied and %0 if it is not. If the hotplug
462 * port is not present anymore returns %-ENODEV.
David Brazdil0f672f62019-12-10 10:32:29 +0000463 */
Olivier Deprez0e641232021-09-23 10:07:05 +0200464int pciehp_card_present_or_link_active(struct controller *ctrl)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000465{
Olivier Deprez0e641232021-09-23 10:07:05 +0200466 int ret;
467
468 ret = pciehp_card_present(ctrl);
469 if (ret)
470 return ret;
471
472 return pciehp_check_link_active(ctrl);
David Brazdil0f672f62019-12-10 10:32:29 +0000473}
474
475int pciehp_query_power_fault(struct controller *ctrl)
476{
477 struct pci_dev *pdev = ctrl_dev(ctrl);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000478 u16 slot_status;
479
480 pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status);
481 return !!(slot_status & PCI_EXP_SLTSTA_PFD);
482}
483
484int pciehp_set_raw_indicator_status(struct hotplug_slot *hotplug_slot,
485 u8 status)
486{
David Brazdil0f672f62019-12-10 10:32:29 +0000487 struct controller *ctrl = to_ctrl(hotplug_slot);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000488 struct pci_dev *pdev = ctrl_dev(ctrl);
489
490 pci_config_pm_runtime_get(pdev);
491 pcie_write_cmd_nowait(ctrl, status << 6,
492 PCI_EXP_SLTCTL_AIC | PCI_EXP_SLTCTL_PIC);
493 pci_config_pm_runtime_put(pdev);
494 return 0;
495}
496
David Brazdil0f672f62019-12-10 10:32:29 +0000497/**
498 * pciehp_set_indicators() - set attention indicator, power indicator, or both
499 * @ctrl: PCIe hotplug controller
500 * @pwr: one of:
501 * PCI_EXP_SLTCTL_PWR_IND_ON
502 * PCI_EXP_SLTCTL_PWR_IND_BLINK
503 * PCI_EXP_SLTCTL_PWR_IND_OFF
504 * @attn: one of:
505 * PCI_EXP_SLTCTL_ATTN_IND_ON
506 * PCI_EXP_SLTCTL_ATTN_IND_BLINK
507 * PCI_EXP_SLTCTL_ATTN_IND_OFF
508 *
509 * Either @pwr or @attn can also be INDICATOR_NOOP to leave that indicator
510 * unchanged.
511 */
512void pciehp_set_indicators(struct controller *ctrl, int pwr, int attn)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000513{
David Brazdil0f672f62019-12-10 10:32:29 +0000514 u16 cmd = 0, mask = 0;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000515
David Brazdil0f672f62019-12-10 10:32:29 +0000516 if (PWR_LED(ctrl) && pwr != INDICATOR_NOOP) {
517 cmd |= (pwr & PCI_EXP_SLTCTL_PIC);
518 mask |= PCI_EXP_SLTCTL_PIC;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000519 }
David Brazdil0f672f62019-12-10 10:32:29 +0000520
521 if (ATTN_LED(ctrl) && attn != INDICATOR_NOOP) {
522 cmd |= (attn & PCI_EXP_SLTCTL_AIC);
523 mask |= PCI_EXP_SLTCTL_AIC;
524 }
525
526 if (cmd) {
527 pcie_write_cmd_nowait(ctrl, cmd, mask);
528 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
529 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, cmd);
530 }
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000531}
532
David Brazdil0f672f62019-12-10 10:32:29 +0000533int pciehp_power_on_slot(struct controller *ctrl)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000534{
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000535 struct pci_dev *pdev = ctrl_dev(ctrl);
536 u16 slot_status;
537 int retval;
538
539 /* Clear power-fault bit from previous power failures */
540 pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status);
541 if (slot_status & PCI_EXP_SLTSTA_PFD)
542 pcie_capability_write_word(pdev, PCI_EXP_SLTSTA,
543 PCI_EXP_SLTSTA_PFD);
544 ctrl->power_fault_detected = 0;
545
546 pcie_write_cmd(ctrl, PCI_EXP_SLTCTL_PWR_ON, PCI_EXP_SLTCTL_PCC);
547 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
548 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL,
549 PCI_EXP_SLTCTL_PWR_ON);
550
551 retval = pciehp_link_enable(ctrl);
552 if (retval)
553 ctrl_err(ctrl, "%s: Can not enable the link!\n", __func__);
554
555 return retval;
556}
557
David Brazdil0f672f62019-12-10 10:32:29 +0000558void pciehp_power_off_slot(struct controller *ctrl)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000559{
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000560 pcie_write_cmd(ctrl, PCI_EXP_SLTCTL_PWR_OFF, PCI_EXP_SLTCTL_PCC);
561 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
562 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL,
563 PCI_EXP_SLTCTL_PWR_OFF);
564}
565
Olivier Deprez157378f2022-04-04 15:47:50 +0200566static void pciehp_ignore_dpc_link_change(struct controller *ctrl,
567 struct pci_dev *pdev, int irq)
568{
569 /*
570 * Ignore link changes which occurred while waiting for DPC recovery.
571 * Could be several if DPC triggered multiple times consecutively.
572 */
573 synchronize_hardirq(irq);
574 atomic_and(~PCI_EXP_SLTSTA_DLLSC, &ctrl->pending_events);
575 if (pciehp_poll_mode)
576 pcie_capability_write_word(pdev, PCI_EXP_SLTSTA,
577 PCI_EXP_SLTSTA_DLLSC);
578 ctrl_info(ctrl, "Slot(%s): Link Down/Up ignored (recovered by DPC)\n",
579 slot_name(ctrl));
580
581 /*
582 * If the link is unexpectedly down after successful recovery,
583 * the corresponding link change may have been ignored above.
584 * Synthesize it to ensure that it is acted on.
585 */
586 down_read_nested(&ctrl->reset_lock, ctrl->depth);
587 if (!pciehp_check_link_active(ctrl))
588 pciehp_request(ctrl, PCI_EXP_SLTSTA_DLLSC);
589 up_read(&ctrl->reset_lock);
590}
591
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000592static irqreturn_t pciehp_isr(int irq, void *dev_id)
593{
594 struct controller *ctrl = (struct controller *)dev_id;
595 struct pci_dev *pdev = ctrl_dev(ctrl);
596 struct device *parent = pdev->dev.parent;
Olivier Deprez0e641232021-09-23 10:07:05 +0200597 u16 status, events = 0;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000598
599 /*
David Brazdil0f672f62019-12-10 10:32:29 +0000600 * Interrupts only occur in D3hot or shallower and only if enabled
601 * in the Slot Control register (PCIe r4.0, sec 6.7.3.4).
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000602 */
David Brazdil0f672f62019-12-10 10:32:29 +0000603 if (pdev->current_state == PCI_D3cold ||
604 (!(ctrl->slot_ctrl & PCI_EXP_SLTCTL_HPIE) && !pciehp_poll_mode))
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000605 return IRQ_NONE;
606
607 /*
608 * Keep the port accessible by holding a runtime PM ref on its parent.
609 * Defer resume of the parent to the IRQ thread if it's suspended.
610 * Mask the interrupt until then.
611 */
612 if (parent) {
613 pm_runtime_get_noresume(parent);
614 if (!pm_runtime_active(parent)) {
615 pm_runtime_put(parent);
616 disable_irq_nosync(irq);
617 atomic_or(RERUN_ISR, &ctrl->pending_events);
618 return IRQ_WAKE_THREAD;
619 }
620 }
621
Olivier Deprez0e641232021-09-23 10:07:05 +0200622read_status:
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000623 pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &status);
624 if (status == (u16) ~0) {
625 ctrl_info(ctrl, "%s: no response from device\n", __func__);
626 if (parent)
627 pm_runtime_put(parent);
628 return IRQ_NONE;
629 }
630
631 /*
632 * Slot Status contains plain status bits as well as event
633 * notification bits; right now we only want the event bits.
634 */
Olivier Deprez0e641232021-09-23 10:07:05 +0200635 status &= PCI_EXP_SLTSTA_ABP | PCI_EXP_SLTSTA_PFD |
636 PCI_EXP_SLTSTA_PDC | PCI_EXP_SLTSTA_CC |
637 PCI_EXP_SLTSTA_DLLSC;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000638
639 /*
640 * If we've already reported a power fault, don't report it again
641 * until we've done something to handle it.
642 */
643 if (ctrl->power_fault_detected)
Olivier Deprez0e641232021-09-23 10:07:05 +0200644 status &= ~PCI_EXP_SLTSTA_PFD;
Olivier Deprez157378f2022-04-04 15:47:50 +0200645 else if (status & PCI_EXP_SLTSTA_PFD)
646 ctrl->power_fault_detected = true;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000647
Olivier Deprez0e641232021-09-23 10:07:05 +0200648 events |= status;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000649 if (!events) {
650 if (parent)
651 pm_runtime_put(parent);
652 return IRQ_NONE;
653 }
654
Olivier Deprez0e641232021-09-23 10:07:05 +0200655 if (status) {
Olivier Deprez157378f2022-04-04 15:47:50 +0200656 pcie_capability_write_word(pdev, PCI_EXP_SLTSTA, status);
Olivier Deprez0e641232021-09-23 10:07:05 +0200657
658 /*
659 * In MSI mode, all event bits must be zero before the port
660 * will send a new interrupt (PCIe Base Spec r5.0 sec 6.7.3.4).
661 * So re-read the Slot Status register in case a bit was set
662 * between read and write.
663 */
664 if (pci_dev_msi_enabled(pdev) && !pciehp_poll_mode)
665 goto read_status;
666 }
667
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000668 ctrl_dbg(ctrl, "pending interrupts %#06x from Slot Status\n", events);
669 if (parent)
670 pm_runtime_put(parent);
671
672 /*
673 * Command Completed notifications are not deferred to the
674 * IRQ thread because it may be waiting for their arrival.
675 */
676 if (events & PCI_EXP_SLTSTA_CC) {
677 ctrl->cmd_busy = 0;
678 smp_mb();
679 wake_up(&ctrl->queue);
680
681 if (events == PCI_EXP_SLTSTA_CC)
682 return IRQ_HANDLED;
683
684 events &= ~PCI_EXP_SLTSTA_CC;
685 }
686
687 if (pdev->ignore_hotplug) {
688 ctrl_dbg(ctrl, "ignoring hotplug event %#06x\n", events);
689 return IRQ_HANDLED;
690 }
691
692 /* Save pending events for consumption by IRQ thread. */
693 atomic_or(events, &ctrl->pending_events);
694 return IRQ_WAKE_THREAD;
695}
696
697static irqreturn_t pciehp_ist(int irq, void *dev_id)
698{
699 struct controller *ctrl = (struct controller *)dev_id;
700 struct pci_dev *pdev = ctrl_dev(ctrl);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000701 irqreturn_t ret;
702 u32 events;
703
Olivier Deprez0e641232021-09-23 10:07:05 +0200704 ctrl->ist_running = true;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000705 pci_config_pm_runtime_get(pdev);
706
707 /* rerun pciehp_isr() if the port was inaccessible on interrupt */
708 if (atomic_fetch_and(~RERUN_ISR, &ctrl->pending_events) & RERUN_ISR) {
709 ret = pciehp_isr(irq, dev_id);
710 enable_irq(irq);
Olivier Deprez0e641232021-09-23 10:07:05 +0200711 if (ret != IRQ_WAKE_THREAD)
712 goto out;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000713 }
714
715 synchronize_hardirq(irq);
716 events = atomic_xchg(&ctrl->pending_events, 0);
717 if (!events) {
Olivier Deprez0e641232021-09-23 10:07:05 +0200718 ret = IRQ_NONE;
719 goto out;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000720 }
721
722 /* Check Attention Button Pressed */
723 if (events & PCI_EXP_SLTSTA_ABP) {
724 ctrl_info(ctrl, "Slot(%s): Attention button pressed\n",
David Brazdil0f672f62019-12-10 10:32:29 +0000725 slot_name(ctrl));
726 pciehp_handle_button_press(ctrl);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000727 }
728
729 /* Check Power Fault Detected */
Olivier Deprez157378f2022-04-04 15:47:50 +0200730 if (events & PCI_EXP_SLTSTA_PFD) {
David Brazdil0f672f62019-12-10 10:32:29 +0000731 ctrl_err(ctrl, "Slot(%s): Power fault\n", slot_name(ctrl));
732 pciehp_set_indicators(ctrl, PCI_EXP_SLTCTL_PWR_IND_OFF,
733 PCI_EXP_SLTCTL_ATTN_IND_ON);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000734 }
735
736 /*
Olivier Deprez157378f2022-04-04 15:47:50 +0200737 * Ignore Link Down/Up events caused by Downstream Port Containment
738 * if recovery from the error succeeded.
739 */
740 if ((events & PCI_EXP_SLTSTA_DLLSC) && pci_dpc_recovered(pdev) &&
741 ctrl->state == ON_STATE) {
742 events &= ~PCI_EXP_SLTSTA_DLLSC;
743 pciehp_ignore_dpc_link_change(ctrl, pdev, irq);
744 }
745
746 /*
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000747 * Disable requests have higher priority than Presence Detect Changed
748 * or Data Link Layer State Changed events.
749 */
Olivier Deprez157378f2022-04-04 15:47:50 +0200750 down_read_nested(&ctrl->reset_lock, ctrl->depth);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000751 if (events & DISABLE_SLOT)
David Brazdil0f672f62019-12-10 10:32:29 +0000752 pciehp_handle_disable_request(ctrl);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000753 else if (events & (PCI_EXP_SLTSTA_PDC | PCI_EXP_SLTSTA_DLLSC))
David Brazdil0f672f62019-12-10 10:32:29 +0000754 pciehp_handle_presence_or_link_change(ctrl, events);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000755 up_read(&ctrl->reset_lock);
756
Olivier Deprez0e641232021-09-23 10:07:05 +0200757 ret = IRQ_HANDLED;
758out:
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000759 pci_config_pm_runtime_put(pdev);
Olivier Deprez0e641232021-09-23 10:07:05 +0200760 ctrl->ist_running = false;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000761 wake_up(&ctrl->requester);
Olivier Deprez0e641232021-09-23 10:07:05 +0200762 return ret;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000763}
764
765static int pciehp_poll(void *data)
766{
767 struct controller *ctrl = data;
768
769 schedule_timeout_idle(10 * HZ); /* start with 10 sec delay */
770
771 while (!kthread_should_stop()) {
772 /* poll for interrupt events or user requests */
773 while (pciehp_isr(IRQ_NOTCONNECTED, ctrl) == IRQ_WAKE_THREAD ||
774 atomic_read(&ctrl->pending_events))
775 pciehp_ist(IRQ_NOTCONNECTED, ctrl);
776
777 if (pciehp_poll_time <= 0 || pciehp_poll_time > 60)
778 pciehp_poll_time = 2; /* clamp to sane value */
779
780 schedule_timeout_idle(pciehp_poll_time * HZ);
781 }
782
783 return 0;
784}
785
786static void pcie_enable_notification(struct controller *ctrl)
787{
788 u16 cmd, mask;
789
790 /*
791 * TBD: Power fault detected software notification support.
792 *
793 * Power fault detected software notification is not enabled
794 * now, because it caused power fault detected interrupt storm
795 * on some machines. On those machines, power fault detected
796 * bit in the slot status register was set again immediately
797 * when it is cleared in the interrupt service routine, and
798 * next power fault detected interrupt was notified again.
799 */
800
801 /*
802 * Always enable link events: thus link-up and link-down shall
803 * always be treated as hotplug and unplug respectively. Enable
804 * presence detect only if Attention Button is not present.
805 */
806 cmd = PCI_EXP_SLTCTL_DLLSCE;
807 if (ATTN_BUTTN(ctrl))
808 cmd |= PCI_EXP_SLTCTL_ABPE;
809 else
810 cmd |= PCI_EXP_SLTCTL_PDCE;
811 if (!pciehp_poll_mode)
812 cmd |= PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE;
813
814 mask = (PCI_EXP_SLTCTL_PDCE | PCI_EXP_SLTCTL_ABPE |
815 PCI_EXP_SLTCTL_PFDE |
816 PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE |
817 PCI_EXP_SLTCTL_DLLSCE);
818
819 pcie_write_cmd_nowait(ctrl, cmd, mask);
820 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
821 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, cmd);
822}
823
824static void pcie_disable_notification(struct controller *ctrl)
825{
826 u16 mask;
827
828 mask = (PCI_EXP_SLTCTL_PDCE | PCI_EXP_SLTCTL_ABPE |
829 PCI_EXP_SLTCTL_MRLSCE | PCI_EXP_SLTCTL_PFDE |
830 PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE |
831 PCI_EXP_SLTCTL_DLLSCE);
832 pcie_write_cmd(ctrl, 0, mask);
833 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
834 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, 0);
835}
836
837void pcie_clear_hotplug_events(struct controller *ctrl)
838{
839 pcie_capability_write_word(ctrl_dev(ctrl), PCI_EXP_SLTSTA,
840 PCI_EXP_SLTSTA_PDC | PCI_EXP_SLTSTA_DLLSC);
841}
842
David Brazdil0f672f62019-12-10 10:32:29 +0000843void pcie_enable_interrupt(struct controller *ctrl)
844{
845 u16 mask;
846
847 mask = PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_DLLSCE;
848 pcie_write_cmd(ctrl, mask, mask);
849}
850
851void pcie_disable_interrupt(struct controller *ctrl)
852{
853 u16 mask;
854
855 /*
856 * Mask hot-plug interrupt to prevent it triggering immediately
857 * when the link goes inactive (we still get PME when any of the
858 * enabled events is detected). Same goes with Link Layer State
859 * changed event which generates PME immediately when the link goes
860 * inactive so mask it as well.
861 */
862 mask = PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_DLLSCE;
863 pcie_write_cmd(ctrl, 0, mask);
864}
865
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000866/*
867 * pciehp has a 1:1 bus:slot relationship so we ultimately want a secondary
868 * bus reset of the bridge, but at the same time we want to ensure that it is
869 * not seen as a hot-unplug, followed by the hot-plug of the device. Thus,
870 * disable link state notification and presence detection change notification
871 * momentarily, if we see that they could interfere. Also, clear any spurious
872 * events after.
873 */
David Brazdil0f672f62019-12-10 10:32:29 +0000874int pciehp_reset_slot(struct hotplug_slot *hotplug_slot, int probe)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000875{
David Brazdil0f672f62019-12-10 10:32:29 +0000876 struct controller *ctrl = to_ctrl(hotplug_slot);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000877 struct pci_dev *pdev = ctrl_dev(ctrl);
878 u16 stat_mask = 0, ctrl_mask = 0;
879 int rc;
880
881 if (probe)
882 return 0;
883
Olivier Deprez157378f2022-04-04 15:47:50 +0200884 down_write_nested(&ctrl->reset_lock, ctrl->depth);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000885
886 if (!ATTN_BUTTN(ctrl)) {
887 ctrl_mask |= PCI_EXP_SLTCTL_PDCE;
888 stat_mask |= PCI_EXP_SLTSTA_PDC;
889 }
890 ctrl_mask |= PCI_EXP_SLTCTL_DLLSCE;
891 stat_mask |= PCI_EXP_SLTSTA_DLLSC;
892
893 pcie_write_cmd(ctrl, 0, ctrl_mask);
894 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
895 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, 0);
896
897 rc = pci_bridge_secondary_bus_reset(ctrl->pcie->port);
898
899 pcie_capability_write_word(pdev, PCI_EXP_SLTSTA, stat_mask);
900 pcie_write_cmd_nowait(ctrl, ctrl_mask, ctrl_mask);
901 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
902 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, ctrl_mask);
903
904 up_write(&ctrl->reset_lock);
905 return rc;
906}
907
908int pcie_init_notification(struct controller *ctrl)
909{
910 if (pciehp_request_irq(ctrl))
911 return -1;
912 pcie_enable_notification(ctrl);
913 ctrl->notification_enabled = 1;
914 return 0;
915}
916
917void pcie_shutdown_notification(struct controller *ctrl)
918{
919 if (ctrl->notification_enabled) {
920 pcie_disable_notification(ctrl);
921 pciehp_free_irq(ctrl);
922 ctrl->notification_enabled = 0;
923 }
924}
925
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000926static inline void dbg_ctrl(struct controller *ctrl)
927{
928 struct pci_dev *pdev = ctrl->pcie->port;
929 u16 reg16;
930
David Brazdil0f672f62019-12-10 10:32:29 +0000931 ctrl_dbg(ctrl, "Slot Capabilities : 0x%08x\n", ctrl->slot_cap);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000932 pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &reg16);
David Brazdil0f672f62019-12-10 10:32:29 +0000933 ctrl_dbg(ctrl, "Slot Status : 0x%04x\n", reg16);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000934 pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &reg16);
David Brazdil0f672f62019-12-10 10:32:29 +0000935 ctrl_dbg(ctrl, "Slot Control : 0x%04x\n", reg16);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000936}
937
938#define FLAG(x, y) (((x) & (y)) ? '+' : '-')
939
Olivier Deprez157378f2022-04-04 15:47:50 +0200940static inline int pcie_hotplug_depth(struct pci_dev *dev)
941{
942 struct pci_bus *bus = dev->bus;
943 int depth = 0;
944
945 while (bus->parent) {
946 bus = bus->parent;
947 if (bus->self && bus->self->is_hotplug_bridge)
948 depth++;
949 }
950
951 return depth;
952}
953
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000954struct controller *pcie_init(struct pcie_device *dev)
955{
956 struct controller *ctrl;
Olivier Deprez157378f2022-04-04 15:47:50 +0200957 u32 slot_cap, slot_cap2, link_cap;
David Brazdil0f672f62019-12-10 10:32:29 +0000958 u8 poweron;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000959 struct pci_dev *pdev = dev->port;
David Brazdil0f672f62019-12-10 10:32:29 +0000960 struct pci_bus *subordinate = pdev->subordinate;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000961
962 ctrl = kzalloc(sizeof(*ctrl), GFP_KERNEL);
963 if (!ctrl)
David Brazdil0f672f62019-12-10 10:32:29 +0000964 return NULL;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000965
966 ctrl->pcie = dev;
Olivier Deprez157378f2022-04-04 15:47:50 +0200967 ctrl->depth = pcie_hotplug_depth(dev->port);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000968 pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &slot_cap);
969
970 if (pdev->hotplug_user_indicators)
971 slot_cap &= ~(PCI_EXP_SLTCAP_AIP | PCI_EXP_SLTCAP_PIP);
972
973 /*
974 * We assume no Thunderbolt controllers support Command Complete events,
975 * but some controllers falsely claim they do.
976 */
977 if (pdev->is_thunderbolt)
978 slot_cap |= PCI_EXP_SLTCAP_NCCS;
979
980 ctrl->slot_cap = slot_cap;
981 mutex_init(&ctrl->ctrl_lock);
David Brazdil0f672f62019-12-10 10:32:29 +0000982 mutex_init(&ctrl->state_lock);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000983 init_rwsem(&ctrl->reset_lock);
984 init_waitqueue_head(&ctrl->requester);
985 init_waitqueue_head(&ctrl->queue);
David Brazdil0f672f62019-12-10 10:32:29 +0000986 INIT_DELAYED_WORK(&ctrl->button_work, pciehp_queue_pushbutton_work);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000987 dbg_ctrl(ctrl);
988
David Brazdil0f672f62019-12-10 10:32:29 +0000989 down_read(&pci_bus_sem);
990 ctrl->state = list_empty(&subordinate->devices) ? OFF_STATE : ON_STATE;
991 up_read(&pci_bus_sem);
992
Olivier Deprez157378f2022-04-04 15:47:50 +0200993 pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP2, &slot_cap2);
994 if (slot_cap2 & PCI_EXP_SLTCAP2_IBPD) {
995 pcie_write_cmd_nowait(ctrl, PCI_EXP_SLTCTL_IBPD_DISABLE,
996 PCI_EXP_SLTCTL_IBPD_DISABLE);
997 ctrl->inband_presence_disabled = 1;
998 }
999
1000 if (dmi_first_match(inband_presence_disabled_dmi_table))
1001 ctrl->inband_presence_disabled = 1;
1002
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001003 /* Check if Data Link Layer Link Active Reporting is implemented */
1004 pcie_capability_read_dword(pdev, PCI_EXP_LNKCAP, &link_cap);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001005
1006 /* Clear all remaining event bits in Slot Status register. */
1007 pcie_capability_write_word(pdev, PCI_EXP_SLTSTA,
1008 PCI_EXP_SLTSTA_ABP | PCI_EXP_SLTSTA_PFD |
1009 PCI_EXP_SLTSTA_MRLSC | PCI_EXP_SLTSTA_CC |
1010 PCI_EXP_SLTSTA_DLLSC | PCI_EXP_SLTSTA_PDC);
1011
Olivier Deprez157378f2022-04-04 15:47:50 +02001012 ctrl_info(ctrl, "Slot #%d AttnBtn%c PwrCtrl%c MRL%c AttnInd%c PwrInd%c HotPlug%c Surprise%c Interlock%c NoCompl%c IbPresDis%c LLActRep%c%s\n",
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001013 (slot_cap & PCI_EXP_SLTCAP_PSN) >> 19,
1014 FLAG(slot_cap, PCI_EXP_SLTCAP_ABP),
1015 FLAG(slot_cap, PCI_EXP_SLTCAP_PCP),
1016 FLAG(slot_cap, PCI_EXP_SLTCAP_MRLSP),
1017 FLAG(slot_cap, PCI_EXP_SLTCAP_AIP),
1018 FLAG(slot_cap, PCI_EXP_SLTCAP_PIP),
1019 FLAG(slot_cap, PCI_EXP_SLTCAP_HPC),
1020 FLAG(slot_cap, PCI_EXP_SLTCAP_HPS),
1021 FLAG(slot_cap, PCI_EXP_SLTCAP_EIP),
1022 FLAG(slot_cap, PCI_EXP_SLTCAP_NCCS),
Olivier Deprez157378f2022-04-04 15:47:50 +02001023 FLAG(slot_cap2, PCI_EXP_SLTCAP2_IBPD),
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001024 FLAG(link_cap, PCI_EXP_LNKCAP_DLLLARC),
1025 pdev->broken_cmd_compl ? " (with Cmd Compl erratum)" : "");
1026
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001027 /*
1028 * If empty slot's power status is on, turn power off. The IRQ isn't
1029 * requested yet, so avoid triggering a notification with this command.
1030 */
1031 if (POWER_CTRL(ctrl)) {
David Brazdil0f672f62019-12-10 10:32:29 +00001032 pciehp_get_power_status(ctrl, &poweron);
1033 if (!pciehp_card_present_or_link_active(ctrl) && poweron) {
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001034 pcie_disable_notification(ctrl);
David Brazdil0f672f62019-12-10 10:32:29 +00001035 pciehp_power_off_slot(ctrl);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001036 }
1037 }
1038
1039 return ctrl;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001040}
1041
1042void pciehp_release_ctrl(struct controller *ctrl)
1043{
David Brazdil0f672f62019-12-10 10:32:29 +00001044 cancel_delayed_work_sync(&ctrl->button_work);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001045 kfree(ctrl);
1046}
1047
1048static void quirk_cmd_compl(struct pci_dev *pdev)
1049{
1050 u32 slot_cap;
1051
1052 if (pci_is_pcie(pdev)) {
1053 pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &slot_cap);
1054 if (slot_cap & PCI_EXP_SLTCAP_HPC &&
1055 !(slot_cap & PCI_EXP_SLTCAP_NCCS))
1056 pdev->broken_cmd_compl = 1;
1057 }
1058}
1059DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
1060 PCI_CLASS_BRIDGE_PCI, 8, quirk_cmd_compl);
1061DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_QCOM, 0x0400,
1062 PCI_CLASS_BRIDGE_PCI, 8, quirk_cmd_compl);
1063DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_QCOM, 0x0401,
1064 PCI_CLASS_BRIDGE_PCI, 8, quirk_cmd_compl);
David Brazdil0f672f62019-12-10 10:32:29 +00001065DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_HXT, 0x0401,
1066 PCI_CLASS_BRIDGE_PCI, 8, quirk_cmd_compl);