Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved. |
| 3 | * |
| 4 | * This software is available to you under a choice of one of two |
| 5 | * licenses. You may choose to be licensed under the terms of the GNU |
| 6 | * General Public License (GPL) Version 2, available from the file |
| 7 | * COPYING in the main directory of this source tree, or the |
| 8 | * OpenIB.org BSD license below: |
| 9 | * |
| 10 | * Redistribution and use in source and binary forms, with or |
| 11 | * without modification, are permitted provided that the following |
| 12 | * conditions are met: |
| 13 | * |
| 14 | * - Redistributions of source code must retain the above |
| 15 | * copyright notice, this list of conditions and the following |
| 16 | * disclaimer. |
| 17 | * |
| 18 | * - Redistributions in binary form must reproduce the above |
| 19 | * copyright notice, this list of conditions and the following |
| 20 | * disclaimer in the documentation and/or other materials |
| 21 | * provided with the distribution. |
| 22 | * |
| 23 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, |
| 24 | * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF |
| 25 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND |
| 26 | * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS |
| 27 | * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN |
| 28 | * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN |
| 29 | * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE |
| 30 | * SOFTWARE. |
| 31 | */ |
| 32 | |
| 33 | #include <linux/module.h> |
| 34 | #include <rdma/ib_umem.h> |
| 35 | #include <rdma/ib_cache.h> |
| 36 | #include <rdma/ib_user_verbs.h> |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 37 | #include <rdma/rdma_counter.h> |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 38 | #include <linux/mlx5/fs.h> |
| 39 | #include "mlx5_ib.h" |
| 40 | #include "ib_rep.h" |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 41 | #include "counters.h" |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 42 | #include "cmd.h" |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 43 | #include "qp.h" |
| 44 | #include "wr.h" |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 45 | |
| 46 | enum { |
| 47 | MLX5_IB_ACK_REQ_FREQ = 8, |
| 48 | }; |
| 49 | |
| 50 | enum { |
| 51 | MLX5_IB_DEFAULT_SCHED_QUEUE = 0x83, |
| 52 | MLX5_IB_DEFAULT_QP0_SCHED_QUEUE = 0x3f, |
| 53 | MLX5_IB_LINK_TYPE_IB = 0, |
| 54 | MLX5_IB_LINK_TYPE_ETH = 1 |
| 55 | }; |
| 56 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 57 | enum raw_qp_set_mask_map { |
| 58 | MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID = 1UL << 0, |
| 59 | MLX5_RAW_QP_RATE_LIMIT = 1UL << 1, |
| 60 | }; |
| 61 | |
| 62 | struct mlx5_modify_raw_qp_param { |
| 63 | u16 operation; |
| 64 | |
| 65 | u32 set_mask; /* raw_qp_set_mask_map */ |
| 66 | |
| 67 | struct mlx5_rate_limit rl; |
| 68 | |
| 69 | u8 rq_q_ctr_id; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 70 | u16 port; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 71 | }; |
| 72 | |
| 73 | static void get_cqs(enum ib_qp_type qp_type, |
| 74 | struct ib_cq *ib_send_cq, struct ib_cq *ib_recv_cq, |
| 75 | struct mlx5_ib_cq **send_cq, struct mlx5_ib_cq **recv_cq); |
| 76 | |
| 77 | static int is_qp0(enum ib_qp_type qp_type) |
| 78 | { |
| 79 | return qp_type == IB_QPT_SMI; |
| 80 | } |
| 81 | |
| 82 | static int is_sqp(enum ib_qp_type qp_type) |
| 83 | { |
| 84 | return is_qp0(qp_type) || is_qp1(qp_type); |
| 85 | } |
| 86 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 87 | /** |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 88 | * mlx5_ib_read_user_wqe_common() - Copy a WQE (or part of) from user WQ |
| 89 | * to kernel buffer |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 90 | * |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 91 | * @umem: User space memory where the WQ is |
| 92 | * @buffer: buffer to copy to |
| 93 | * @buflen: buffer length |
| 94 | * @wqe_index: index of WQE to copy from |
| 95 | * @wq_offset: offset to start of WQ |
| 96 | * @wq_wqe_cnt: number of WQEs in WQ |
| 97 | * @wq_wqe_shift: log2 of WQE size |
| 98 | * @bcnt: number of bytes to copy |
| 99 | * @bytes_copied: number of bytes to copy (return value) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 100 | * |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 101 | * Copies from start of WQE bcnt or less bytes. |
| 102 | * Does not gurantee to copy the entire WQE. |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 103 | * |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 104 | * Return: zero on success, or an error code. |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 105 | */ |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 106 | static int mlx5_ib_read_user_wqe_common(struct ib_umem *umem, void *buffer, |
| 107 | size_t buflen, int wqe_index, |
| 108 | int wq_offset, int wq_wqe_cnt, |
| 109 | int wq_wqe_shift, int bcnt, |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 110 | size_t *bytes_copied) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 111 | { |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 112 | size_t offset = wq_offset + ((wqe_index % wq_wqe_cnt) << wq_wqe_shift); |
| 113 | size_t wq_end = wq_offset + (wq_wqe_cnt << wq_wqe_shift); |
| 114 | size_t copy_length; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 115 | int ret; |
| 116 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 117 | /* don't copy more than requested, more than buffer length or |
| 118 | * beyond WQ end |
| 119 | */ |
| 120 | copy_length = min_t(u32, buflen, wq_end - offset); |
| 121 | copy_length = min_t(u32, copy_length, bcnt); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 122 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 123 | ret = ib_umem_copy_from(buffer, umem, offset, copy_length); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 124 | if (ret) |
| 125 | return ret; |
| 126 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 127 | if (!ret && bytes_copied) |
| 128 | *bytes_copied = copy_length; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 129 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 130 | return 0; |
| 131 | } |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 132 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 133 | static int mlx5_ib_read_kernel_wqe_sq(struct mlx5_ib_qp *qp, int wqe_index, |
| 134 | void *buffer, size_t buflen, size_t *bc) |
| 135 | { |
| 136 | struct mlx5_wqe_ctrl_seg *ctrl; |
| 137 | size_t bytes_copied = 0; |
| 138 | size_t wqe_length; |
| 139 | void *p; |
| 140 | int ds; |
| 141 | |
| 142 | wqe_index = wqe_index & qp->sq.fbc.sz_m1; |
| 143 | |
| 144 | /* read the control segment first */ |
| 145 | p = mlx5_frag_buf_get_wqe(&qp->sq.fbc, wqe_index); |
| 146 | ctrl = p; |
| 147 | ds = be32_to_cpu(ctrl->qpn_ds) & MLX5_WQE_CTRL_DS_MASK; |
| 148 | wqe_length = ds * MLX5_WQE_DS_UNITS; |
| 149 | |
| 150 | /* read rest of WQE if it spreads over more than one stride */ |
| 151 | while (bytes_copied < wqe_length) { |
| 152 | size_t copy_length = |
| 153 | min_t(size_t, buflen - bytes_copied, MLX5_SEND_WQE_BB); |
| 154 | |
| 155 | if (!copy_length) |
| 156 | break; |
| 157 | |
| 158 | memcpy(buffer + bytes_copied, p, copy_length); |
| 159 | bytes_copied += copy_length; |
| 160 | |
| 161 | wqe_index = (wqe_index + 1) & qp->sq.fbc.sz_m1; |
| 162 | p = mlx5_frag_buf_get_wqe(&qp->sq.fbc, wqe_index); |
| 163 | } |
| 164 | *bc = bytes_copied; |
| 165 | return 0; |
| 166 | } |
| 167 | |
| 168 | static int mlx5_ib_read_user_wqe_sq(struct mlx5_ib_qp *qp, int wqe_index, |
| 169 | void *buffer, size_t buflen, size_t *bc) |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 170 | { |
| 171 | struct mlx5_ib_qp_base *base = &qp->trans_qp.base; |
| 172 | struct ib_umem *umem = base->ubuffer.umem; |
| 173 | struct mlx5_ib_wq *wq = &qp->sq; |
| 174 | struct mlx5_wqe_ctrl_seg *ctrl; |
| 175 | size_t bytes_copied; |
| 176 | size_t bytes_copied2; |
| 177 | size_t wqe_length; |
| 178 | int ret; |
| 179 | int ds; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 180 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 181 | /* at first read as much as possible */ |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 182 | ret = mlx5_ib_read_user_wqe_common(umem, buffer, buflen, wqe_index, |
| 183 | wq->offset, wq->wqe_cnt, |
| 184 | wq->wqe_shift, buflen, |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 185 | &bytes_copied); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 186 | if (ret) |
| 187 | return ret; |
| 188 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 189 | /* we need at least control segment size to proceed */ |
| 190 | if (bytes_copied < sizeof(*ctrl)) |
| 191 | return -EINVAL; |
| 192 | |
| 193 | ctrl = buffer; |
| 194 | ds = be32_to_cpu(ctrl->qpn_ds) & MLX5_WQE_CTRL_DS_MASK; |
| 195 | wqe_length = ds * MLX5_WQE_DS_UNITS; |
| 196 | |
| 197 | /* if we copied enough then we are done */ |
| 198 | if (bytes_copied >= wqe_length) { |
| 199 | *bc = bytes_copied; |
| 200 | return 0; |
| 201 | } |
| 202 | |
| 203 | /* otherwise this a wrapped around wqe |
| 204 | * so read the remaining bytes starting |
| 205 | * from wqe_index 0 |
| 206 | */ |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 207 | ret = mlx5_ib_read_user_wqe_common(umem, buffer + bytes_copied, |
| 208 | buflen - bytes_copied, 0, wq->offset, |
| 209 | wq->wqe_cnt, wq->wqe_shift, |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 210 | wqe_length - bytes_copied, |
| 211 | &bytes_copied2); |
| 212 | |
| 213 | if (ret) |
| 214 | return ret; |
| 215 | *bc = bytes_copied + bytes_copied2; |
| 216 | return 0; |
| 217 | } |
| 218 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 219 | int mlx5_ib_read_wqe_sq(struct mlx5_ib_qp *qp, int wqe_index, void *buffer, |
| 220 | size_t buflen, size_t *bc) |
| 221 | { |
| 222 | struct mlx5_ib_qp_base *base = &qp->trans_qp.base; |
| 223 | struct ib_umem *umem = base->ubuffer.umem; |
| 224 | |
| 225 | if (buflen < sizeof(struct mlx5_wqe_ctrl_seg)) |
| 226 | return -EINVAL; |
| 227 | |
| 228 | if (!umem) |
| 229 | return mlx5_ib_read_kernel_wqe_sq(qp, wqe_index, buffer, |
| 230 | buflen, bc); |
| 231 | |
| 232 | return mlx5_ib_read_user_wqe_sq(qp, wqe_index, buffer, buflen, bc); |
| 233 | } |
| 234 | |
| 235 | static int mlx5_ib_read_user_wqe_rq(struct mlx5_ib_qp *qp, int wqe_index, |
| 236 | void *buffer, size_t buflen, size_t *bc) |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 237 | { |
| 238 | struct mlx5_ib_qp_base *base = &qp->trans_qp.base; |
| 239 | struct ib_umem *umem = base->ubuffer.umem; |
| 240 | struct mlx5_ib_wq *wq = &qp->rq; |
| 241 | size_t bytes_copied; |
| 242 | int ret; |
| 243 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 244 | ret = mlx5_ib_read_user_wqe_common(umem, buffer, buflen, wqe_index, |
| 245 | wq->offset, wq->wqe_cnt, |
| 246 | wq->wqe_shift, buflen, |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 247 | &bytes_copied); |
| 248 | |
| 249 | if (ret) |
| 250 | return ret; |
| 251 | *bc = bytes_copied; |
| 252 | return 0; |
| 253 | } |
| 254 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 255 | int mlx5_ib_read_wqe_rq(struct mlx5_ib_qp *qp, int wqe_index, void *buffer, |
| 256 | size_t buflen, size_t *bc) |
| 257 | { |
| 258 | struct mlx5_ib_qp_base *base = &qp->trans_qp.base; |
| 259 | struct ib_umem *umem = base->ubuffer.umem; |
| 260 | struct mlx5_ib_wq *wq = &qp->rq; |
| 261 | size_t wqe_size = 1 << wq->wqe_shift; |
| 262 | |
| 263 | if (buflen < wqe_size) |
| 264 | return -EINVAL; |
| 265 | |
| 266 | if (!umem) |
| 267 | return -EOPNOTSUPP; |
| 268 | |
| 269 | return mlx5_ib_read_user_wqe_rq(qp, wqe_index, buffer, buflen, bc); |
| 270 | } |
| 271 | |
| 272 | static int mlx5_ib_read_user_wqe_srq(struct mlx5_ib_srq *srq, int wqe_index, |
| 273 | void *buffer, size_t buflen, size_t *bc) |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 274 | { |
| 275 | struct ib_umem *umem = srq->umem; |
| 276 | size_t bytes_copied; |
| 277 | int ret; |
| 278 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 279 | ret = mlx5_ib_read_user_wqe_common(umem, buffer, buflen, wqe_index, 0, |
| 280 | srq->msrq.max, srq->msrq.wqe_shift, |
| 281 | buflen, &bytes_copied); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 282 | |
| 283 | if (ret) |
| 284 | return ret; |
| 285 | *bc = bytes_copied; |
| 286 | return 0; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 287 | } |
| 288 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 289 | int mlx5_ib_read_wqe_srq(struct mlx5_ib_srq *srq, int wqe_index, void *buffer, |
| 290 | size_t buflen, size_t *bc) |
| 291 | { |
| 292 | struct ib_umem *umem = srq->umem; |
| 293 | size_t wqe_size = 1 << srq->msrq.wqe_shift; |
| 294 | |
| 295 | if (buflen < wqe_size) |
| 296 | return -EINVAL; |
| 297 | |
| 298 | if (!umem) |
| 299 | return -EOPNOTSUPP; |
| 300 | |
| 301 | return mlx5_ib_read_user_wqe_srq(srq, wqe_index, buffer, buflen, bc); |
| 302 | } |
| 303 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 304 | static void mlx5_ib_qp_event(struct mlx5_core_qp *qp, int type) |
| 305 | { |
| 306 | struct ib_qp *ibqp = &to_mibqp(qp)->ibqp; |
| 307 | struct ib_event event; |
| 308 | |
| 309 | if (type == MLX5_EVENT_TYPE_PATH_MIG) { |
| 310 | /* This event is only valid for trans_qps */ |
| 311 | to_mibqp(qp)->port = to_mibqp(qp)->trans_qp.alt_port; |
| 312 | } |
| 313 | |
| 314 | if (ibqp->event_handler) { |
| 315 | event.device = ibqp->device; |
| 316 | event.element.qp = ibqp; |
| 317 | switch (type) { |
| 318 | case MLX5_EVENT_TYPE_PATH_MIG: |
| 319 | event.event = IB_EVENT_PATH_MIG; |
| 320 | break; |
| 321 | case MLX5_EVENT_TYPE_COMM_EST: |
| 322 | event.event = IB_EVENT_COMM_EST; |
| 323 | break; |
| 324 | case MLX5_EVENT_TYPE_SQ_DRAINED: |
| 325 | event.event = IB_EVENT_SQ_DRAINED; |
| 326 | break; |
| 327 | case MLX5_EVENT_TYPE_SRQ_LAST_WQE: |
| 328 | event.event = IB_EVENT_QP_LAST_WQE_REACHED; |
| 329 | break; |
| 330 | case MLX5_EVENT_TYPE_WQ_CATAS_ERROR: |
| 331 | event.event = IB_EVENT_QP_FATAL; |
| 332 | break; |
| 333 | case MLX5_EVENT_TYPE_PATH_MIG_FAILED: |
| 334 | event.event = IB_EVENT_PATH_MIG_ERR; |
| 335 | break; |
| 336 | case MLX5_EVENT_TYPE_WQ_INVAL_REQ_ERROR: |
| 337 | event.event = IB_EVENT_QP_REQ_ERR; |
| 338 | break; |
| 339 | case MLX5_EVENT_TYPE_WQ_ACCESS_ERROR: |
| 340 | event.event = IB_EVENT_QP_ACCESS_ERR; |
| 341 | break; |
| 342 | default: |
| 343 | pr_warn("mlx5_ib: Unexpected event type %d on QP %06x\n", type, qp->qpn); |
| 344 | return; |
| 345 | } |
| 346 | |
| 347 | ibqp->event_handler(&event, ibqp->qp_context); |
| 348 | } |
| 349 | } |
| 350 | |
| 351 | static int set_rq_size(struct mlx5_ib_dev *dev, struct ib_qp_cap *cap, |
| 352 | int has_rq, struct mlx5_ib_qp *qp, struct mlx5_ib_create_qp *ucmd) |
| 353 | { |
| 354 | int wqe_size; |
| 355 | int wq_size; |
| 356 | |
| 357 | /* Sanity check RQ size before proceeding */ |
| 358 | if (cap->max_recv_wr > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz))) |
| 359 | return -EINVAL; |
| 360 | |
| 361 | if (!has_rq) { |
| 362 | qp->rq.max_gs = 0; |
| 363 | qp->rq.wqe_cnt = 0; |
| 364 | qp->rq.wqe_shift = 0; |
| 365 | cap->max_recv_wr = 0; |
| 366 | cap->max_recv_sge = 0; |
| 367 | } else { |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 368 | int wq_sig = !!(qp->flags_en & MLX5_QP_FLAG_SIGNATURE); |
| 369 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 370 | if (ucmd) { |
| 371 | qp->rq.wqe_cnt = ucmd->rq_wqe_count; |
| 372 | if (ucmd->rq_wqe_shift > BITS_PER_BYTE * sizeof(ucmd->rq_wqe_shift)) |
| 373 | return -EINVAL; |
| 374 | qp->rq.wqe_shift = ucmd->rq_wqe_shift; |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 375 | if ((1 << qp->rq.wqe_shift) / |
| 376 | sizeof(struct mlx5_wqe_data_seg) < |
| 377 | wq_sig) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 378 | return -EINVAL; |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 379 | qp->rq.max_gs = |
| 380 | (1 << qp->rq.wqe_shift) / |
| 381 | sizeof(struct mlx5_wqe_data_seg) - |
| 382 | wq_sig; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 383 | qp->rq.max_post = qp->rq.wqe_cnt; |
| 384 | } else { |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 385 | wqe_size = |
| 386 | wq_sig ? sizeof(struct mlx5_wqe_signature_seg) : |
| 387 | 0; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 388 | wqe_size += cap->max_recv_sge * sizeof(struct mlx5_wqe_data_seg); |
| 389 | wqe_size = roundup_pow_of_two(wqe_size); |
| 390 | wq_size = roundup_pow_of_two(cap->max_recv_wr) * wqe_size; |
| 391 | wq_size = max_t(int, wq_size, MLX5_SEND_WQE_BB); |
| 392 | qp->rq.wqe_cnt = wq_size / wqe_size; |
| 393 | if (wqe_size > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq)) { |
| 394 | mlx5_ib_dbg(dev, "wqe_size %d, max %d\n", |
| 395 | wqe_size, |
| 396 | MLX5_CAP_GEN(dev->mdev, |
| 397 | max_wqe_sz_rq)); |
| 398 | return -EINVAL; |
| 399 | } |
| 400 | qp->rq.wqe_shift = ilog2(wqe_size); |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 401 | qp->rq.max_gs = |
| 402 | (1 << qp->rq.wqe_shift) / |
| 403 | sizeof(struct mlx5_wqe_data_seg) - |
| 404 | wq_sig; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 405 | qp->rq.max_post = qp->rq.wqe_cnt; |
| 406 | } |
| 407 | } |
| 408 | |
| 409 | return 0; |
| 410 | } |
| 411 | |
| 412 | static int sq_overhead(struct ib_qp_init_attr *attr) |
| 413 | { |
| 414 | int size = 0; |
| 415 | |
| 416 | switch (attr->qp_type) { |
| 417 | case IB_QPT_XRC_INI: |
| 418 | size += sizeof(struct mlx5_wqe_xrc_seg); |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 419 | fallthrough; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 420 | case IB_QPT_RC: |
| 421 | size += sizeof(struct mlx5_wqe_ctrl_seg) + |
| 422 | max(sizeof(struct mlx5_wqe_atomic_seg) + |
| 423 | sizeof(struct mlx5_wqe_raddr_seg), |
| 424 | sizeof(struct mlx5_wqe_umr_ctrl_seg) + |
| 425 | sizeof(struct mlx5_mkey_seg) + |
| 426 | MLX5_IB_SQ_UMR_INLINE_THRESHOLD / |
| 427 | MLX5_IB_UMR_OCTOWORD); |
| 428 | break; |
| 429 | |
| 430 | case IB_QPT_XRC_TGT: |
| 431 | return 0; |
| 432 | |
| 433 | case IB_QPT_UC: |
| 434 | size += sizeof(struct mlx5_wqe_ctrl_seg) + |
| 435 | max(sizeof(struct mlx5_wqe_raddr_seg), |
| 436 | sizeof(struct mlx5_wqe_umr_ctrl_seg) + |
| 437 | sizeof(struct mlx5_mkey_seg)); |
| 438 | break; |
| 439 | |
| 440 | case IB_QPT_UD: |
| 441 | if (attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO) |
| 442 | size += sizeof(struct mlx5_wqe_eth_pad) + |
| 443 | sizeof(struct mlx5_wqe_eth_seg); |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 444 | fallthrough; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 445 | case IB_QPT_SMI: |
| 446 | case MLX5_IB_QPT_HW_GSI: |
| 447 | size += sizeof(struct mlx5_wqe_ctrl_seg) + |
| 448 | sizeof(struct mlx5_wqe_datagram_seg); |
| 449 | break; |
| 450 | |
| 451 | case MLX5_IB_QPT_REG_UMR: |
| 452 | size += sizeof(struct mlx5_wqe_ctrl_seg) + |
| 453 | sizeof(struct mlx5_wqe_umr_ctrl_seg) + |
| 454 | sizeof(struct mlx5_mkey_seg); |
| 455 | break; |
| 456 | |
| 457 | default: |
| 458 | return -EINVAL; |
| 459 | } |
| 460 | |
| 461 | return size; |
| 462 | } |
| 463 | |
| 464 | static int calc_send_wqe(struct ib_qp_init_attr *attr) |
| 465 | { |
| 466 | int inl_size = 0; |
| 467 | int size; |
| 468 | |
| 469 | size = sq_overhead(attr); |
| 470 | if (size < 0) |
| 471 | return size; |
| 472 | |
| 473 | if (attr->cap.max_inline_data) { |
| 474 | inl_size = size + sizeof(struct mlx5_wqe_inline_seg) + |
| 475 | attr->cap.max_inline_data; |
| 476 | } |
| 477 | |
| 478 | size += attr->cap.max_send_sge * sizeof(struct mlx5_wqe_data_seg); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 479 | if (attr->create_flags & IB_QP_CREATE_INTEGRITY_EN && |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 480 | ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB) < MLX5_SIG_WQE_SIZE) |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 481 | return MLX5_SIG_WQE_SIZE; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 482 | else |
| 483 | return ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB); |
| 484 | } |
| 485 | |
| 486 | static int get_send_sge(struct ib_qp_init_attr *attr, int wqe_size) |
| 487 | { |
| 488 | int max_sge; |
| 489 | |
| 490 | if (attr->qp_type == IB_QPT_RC) |
| 491 | max_sge = (min_t(int, wqe_size, 512) - |
| 492 | sizeof(struct mlx5_wqe_ctrl_seg) - |
| 493 | sizeof(struct mlx5_wqe_raddr_seg)) / |
| 494 | sizeof(struct mlx5_wqe_data_seg); |
| 495 | else if (attr->qp_type == IB_QPT_XRC_INI) |
| 496 | max_sge = (min_t(int, wqe_size, 512) - |
| 497 | sizeof(struct mlx5_wqe_ctrl_seg) - |
| 498 | sizeof(struct mlx5_wqe_xrc_seg) - |
| 499 | sizeof(struct mlx5_wqe_raddr_seg)) / |
| 500 | sizeof(struct mlx5_wqe_data_seg); |
| 501 | else |
| 502 | max_sge = (wqe_size - sq_overhead(attr)) / |
| 503 | sizeof(struct mlx5_wqe_data_seg); |
| 504 | |
| 505 | return min_t(int, max_sge, wqe_size - sq_overhead(attr) / |
| 506 | sizeof(struct mlx5_wqe_data_seg)); |
| 507 | } |
| 508 | |
| 509 | static int calc_sq_size(struct mlx5_ib_dev *dev, struct ib_qp_init_attr *attr, |
| 510 | struct mlx5_ib_qp *qp) |
| 511 | { |
| 512 | int wqe_size; |
| 513 | int wq_size; |
| 514 | |
| 515 | if (!attr->cap.max_send_wr) |
| 516 | return 0; |
| 517 | |
| 518 | wqe_size = calc_send_wqe(attr); |
| 519 | mlx5_ib_dbg(dev, "wqe_size %d\n", wqe_size); |
| 520 | if (wqe_size < 0) |
| 521 | return wqe_size; |
| 522 | |
| 523 | if (wqe_size > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq)) { |
| 524 | mlx5_ib_dbg(dev, "wqe_size(%d) > max_sq_desc_sz(%d)\n", |
| 525 | wqe_size, MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq)); |
| 526 | return -EINVAL; |
| 527 | } |
| 528 | |
| 529 | qp->max_inline_data = wqe_size - sq_overhead(attr) - |
| 530 | sizeof(struct mlx5_wqe_inline_seg); |
| 531 | attr->cap.max_inline_data = qp->max_inline_data; |
| 532 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 533 | wq_size = roundup_pow_of_two(attr->cap.max_send_wr * wqe_size); |
| 534 | qp->sq.wqe_cnt = wq_size / MLX5_SEND_WQE_BB; |
| 535 | if (qp->sq.wqe_cnt > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz))) { |
| 536 | mlx5_ib_dbg(dev, "send queue size (%d * %d / %d -> %d) exceeds limits(%d)\n", |
| 537 | attr->cap.max_send_wr, wqe_size, MLX5_SEND_WQE_BB, |
| 538 | qp->sq.wqe_cnt, |
| 539 | 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz)); |
| 540 | return -ENOMEM; |
| 541 | } |
| 542 | qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB); |
| 543 | qp->sq.max_gs = get_send_sge(attr, wqe_size); |
| 544 | if (qp->sq.max_gs < attr->cap.max_send_sge) |
| 545 | return -ENOMEM; |
| 546 | |
| 547 | attr->cap.max_send_sge = qp->sq.max_gs; |
| 548 | qp->sq.max_post = wq_size / wqe_size; |
| 549 | attr->cap.max_send_wr = qp->sq.max_post; |
| 550 | |
| 551 | return wq_size; |
| 552 | } |
| 553 | |
| 554 | static int set_user_buf_size(struct mlx5_ib_dev *dev, |
| 555 | struct mlx5_ib_qp *qp, |
| 556 | struct mlx5_ib_create_qp *ucmd, |
| 557 | struct mlx5_ib_qp_base *base, |
| 558 | struct ib_qp_init_attr *attr) |
| 559 | { |
| 560 | int desc_sz = 1 << qp->sq.wqe_shift; |
| 561 | |
| 562 | if (desc_sz > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq)) { |
| 563 | mlx5_ib_warn(dev, "desc_sz %d, max_sq_desc_sz %d\n", |
| 564 | desc_sz, MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq)); |
| 565 | return -EINVAL; |
| 566 | } |
| 567 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 568 | if (ucmd->sq_wqe_count && !is_power_of_2(ucmd->sq_wqe_count)) { |
| 569 | mlx5_ib_warn(dev, "sq_wqe_count %d is not a power of two\n", |
| 570 | ucmd->sq_wqe_count); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 571 | return -EINVAL; |
| 572 | } |
| 573 | |
| 574 | qp->sq.wqe_cnt = ucmd->sq_wqe_count; |
| 575 | |
| 576 | if (qp->sq.wqe_cnt > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz))) { |
| 577 | mlx5_ib_warn(dev, "wqe_cnt %d, max_wqes %d\n", |
| 578 | qp->sq.wqe_cnt, |
| 579 | 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz)); |
| 580 | return -EINVAL; |
| 581 | } |
| 582 | |
| 583 | if (attr->qp_type == IB_QPT_RAW_PACKET || |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 584 | qp->flags & IB_QP_CREATE_SOURCE_QPN) { |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 585 | base->ubuffer.buf_size = qp->rq.wqe_cnt << qp->rq.wqe_shift; |
| 586 | qp->raw_packet_qp.sq.ubuffer.buf_size = qp->sq.wqe_cnt << 6; |
| 587 | } else { |
| 588 | base->ubuffer.buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) + |
| 589 | (qp->sq.wqe_cnt << 6); |
| 590 | } |
| 591 | |
| 592 | return 0; |
| 593 | } |
| 594 | |
| 595 | static int qp_has_rq(struct ib_qp_init_attr *attr) |
| 596 | { |
| 597 | if (attr->qp_type == IB_QPT_XRC_INI || |
| 598 | attr->qp_type == IB_QPT_XRC_TGT || attr->srq || |
| 599 | attr->qp_type == MLX5_IB_QPT_REG_UMR || |
| 600 | !attr->cap.max_recv_wr) |
| 601 | return 0; |
| 602 | |
| 603 | return 1; |
| 604 | } |
| 605 | |
| 606 | enum { |
| 607 | /* this is the first blue flame register in the array of bfregs assigned |
| 608 | * to a processes. Since we do not use it for blue flame but rather |
| 609 | * regular 64 bit doorbells, we do not need a lock for maintaiing |
| 610 | * "odd/even" order |
| 611 | */ |
| 612 | NUM_NON_BLUE_FLAME_BFREGS = 1, |
| 613 | }; |
| 614 | |
| 615 | static int max_bfregs(struct mlx5_ib_dev *dev, struct mlx5_bfreg_info *bfregi) |
| 616 | { |
| 617 | return get_num_static_uars(dev, bfregi) * MLX5_NON_FP_BFREGS_PER_UAR; |
| 618 | } |
| 619 | |
| 620 | static int num_med_bfreg(struct mlx5_ib_dev *dev, |
| 621 | struct mlx5_bfreg_info *bfregi) |
| 622 | { |
| 623 | int n; |
| 624 | |
| 625 | n = max_bfregs(dev, bfregi) - bfregi->num_low_latency_bfregs - |
| 626 | NUM_NON_BLUE_FLAME_BFREGS; |
| 627 | |
| 628 | return n >= 0 ? n : 0; |
| 629 | } |
| 630 | |
| 631 | static int first_med_bfreg(struct mlx5_ib_dev *dev, |
| 632 | struct mlx5_bfreg_info *bfregi) |
| 633 | { |
| 634 | return num_med_bfreg(dev, bfregi) ? 1 : -ENOMEM; |
| 635 | } |
| 636 | |
| 637 | static int first_hi_bfreg(struct mlx5_ib_dev *dev, |
| 638 | struct mlx5_bfreg_info *bfregi) |
| 639 | { |
| 640 | int med; |
| 641 | |
| 642 | med = num_med_bfreg(dev, bfregi); |
| 643 | return ++med; |
| 644 | } |
| 645 | |
| 646 | static int alloc_high_class_bfreg(struct mlx5_ib_dev *dev, |
| 647 | struct mlx5_bfreg_info *bfregi) |
| 648 | { |
| 649 | int i; |
| 650 | |
| 651 | for (i = first_hi_bfreg(dev, bfregi); i < max_bfregs(dev, bfregi); i++) { |
| 652 | if (!bfregi->count[i]) { |
| 653 | bfregi->count[i]++; |
| 654 | return i; |
| 655 | } |
| 656 | } |
| 657 | |
| 658 | return -ENOMEM; |
| 659 | } |
| 660 | |
| 661 | static int alloc_med_class_bfreg(struct mlx5_ib_dev *dev, |
| 662 | struct mlx5_bfreg_info *bfregi) |
| 663 | { |
| 664 | int minidx = first_med_bfreg(dev, bfregi); |
| 665 | int i; |
| 666 | |
| 667 | if (minidx < 0) |
| 668 | return minidx; |
| 669 | |
| 670 | for (i = minidx; i < first_hi_bfreg(dev, bfregi); i++) { |
| 671 | if (bfregi->count[i] < bfregi->count[minidx]) |
| 672 | minidx = i; |
| 673 | if (!bfregi->count[minidx]) |
| 674 | break; |
| 675 | } |
| 676 | |
| 677 | bfregi->count[minidx]++; |
| 678 | return minidx; |
| 679 | } |
| 680 | |
| 681 | static int alloc_bfreg(struct mlx5_ib_dev *dev, |
| 682 | struct mlx5_bfreg_info *bfregi) |
| 683 | { |
| 684 | int bfregn = -ENOMEM; |
| 685 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 686 | if (bfregi->lib_uar_dyn) |
| 687 | return -EINVAL; |
| 688 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 689 | mutex_lock(&bfregi->lock); |
| 690 | if (bfregi->ver >= 2) { |
| 691 | bfregn = alloc_high_class_bfreg(dev, bfregi); |
| 692 | if (bfregn < 0) |
| 693 | bfregn = alloc_med_class_bfreg(dev, bfregi); |
| 694 | } |
| 695 | |
| 696 | if (bfregn < 0) { |
| 697 | BUILD_BUG_ON(NUM_NON_BLUE_FLAME_BFREGS != 1); |
| 698 | bfregn = 0; |
| 699 | bfregi->count[bfregn]++; |
| 700 | } |
| 701 | mutex_unlock(&bfregi->lock); |
| 702 | |
| 703 | return bfregn; |
| 704 | } |
| 705 | |
| 706 | void mlx5_ib_free_bfreg(struct mlx5_ib_dev *dev, struct mlx5_bfreg_info *bfregi, int bfregn) |
| 707 | { |
| 708 | mutex_lock(&bfregi->lock); |
| 709 | bfregi->count[bfregn]--; |
| 710 | mutex_unlock(&bfregi->lock); |
| 711 | } |
| 712 | |
| 713 | static enum mlx5_qp_state to_mlx5_state(enum ib_qp_state state) |
| 714 | { |
| 715 | switch (state) { |
| 716 | case IB_QPS_RESET: return MLX5_QP_STATE_RST; |
| 717 | case IB_QPS_INIT: return MLX5_QP_STATE_INIT; |
| 718 | case IB_QPS_RTR: return MLX5_QP_STATE_RTR; |
| 719 | case IB_QPS_RTS: return MLX5_QP_STATE_RTS; |
| 720 | case IB_QPS_SQD: return MLX5_QP_STATE_SQD; |
| 721 | case IB_QPS_SQE: return MLX5_QP_STATE_SQER; |
| 722 | case IB_QPS_ERR: return MLX5_QP_STATE_ERR; |
| 723 | default: return -1; |
| 724 | } |
| 725 | } |
| 726 | |
| 727 | static int to_mlx5_st(enum ib_qp_type type) |
| 728 | { |
| 729 | switch (type) { |
| 730 | case IB_QPT_RC: return MLX5_QP_ST_RC; |
| 731 | case IB_QPT_UC: return MLX5_QP_ST_UC; |
| 732 | case IB_QPT_UD: return MLX5_QP_ST_UD; |
| 733 | case MLX5_IB_QPT_REG_UMR: return MLX5_QP_ST_REG_UMR; |
| 734 | case IB_QPT_XRC_INI: |
| 735 | case IB_QPT_XRC_TGT: return MLX5_QP_ST_XRC; |
| 736 | case IB_QPT_SMI: return MLX5_QP_ST_QP0; |
| 737 | case MLX5_IB_QPT_HW_GSI: return MLX5_QP_ST_QP1; |
| 738 | case MLX5_IB_QPT_DCI: return MLX5_QP_ST_DCI; |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 739 | case IB_QPT_RAW_PACKET: return MLX5_QP_ST_RAW_ETHERTYPE; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 740 | default: return -EINVAL; |
| 741 | } |
| 742 | } |
| 743 | |
| 744 | static void mlx5_ib_lock_cqs(struct mlx5_ib_cq *send_cq, |
| 745 | struct mlx5_ib_cq *recv_cq); |
| 746 | static void mlx5_ib_unlock_cqs(struct mlx5_ib_cq *send_cq, |
| 747 | struct mlx5_ib_cq *recv_cq); |
| 748 | |
| 749 | int bfregn_to_uar_index(struct mlx5_ib_dev *dev, |
| 750 | struct mlx5_bfreg_info *bfregi, u32 bfregn, |
| 751 | bool dyn_bfreg) |
| 752 | { |
| 753 | unsigned int bfregs_per_sys_page; |
| 754 | u32 index_of_sys_page; |
| 755 | u32 offset; |
| 756 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 757 | if (bfregi->lib_uar_dyn) |
| 758 | return -EINVAL; |
| 759 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 760 | bfregs_per_sys_page = get_uars_per_sys_page(dev, bfregi->lib_uar_4k) * |
| 761 | MLX5_NON_FP_BFREGS_PER_UAR; |
| 762 | index_of_sys_page = bfregn / bfregs_per_sys_page; |
| 763 | |
| 764 | if (dyn_bfreg) { |
| 765 | index_of_sys_page += bfregi->num_static_sys_pages; |
| 766 | |
| 767 | if (index_of_sys_page >= bfregi->num_sys_pages) |
| 768 | return -EINVAL; |
| 769 | |
| 770 | if (bfregn > bfregi->num_dyn_bfregs || |
| 771 | bfregi->sys_pages[index_of_sys_page] == MLX5_IB_INVALID_UAR_INDEX) { |
| 772 | mlx5_ib_dbg(dev, "Invalid dynamic uar index\n"); |
| 773 | return -EINVAL; |
| 774 | } |
| 775 | } |
| 776 | |
| 777 | offset = bfregn % bfregs_per_sys_page / MLX5_NON_FP_BFREGS_PER_UAR; |
| 778 | return bfregi->sys_pages[index_of_sys_page] + offset; |
| 779 | } |
| 780 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 781 | static int mlx5_ib_umem_get(struct mlx5_ib_dev *dev, struct ib_udata *udata, |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 782 | unsigned long addr, size_t size, |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 783 | struct ib_umem **umem, int *npages, int *page_shift, |
| 784 | int *ncont, u32 *offset) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 785 | { |
| 786 | int err; |
| 787 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 788 | *umem = ib_umem_get(&dev->ib_dev, addr, size, 0); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 789 | if (IS_ERR(*umem)) { |
| 790 | mlx5_ib_dbg(dev, "umem_get failed\n"); |
| 791 | return PTR_ERR(*umem); |
| 792 | } |
| 793 | |
| 794 | mlx5_ib_cont_pages(*umem, addr, 0, npages, page_shift, ncont, NULL); |
| 795 | |
| 796 | err = mlx5_ib_get_buf_offset(addr, *page_shift, offset); |
| 797 | if (err) { |
| 798 | mlx5_ib_warn(dev, "bad offset\n"); |
| 799 | goto err_umem; |
| 800 | } |
| 801 | |
| 802 | mlx5_ib_dbg(dev, "addr 0x%lx, size %zu, npages %d, page_shift %d, ncont %d, offset %d\n", |
| 803 | addr, size, *npages, *page_shift, *ncont, *offset); |
| 804 | |
| 805 | return 0; |
| 806 | |
| 807 | err_umem: |
| 808 | ib_umem_release(*umem); |
| 809 | *umem = NULL; |
| 810 | |
| 811 | return err; |
| 812 | } |
| 813 | |
| 814 | static void destroy_user_rq(struct mlx5_ib_dev *dev, struct ib_pd *pd, |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 815 | struct mlx5_ib_rwq *rwq, struct ib_udata *udata) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 816 | { |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 817 | struct mlx5_ib_ucontext *context = |
| 818 | rdma_udata_to_drv_context( |
| 819 | udata, |
| 820 | struct mlx5_ib_ucontext, |
| 821 | ibucontext); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 822 | |
| 823 | if (rwq->create_flags & MLX5_IB_WQ_FLAGS_DELAY_DROP) |
| 824 | atomic_dec(&dev->delay_drop.rqs_cnt); |
| 825 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 826 | mlx5_ib_db_unmap_user(context, &rwq->db); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 827 | ib_umem_release(rwq->umem); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 828 | } |
| 829 | |
| 830 | static int create_user_rq(struct mlx5_ib_dev *dev, struct ib_pd *pd, |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 831 | struct ib_udata *udata, struct mlx5_ib_rwq *rwq, |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 832 | struct mlx5_ib_create_wq *ucmd) |
| 833 | { |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 834 | struct mlx5_ib_ucontext *ucontext = rdma_udata_to_drv_context( |
| 835 | udata, struct mlx5_ib_ucontext, ibucontext); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 836 | int page_shift = 0; |
| 837 | int npages; |
| 838 | u32 offset = 0; |
| 839 | int ncont = 0; |
| 840 | int err; |
| 841 | |
| 842 | if (!ucmd->buf_addr) |
| 843 | return -EINVAL; |
| 844 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 845 | rwq->umem = ib_umem_get(&dev->ib_dev, ucmd->buf_addr, rwq->buf_size, 0); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 846 | if (IS_ERR(rwq->umem)) { |
| 847 | mlx5_ib_dbg(dev, "umem_get failed\n"); |
| 848 | err = PTR_ERR(rwq->umem); |
| 849 | return err; |
| 850 | } |
| 851 | |
| 852 | mlx5_ib_cont_pages(rwq->umem, ucmd->buf_addr, 0, &npages, &page_shift, |
| 853 | &ncont, NULL); |
| 854 | err = mlx5_ib_get_buf_offset(ucmd->buf_addr, page_shift, |
| 855 | &rwq->rq_page_offset); |
| 856 | if (err) { |
| 857 | mlx5_ib_warn(dev, "bad offset\n"); |
| 858 | goto err_umem; |
| 859 | } |
| 860 | |
| 861 | rwq->rq_num_pas = ncont; |
| 862 | rwq->page_shift = page_shift; |
| 863 | rwq->log_page_size = page_shift - MLX5_ADAPTER_PAGE_SHIFT; |
| 864 | rwq->wq_sig = !!(ucmd->flags & MLX5_WQ_FLAG_SIGNATURE); |
| 865 | |
| 866 | mlx5_ib_dbg(dev, "addr 0x%llx, size %zd, npages %d, page_shift %d, ncont %d, offset %d\n", |
| 867 | (unsigned long long)ucmd->buf_addr, rwq->buf_size, |
| 868 | npages, page_shift, ncont, offset); |
| 869 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 870 | err = mlx5_ib_db_map_user(ucontext, udata, ucmd->db_addr, &rwq->db); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 871 | if (err) { |
| 872 | mlx5_ib_dbg(dev, "map failed\n"); |
| 873 | goto err_umem; |
| 874 | } |
| 875 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 876 | return 0; |
| 877 | |
| 878 | err_umem: |
| 879 | ib_umem_release(rwq->umem); |
| 880 | return err; |
| 881 | } |
| 882 | |
| 883 | static int adjust_bfregn(struct mlx5_ib_dev *dev, |
| 884 | struct mlx5_bfreg_info *bfregi, int bfregn) |
| 885 | { |
| 886 | return bfregn / MLX5_NON_FP_BFREGS_PER_UAR * MLX5_BFREGS_PER_UAR + |
| 887 | bfregn % MLX5_NON_FP_BFREGS_PER_UAR; |
| 888 | } |
| 889 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 890 | static int _create_user_qp(struct mlx5_ib_dev *dev, struct ib_pd *pd, |
| 891 | struct mlx5_ib_qp *qp, struct ib_udata *udata, |
| 892 | struct ib_qp_init_attr *attr, u32 **in, |
| 893 | struct mlx5_ib_create_qp_resp *resp, int *inlen, |
| 894 | struct mlx5_ib_qp_base *base, |
| 895 | struct mlx5_ib_create_qp *ucmd) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 896 | { |
| 897 | struct mlx5_ib_ucontext *context; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 898 | struct mlx5_ib_ubuffer *ubuffer = &base->ubuffer; |
| 899 | int page_shift = 0; |
| 900 | int uar_index = 0; |
| 901 | int npages; |
| 902 | u32 offset = 0; |
| 903 | int bfregn; |
| 904 | int ncont = 0; |
| 905 | __be64 *pas; |
| 906 | void *qpc; |
| 907 | int err; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 908 | u16 uid; |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 909 | u32 uar_flags; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 910 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 911 | context = rdma_udata_to_drv_context(udata, struct mlx5_ib_ucontext, |
| 912 | ibucontext); |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 913 | uar_flags = qp->flags_en & |
| 914 | (MLX5_QP_FLAG_UAR_PAGE_INDEX | MLX5_QP_FLAG_BFREG_INDEX); |
| 915 | switch (uar_flags) { |
| 916 | case MLX5_QP_FLAG_UAR_PAGE_INDEX: |
| 917 | uar_index = ucmd->bfreg_index; |
| 918 | bfregn = MLX5_IB_INVALID_BFREG; |
| 919 | break; |
| 920 | case MLX5_QP_FLAG_BFREG_INDEX: |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 921 | uar_index = bfregn_to_uar_index(dev, &context->bfregi, |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 922 | ucmd->bfreg_index, true); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 923 | if (uar_index < 0) |
| 924 | return uar_index; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 925 | bfregn = MLX5_IB_INVALID_BFREG; |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 926 | break; |
| 927 | case 0: |
| 928 | if (qp->flags & IB_QP_CREATE_CROSS_CHANNEL) |
| 929 | return -EINVAL; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 930 | bfregn = alloc_bfreg(dev, &context->bfregi); |
| 931 | if (bfregn < 0) |
| 932 | return bfregn; |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 933 | break; |
| 934 | default: |
| 935 | return -EINVAL; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 936 | } |
| 937 | |
| 938 | mlx5_ib_dbg(dev, "bfregn 0x%x, uar_index 0x%x\n", bfregn, uar_index); |
| 939 | if (bfregn != MLX5_IB_INVALID_BFREG) |
| 940 | uar_index = bfregn_to_uar_index(dev, &context->bfregi, bfregn, |
| 941 | false); |
| 942 | |
| 943 | qp->rq.offset = 0; |
| 944 | qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB); |
| 945 | qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift; |
| 946 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 947 | err = set_user_buf_size(dev, qp, ucmd, base, attr); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 948 | if (err) |
| 949 | goto err_bfreg; |
| 950 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 951 | if (ucmd->buf_addr && ubuffer->buf_size) { |
| 952 | ubuffer->buf_addr = ucmd->buf_addr; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 953 | err = mlx5_ib_umem_get(dev, udata, ubuffer->buf_addr, |
| 954 | ubuffer->buf_size, &ubuffer->umem, |
| 955 | &npages, &page_shift, &ncont, &offset); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 956 | if (err) |
| 957 | goto err_bfreg; |
| 958 | } else { |
| 959 | ubuffer->umem = NULL; |
| 960 | } |
| 961 | |
| 962 | *inlen = MLX5_ST_SZ_BYTES(create_qp_in) + |
| 963 | MLX5_FLD_SZ_BYTES(create_qp_in, pas[0]) * ncont; |
| 964 | *in = kvzalloc(*inlen, GFP_KERNEL); |
| 965 | if (!*in) { |
| 966 | err = -ENOMEM; |
| 967 | goto err_umem; |
| 968 | } |
| 969 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 970 | uid = (attr->qp_type != IB_QPT_XRC_INI) ? to_mpd(pd)->uid : 0; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 971 | MLX5_SET(create_qp_in, *in, uid, uid); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 972 | pas = (__be64 *)MLX5_ADDR_OF(create_qp_in, *in, pas); |
| 973 | if (ubuffer->umem) |
| 974 | mlx5_ib_populate_pas(dev, ubuffer->umem, page_shift, pas, 0); |
| 975 | |
| 976 | qpc = MLX5_ADDR_OF(create_qp_in, *in, qpc); |
| 977 | |
| 978 | MLX5_SET(qpc, qpc, log_page_size, page_shift - MLX5_ADAPTER_PAGE_SHIFT); |
| 979 | MLX5_SET(qpc, qpc, page_offset, offset); |
| 980 | |
| 981 | MLX5_SET(qpc, qpc, uar_page, uar_index); |
| 982 | if (bfregn != MLX5_IB_INVALID_BFREG) |
| 983 | resp->bfreg_index = adjust_bfregn(dev, &context->bfregi, bfregn); |
| 984 | else |
| 985 | resp->bfreg_index = MLX5_IB_INVALID_BFREG; |
| 986 | qp->bfregn = bfregn; |
| 987 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 988 | err = mlx5_ib_db_map_user(context, udata, ucmd->db_addr, &qp->db); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 989 | if (err) { |
| 990 | mlx5_ib_dbg(dev, "map failed\n"); |
| 991 | goto err_free; |
| 992 | } |
| 993 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 994 | return 0; |
| 995 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 996 | err_free: |
| 997 | kvfree(*in); |
| 998 | |
| 999 | err_umem: |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1000 | ib_umem_release(ubuffer->umem); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1001 | |
| 1002 | err_bfreg: |
| 1003 | if (bfregn != MLX5_IB_INVALID_BFREG) |
| 1004 | mlx5_ib_free_bfreg(dev, &context->bfregi, bfregn); |
| 1005 | return err; |
| 1006 | } |
| 1007 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1008 | static void destroy_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp, |
| 1009 | struct mlx5_ib_qp_base *base, struct ib_udata *udata) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1010 | { |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1011 | struct mlx5_ib_ucontext *context = rdma_udata_to_drv_context( |
| 1012 | udata, struct mlx5_ib_ucontext, ibucontext); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1013 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1014 | if (udata) { |
| 1015 | /* User QP */ |
| 1016 | mlx5_ib_db_unmap_user(context, &qp->db); |
| 1017 | ib_umem_release(base->ubuffer.umem); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1018 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1019 | /* |
| 1020 | * Free only the BFREGs which are handled by the kernel. |
| 1021 | * BFREGs of UARs allocated dynamically are handled by user. |
| 1022 | */ |
| 1023 | if (qp->bfregn != MLX5_IB_INVALID_BFREG) |
| 1024 | mlx5_ib_free_bfreg(dev, &context->bfregi, qp->bfregn); |
| 1025 | return; |
| 1026 | } |
| 1027 | |
| 1028 | /* Kernel QP */ |
| 1029 | kvfree(qp->sq.wqe_head); |
| 1030 | kvfree(qp->sq.w_list); |
| 1031 | kvfree(qp->sq.wrid); |
| 1032 | kvfree(qp->sq.wr_data); |
| 1033 | kvfree(qp->rq.wrid); |
| 1034 | if (qp->db.db) |
| 1035 | mlx5_db_free(dev->mdev, &qp->db); |
| 1036 | if (qp->buf.frags) |
| 1037 | mlx5_frag_buf_free(dev->mdev, &qp->buf); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1038 | } |
| 1039 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1040 | static int _create_kernel_qp(struct mlx5_ib_dev *dev, |
| 1041 | struct ib_qp_init_attr *init_attr, |
| 1042 | struct mlx5_ib_qp *qp, u32 **in, int *inlen, |
| 1043 | struct mlx5_ib_qp_base *base) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1044 | { |
| 1045 | int uar_index; |
| 1046 | void *qpc; |
| 1047 | int err; |
| 1048 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1049 | if (init_attr->qp_type == MLX5_IB_QPT_REG_UMR) |
| 1050 | qp->bf.bfreg = &dev->fp_bfreg; |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1051 | else if (qp->flags & MLX5_IB_QP_CREATE_WC_TEST) |
| 1052 | qp->bf.bfreg = &dev->wc_bfreg; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1053 | else |
| 1054 | qp->bf.bfreg = &dev->bfreg; |
| 1055 | |
| 1056 | /* We need to divide by two since each register is comprised of |
| 1057 | * two buffers of identical size, namely odd and even |
| 1058 | */ |
| 1059 | qp->bf.buf_size = (1 << MLX5_CAP_GEN(dev->mdev, log_bf_reg_size)) / 2; |
| 1060 | uar_index = qp->bf.bfreg->index; |
| 1061 | |
| 1062 | err = calc_sq_size(dev, init_attr, qp); |
| 1063 | if (err < 0) { |
| 1064 | mlx5_ib_dbg(dev, "err %d\n", err); |
| 1065 | return err; |
| 1066 | } |
| 1067 | |
| 1068 | qp->rq.offset = 0; |
| 1069 | qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift; |
| 1070 | base->ubuffer.buf_size = err + (qp->rq.wqe_cnt << qp->rq.wqe_shift); |
| 1071 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1072 | err = mlx5_frag_buf_alloc_node(dev->mdev, base->ubuffer.buf_size, |
| 1073 | &qp->buf, dev->mdev->priv.numa_node); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1074 | if (err) { |
| 1075 | mlx5_ib_dbg(dev, "err %d\n", err); |
| 1076 | return err; |
| 1077 | } |
| 1078 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1079 | if (qp->rq.wqe_cnt) |
| 1080 | mlx5_init_fbc(qp->buf.frags, qp->rq.wqe_shift, |
| 1081 | ilog2(qp->rq.wqe_cnt), &qp->rq.fbc); |
| 1082 | |
| 1083 | if (qp->sq.wqe_cnt) { |
| 1084 | int sq_strides_offset = (qp->sq.offset & (PAGE_SIZE - 1)) / |
| 1085 | MLX5_SEND_WQE_BB; |
| 1086 | mlx5_init_fbc_offset(qp->buf.frags + |
| 1087 | (qp->sq.offset / PAGE_SIZE), |
| 1088 | ilog2(MLX5_SEND_WQE_BB), |
| 1089 | ilog2(qp->sq.wqe_cnt), |
| 1090 | sq_strides_offset, &qp->sq.fbc); |
| 1091 | |
| 1092 | qp->sq.cur_edge = get_sq_edge(&qp->sq, 0); |
| 1093 | } |
| 1094 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1095 | *inlen = MLX5_ST_SZ_BYTES(create_qp_in) + |
| 1096 | MLX5_FLD_SZ_BYTES(create_qp_in, pas[0]) * qp->buf.npages; |
| 1097 | *in = kvzalloc(*inlen, GFP_KERNEL); |
| 1098 | if (!*in) { |
| 1099 | err = -ENOMEM; |
| 1100 | goto err_buf; |
| 1101 | } |
| 1102 | |
| 1103 | qpc = MLX5_ADDR_OF(create_qp_in, *in, qpc); |
| 1104 | MLX5_SET(qpc, qpc, uar_page, uar_index); |
| 1105 | MLX5_SET(qpc, qpc, log_page_size, qp->buf.page_shift - MLX5_ADAPTER_PAGE_SHIFT); |
| 1106 | |
| 1107 | /* Set "fast registration enabled" for all kernel QPs */ |
| 1108 | MLX5_SET(qpc, qpc, fre, 1); |
| 1109 | MLX5_SET(qpc, qpc, rlky, 1); |
| 1110 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1111 | if (qp->flags & MLX5_IB_QP_CREATE_SQPN_QP1) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1112 | MLX5_SET(qpc, qpc, deth_sqpn, 1); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1113 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1114 | mlx5_fill_page_frag_array(&qp->buf, |
| 1115 | (__be64 *)MLX5_ADDR_OF(create_qp_in, |
| 1116 | *in, pas)); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1117 | |
| 1118 | err = mlx5_db_alloc(dev->mdev, &qp->db); |
| 1119 | if (err) { |
| 1120 | mlx5_ib_dbg(dev, "err %d\n", err); |
| 1121 | goto err_free; |
| 1122 | } |
| 1123 | |
| 1124 | qp->sq.wrid = kvmalloc_array(qp->sq.wqe_cnt, |
| 1125 | sizeof(*qp->sq.wrid), GFP_KERNEL); |
| 1126 | qp->sq.wr_data = kvmalloc_array(qp->sq.wqe_cnt, |
| 1127 | sizeof(*qp->sq.wr_data), GFP_KERNEL); |
| 1128 | qp->rq.wrid = kvmalloc_array(qp->rq.wqe_cnt, |
| 1129 | sizeof(*qp->rq.wrid), GFP_KERNEL); |
| 1130 | qp->sq.w_list = kvmalloc_array(qp->sq.wqe_cnt, |
| 1131 | sizeof(*qp->sq.w_list), GFP_KERNEL); |
| 1132 | qp->sq.wqe_head = kvmalloc_array(qp->sq.wqe_cnt, |
| 1133 | sizeof(*qp->sq.wqe_head), GFP_KERNEL); |
| 1134 | |
| 1135 | if (!qp->sq.wrid || !qp->sq.wr_data || !qp->rq.wrid || |
| 1136 | !qp->sq.w_list || !qp->sq.wqe_head) { |
| 1137 | err = -ENOMEM; |
| 1138 | goto err_wrid; |
| 1139 | } |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1140 | |
| 1141 | return 0; |
| 1142 | |
| 1143 | err_wrid: |
| 1144 | kvfree(qp->sq.wqe_head); |
| 1145 | kvfree(qp->sq.w_list); |
| 1146 | kvfree(qp->sq.wrid); |
| 1147 | kvfree(qp->sq.wr_data); |
| 1148 | kvfree(qp->rq.wrid); |
| 1149 | mlx5_db_free(dev->mdev, &qp->db); |
| 1150 | |
| 1151 | err_free: |
| 1152 | kvfree(*in); |
| 1153 | |
| 1154 | err_buf: |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1155 | mlx5_frag_buf_free(dev->mdev, &qp->buf); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1156 | return err; |
| 1157 | } |
| 1158 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1159 | static u32 get_rx_type(struct mlx5_ib_qp *qp, struct ib_qp_init_attr *attr) |
| 1160 | { |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1161 | if (attr->srq || (qp->type == IB_QPT_XRC_TGT) || |
| 1162 | (qp->type == MLX5_IB_QPT_DCI) || (qp->type == IB_QPT_XRC_INI)) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1163 | return MLX5_SRQ_RQ; |
| 1164 | else if (!qp->has_rq) |
| 1165 | return MLX5_ZERO_LEN_RQ; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1166 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1167 | return MLX5_NON_ZERO_RQ; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1168 | } |
| 1169 | |
| 1170 | static int create_raw_packet_qp_tis(struct mlx5_ib_dev *dev, |
| 1171 | struct mlx5_ib_qp *qp, |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1172 | struct mlx5_ib_sq *sq, u32 tdn, |
| 1173 | struct ib_pd *pd) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1174 | { |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1175 | u32 in[MLX5_ST_SZ_DW(create_tis_in)] = {}; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1176 | void *tisc = MLX5_ADDR_OF(create_tis_in, in, ctx); |
| 1177 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1178 | MLX5_SET(create_tis_in, in, uid, to_mpd(pd)->uid); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1179 | MLX5_SET(tisc, tisc, transport_domain, tdn); |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1180 | if (qp->flags & IB_QP_CREATE_SOURCE_QPN) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1181 | MLX5_SET(tisc, tisc, underlay_qpn, qp->underlay_qpn); |
| 1182 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1183 | return mlx5_core_create_tis(dev->mdev, in, &sq->tisn); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1184 | } |
| 1185 | |
| 1186 | static void destroy_raw_packet_qp_tis(struct mlx5_ib_dev *dev, |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1187 | struct mlx5_ib_sq *sq, struct ib_pd *pd) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1188 | { |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1189 | mlx5_cmd_destroy_tis(dev->mdev, sq->tisn, to_mpd(pd)->uid); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1190 | } |
| 1191 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1192 | static void destroy_flow_rule_vport_sq(struct mlx5_ib_sq *sq) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1193 | { |
| 1194 | if (sq->flow_rule) |
| 1195 | mlx5_del_flow_rules(sq->flow_rule); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1196 | sq->flow_rule = NULL; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1197 | } |
| 1198 | |
| 1199 | static int create_raw_packet_qp_sq(struct mlx5_ib_dev *dev, |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1200 | struct ib_udata *udata, |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1201 | struct mlx5_ib_sq *sq, void *qpin, |
| 1202 | struct ib_pd *pd) |
| 1203 | { |
| 1204 | struct mlx5_ib_ubuffer *ubuffer = &sq->ubuffer; |
| 1205 | __be64 *pas; |
| 1206 | void *in; |
| 1207 | void *sqc; |
| 1208 | void *qpc = MLX5_ADDR_OF(create_qp_in, qpin, qpc); |
| 1209 | void *wq; |
| 1210 | int inlen; |
| 1211 | int err; |
| 1212 | int page_shift = 0; |
| 1213 | int npages; |
| 1214 | int ncont = 0; |
| 1215 | u32 offset = 0; |
| 1216 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1217 | err = mlx5_ib_umem_get(dev, udata, ubuffer->buf_addr, ubuffer->buf_size, |
| 1218 | &sq->ubuffer.umem, &npages, &page_shift, &ncont, |
| 1219 | &offset); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1220 | if (err) |
| 1221 | return err; |
| 1222 | |
| 1223 | inlen = MLX5_ST_SZ_BYTES(create_sq_in) + sizeof(u64) * ncont; |
| 1224 | in = kvzalloc(inlen, GFP_KERNEL); |
| 1225 | if (!in) { |
| 1226 | err = -ENOMEM; |
| 1227 | goto err_umem; |
| 1228 | } |
| 1229 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1230 | MLX5_SET(create_sq_in, in, uid, to_mpd(pd)->uid); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1231 | sqc = MLX5_ADDR_OF(create_sq_in, in, ctx); |
| 1232 | MLX5_SET(sqc, sqc, flush_in_error_en, 1); |
| 1233 | if (MLX5_CAP_ETH(dev->mdev, multi_pkt_send_wqe)) |
| 1234 | MLX5_SET(sqc, sqc, allow_multi_pkt_send_wqe, 1); |
| 1235 | MLX5_SET(sqc, sqc, state, MLX5_SQC_STATE_RST); |
| 1236 | MLX5_SET(sqc, sqc, user_index, MLX5_GET(qpc, qpc, user_index)); |
| 1237 | MLX5_SET(sqc, sqc, cqn, MLX5_GET(qpc, qpc, cqn_snd)); |
| 1238 | MLX5_SET(sqc, sqc, tis_lst_sz, 1); |
| 1239 | MLX5_SET(sqc, sqc, tis_num_0, sq->tisn); |
| 1240 | if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) && |
| 1241 | MLX5_CAP_ETH(dev->mdev, swp)) |
| 1242 | MLX5_SET(sqc, sqc, allow_swp, 1); |
| 1243 | |
| 1244 | wq = MLX5_ADDR_OF(sqc, sqc, wq); |
| 1245 | MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC); |
| 1246 | MLX5_SET(wq, wq, pd, MLX5_GET(qpc, qpc, pd)); |
| 1247 | MLX5_SET(wq, wq, uar_page, MLX5_GET(qpc, qpc, uar_page)); |
| 1248 | MLX5_SET64(wq, wq, dbr_addr, MLX5_GET64(qpc, qpc, dbr_addr)); |
| 1249 | MLX5_SET(wq, wq, log_wq_stride, ilog2(MLX5_SEND_WQE_BB)); |
| 1250 | MLX5_SET(wq, wq, log_wq_sz, MLX5_GET(qpc, qpc, log_sq_size)); |
| 1251 | MLX5_SET(wq, wq, log_wq_pg_sz, page_shift - MLX5_ADAPTER_PAGE_SHIFT); |
| 1252 | MLX5_SET(wq, wq, page_offset, offset); |
| 1253 | |
| 1254 | pas = (__be64 *)MLX5_ADDR_OF(wq, wq, pas); |
| 1255 | mlx5_ib_populate_pas(dev, sq->ubuffer.umem, page_shift, pas, 0); |
| 1256 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1257 | err = mlx5_core_create_sq_tracked(dev, in, inlen, &sq->base.mqp); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1258 | |
| 1259 | kvfree(in); |
| 1260 | |
| 1261 | if (err) |
| 1262 | goto err_umem; |
| 1263 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1264 | return 0; |
| 1265 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1266 | err_umem: |
| 1267 | ib_umem_release(sq->ubuffer.umem); |
| 1268 | sq->ubuffer.umem = NULL; |
| 1269 | |
| 1270 | return err; |
| 1271 | } |
| 1272 | |
| 1273 | static void destroy_raw_packet_qp_sq(struct mlx5_ib_dev *dev, |
| 1274 | struct mlx5_ib_sq *sq) |
| 1275 | { |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1276 | destroy_flow_rule_vport_sq(sq); |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1277 | mlx5_core_destroy_sq_tracked(dev, &sq->base.mqp); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1278 | ib_umem_release(sq->ubuffer.umem); |
| 1279 | } |
| 1280 | |
| 1281 | static size_t get_rq_pas_size(void *qpc) |
| 1282 | { |
| 1283 | u32 log_page_size = MLX5_GET(qpc, qpc, log_page_size) + 12; |
| 1284 | u32 log_rq_stride = MLX5_GET(qpc, qpc, log_rq_stride); |
| 1285 | u32 log_rq_size = MLX5_GET(qpc, qpc, log_rq_size); |
| 1286 | u32 page_offset = MLX5_GET(qpc, qpc, page_offset); |
| 1287 | u32 po_quanta = 1 << (log_page_size - 6); |
| 1288 | u32 rq_sz = 1 << (log_rq_size + 4 + log_rq_stride); |
| 1289 | u32 page_size = 1 << log_page_size; |
| 1290 | u32 rq_sz_po = rq_sz + (page_offset * po_quanta); |
| 1291 | u32 rq_num_pas = (rq_sz_po + page_size - 1) / page_size; |
| 1292 | |
| 1293 | return rq_num_pas * sizeof(u64); |
| 1294 | } |
| 1295 | |
| 1296 | static int create_raw_packet_qp_rq(struct mlx5_ib_dev *dev, |
| 1297 | struct mlx5_ib_rq *rq, void *qpin, |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1298 | size_t qpinlen, struct ib_pd *pd) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1299 | { |
| 1300 | struct mlx5_ib_qp *mqp = rq->base.container_mibqp; |
| 1301 | __be64 *pas; |
| 1302 | __be64 *qp_pas; |
| 1303 | void *in; |
| 1304 | void *rqc; |
| 1305 | void *wq; |
| 1306 | void *qpc = MLX5_ADDR_OF(create_qp_in, qpin, qpc); |
| 1307 | size_t rq_pas_size = get_rq_pas_size(qpc); |
| 1308 | size_t inlen; |
| 1309 | int err; |
| 1310 | |
| 1311 | if (qpinlen < rq_pas_size + MLX5_BYTE_OFF(create_qp_in, pas)) |
| 1312 | return -EINVAL; |
| 1313 | |
| 1314 | inlen = MLX5_ST_SZ_BYTES(create_rq_in) + rq_pas_size; |
| 1315 | in = kvzalloc(inlen, GFP_KERNEL); |
| 1316 | if (!in) |
| 1317 | return -ENOMEM; |
| 1318 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1319 | MLX5_SET(create_rq_in, in, uid, to_mpd(pd)->uid); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1320 | rqc = MLX5_ADDR_OF(create_rq_in, in, ctx); |
| 1321 | if (!(rq->flags & MLX5_IB_RQ_CVLAN_STRIPPING)) |
| 1322 | MLX5_SET(rqc, rqc, vsd, 1); |
| 1323 | MLX5_SET(rqc, rqc, mem_rq_type, MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE); |
| 1324 | MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RST); |
| 1325 | MLX5_SET(rqc, rqc, flush_in_error_en, 1); |
| 1326 | MLX5_SET(rqc, rqc, user_index, MLX5_GET(qpc, qpc, user_index)); |
| 1327 | MLX5_SET(rqc, rqc, cqn, MLX5_GET(qpc, qpc, cqn_rcv)); |
| 1328 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1329 | if (mqp->flags & IB_QP_CREATE_SCATTER_FCS) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1330 | MLX5_SET(rqc, rqc, scatter_fcs, 1); |
| 1331 | |
| 1332 | wq = MLX5_ADDR_OF(rqc, rqc, wq); |
| 1333 | MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC); |
| 1334 | if (rq->flags & MLX5_IB_RQ_PCI_WRITE_END_PADDING) |
| 1335 | MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN); |
| 1336 | MLX5_SET(wq, wq, page_offset, MLX5_GET(qpc, qpc, page_offset)); |
| 1337 | MLX5_SET(wq, wq, pd, MLX5_GET(qpc, qpc, pd)); |
| 1338 | MLX5_SET64(wq, wq, dbr_addr, MLX5_GET64(qpc, qpc, dbr_addr)); |
| 1339 | MLX5_SET(wq, wq, log_wq_stride, MLX5_GET(qpc, qpc, log_rq_stride) + 4); |
| 1340 | MLX5_SET(wq, wq, log_wq_pg_sz, MLX5_GET(qpc, qpc, log_page_size)); |
| 1341 | MLX5_SET(wq, wq, log_wq_sz, MLX5_GET(qpc, qpc, log_rq_size)); |
| 1342 | |
| 1343 | pas = (__be64 *)MLX5_ADDR_OF(wq, wq, pas); |
| 1344 | qp_pas = (__be64 *)MLX5_ADDR_OF(create_qp_in, qpin, pas); |
| 1345 | memcpy(pas, qp_pas, rq_pas_size); |
| 1346 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1347 | err = mlx5_core_create_rq_tracked(dev, in, inlen, &rq->base.mqp); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1348 | |
| 1349 | kvfree(in); |
| 1350 | |
| 1351 | return err; |
| 1352 | } |
| 1353 | |
| 1354 | static void destroy_raw_packet_qp_rq(struct mlx5_ib_dev *dev, |
| 1355 | struct mlx5_ib_rq *rq) |
| 1356 | { |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1357 | mlx5_core_destroy_rq_tracked(dev, &rq->base.mqp); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1358 | } |
| 1359 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1360 | static void destroy_raw_packet_qp_tir(struct mlx5_ib_dev *dev, |
| 1361 | struct mlx5_ib_rq *rq, |
| 1362 | u32 qp_flags_en, |
| 1363 | struct ib_pd *pd) |
| 1364 | { |
| 1365 | if (qp_flags_en & (MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_UC | |
| 1366 | MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_MC)) |
| 1367 | mlx5_ib_disable_lb(dev, false, true); |
| 1368 | mlx5_cmd_destroy_tir(dev->mdev, rq->tirn, to_mpd(pd)->uid); |
| 1369 | } |
| 1370 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1371 | static int create_raw_packet_qp_tir(struct mlx5_ib_dev *dev, |
| 1372 | struct mlx5_ib_rq *rq, u32 tdn, |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1373 | u32 *qp_flags_en, struct ib_pd *pd, |
| 1374 | u32 *out) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1375 | { |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1376 | u8 lb_flag = 0; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1377 | u32 *in; |
| 1378 | void *tirc; |
| 1379 | int inlen; |
| 1380 | int err; |
| 1381 | |
| 1382 | inlen = MLX5_ST_SZ_BYTES(create_tir_in); |
| 1383 | in = kvzalloc(inlen, GFP_KERNEL); |
| 1384 | if (!in) |
| 1385 | return -ENOMEM; |
| 1386 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1387 | MLX5_SET(create_tir_in, in, uid, to_mpd(pd)->uid); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1388 | tirc = MLX5_ADDR_OF(create_tir_in, in, ctx); |
| 1389 | MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_DIRECT); |
| 1390 | MLX5_SET(tirc, tirc, inline_rqn, rq->base.mqp.qpn); |
| 1391 | MLX5_SET(tirc, tirc, transport_domain, tdn); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1392 | if (*qp_flags_en & MLX5_QP_FLAG_TUNNEL_OFFLOADS) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1393 | MLX5_SET(tirc, tirc, tunneled_offload_en, 1); |
| 1394 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1395 | if (*qp_flags_en & MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_UC) |
| 1396 | lb_flag |= MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1397 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1398 | if (*qp_flags_en & MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_MC) |
| 1399 | lb_flag |= MLX5_TIRC_SELF_LB_BLOCK_BLOCK_MULTICAST; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1400 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1401 | if (dev->is_rep) { |
| 1402 | lb_flag |= MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST; |
| 1403 | *qp_flags_en |= MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_UC; |
| 1404 | } |
| 1405 | |
| 1406 | MLX5_SET(tirc, tirc, self_lb_block, lb_flag); |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1407 | MLX5_SET(create_tir_in, in, opcode, MLX5_CMD_OP_CREATE_TIR); |
| 1408 | err = mlx5_cmd_exec_inout(dev->mdev, create_tir, in, out); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1409 | rq->tirn = MLX5_GET(create_tir_out, out, tirn); |
| 1410 | if (!err && MLX5_GET(tirc, tirc, self_lb_block)) { |
| 1411 | err = mlx5_ib_enable_lb(dev, false, true); |
| 1412 | |
| 1413 | if (err) |
| 1414 | destroy_raw_packet_qp_tir(dev, rq, 0, pd); |
| 1415 | } |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1416 | kvfree(in); |
| 1417 | |
| 1418 | return err; |
| 1419 | } |
| 1420 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1421 | static int create_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp, |
| 1422 | u32 *in, size_t inlen, |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1423 | struct ib_pd *pd, |
| 1424 | struct ib_udata *udata, |
| 1425 | struct mlx5_ib_create_qp_resp *resp) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1426 | { |
| 1427 | struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp; |
| 1428 | struct mlx5_ib_sq *sq = &raw_packet_qp->sq; |
| 1429 | struct mlx5_ib_rq *rq = &raw_packet_qp->rq; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1430 | struct mlx5_ib_ucontext *mucontext = rdma_udata_to_drv_context( |
| 1431 | udata, struct mlx5_ib_ucontext, ibucontext); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1432 | int err; |
| 1433 | u32 tdn = mucontext->tdn; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1434 | u16 uid = to_mpd(pd)->uid; |
| 1435 | u32 out[MLX5_ST_SZ_DW(create_tir_out)] = {}; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1436 | |
Olivier Deprez | 0e64123 | 2021-09-23 10:07:05 +0200 | [diff] [blame] | 1437 | if (!qp->sq.wqe_cnt && !qp->rq.wqe_cnt) |
| 1438 | return -EINVAL; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1439 | if (qp->sq.wqe_cnt) { |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1440 | err = create_raw_packet_qp_tis(dev, qp, sq, tdn, pd); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1441 | if (err) |
| 1442 | return err; |
| 1443 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1444 | err = create_raw_packet_qp_sq(dev, udata, sq, in, pd); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1445 | if (err) |
| 1446 | goto err_destroy_tis; |
| 1447 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1448 | if (uid) { |
| 1449 | resp->tisn = sq->tisn; |
| 1450 | resp->comp_mask |= MLX5_IB_CREATE_QP_RESP_MASK_TISN; |
| 1451 | resp->sqn = sq->base.mqp.qpn; |
| 1452 | resp->comp_mask |= MLX5_IB_CREATE_QP_RESP_MASK_SQN; |
| 1453 | } |
| 1454 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1455 | sq->base.container_mibqp = qp; |
| 1456 | sq->base.mqp.event = mlx5_ib_qp_event; |
| 1457 | } |
| 1458 | |
| 1459 | if (qp->rq.wqe_cnt) { |
| 1460 | rq->base.container_mibqp = qp; |
| 1461 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1462 | if (qp->flags & IB_QP_CREATE_CVLAN_STRIPPING) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1463 | rq->flags |= MLX5_IB_RQ_CVLAN_STRIPPING; |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1464 | if (qp->flags & IB_QP_CREATE_PCI_WRITE_END_PADDING) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1465 | rq->flags |= MLX5_IB_RQ_PCI_WRITE_END_PADDING; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1466 | err = create_raw_packet_qp_rq(dev, rq, in, inlen, pd); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1467 | if (err) |
| 1468 | goto err_destroy_sq; |
| 1469 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1470 | err = create_raw_packet_qp_tir(dev, rq, tdn, &qp->flags_en, pd, |
| 1471 | out); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1472 | if (err) |
| 1473 | goto err_destroy_rq; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1474 | |
| 1475 | if (uid) { |
| 1476 | resp->rqn = rq->base.mqp.qpn; |
| 1477 | resp->comp_mask |= MLX5_IB_CREATE_QP_RESP_MASK_RQN; |
| 1478 | resp->tirn = rq->tirn; |
| 1479 | resp->comp_mask |= MLX5_IB_CREATE_QP_RESP_MASK_TIRN; |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1480 | if (MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev, sw_owner) || |
| 1481 | MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev, sw_owner_v2)) { |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1482 | resp->tir_icm_addr = MLX5_GET( |
| 1483 | create_tir_out, out, icm_address_31_0); |
| 1484 | resp->tir_icm_addr |= |
| 1485 | (u64)MLX5_GET(create_tir_out, out, |
| 1486 | icm_address_39_32) |
| 1487 | << 32; |
| 1488 | resp->tir_icm_addr |= |
| 1489 | (u64)MLX5_GET(create_tir_out, out, |
| 1490 | icm_address_63_40) |
| 1491 | << 40; |
| 1492 | resp->comp_mask |= |
| 1493 | MLX5_IB_CREATE_QP_RESP_MASK_TIR_ICM_ADDR; |
| 1494 | } |
| 1495 | } |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1496 | } |
| 1497 | |
| 1498 | qp->trans_qp.base.mqp.qpn = qp->sq.wqe_cnt ? sq->base.mqp.qpn : |
| 1499 | rq->base.mqp.qpn; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1500 | return 0; |
| 1501 | |
| 1502 | err_destroy_rq: |
| 1503 | destroy_raw_packet_qp_rq(dev, rq); |
| 1504 | err_destroy_sq: |
| 1505 | if (!qp->sq.wqe_cnt) |
| 1506 | return err; |
| 1507 | destroy_raw_packet_qp_sq(dev, sq); |
| 1508 | err_destroy_tis: |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1509 | destroy_raw_packet_qp_tis(dev, sq, pd); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1510 | |
| 1511 | return err; |
| 1512 | } |
| 1513 | |
| 1514 | static void destroy_raw_packet_qp(struct mlx5_ib_dev *dev, |
| 1515 | struct mlx5_ib_qp *qp) |
| 1516 | { |
| 1517 | struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp; |
| 1518 | struct mlx5_ib_sq *sq = &raw_packet_qp->sq; |
| 1519 | struct mlx5_ib_rq *rq = &raw_packet_qp->rq; |
| 1520 | |
| 1521 | if (qp->rq.wqe_cnt) { |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1522 | destroy_raw_packet_qp_tir(dev, rq, qp->flags_en, qp->ibqp.pd); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1523 | destroy_raw_packet_qp_rq(dev, rq); |
| 1524 | } |
| 1525 | |
| 1526 | if (qp->sq.wqe_cnt) { |
| 1527 | destroy_raw_packet_qp_sq(dev, sq); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1528 | destroy_raw_packet_qp_tis(dev, sq, qp->ibqp.pd); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1529 | } |
| 1530 | } |
| 1531 | |
| 1532 | static void raw_packet_qp_copy_info(struct mlx5_ib_qp *qp, |
| 1533 | struct mlx5_ib_raw_packet_qp *raw_packet_qp) |
| 1534 | { |
| 1535 | struct mlx5_ib_sq *sq = &raw_packet_qp->sq; |
| 1536 | struct mlx5_ib_rq *rq = &raw_packet_qp->rq; |
| 1537 | |
| 1538 | sq->sq = &qp->sq; |
| 1539 | rq->rq = &qp->rq; |
| 1540 | sq->doorbell = &qp->db; |
| 1541 | rq->doorbell = &qp->db; |
| 1542 | } |
| 1543 | |
| 1544 | static void destroy_rss_raw_qp_tir(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp) |
| 1545 | { |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1546 | if (qp->flags_en & (MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_UC | |
| 1547 | MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_MC)) |
| 1548 | mlx5_ib_disable_lb(dev, false, true); |
| 1549 | mlx5_cmd_destroy_tir(dev->mdev, qp->rss_qp.tirn, |
| 1550 | to_mpd(qp->ibqp.pd)->uid); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1551 | } |
| 1552 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1553 | struct mlx5_create_qp_params { |
| 1554 | struct ib_udata *udata; |
| 1555 | size_t inlen; |
| 1556 | size_t outlen; |
| 1557 | size_t ucmd_size; |
| 1558 | void *ucmd; |
| 1559 | u8 is_rss_raw : 1; |
| 1560 | struct ib_qp_init_attr *attr; |
| 1561 | u32 uidx; |
| 1562 | struct mlx5_ib_create_qp_resp resp; |
| 1563 | }; |
| 1564 | |
| 1565 | static int create_rss_raw_qp_tir(struct mlx5_ib_dev *dev, struct ib_pd *pd, |
| 1566 | struct mlx5_ib_qp *qp, |
| 1567 | struct mlx5_create_qp_params *params) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1568 | { |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1569 | struct ib_qp_init_attr *init_attr = params->attr; |
| 1570 | struct mlx5_ib_create_qp_rss *ucmd = params->ucmd; |
| 1571 | struct ib_udata *udata = params->udata; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1572 | struct mlx5_ib_ucontext *mucontext = rdma_udata_to_drv_context( |
| 1573 | udata, struct mlx5_ib_ucontext, ibucontext); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1574 | int inlen; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1575 | int outlen; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1576 | int err; |
| 1577 | u32 *in; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1578 | u32 *out; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1579 | void *tirc; |
| 1580 | void *hfso; |
| 1581 | u32 selected_fields = 0; |
| 1582 | u32 outer_l4; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1583 | u32 tdn = mucontext->tdn; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1584 | u8 lb_flag = 0; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1585 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1586 | if (ucmd->comp_mask) { |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1587 | mlx5_ib_dbg(dev, "invalid comp mask\n"); |
| 1588 | return -EOPNOTSUPP; |
| 1589 | } |
| 1590 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1591 | if (ucmd->rx_hash_fields_mask & MLX5_RX_HASH_INNER && |
| 1592 | !(ucmd->flags & MLX5_QP_FLAG_TUNNEL_OFFLOADS)) { |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1593 | mlx5_ib_dbg(dev, "Tunnel offloads must be set for inner RSS\n"); |
| 1594 | return -EOPNOTSUPP; |
| 1595 | } |
| 1596 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1597 | if (dev->is_rep) |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1598 | qp->flags_en |= MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_UC; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1599 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1600 | if (qp->flags_en & MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_UC) |
| 1601 | lb_flag |= MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST; |
| 1602 | |
| 1603 | if (qp->flags_en & MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_MC) |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1604 | lb_flag |= MLX5_TIRC_SELF_LB_BLOCK_BLOCK_MULTICAST; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1605 | |
| 1606 | inlen = MLX5_ST_SZ_BYTES(create_tir_in); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1607 | outlen = MLX5_ST_SZ_BYTES(create_tir_out); |
| 1608 | in = kvzalloc(inlen + outlen, GFP_KERNEL); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1609 | if (!in) |
| 1610 | return -ENOMEM; |
| 1611 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1612 | out = in + MLX5_ST_SZ_DW(create_tir_in); |
| 1613 | MLX5_SET(create_tir_in, in, uid, to_mpd(pd)->uid); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1614 | tirc = MLX5_ADDR_OF(create_tir_in, in, ctx); |
| 1615 | MLX5_SET(tirc, tirc, disp_type, |
| 1616 | MLX5_TIRC_DISP_TYPE_INDIRECT); |
| 1617 | MLX5_SET(tirc, tirc, indirect_table, |
| 1618 | init_attr->rwq_ind_tbl->ind_tbl_num); |
| 1619 | MLX5_SET(tirc, tirc, transport_domain, tdn); |
| 1620 | |
| 1621 | hfso = MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer); |
| 1622 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1623 | if (ucmd->flags & MLX5_QP_FLAG_TUNNEL_OFFLOADS) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1624 | MLX5_SET(tirc, tirc, tunneled_offload_en, 1); |
| 1625 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1626 | MLX5_SET(tirc, tirc, self_lb_block, lb_flag); |
| 1627 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1628 | if (ucmd->rx_hash_fields_mask & MLX5_RX_HASH_INNER) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1629 | hfso = MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_inner); |
| 1630 | else |
| 1631 | hfso = MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer); |
| 1632 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1633 | switch (ucmd->rx_hash_function) { |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1634 | case MLX5_RX_HASH_FUNC_TOEPLITZ: |
| 1635 | { |
| 1636 | void *rss_key = MLX5_ADDR_OF(tirc, tirc, rx_hash_toeplitz_key); |
| 1637 | size_t len = MLX5_FLD_SZ_BYTES(tirc, rx_hash_toeplitz_key); |
| 1638 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1639 | if (len != ucmd->rx_key_len) { |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1640 | err = -EINVAL; |
| 1641 | goto err; |
| 1642 | } |
| 1643 | |
| 1644 | MLX5_SET(tirc, tirc, rx_hash_fn, MLX5_RX_HASH_FN_TOEPLITZ); |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1645 | memcpy(rss_key, ucmd->rx_hash_key, len); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1646 | break; |
| 1647 | } |
| 1648 | default: |
| 1649 | err = -EOPNOTSUPP; |
| 1650 | goto err; |
| 1651 | } |
| 1652 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1653 | if (!ucmd->rx_hash_fields_mask) { |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1654 | /* special case when this TIR serves as steering entry without hashing */ |
| 1655 | if (!init_attr->rwq_ind_tbl->log_ind_tbl_size) |
| 1656 | goto create_tir; |
| 1657 | err = -EINVAL; |
| 1658 | goto err; |
| 1659 | } |
| 1660 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1661 | if (((ucmd->rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) || |
| 1662 | (ucmd->rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4)) && |
| 1663 | ((ucmd->rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6) || |
| 1664 | (ucmd->rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))) { |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1665 | err = -EINVAL; |
| 1666 | goto err; |
| 1667 | } |
| 1668 | |
| 1669 | /* If none of IPV4 & IPV6 SRC/DST was set - this bit field is ignored */ |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1670 | if ((ucmd->rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) || |
| 1671 | (ucmd->rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4)) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1672 | MLX5_SET(rx_hash_field_select, hfso, l3_prot_type, |
| 1673 | MLX5_L3_PROT_TYPE_IPV4); |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1674 | else if ((ucmd->rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6) || |
| 1675 | (ucmd->rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6)) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1676 | MLX5_SET(rx_hash_field_select, hfso, l3_prot_type, |
| 1677 | MLX5_L3_PROT_TYPE_IPV6); |
| 1678 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1679 | outer_l4 = ((ucmd->rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) || |
| 1680 | (ucmd->rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP)) |
| 1681 | << 0 | |
| 1682 | ((ucmd->rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP) || |
| 1683 | (ucmd->rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP)) |
| 1684 | << 1 | |
| 1685 | (ucmd->rx_hash_fields_mask & MLX5_RX_HASH_IPSEC_SPI) << 2; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1686 | |
| 1687 | /* Check that only one l4 protocol is set */ |
| 1688 | if (outer_l4 & (outer_l4 - 1)) { |
| 1689 | err = -EINVAL; |
| 1690 | goto err; |
| 1691 | } |
| 1692 | |
| 1693 | /* If none of TCP & UDP SRC/DST was set - this bit field is ignored */ |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1694 | if ((ucmd->rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) || |
| 1695 | (ucmd->rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP)) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1696 | MLX5_SET(rx_hash_field_select, hfso, l4_prot_type, |
| 1697 | MLX5_L4_PROT_TYPE_TCP); |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1698 | else if ((ucmd->rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP) || |
| 1699 | (ucmd->rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP)) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1700 | MLX5_SET(rx_hash_field_select, hfso, l4_prot_type, |
| 1701 | MLX5_L4_PROT_TYPE_UDP); |
| 1702 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1703 | if ((ucmd->rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) || |
| 1704 | (ucmd->rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6)) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1705 | selected_fields |= MLX5_HASH_FIELD_SEL_SRC_IP; |
| 1706 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1707 | if ((ucmd->rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4) || |
| 1708 | (ucmd->rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6)) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1709 | selected_fields |= MLX5_HASH_FIELD_SEL_DST_IP; |
| 1710 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1711 | if ((ucmd->rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) || |
| 1712 | (ucmd->rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP)) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1713 | selected_fields |= MLX5_HASH_FIELD_SEL_L4_SPORT; |
| 1714 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1715 | if ((ucmd->rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP) || |
| 1716 | (ucmd->rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP)) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1717 | selected_fields |= MLX5_HASH_FIELD_SEL_L4_DPORT; |
| 1718 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1719 | if (ucmd->rx_hash_fields_mask & MLX5_RX_HASH_IPSEC_SPI) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1720 | selected_fields |= MLX5_HASH_FIELD_SEL_IPSEC_SPI; |
| 1721 | |
| 1722 | MLX5_SET(rx_hash_field_select, hfso, selected_fields, selected_fields); |
| 1723 | |
| 1724 | create_tir: |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1725 | MLX5_SET(create_tir_in, in, opcode, MLX5_CMD_OP_CREATE_TIR); |
| 1726 | err = mlx5_cmd_exec_inout(dev->mdev, create_tir, in, out); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1727 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1728 | qp->rss_qp.tirn = MLX5_GET(create_tir_out, out, tirn); |
| 1729 | if (!err && MLX5_GET(tirc, tirc, self_lb_block)) { |
| 1730 | err = mlx5_ib_enable_lb(dev, false, true); |
| 1731 | |
| 1732 | if (err) |
| 1733 | mlx5_cmd_destroy_tir(dev->mdev, qp->rss_qp.tirn, |
| 1734 | to_mpd(pd)->uid); |
| 1735 | } |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1736 | |
| 1737 | if (err) |
| 1738 | goto err; |
| 1739 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1740 | if (mucontext->devx_uid) { |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1741 | params->resp.comp_mask |= MLX5_IB_CREATE_QP_RESP_MASK_TIRN; |
| 1742 | params->resp.tirn = qp->rss_qp.tirn; |
| 1743 | if (MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev, sw_owner) || |
| 1744 | MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev, sw_owner_v2)) { |
| 1745 | params->resp.tir_icm_addr = |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1746 | MLX5_GET(create_tir_out, out, icm_address_31_0); |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1747 | params->resp.tir_icm_addr |= |
| 1748 | (u64)MLX5_GET(create_tir_out, out, |
| 1749 | icm_address_39_32) |
| 1750 | << 32; |
| 1751 | params->resp.tir_icm_addr |= |
| 1752 | (u64)MLX5_GET(create_tir_out, out, |
| 1753 | icm_address_63_40) |
| 1754 | << 40; |
| 1755 | params->resp.comp_mask |= |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1756 | MLX5_IB_CREATE_QP_RESP_MASK_TIR_ICM_ADDR; |
| 1757 | } |
| 1758 | } |
| 1759 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1760 | kvfree(in); |
| 1761 | /* qpn is reserved for that QP */ |
| 1762 | qp->trans_qp.base.mqp.qpn = 0; |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1763 | qp->is_rss = true; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1764 | return 0; |
| 1765 | |
| 1766 | err: |
| 1767 | kvfree(in); |
| 1768 | return err; |
| 1769 | } |
| 1770 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1771 | static void configure_requester_scat_cqe(struct mlx5_ib_dev *dev, |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1772 | struct mlx5_ib_qp *qp, |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1773 | struct ib_qp_init_attr *init_attr, |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1774 | void *qpc) |
| 1775 | { |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1776 | int scqe_sz; |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1777 | bool allow_scat_cqe = false; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1778 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1779 | allow_scat_cqe = qp->flags_en & MLX5_QP_FLAG_ALLOW_SCATTER_CQE; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1780 | |
| 1781 | if (!allow_scat_cqe && init_attr->sq_sig_type != IB_SIGNAL_ALL_WR) |
| 1782 | return; |
| 1783 | |
| 1784 | scqe_sz = mlx5_ib_get_cqe_size(init_attr->send_cq); |
| 1785 | if (scqe_sz == 128) { |
| 1786 | MLX5_SET(qpc, qpc, cs_req, MLX5_REQ_SCAT_DATA64_CQE); |
| 1787 | return; |
| 1788 | } |
| 1789 | |
| 1790 | if (init_attr->qp_type != MLX5_IB_QPT_DCI || |
| 1791 | MLX5_CAP_GEN(dev->mdev, dc_req_scat_data_cqe)) |
| 1792 | MLX5_SET(qpc, qpc, cs_req, MLX5_REQ_SCAT_DATA32_CQE); |
| 1793 | } |
| 1794 | |
| 1795 | static int atomic_size_to_mode(int size_mask) |
| 1796 | { |
| 1797 | /* driver does not support atomic_size > 256B |
| 1798 | * and does not know how to translate bigger sizes |
| 1799 | */ |
| 1800 | int supported_size_mask = size_mask & 0x1ff; |
| 1801 | int log_max_size; |
| 1802 | |
| 1803 | if (!supported_size_mask) |
| 1804 | return -EOPNOTSUPP; |
| 1805 | |
| 1806 | log_max_size = __fls(supported_size_mask); |
| 1807 | |
| 1808 | if (log_max_size > 3) |
| 1809 | return log_max_size; |
| 1810 | |
| 1811 | return MLX5_ATOMIC_MODE_8B; |
| 1812 | } |
| 1813 | |
| 1814 | static int get_atomic_mode(struct mlx5_ib_dev *dev, |
| 1815 | enum ib_qp_type qp_type) |
| 1816 | { |
| 1817 | u8 atomic_operations = MLX5_CAP_ATOMIC(dev->mdev, atomic_operations); |
| 1818 | u8 atomic = MLX5_CAP_GEN(dev->mdev, atomic); |
| 1819 | int atomic_mode = -EOPNOTSUPP; |
| 1820 | int atomic_size_mask; |
| 1821 | |
| 1822 | if (!atomic) |
| 1823 | return -EOPNOTSUPP; |
| 1824 | |
| 1825 | if (qp_type == MLX5_IB_QPT_DCT) |
| 1826 | atomic_size_mask = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_dc); |
| 1827 | else |
| 1828 | atomic_size_mask = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_qp); |
| 1829 | |
| 1830 | if ((atomic_operations & MLX5_ATOMIC_OPS_EXTENDED_CMP_SWAP) || |
| 1831 | (atomic_operations & MLX5_ATOMIC_OPS_EXTENDED_FETCH_ADD)) |
| 1832 | atomic_mode = atomic_size_to_mode(atomic_size_mask); |
| 1833 | |
| 1834 | if (atomic_mode <= 0 && |
| 1835 | (atomic_operations & MLX5_ATOMIC_OPS_CMP_SWAP && |
| 1836 | atomic_operations & MLX5_ATOMIC_OPS_FETCH_ADD)) |
| 1837 | atomic_mode = MLX5_ATOMIC_MODE_IB_COMP; |
| 1838 | |
| 1839 | return atomic_mode; |
| 1840 | } |
| 1841 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1842 | static int create_xrc_tgt_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp, |
| 1843 | struct mlx5_create_qp_params *params) |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1844 | { |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1845 | struct ib_qp_init_attr *attr = params->attr; |
| 1846 | u32 uidx = params->uidx; |
| 1847 | struct mlx5_ib_resources *devr = &dev->devr; |
| 1848 | u32 out[MLX5_ST_SZ_DW(create_qp_out)] = {}; |
| 1849 | int inlen = MLX5_ST_SZ_BYTES(create_qp_in); |
| 1850 | struct mlx5_core_dev *mdev = dev->mdev; |
| 1851 | struct mlx5_ib_qp_base *base; |
| 1852 | unsigned long flags; |
| 1853 | void *qpc; |
| 1854 | u32 *in; |
| 1855 | int err; |
| 1856 | |
| 1857 | if (attr->sq_sig_type == IB_SIGNAL_ALL_WR) |
| 1858 | qp->sq_signal_bits = MLX5_WQE_CTRL_CQ_UPDATE; |
| 1859 | |
| 1860 | in = kvzalloc(inlen, GFP_KERNEL); |
| 1861 | if (!in) |
| 1862 | return -ENOMEM; |
| 1863 | |
| 1864 | qpc = MLX5_ADDR_OF(create_qp_in, in, qpc); |
| 1865 | |
| 1866 | MLX5_SET(qpc, qpc, st, MLX5_QP_ST_XRC); |
| 1867 | MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED); |
| 1868 | MLX5_SET(qpc, qpc, pd, to_mpd(devr->p0)->pdn); |
| 1869 | |
| 1870 | if (qp->flags & IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK) |
| 1871 | MLX5_SET(qpc, qpc, block_lb_mc, 1); |
| 1872 | if (qp->flags & IB_QP_CREATE_CROSS_CHANNEL) |
| 1873 | MLX5_SET(qpc, qpc, cd_master, 1); |
| 1874 | if (qp->flags & IB_QP_CREATE_MANAGED_SEND) |
| 1875 | MLX5_SET(qpc, qpc, cd_slave_send, 1); |
| 1876 | if (qp->flags & IB_QP_CREATE_MANAGED_RECV) |
| 1877 | MLX5_SET(qpc, qpc, cd_slave_receive, 1); |
| 1878 | |
| 1879 | MLX5_SET(qpc, qpc, rq_type, MLX5_SRQ_RQ); |
| 1880 | MLX5_SET(qpc, qpc, no_sq, 1); |
| 1881 | MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(devr->c0)->mcq.cqn); |
| 1882 | MLX5_SET(qpc, qpc, cqn_snd, to_mcq(devr->c0)->mcq.cqn); |
| 1883 | MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s0)->msrq.srqn); |
| 1884 | MLX5_SET(qpc, qpc, xrcd, to_mxrcd(attr->xrcd)->xrcdn); |
| 1885 | MLX5_SET64(qpc, qpc, dbr_addr, qp->db.dma); |
| 1886 | |
| 1887 | /* 0xffffff means we ask to work with cqe version 0 */ |
| 1888 | if (MLX5_CAP_GEN(mdev, cqe_version) == MLX5_CQE_VERSION_V1) |
| 1889 | MLX5_SET(qpc, qpc, user_index, uidx); |
| 1890 | |
| 1891 | if (qp->flags & IB_QP_CREATE_PCI_WRITE_END_PADDING) { |
| 1892 | MLX5_SET(qpc, qpc, end_padding_mode, |
| 1893 | MLX5_WQ_END_PAD_MODE_ALIGN); |
| 1894 | /* Special case to clean flag */ |
| 1895 | qp->flags &= ~IB_QP_CREATE_PCI_WRITE_END_PADDING; |
| 1896 | } |
| 1897 | |
| 1898 | base = &qp->trans_qp.base; |
| 1899 | err = mlx5_qpc_create_qp(dev, &base->mqp, in, inlen, out); |
| 1900 | kvfree(in); |
| 1901 | if (err) |
| 1902 | return err; |
| 1903 | |
| 1904 | base->container_mibqp = qp; |
| 1905 | base->mqp.event = mlx5_ib_qp_event; |
| 1906 | if (MLX5_CAP_GEN(mdev, ece_support)) |
| 1907 | params->resp.ece_options = MLX5_GET(create_qp_out, out, ece); |
| 1908 | |
| 1909 | spin_lock_irqsave(&dev->reset_flow_resource_lock, flags); |
| 1910 | list_add_tail(&qp->qps_list, &dev->qp_list); |
| 1911 | spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags); |
| 1912 | |
| 1913 | qp->trans_qp.xrcdn = to_mxrcd(attr->xrcd)->xrcdn; |
| 1914 | return 0; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1915 | } |
| 1916 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1917 | static int create_user_qp(struct mlx5_ib_dev *dev, struct ib_pd *pd, |
| 1918 | struct mlx5_ib_qp *qp, |
| 1919 | struct mlx5_create_qp_params *params) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1920 | { |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1921 | struct ib_qp_init_attr *init_attr = params->attr; |
| 1922 | struct mlx5_ib_create_qp *ucmd = params->ucmd; |
| 1923 | u32 out[MLX5_ST_SZ_DW(create_qp_out)] = {}; |
| 1924 | struct ib_udata *udata = params->udata; |
| 1925 | u32 uidx = params->uidx; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1926 | struct mlx5_ib_resources *devr = &dev->devr; |
| 1927 | int inlen = MLX5_ST_SZ_BYTES(create_qp_in); |
| 1928 | struct mlx5_core_dev *mdev = dev->mdev; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1929 | struct mlx5_ib_cq *send_cq; |
| 1930 | struct mlx5_ib_cq *recv_cq; |
| 1931 | unsigned long flags; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1932 | struct mlx5_ib_qp_base *base; |
| 1933 | int mlx5_st; |
| 1934 | void *qpc; |
| 1935 | u32 *in; |
| 1936 | int err; |
| 1937 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1938 | spin_lock_init(&qp->sq.lock); |
| 1939 | spin_lock_init(&qp->rq.lock); |
| 1940 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1941 | mlx5_st = to_mlx5_st(qp->type); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1942 | if (mlx5_st < 0) |
| 1943 | return -EINVAL; |
| 1944 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1945 | if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR) |
| 1946 | qp->sq_signal_bits = MLX5_WQE_CTRL_CQ_UPDATE; |
| 1947 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1948 | if (qp->flags & IB_QP_CREATE_SOURCE_QPN) |
| 1949 | qp->underlay_qpn = init_attr->source_qpn; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1950 | |
| 1951 | base = (init_attr->qp_type == IB_QPT_RAW_PACKET || |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1952 | qp->flags & IB_QP_CREATE_SOURCE_QPN) ? |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1953 | &qp->raw_packet_qp.rq.base : |
| 1954 | &qp->trans_qp.base; |
| 1955 | |
| 1956 | qp->has_rq = qp_has_rq(init_attr); |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1957 | err = set_rq_size(dev, &init_attr->cap, qp->has_rq, qp, ucmd); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1958 | if (err) { |
| 1959 | mlx5_ib_dbg(dev, "err %d\n", err); |
| 1960 | return err; |
| 1961 | } |
| 1962 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1963 | if (ucmd->rq_wqe_shift != qp->rq.wqe_shift || |
| 1964 | ucmd->rq_wqe_count != qp->rq.wqe_cnt) |
| 1965 | return -EINVAL; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1966 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1967 | if (ucmd->sq_wqe_count > (1 << MLX5_CAP_GEN(mdev, log_max_qp_sz))) |
| 1968 | return -EINVAL; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1969 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1970 | err = _create_user_qp(dev, pd, qp, udata, init_attr, &in, ¶ms->resp, |
| 1971 | &inlen, base, ucmd); |
| 1972 | if (err) |
| 1973 | return err; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1974 | |
| 1975 | if (is_sqp(init_attr->qp_type)) |
| 1976 | qp->port = init_attr->port_num; |
| 1977 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1978 | if (MLX5_CAP_GEN(mdev, ece_support)) |
| 1979 | MLX5_SET(create_qp_in, in, ece, ucmd->ece_options); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1980 | qpc = MLX5_ADDR_OF(create_qp_in, in, qpc); |
| 1981 | |
| 1982 | MLX5_SET(qpc, qpc, st, mlx5_st); |
| 1983 | MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED); |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1984 | MLX5_SET(qpc, qpc, pd, to_mpd(pd)->pdn); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1985 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1986 | if (qp->flags_en & MLX5_QP_FLAG_SIGNATURE) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1987 | MLX5_SET(qpc, qpc, wq_signature, 1); |
| 1988 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1989 | if (qp->flags & IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1990 | MLX5_SET(qpc, qpc, block_lb_mc, 1); |
| 1991 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1992 | if (qp->flags & IB_QP_CREATE_CROSS_CHANNEL) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1993 | MLX5_SET(qpc, qpc, cd_master, 1); |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1994 | if (qp->flags & IB_QP_CREATE_MANAGED_SEND) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1995 | MLX5_SET(qpc, qpc, cd_slave_send, 1); |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1996 | if (qp->flags & IB_QP_CREATE_MANAGED_RECV) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1997 | MLX5_SET(qpc, qpc, cd_slave_receive, 1); |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 1998 | if (qp->flags_en & MLX5_QP_FLAG_PACKET_BASED_CREDIT_MODE) |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1999 | MLX5_SET(qpc, qpc, req_e2e_credit_mode, 1); |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 2000 | if ((qp->flags_en & MLX5_QP_FLAG_SCATTER_CQE) && |
| 2001 | (init_attr->qp_type == IB_QPT_RC || |
| 2002 | init_attr->qp_type == IB_QPT_UC)) { |
| 2003 | int rcqe_sz = mlx5_ib_get_cqe_size(init_attr->recv_cq); |
| 2004 | |
| 2005 | MLX5_SET(qpc, qpc, cs_res, |
| 2006 | rcqe_sz == 128 ? MLX5_RES_SCAT_DATA64_CQE : |
| 2007 | MLX5_RES_SCAT_DATA32_CQE); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2008 | } |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 2009 | if ((qp->flags_en & MLX5_QP_FLAG_SCATTER_CQE) && |
| 2010 | (qp->type == MLX5_IB_QPT_DCI || qp->type == IB_QPT_RC)) |
| 2011 | configure_requester_scat_cqe(dev, qp, init_attr, qpc); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2012 | |
| 2013 | if (qp->rq.wqe_cnt) { |
| 2014 | MLX5_SET(qpc, qpc, log_rq_stride, qp->rq.wqe_shift - 4); |
| 2015 | MLX5_SET(qpc, qpc, log_rq_size, ilog2(qp->rq.wqe_cnt)); |
| 2016 | } |
| 2017 | |
| 2018 | MLX5_SET(qpc, qpc, rq_type, get_rx_type(qp, init_attr)); |
| 2019 | |
| 2020 | if (qp->sq.wqe_cnt) { |
| 2021 | MLX5_SET(qpc, qpc, log_sq_size, ilog2(qp->sq.wqe_cnt)); |
| 2022 | } else { |
| 2023 | MLX5_SET(qpc, qpc, no_sq, 1); |
| 2024 | if (init_attr->srq && |
| 2025 | init_attr->srq->srq_type == IB_SRQT_TM) |
| 2026 | MLX5_SET(qpc, qpc, offload_type, |
| 2027 | MLX5_QPC_OFFLOAD_TYPE_RNDV); |
| 2028 | } |
| 2029 | |
| 2030 | /* Set default resources */ |
| 2031 | switch (init_attr->qp_type) { |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2032 | case IB_QPT_XRC_INI: |
| 2033 | MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(devr->c0)->mcq.cqn); |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 2034 | MLX5_SET(qpc, qpc, xrcd, devr->xrcdn1); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2035 | MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s0)->msrq.srqn); |
| 2036 | break; |
| 2037 | default: |
| 2038 | if (init_attr->srq) { |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 2039 | MLX5_SET(qpc, qpc, xrcd, devr->xrcdn0); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2040 | MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(init_attr->srq)->msrq.srqn); |
| 2041 | } else { |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 2042 | MLX5_SET(qpc, qpc, xrcd, devr->xrcdn1); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2043 | MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s1)->msrq.srqn); |
| 2044 | } |
| 2045 | } |
| 2046 | |
| 2047 | if (init_attr->send_cq) |
| 2048 | MLX5_SET(qpc, qpc, cqn_snd, to_mcq(init_attr->send_cq)->mcq.cqn); |
| 2049 | |
| 2050 | if (init_attr->recv_cq) |
| 2051 | MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(init_attr->recv_cq)->mcq.cqn); |
| 2052 | |
| 2053 | MLX5_SET64(qpc, qpc, dbr_addr, qp->db.dma); |
| 2054 | |
| 2055 | /* 0xffffff means we ask to work with cqe version 0 */ |
| 2056 | if (MLX5_CAP_GEN(mdev, cqe_version) == MLX5_CQE_VERSION_V1) |
| 2057 | MLX5_SET(qpc, qpc, user_index, uidx); |
| 2058 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 2059 | if (qp->flags & IB_QP_CREATE_PCI_WRITE_END_PADDING && |
| 2060 | init_attr->qp_type != IB_QPT_RAW_PACKET) { |
| 2061 | MLX5_SET(qpc, qpc, end_padding_mode, |
| 2062 | MLX5_WQ_END_PAD_MODE_ALIGN); |
| 2063 | /* Special case to clean flag */ |
| 2064 | qp->flags &= ~IB_QP_CREATE_PCI_WRITE_END_PADDING; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2065 | } |
| 2066 | |
| 2067 | if (init_attr->qp_type == IB_QPT_RAW_PACKET || |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 2068 | qp->flags & IB_QP_CREATE_SOURCE_QPN) { |
| 2069 | qp->raw_packet_qp.sq.ubuffer.buf_addr = ucmd->sq_buf_addr; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2070 | raw_packet_qp_copy_info(qp, &qp->raw_packet_qp); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 2071 | err = create_raw_packet_qp(dev, qp, in, inlen, pd, udata, |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 2072 | ¶ms->resp); |
| 2073 | } else |
| 2074 | err = mlx5_qpc_create_qp(dev, &base->mqp, in, inlen, out); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2075 | |
| 2076 | kvfree(in); |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 2077 | if (err) |
| 2078 | goto err_create; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2079 | |
| 2080 | base->container_mibqp = qp; |
| 2081 | base->mqp.event = mlx5_ib_qp_event; |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 2082 | if (MLX5_CAP_GEN(mdev, ece_support)) |
| 2083 | params->resp.ece_options = MLX5_GET(create_qp_out, out, ece); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2084 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 2085 | get_cqs(qp->type, init_attr->send_cq, init_attr->recv_cq, |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2086 | &send_cq, &recv_cq); |
| 2087 | spin_lock_irqsave(&dev->reset_flow_resource_lock, flags); |
| 2088 | mlx5_ib_lock_cqs(send_cq, recv_cq); |
| 2089 | /* Maintain device to QPs access, needed for further handling via reset |
| 2090 | * flow |
| 2091 | */ |
| 2092 | list_add_tail(&qp->qps_list, &dev->qp_list); |
| 2093 | /* Maintain CQ to QPs access, needed for further handling via reset flow |
| 2094 | */ |
| 2095 | if (send_cq) |
| 2096 | list_add_tail(&qp->cq_send_list, &send_cq->list_send_qp); |
| 2097 | if (recv_cq) |
| 2098 | list_add_tail(&qp->cq_recv_list, &recv_cq->list_recv_qp); |
| 2099 | mlx5_ib_unlock_cqs(send_cq, recv_cq); |
| 2100 | spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags); |
| 2101 | |
| 2102 | return 0; |
| 2103 | |
| 2104 | err_create: |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 2105 | destroy_qp(dev, qp, base, udata); |
| 2106 | return err; |
| 2107 | } |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2108 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 2109 | static int create_kernel_qp(struct mlx5_ib_dev *dev, struct ib_pd *pd, |
| 2110 | struct mlx5_ib_qp *qp, |
| 2111 | struct mlx5_create_qp_params *params) |
| 2112 | { |
| 2113 | struct ib_qp_init_attr *attr = params->attr; |
| 2114 | u32 uidx = params->uidx; |
| 2115 | struct mlx5_ib_resources *devr = &dev->devr; |
| 2116 | u32 out[MLX5_ST_SZ_DW(create_qp_out)] = {}; |
| 2117 | int inlen = MLX5_ST_SZ_BYTES(create_qp_in); |
| 2118 | struct mlx5_core_dev *mdev = dev->mdev; |
| 2119 | struct mlx5_ib_cq *send_cq; |
| 2120 | struct mlx5_ib_cq *recv_cq; |
| 2121 | unsigned long flags; |
| 2122 | struct mlx5_ib_qp_base *base; |
| 2123 | int mlx5_st; |
| 2124 | void *qpc; |
| 2125 | u32 *in; |
| 2126 | int err; |
| 2127 | |
| 2128 | spin_lock_init(&qp->sq.lock); |
| 2129 | spin_lock_init(&qp->rq.lock); |
| 2130 | |
| 2131 | mlx5_st = to_mlx5_st(qp->type); |
| 2132 | if (mlx5_st < 0) |
| 2133 | return -EINVAL; |
| 2134 | |
| 2135 | if (attr->sq_sig_type == IB_SIGNAL_ALL_WR) |
| 2136 | qp->sq_signal_bits = MLX5_WQE_CTRL_CQ_UPDATE; |
| 2137 | |
| 2138 | base = &qp->trans_qp.base; |
| 2139 | |
| 2140 | qp->has_rq = qp_has_rq(attr); |
| 2141 | err = set_rq_size(dev, &attr->cap, qp->has_rq, qp, NULL); |
| 2142 | if (err) { |
| 2143 | mlx5_ib_dbg(dev, "err %d\n", err); |
| 2144 | return err; |
| 2145 | } |
| 2146 | |
| 2147 | err = _create_kernel_qp(dev, attr, qp, &in, &inlen, base); |
| 2148 | if (err) |
| 2149 | return err; |
| 2150 | |
| 2151 | if (is_sqp(attr->qp_type)) |
| 2152 | qp->port = attr->port_num; |
| 2153 | |
| 2154 | qpc = MLX5_ADDR_OF(create_qp_in, in, qpc); |
| 2155 | |
| 2156 | MLX5_SET(qpc, qpc, st, mlx5_st); |
| 2157 | MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED); |
| 2158 | |
| 2159 | if (attr->qp_type != MLX5_IB_QPT_REG_UMR) |
| 2160 | MLX5_SET(qpc, qpc, pd, to_mpd(pd ? pd : devr->p0)->pdn); |
| 2161 | else |
| 2162 | MLX5_SET(qpc, qpc, latency_sensitive, 1); |
| 2163 | |
| 2164 | |
| 2165 | if (qp->flags & IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK) |
| 2166 | MLX5_SET(qpc, qpc, block_lb_mc, 1); |
| 2167 | |
| 2168 | if (qp->rq.wqe_cnt) { |
| 2169 | MLX5_SET(qpc, qpc, log_rq_stride, qp->rq.wqe_shift - 4); |
| 2170 | MLX5_SET(qpc, qpc, log_rq_size, ilog2(qp->rq.wqe_cnt)); |
| 2171 | } |
| 2172 | |
| 2173 | MLX5_SET(qpc, qpc, rq_type, get_rx_type(qp, attr)); |
| 2174 | |
| 2175 | if (qp->sq.wqe_cnt) |
| 2176 | MLX5_SET(qpc, qpc, log_sq_size, ilog2(qp->sq.wqe_cnt)); |
| 2177 | else |
| 2178 | MLX5_SET(qpc, qpc, no_sq, 1); |
| 2179 | |
| 2180 | if (attr->srq) { |
| 2181 | MLX5_SET(qpc, qpc, xrcd, devr->xrcdn0); |
| 2182 | MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, |
| 2183 | to_msrq(attr->srq)->msrq.srqn); |
| 2184 | } else { |
| 2185 | MLX5_SET(qpc, qpc, xrcd, devr->xrcdn1); |
| 2186 | MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, |
| 2187 | to_msrq(devr->s1)->msrq.srqn); |
| 2188 | } |
| 2189 | |
| 2190 | if (attr->send_cq) |
| 2191 | MLX5_SET(qpc, qpc, cqn_snd, to_mcq(attr->send_cq)->mcq.cqn); |
| 2192 | |
| 2193 | if (attr->recv_cq) |
| 2194 | MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(attr->recv_cq)->mcq.cqn); |
| 2195 | |
| 2196 | MLX5_SET64(qpc, qpc, dbr_addr, qp->db.dma); |
| 2197 | |
| 2198 | /* 0xffffff means we ask to work with cqe version 0 */ |
| 2199 | if (MLX5_CAP_GEN(mdev, cqe_version) == MLX5_CQE_VERSION_V1) |
| 2200 | MLX5_SET(qpc, qpc, user_index, uidx); |
| 2201 | |
| 2202 | /* we use IB_QP_CREATE_IPOIB_UD_LSO to indicates ipoib qp */ |
| 2203 | if (qp->flags & IB_QP_CREATE_IPOIB_UD_LSO) |
| 2204 | MLX5_SET(qpc, qpc, ulp_stateless_offload_mode, 1); |
| 2205 | |
| 2206 | err = mlx5_qpc_create_qp(dev, &base->mqp, in, inlen, out); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2207 | kvfree(in); |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 2208 | if (err) |
| 2209 | goto err_create; |
| 2210 | |
| 2211 | base->container_mibqp = qp; |
| 2212 | base->mqp.event = mlx5_ib_qp_event; |
| 2213 | |
| 2214 | get_cqs(qp->type, attr->send_cq, attr->recv_cq, |
| 2215 | &send_cq, &recv_cq); |
| 2216 | spin_lock_irqsave(&dev->reset_flow_resource_lock, flags); |
| 2217 | mlx5_ib_lock_cqs(send_cq, recv_cq); |
| 2218 | /* Maintain device to QPs access, needed for further handling via reset |
| 2219 | * flow |
| 2220 | */ |
| 2221 | list_add_tail(&qp->qps_list, &dev->qp_list); |
| 2222 | /* Maintain CQ to QPs access, needed for further handling via reset flow |
| 2223 | */ |
| 2224 | if (send_cq) |
| 2225 | list_add_tail(&qp->cq_send_list, &send_cq->list_send_qp); |
| 2226 | if (recv_cq) |
| 2227 | list_add_tail(&qp->cq_recv_list, &recv_cq->list_recv_qp); |
| 2228 | mlx5_ib_unlock_cqs(send_cq, recv_cq); |
| 2229 | spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags); |
| 2230 | |
| 2231 | return 0; |
| 2232 | |
| 2233 | err_create: |
| 2234 | destroy_qp(dev, qp, base, NULL); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2235 | return err; |
| 2236 | } |
| 2237 | |
| 2238 | static void mlx5_ib_lock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq) |
| 2239 | __acquires(&send_cq->lock) __acquires(&recv_cq->lock) |
| 2240 | { |
| 2241 | if (send_cq) { |
| 2242 | if (recv_cq) { |
| 2243 | if (send_cq->mcq.cqn < recv_cq->mcq.cqn) { |
| 2244 | spin_lock(&send_cq->lock); |
| 2245 | spin_lock_nested(&recv_cq->lock, |
| 2246 | SINGLE_DEPTH_NESTING); |
| 2247 | } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) { |
| 2248 | spin_lock(&send_cq->lock); |
| 2249 | __acquire(&recv_cq->lock); |
| 2250 | } else { |
| 2251 | spin_lock(&recv_cq->lock); |
| 2252 | spin_lock_nested(&send_cq->lock, |
| 2253 | SINGLE_DEPTH_NESTING); |
| 2254 | } |
| 2255 | } else { |
| 2256 | spin_lock(&send_cq->lock); |
| 2257 | __acquire(&recv_cq->lock); |
| 2258 | } |
| 2259 | } else if (recv_cq) { |
| 2260 | spin_lock(&recv_cq->lock); |
| 2261 | __acquire(&send_cq->lock); |
| 2262 | } else { |
| 2263 | __acquire(&send_cq->lock); |
| 2264 | __acquire(&recv_cq->lock); |
| 2265 | } |
| 2266 | } |
| 2267 | |
| 2268 | static void mlx5_ib_unlock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq) |
| 2269 | __releases(&send_cq->lock) __releases(&recv_cq->lock) |
| 2270 | { |
| 2271 | if (send_cq) { |
| 2272 | if (recv_cq) { |
| 2273 | if (send_cq->mcq.cqn < recv_cq->mcq.cqn) { |
| 2274 | spin_unlock(&recv_cq->lock); |
| 2275 | spin_unlock(&send_cq->lock); |
| 2276 | } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) { |
| 2277 | __release(&recv_cq->lock); |
| 2278 | spin_unlock(&send_cq->lock); |
| 2279 | } else { |
| 2280 | spin_unlock(&send_cq->lock); |
| 2281 | spin_unlock(&recv_cq->lock); |
| 2282 | } |
| 2283 | } else { |
| 2284 | __release(&recv_cq->lock); |
| 2285 | spin_unlock(&send_cq->lock); |
| 2286 | } |
| 2287 | } else if (recv_cq) { |
| 2288 | __release(&send_cq->lock); |
| 2289 | spin_unlock(&recv_cq->lock); |
| 2290 | } else { |
| 2291 | __release(&recv_cq->lock); |
| 2292 | __release(&send_cq->lock); |
| 2293 | } |
| 2294 | } |
| 2295 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2296 | static void get_cqs(enum ib_qp_type qp_type, |
| 2297 | struct ib_cq *ib_send_cq, struct ib_cq *ib_recv_cq, |
| 2298 | struct mlx5_ib_cq **send_cq, struct mlx5_ib_cq **recv_cq) |
| 2299 | { |
| 2300 | switch (qp_type) { |
| 2301 | case IB_QPT_XRC_TGT: |
| 2302 | *send_cq = NULL; |
| 2303 | *recv_cq = NULL; |
| 2304 | break; |
| 2305 | case MLX5_IB_QPT_REG_UMR: |
| 2306 | case IB_QPT_XRC_INI: |
| 2307 | *send_cq = ib_send_cq ? to_mcq(ib_send_cq) : NULL; |
| 2308 | *recv_cq = NULL; |
| 2309 | break; |
| 2310 | |
| 2311 | case IB_QPT_SMI: |
| 2312 | case MLX5_IB_QPT_HW_GSI: |
| 2313 | case IB_QPT_RC: |
| 2314 | case IB_QPT_UC: |
| 2315 | case IB_QPT_UD: |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2316 | case IB_QPT_RAW_PACKET: |
| 2317 | *send_cq = ib_send_cq ? to_mcq(ib_send_cq) : NULL; |
| 2318 | *recv_cq = ib_recv_cq ? to_mcq(ib_recv_cq) : NULL; |
| 2319 | break; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2320 | default: |
| 2321 | *send_cq = NULL; |
| 2322 | *recv_cq = NULL; |
| 2323 | break; |
| 2324 | } |
| 2325 | } |
| 2326 | |
| 2327 | static int modify_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp, |
| 2328 | const struct mlx5_modify_raw_qp_param *raw_qp_param, |
| 2329 | u8 lag_tx_affinity); |
| 2330 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 2331 | static void destroy_qp_common(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp, |
| 2332 | struct ib_udata *udata) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2333 | { |
| 2334 | struct mlx5_ib_cq *send_cq, *recv_cq; |
| 2335 | struct mlx5_ib_qp_base *base; |
| 2336 | unsigned long flags; |
| 2337 | int err; |
| 2338 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 2339 | if (qp->is_rss) { |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2340 | destroy_rss_raw_qp_tir(dev, qp); |
| 2341 | return; |
| 2342 | } |
| 2343 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 2344 | base = (qp->type == IB_QPT_RAW_PACKET || |
| 2345 | qp->flags & IB_QP_CREATE_SOURCE_QPN) ? |
| 2346 | &qp->raw_packet_qp.rq.base : |
| 2347 | &qp->trans_qp.base; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2348 | |
| 2349 | if (qp->state != IB_QPS_RESET) { |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 2350 | if (qp->type != IB_QPT_RAW_PACKET && |
| 2351 | !(qp->flags & IB_QP_CREATE_SOURCE_QPN)) { |
| 2352 | err = mlx5_core_qp_modify(dev, MLX5_CMD_OP_2RST_QP, 0, |
| 2353 | NULL, &base->mqp, NULL); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2354 | } else { |
| 2355 | struct mlx5_modify_raw_qp_param raw_qp_param = { |
| 2356 | .operation = MLX5_CMD_OP_2RST_QP |
| 2357 | }; |
| 2358 | |
| 2359 | err = modify_raw_packet_qp(dev, qp, &raw_qp_param, 0); |
| 2360 | } |
| 2361 | if (err) |
| 2362 | mlx5_ib_warn(dev, "mlx5_ib: modify QP 0x%06x to RESET failed\n", |
| 2363 | base->mqp.qpn); |
| 2364 | } |
| 2365 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 2366 | get_cqs(qp->type, qp->ibqp.send_cq, qp->ibqp.recv_cq, &send_cq, |
| 2367 | &recv_cq); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2368 | |
| 2369 | spin_lock_irqsave(&dev->reset_flow_resource_lock, flags); |
| 2370 | mlx5_ib_lock_cqs(send_cq, recv_cq); |
| 2371 | /* del from lists under both locks above to protect reset flow paths */ |
| 2372 | list_del(&qp->qps_list); |
| 2373 | if (send_cq) |
| 2374 | list_del(&qp->cq_send_list); |
| 2375 | |
| 2376 | if (recv_cq) |
| 2377 | list_del(&qp->cq_recv_list); |
| 2378 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 2379 | if (!udata) { |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2380 | __mlx5_ib_cq_clean(recv_cq, base->mqp.qpn, |
| 2381 | qp->ibqp.srq ? to_msrq(qp->ibqp.srq) : NULL); |
| 2382 | if (send_cq != recv_cq) |
| 2383 | __mlx5_ib_cq_clean(send_cq, base->mqp.qpn, |
| 2384 | NULL); |
| 2385 | } |
| 2386 | mlx5_ib_unlock_cqs(send_cq, recv_cq); |
| 2387 | spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags); |
| 2388 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 2389 | if (qp->type == IB_QPT_RAW_PACKET || |
| 2390 | qp->flags & IB_QP_CREATE_SOURCE_QPN) { |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2391 | destroy_raw_packet_qp(dev, qp); |
| 2392 | } else { |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 2393 | err = mlx5_core_destroy_qp(dev, &base->mqp); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2394 | if (err) |
| 2395 | mlx5_ib_warn(dev, "failed to destroy QP 0x%x\n", |
| 2396 | base->mqp.qpn); |
| 2397 | } |
| 2398 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 2399 | destroy_qp(dev, qp, base, udata); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2400 | } |
| 2401 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 2402 | static int create_dct(struct mlx5_ib_dev *dev, struct ib_pd *pd, |
| 2403 | struct mlx5_ib_qp *qp, |
| 2404 | struct mlx5_create_qp_params *params) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2405 | { |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 2406 | struct ib_qp_init_attr *attr = params->attr; |
| 2407 | struct mlx5_ib_create_qp *ucmd = params->ucmd; |
| 2408 | u32 uidx = params->uidx; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2409 | void *dctc; |
| 2410 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 2411 | if (mlx5_lag_is_active(dev->mdev) && !MLX5_CAP_GEN(dev->mdev, lag_dct)) |
| 2412 | return -EOPNOTSUPP; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2413 | |
| 2414 | qp->dct.in = kzalloc(MLX5_ST_SZ_BYTES(create_dct_in), GFP_KERNEL); |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 2415 | if (!qp->dct.in) |
| 2416 | return -ENOMEM; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2417 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 2418 | MLX5_SET(create_dct_in, qp->dct.in, uid, to_mpd(pd)->uid); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2419 | dctc = MLX5_ADDR_OF(create_dct_in, qp->dct.in, dct_context_entry); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2420 | MLX5_SET(dctc, dctc, pd, to_mpd(pd)->pdn); |
| 2421 | MLX5_SET(dctc, dctc, srqn_xrqn, to_msrq(attr->srq)->msrq.srqn); |
| 2422 | MLX5_SET(dctc, dctc, cqn, to_mcq(attr->recv_cq)->mcq.cqn); |
| 2423 | MLX5_SET64(dctc, dctc, dc_access_key, ucmd->access_key); |
| 2424 | MLX5_SET(dctc, dctc, user_index, uidx); |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 2425 | if (MLX5_CAP_GEN(dev->mdev, ece_support)) |
| 2426 | MLX5_SET(dctc, dctc, ece, ucmd->ece_options); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2427 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 2428 | if (qp->flags_en & MLX5_QP_FLAG_SCATTER_CQE) { |
| 2429 | int rcqe_sz = mlx5_ib_get_cqe_size(attr->recv_cq); |
| 2430 | |
| 2431 | if (rcqe_sz == 128) |
| 2432 | MLX5_SET(dctc, dctc, cs_res, MLX5_RES_SCAT_DATA64_CQE); |
| 2433 | } |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 2434 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2435 | qp->state = IB_QPS_RESET; |
| 2436 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2437 | return 0; |
| 2438 | } |
| 2439 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 2440 | static int check_qp_type(struct mlx5_ib_dev *dev, struct ib_qp_init_attr *attr, |
| 2441 | enum ib_qp_type *type) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2442 | { |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 2443 | if (attr->qp_type == IB_QPT_DRIVER && !MLX5_CAP_GEN(dev->mdev, dct)) |
| 2444 | goto out; |
| 2445 | |
| 2446 | switch (attr->qp_type) { |
| 2447 | case IB_QPT_XRC_TGT: |
| 2448 | case IB_QPT_XRC_INI: |
| 2449 | if (!MLX5_CAP_GEN(dev->mdev, xrc)) |
| 2450 | goto out; |
| 2451 | fallthrough; |
| 2452 | case IB_QPT_RC: |
| 2453 | case IB_QPT_UC: |
| 2454 | case IB_QPT_SMI: |
| 2455 | case MLX5_IB_QPT_HW_GSI: |
| 2456 | case IB_QPT_DRIVER: |
| 2457 | case IB_QPT_GSI: |
| 2458 | case IB_QPT_RAW_PACKET: |
| 2459 | case IB_QPT_UD: |
| 2460 | case MLX5_IB_QPT_REG_UMR: |
| 2461 | break; |
| 2462 | default: |
| 2463 | goto out; |
| 2464 | } |
| 2465 | |
| 2466 | *type = attr->qp_type; |
| 2467 | return 0; |
| 2468 | |
| 2469 | out: |
| 2470 | mlx5_ib_dbg(dev, "Unsupported QP type %d\n", attr->qp_type); |
| 2471 | return -EOPNOTSUPP; |
| 2472 | } |
| 2473 | |
| 2474 | static int check_valid_flow(struct mlx5_ib_dev *dev, struct ib_pd *pd, |
| 2475 | struct ib_qp_init_attr *attr, |
| 2476 | struct ib_udata *udata) |
| 2477 | { |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 2478 | struct mlx5_ib_ucontext *ucontext = rdma_udata_to_drv_context( |
| 2479 | udata, struct mlx5_ib_ucontext, ibucontext); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2480 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 2481 | if (!udata) { |
| 2482 | /* Kernel create_qp callers */ |
| 2483 | if (attr->rwq_ind_tbl) |
| 2484 | return -EOPNOTSUPP; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2485 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 2486 | switch (attr->qp_type) { |
| 2487 | case IB_QPT_RAW_PACKET: |
| 2488 | case IB_QPT_DRIVER: |
| 2489 | return -EOPNOTSUPP; |
| 2490 | default: |
| 2491 | return 0; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2492 | } |
| 2493 | } |
| 2494 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 2495 | /* Userspace create_qp callers */ |
| 2496 | if (attr->qp_type == IB_QPT_RAW_PACKET && !ucontext->cqe_version) { |
| 2497 | mlx5_ib_dbg(dev, |
| 2498 | "Raw Packet QP is only supported for CQE version > 0\n"); |
| 2499 | return -EINVAL; |
| 2500 | } |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2501 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 2502 | if (attr->qp_type != IB_QPT_RAW_PACKET && attr->rwq_ind_tbl) { |
| 2503 | mlx5_ib_dbg(dev, |
| 2504 | "Wrong QP type %d for the RWQ indirect table\n", |
| 2505 | attr->qp_type); |
| 2506 | return -EINVAL; |
| 2507 | } |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2508 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 2509 | /* |
| 2510 | * We don't need to see this warning, it means that kernel code |
| 2511 | * missing ib_pd. Placed here to catch developer's mistakes. |
| 2512 | */ |
| 2513 | WARN_ONCE(!pd && attr->qp_type != IB_QPT_XRC_TGT, |
| 2514 | "There is a missing PD pointer assignment\n"); |
| 2515 | return 0; |
| 2516 | } |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2517 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 2518 | static void process_vendor_flag(struct mlx5_ib_dev *dev, int *flags, int flag, |
| 2519 | bool cond, struct mlx5_ib_qp *qp) |
| 2520 | { |
| 2521 | if (!(*flags & flag)) |
| 2522 | return; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2523 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 2524 | if (cond) { |
| 2525 | qp->flags_en |= flag; |
| 2526 | *flags &= ~flag; |
| 2527 | return; |
| 2528 | } |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2529 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 2530 | switch (flag) { |
| 2531 | case MLX5_QP_FLAG_SCATTER_CQE: |
| 2532 | case MLX5_QP_FLAG_ALLOW_SCATTER_CQE: |
| 2533 | /* |
| 2534 | * We don't return error if these flags were provided, |
| 2535 | * and mlx5 doesn't have right capability. |
| 2536 | */ |
| 2537 | *flags &= ~(MLX5_QP_FLAG_SCATTER_CQE | |
| 2538 | MLX5_QP_FLAG_ALLOW_SCATTER_CQE); |
| 2539 | return; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2540 | default: |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 2541 | break; |
| 2542 | } |
| 2543 | mlx5_ib_dbg(dev, "Vendor create QP flag 0x%X is not supported\n", flag); |
| 2544 | } |
| 2545 | |
| 2546 | static int process_vendor_flags(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp, |
| 2547 | void *ucmd, struct ib_qp_init_attr *attr) |
| 2548 | { |
| 2549 | struct mlx5_core_dev *mdev = dev->mdev; |
| 2550 | bool cond; |
| 2551 | int flags; |
| 2552 | |
| 2553 | if (attr->rwq_ind_tbl) |
| 2554 | flags = ((struct mlx5_ib_create_qp_rss *)ucmd)->flags; |
| 2555 | else |
| 2556 | flags = ((struct mlx5_ib_create_qp *)ucmd)->flags; |
| 2557 | |
| 2558 | switch (flags & (MLX5_QP_FLAG_TYPE_DCT | MLX5_QP_FLAG_TYPE_DCI)) { |
| 2559 | case MLX5_QP_FLAG_TYPE_DCI: |
| 2560 | qp->type = MLX5_IB_QPT_DCI; |
| 2561 | break; |
| 2562 | case MLX5_QP_FLAG_TYPE_DCT: |
| 2563 | qp->type = MLX5_IB_QPT_DCT; |
| 2564 | break; |
| 2565 | default: |
| 2566 | if (qp->type != IB_QPT_DRIVER) |
| 2567 | break; |
| 2568 | /* |
| 2569 | * It is IB_QPT_DRIVER and or no subtype or |
| 2570 | * wrong subtype were provided. |
| 2571 | */ |
| 2572 | return -EINVAL; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2573 | } |
| 2574 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 2575 | process_vendor_flag(dev, &flags, MLX5_QP_FLAG_TYPE_DCI, true, qp); |
| 2576 | process_vendor_flag(dev, &flags, MLX5_QP_FLAG_TYPE_DCT, true, qp); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2577 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 2578 | process_vendor_flag(dev, &flags, MLX5_QP_FLAG_SIGNATURE, true, qp); |
| 2579 | process_vendor_flag(dev, &flags, MLX5_QP_FLAG_SCATTER_CQE, |
| 2580 | MLX5_CAP_GEN(mdev, sctr_data_cqe), qp); |
| 2581 | process_vendor_flag(dev, &flags, MLX5_QP_FLAG_ALLOW_SCATTER_CQE, |
| 2582 | MLX5_CAP_GEN(mdev, sctr_data_cqe), qp); |
| 2583 | |
| 2584 | if (qp->type == IB_QPT_RAW_PACKET) { |
| 2585 | cond = MLX5_CAP_ETH(mdev, tunnel_stateless_vxlan) || |
| 2586 | MLX5_CAP_ETH(mdev, tunnel_stateless_gre) || |
| 2587 | MLX5_CAP_ETH(mdev, tunnel_stateless_geneve_rx); |
| 2588 | process_vendor_flag(dev, &flags, MLX5_QP_FLAG_TUNNEL_OFFLOADS, |
| 2589 | cond, qp); |
| 2590 | process_vendor_flag(dev, &flags, |
| 2591 | MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_UC, true, |
| 2592 | qp); |
| 2593 | process_vendor_flag(dev, &flags, |
| 2594 | MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_MC, true, |
| 2595 | qp); |
| 2596 | } |
| 2597 | |
| 2598 | if (qp->type == IB_QPT_RC) |
| 2599 | process_vendor_flag(dev, &flags, |
| 2600 | MLX5_QP_FLAG_PACKET_BASED_CREDIT_MODE, |
| 2601 | MLX5_CAP_GEN(mdev, qp_packet_based), qp); |
| 2602 | |
| 2603 | process_vendor_flag(dev, &flags, MLX5_QP_FLAG_BFREG_INDEX, true, qp); |
| 2604 | process_vendor_flag(dev, &flags, MLX5_QP_FLAG_UAR_PAGE_INDEX, true, qp); |
| 2605 | |
| 2606 | cond = qp->flags_en & ~(MLX5_QP_FLAG_TUNNEL_OFFLOADS | |
| 2607 | MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_UC | |
| 2608 | MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_MC); |
| 2609 | if (attr->rwq_ind_tbl && cond) { |
| 2610 | mlx5_ib_dbg(dev, "RSS RAW QP has unsupported flags 0x%X\n", |
| 2611 | cond); |
| 2612 | return -EINVAL; |
| 2613 | } |
| 2614 | |
| 2615 | if (flags) |
| 2616 | mlx5_ib_dbg(dev, "udata has unsupported flags 0x%X\n", flags); |
| 2617 | |
| 2618 | return (flags) ? -EINVAL : 0; |
| 2619 | } |
| 2620 | |
| 2621 | static void process_create_flag(struct mlx5_ib_dev *dev, int *flags, int flag, |
| 2622 | bool cond, struct mlx5_ib_qp *qp) |
| 2623 | { |
| 2624 | if (!(*flags & flag)) |
| 2625 | return; |
| 2626 | |
| 2627 | if (cond) { |
| 2628 | qp->flags |= flag; |
| 2629 | *flags &= ~flag; |
| 2630 | return; |
| 2631 | } |
| 2632 | |
| 2633 | if (flag == MLX5_IB_QP_CREATE_WC_TEST) { |
| 2634 | /* |
| 2635 | * Special case, if condition didn't meet, it won't be error, |
| 2636 | * just different in-kernel flow. |
| 2637 | */ |
| 2638 | *flags &= ~MLX5_IB_QP_CREATE_WC_TEST; |
| 2639 | return; |
| 2640 | } |
| 2641 | mlx5_ib_dbg(dev, "Verbs create QP flag 0x%X is not supported\n", flag); |
| 2642 | } |
| 2643 | |
| 2644 | static int process_create_flags(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp, |
| 2645 | struct ib_qp_init_attr *attr) |
| 2646 | { |
| 2647 | enum ib_qp_type qp_type = qp->type; |
| 2648 | struct mlx5_core_dev *mdev = dev->mdev; |
| 2649 | int create_flags = attr->create_flags; |
| 2650 | bool cond; |
| 2651 | |
| 2652 | if (qp_type == MLX5_IB_QPT_DCT) |
| 2653 | return (create_flags) ? -EINVAL : 0; |
| 2654 | |
| 2655 | if (qp_type == IB_QPT_RAW_PACKET && attr->rwq_ind_tbl) |
| 2656 | return (create_flags) ? -EINVAL : 0; |
| 2657 | |
| 2658 | process_create_flag(dev, &create_flags, IB_QP_CREATE_NETIF_QP, |
| 2659 | mlx5_get_flow_namespace(dev->mdev, |
| 2660 | MLX5_FLOW_NAMESPACE_BYPASS), |
| 2661 | qp); |
| 2662 | process_create_flag(dev, &create_flags, |
| 2663 | IB_QP_CREATE_INTEGRITY_EN, |
| 2664 | MLX5_CAP_GEN(mdev, sho), qp); |
| 2665 | process_create_flag(dev, &create_flags, |
| 2666 | IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK, |
| 2667 | MLX5_CAP_GEN(mdev, block_lb_mc), qp); |
| 2668 | process_create_flag(dev, &create_flags, IB_QP_CREATE_CROSS_CHANNEL, |
| 2669 | MLX5_CAP_GEN(mdev, cd), qp); |
| 2670 | process_create_flag(dev, &create_flags, IB_QP_CREATE_MANAGED_SEND, |
| 2671 | MLX5_CAP_GEN(mdev, cd), qp); |
| 2672 | process_create_flag(dev, &create_flags, IB_QP_CREATE_MANAGED_RECV, |
| 2673 | MLX5_CAP_GEN(mdev, cd), qp); |
| 2674 | |
| 2675 | if (qp_type == IB_QPT_UD) { |
| 2676 | process_create_flag(dev, &create_flags, |
| 2677 | IB_QP_CREATE_IPOIB_UD_LSO, |
| 2678 | MLX5_CAP_GEN(mdev, ipoib_basic_offloads), |
| 2679 | qp); |
| 2680 | cond = MLX5_CAP_GEN(mdev, port_type) == MLX5_CAP_PORT_TYPE_IB; |
| 2681 | process_create_flag(dev, &create_flags, IB_QP_CREATE_SOURCE_QPN, |
| 2682 | cond, qp); |
| 2683 | } |
| 2684 | |
| 2685 | if (qp_type == IB_QPT_RAW_PACKET) { |
| 2686 | cond = MLX5_CAP_GEN(mdev, eth_net_offloads) && |
| 2687 | MLX5_CAP_ETH(mdev, scatter_fcs); |
| 2688 | process_create_flag(dev, &create_flags, |
| 2689 | IB_QP_CREATE_SCATTER_FCS, cond, qp); |
| 2690 | |
| 2691 | cond = MLX5_CAP_GEN(mdev, eth_net_offloads) && |
| 2692 | MLX5_CAP_ETH(mdev, vlan_cap); |
| 2693 | process_create_flag(dev, &create_flags, |
| 2694 | IB_QP_CREATE_CVLAN_STRIPPING, cond, qp); |
| 2695 | } |
| 2696 | |
| 2697 | process_create_flag(dev, &create_flags, |
| 2698 | IB_QP_CREATE_PCI_WRITE_END_PADDING, |
| 2699 | MLX5_CAP_GEN(mdev, end_pad), qp); |
| 2700 | |
| 2701 | process_create_flag(dev, &create_flags, MLX5_IB_QP_CREATE_WC_TEST, |
| 2702 | qp_type != MLX5_IB_QPT_REG_UMR, qp); |
| 2703 | process_create_flag(dev, &create_flags, MLX5_IB_QP_CREATE_SQPN_QP1, |
| 2704 | true, qp); |
| 2705 | |
| 2706 | if (create_flags) |
| 2707 | mlx5_ib_dbg(dev, "Create QP has unsupported flags 0x%X\n", |
| 2708 | create_flags); |
| 2709 | |
| 2710 | return (create_flags) ? -EINVAL : 0; |
| 2711 | } |
| 2712 | |
| 2713 | static int process_udata_size(struct mlx5_ib_dev *dev, |
| 2714 | struct mlx5_create_qp_params *params) |
| 2715 | { |
| 2716 | size_t ucmd = sizeof(struct mlx5_ib_create_qp); |
| 2717 | struct ib_udata *udata = params->udata; |
| 2718 | size_t outlen = udata->outlen; |
| 2719 | size_t inlen = udata->inlen; |
| 2720 | |
| 2721 | params->outlen = min(outlen, sizeof(struct mlx5_ib_create_qp_resp)); |
| 2722 | params->ucmd_size = ucmd; |
| 2723 | if (!params->is_rss_raw) { |
| 2724 | /* User has old rdma-core, which doesn't support ECE */ |
| 2725 | size_t min_inlen = |
| 2726 | offsetof(struct mlx5_ib_create_qp, ece_options); |
| 2727 | |
| 2728 | /* |
| 2729 | * We will check in check_ucmd_data() that user |
| 2730 | * cleared everything after inlen. |
| 2731 | */ |
| 2732 | params->inlen = (inlen < min_inlen) ? 0 : min(inlen, ucmd); |
| 2733 | goto out; |
| 2734 | } |
| 2735 | |
| 2736 | /* RSS RAW QP */ |
| 2737 | if (inlen < offsetofend(struct mlx5_ib_create_qp_rss, flags)) |
| 2738 | return -EINVAL; |
| 2739 | |
| 2740 | if (outlen < offsetofend(struct mlx5_ib_create_qp_resp, bfreg_index)) |
| 2741 | return -EINVAL; |
| 2742 | |
| 2743 | ucmd = sizeof(struct mlx5_ib_create_qp_rss); |
| 2744 | params->ucmd_size = ucmd; |
| 2745 | if (inlen > ucmd && !ib_is_udata_cleared(udata, ucmd, inlen - ucmd)) |
| 2746 | return -EINVAL; |
| 2747 | |
| 2748 | params->inlen = min(ucmd, inlen); |
| 2749 | out: |
| 2750 | if (!params->inlen) |
| 2751 | mlx5_ib_dbg(dev, "udata is too small\n"); |
| 2752 | |
| 2753 | return (params->inlen) ? 0 : -EINVAL; |
| 2754 | } |
| 2755 | |
| 2756 | static int create_qp(struct mlx5_ib_dev *dev, struct ib_pd *pd, |
| 2757 | struct mlx5_ib_qp *qp, |
| 2758 | struct mlx5_create_qp_params *params) |
| 2759 | { |
| 2760 | int err; |
| 2761 | |
| 2762 | if (params->is_rss_raw) { |
| 2763 | err = create_rss_raw_qp_tir(dev, pd, qp, params); |
| 2764 | goto out; |
| 2765 | } |
| 2766 | |
| 2767 | switch (qp->type) { |
| 2768 | case MLX5_IB_QPT_DCT: |
| 2769 | err = create_dct(dev, pd, qp, params); |
| 2770 | break; |
| 2771 | case IB_QPT_XRC_TGT: |
| 2772 | err = create_xrc_tgt_qp(dev, qp, params); |
| 2773 | break; |
| 2774 | case IB_QPT_GSI: |
| 2775 | err = mlx5_ib_create_gsi(pd, qp, params->attr); |
| 2776 | break; |
| 2777 | default: |
| 2778 | if (params->udata) |
| 2779 | err = create_user_qp(dev, pd, qp, params); |
| 2780 | else |
| 2781 | err = create_kernel_qp(dev, pd, qp, params); |
| 2782 | } |
| 2783 | |
| 2784 | out: |
| 2785 | if (err) { |
| 2786 | mlx5_ib_err(dev, "Create QP type %d failed\n", qp->type); |
| 2787 | return err; |
| 2788 | } |
| 2789 | |
| 2790 | if (is_qp0(qp->type)) |
| 2791 | qp->ibqp.qp_num = 0; |
| 2792 | else if (is_qp1(qp->type)) |
| 2793 | qp->ibqp.qp_num = 1; |
| 2794 | else |
| 2795 | qp->ibqp.qp_num = qp->trans_qp.base.mqp.qpn; |
| 2796 | |
| 2797 | mlx5_ib_dbg(dev, |
| 2798 | "QP type %d, ib qpn 0x%X, mlx qpn 0x%x, rcqn 0x%x, scqn 0x%x, ece 0x%x\n", |
| 2799 | qp->type, qp->ibqp.qp_num, qp->trans_qp.base.mqp.qpn, |
| 2800 | params->attr->recv_cq ? to_mcq(params->attr->recv_cq)->mcq.cqn : |
| 2801 | -1, |
| 2802 | params->attr->send_cq ? to_mcq(params->attr->send_cq)->mcq.cqn : |
| 2803 | -1, |
| 2804 | params->resp.ece_options); |
| 2805 | |
| 2806 | return 0; |
| 2807 | } |
| 2808 | |
| 2809 | static int check_qp_attr(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp, |
| 2810 | struct ib_qp_init_attr *attr) |
| 2811 | { |
| 2812 | int ret = 0; |
| 2813 | |
| 2814 | switch (qp->type) { |
| 2815 | case MLX5_IB_QPT_DCT: |
| 2816 | ret = (!attr->srq || !attr->recv_cq) ? -EINVAL : 0; |
| 2817 | break; |
| 2818 | case MLX5_IB_QPT_DCI: |
| 2819 | ret = (attr->cap.max_recv_wr || attr->cap.max_recv_sge) ? |
| 2820 | -EINVAL : |
| 2821 | 0; |
| 2822 | break; |
| 2823 | case IB_QPT_RAW_PACKET: |
| 2824 | ret = (attr->rwq_ind_tbl && attr->send_cq) ? -EINVAL : 0; |
| 2825 | break; |
| 2826 | default: |
| 2827 | break; |
| 2828 | } |
| 2829 | |
| 2830 | if (ret) |
| 2831 | mlx5_ib_dbg(dev, "QP type %d has wrong attributes\n", qp->type); |
| 2832 | |
| 2833 | return ret; |
| 2834 | } |
| 2835 | |
| 2836 | static int get_qp_uidx(struct mlx5_ib_qp *qp, |
| 2837 | struct mlx5_create_qp_params *params) |
| 2838 | { |
| 2839 | struct mlx5_ib_create_qp *ucmd = params->ucmd; |
| 2840 | struct ib_udata *udata = params->udata; |
| 2841 | struct mlx5_ib_ucontext *ucontext = rdma_udata_to_drv_context( |
| 2842 | udata, struct mlx5_ib_ucontext, ibucontext); |
| 2843 | |
| 2844 | if (params->is_rss_raw) |
| 2845 | return 0; |
| 2846 | |
| 2847 | return get_qp_user_index(ucontext, ucmd, sizeof(*ucmd), ¶ms->uidx); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2848 | } |
| 2849 | |
| 2850 | static int mlx5_ib_destroy_dct(struct mlx5_ib_qp *mqp) |
| 2851 | { |
| 2852 | struct mlx5_ib_dev *dev = to_mdev(mqp->ibqp.device); |
| 2853 | |
| 2854 | if (mqp->state == IB_QPS_RTR) { |
| 2855 | int err; |
| 2856 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 2857 | err = mlx5_core_destroy_dct(dev, &mqp->dct.mdct); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2858 | if (err) { |
| 2859 | mlx5_ib_warn(dev, "failed to destroy DCT %d\n", err); |
| 2860 | return err; |
| 2861 | } |
| 2862 | } |
| 2863 | |
| 2864 | kfree(mqp->dct.in); |
| 2865 | kfree(mqp); |
| 2866 | return 0; |
| 2867 | } |
| 2868 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 2869 | static int check_ucmd_data(struct mlx5_ib_dev *dev, |
| 2870 | struct mlx5_create_qp_params *params) |
| 2871 | { |
| 2872 | struct ib_udata *udata = params->udata; |
| 2873 | size_t size, last; |
| 2874 | int ret; |
| 2875 | |
| 2876 | if (params->is_rss_raw) |
| 2877 | /* |
| 2878 | * These QPs don't have "reserved" field in their |
| 2879 | * create_qp input struct, so their data is always valid. |
| 2880 | */ |
| 2881 | last = sizeof(struct mlx5_ib_create_qp_rss); |
| 2882 | else |
| 2883 | last = offsetof(struct mlx5_ib_create_qp, reserved); |
| 2884 | |
| 2885 | if (udata->inlen <= last) |
| 2886 | return 0; |
| 2887 | |
| 2888 | /* |
| 2889 | * User provides different create_qp structures based on the |
| 2890 | * flow and we need to know if he cleared memory after our |
| 2891 | * struct create_qp ends. |
| 2892 | */ |
| 2893 | size = udata->inlen - last; |
| 2894 | ret = ib_is_udata_cleared(params->udata, last, size); |
| 2895 | if (!ret) |
| 2896 | mlx5_ib_dbg( |
| 2897 | dev, |
| 2898 | "udata is not cleared, inlen = %zu, ucmd = %zu, last = %zu, size = %zu\n", |
| 2899 | udata->inlen, params->ucmd_size, last, size); |
| 2900 | return ret ? 0 : -EINVAL; |
| 2901 | } |
| 2902 | |
| 2903 | struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd, struct ib_qp_init_attr *attr, |
| 2904 | struct ib_udata *udata) |
| 2905 | { |
| 2906 | struct mlx5_create_qp_params params = {}; |
| 2907 | struct mlx5_ib_dev *dev; |
| 2908 | struct mlx5_ib_qp *qp; |
| 2909 | enum ib_qp_type type; |
| 2910 | int err; |
| 2911 | |
| 2912 | dev = pd ? to_mdev(pd->device) : |
| 2913 | to_mdev(to_mxrcd(attr->xrcd)->ibxrcd.device); |
| 2914 | |
| 2915 | err = check_qp_type(dev, attr, &type); |
| 2916 | if (err) |
| 2917 | return ERR_PTR(err); |
| 2918 | |
| 2919 | err = check_valid_flow(dev, pd, attr, udata); |
| 2920 | if (err) |
| 2921 | return ERR_PTR(err); |
| 2922 | |
| 2923 | params.udata = udata; |
| 2924 | params.uidx = MLX5_IB_DEFAULT_UIDX; |
| 2925 | params.attr = attr; |
| 2926 | params.is_rss_raw = !!attr->rwq_ind_tbl; |
| 2927 | |
| 2928 | if (udata) { |
| 2929 | err = process_udata_size(dev, ¶ms); |
| 2930 | if (err) |
| 2931 | return ERR_PTR(err); |
| 2932 | |
| 2933 | err = check_ucmd_data(dev, ¶ms); |
| 2934 | if (err) |
| 2935 | return ERR_PTR(err); |
| 2936 | |
| 2937 | params.ucmd = kzalloc(params.ucmd_size, GFP_KERNEL); |
| 2938 | if (!params.ucmd) |
| 2939 | return ERR_PTR(-ENOMEM); |
| 2940 | |
| 2941 | err = ib_copy_from_udata(params.ucmd, udata, params.inlen); |
| 2942 | if (err) |
| 2943 | goto free_ucmd; |
| 2944 | } |
| 2945 | |
| 2946 | qp = kzalloc(sizeof(*qp), GFP_KERNEL); |
| 2947 | if (!qp) { |
| 2948 | err = -ENOMEM; |
| 2949 | goto free_ucmd; |
| 2950 | } |
| 2951 | |
| 2952 | mutex_init(&qp->mutex); |
| 2953 | qp->type = type; |
| 2954 | if (udata) { |
| 2955 | err = process_vendor_flags(dev, qp, params.ucmd, attr); |
| 2956 | if (err) |
| 2957 | goto free_qp; |
| 2958 | |
| 2959 | err = get_qp_uidx(qp, ¶ms); |
| 2960 | if (err) |
| 2961 | goto free_qp; |
| 2962 | } |
| 2963 | err = process_create_flags(dev, qp, attr); |
| 2964 | if (err) |
| 2965 | goto free_qp; |
| 2966 | |
| 2967 | err = check_qp_attr(dev, qp, attr); |
| 2968 | if (err) |
| 2969 | goto free_qp; |
| 2970 | |
| 2971 | err = create_qp(dev, pd, qp, ¶ms); |
| 2972 | if (err) |
| 2973 | goto free_qp; |
| 2974 | |
| 2975 | kfree(params.ucmd); |
| 2976 | params.ucmd = NULL; |
| 2977 | |
| 2978 | if (udata) |
| 2979 | /* |
| 2980 | * It is safe to copy response for all user create QP flows, |
| 2981 | * including MLX5_IB_QPT_DCT, which doesn't need it. |
| 2982 | * In that case, resp will be filled with zeros. |
| 2983 | */ |
| 2984 | err = ib_copy_to_udata(udata, ¶ms.resp, params.outlen); |
| 2985 | if (err) |
| 2986 | goto destroy_qp; |
| 2987 | |
| 2988 | return &qp->ibqp; |
| 2989 | |
| 2990 | destroy_qp: |
| 2991 | switch (qp->type) { |
| 2992 | case MLX5_IB_QPT_DCT: |
| 2993 | mlx5_ib_destroy_dct(qp); |
| 2994 | break; |
| 2995 | case IB_QPT_GSI: |
| 2996 | mlx5_ib_destroy_gsi(qp); |
| 2997 | break; |
| 2998 | default: |
| 2999 | /* |
| 3000 | * These lines below are temp solution till QP allocation |
| 3001 | * will be moved to be under IB/core responsiblity. |
| 3002 | */ |
| 3003 | qp->ibqp.send_cq = attr->send_cq; |
| 3004 | qp->ibqp.recv_cq = attr->recv_cq; |
| 3005 | qp->ibqp.pd = pd; |
| 3006 | destroy_qp_common(dev, qp, udata); |
| 3007 | } |
| 3008 | |
| 3009 | qp = NULL; |
| 3010 | free_qp: |
| 3011 | kfree(qp); |
| 3012 | free_ucmd: |
| 3013 | kfree(params.ucmd); |
| 3014 | return ERR_PTR(err); |
| 3015 | } |
| 3016 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3017 | int mlx5_ib_destroy_qp(struct ib_qp *qp, struct ib_udata *udata) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3018 | { |
| 3019 | struct mlx5_ib_dev *dev = to_mdev(qp->device); |
| 3020 | struct mlx5_ib_qp *mqp = to_mqp(qp); |
| 3021 | |
| 3022 | if (unlikely(qp->qp_type == IB_QPT_GSI)) |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3023 | return mlx5_ib_destroy_gsi(mqp); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3024 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3025 | if (mqp->type == MLX5_IB_QPT_DCT) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3026 | return mlx5_ib_destroy_dct(mqp); |
| 3027 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3028 | destroy_qp_common(dev, mqp, udata); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3029 | |
| 3030 | kfree(mqp); |
| 3031 | |
| 3032 | return 0; |
| 3033 | } |
| 3034 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3035 | static int set_qpc_atomic_flags(struct mlx5_ib_qp *qp, |
| 3036 | const struct ib_qp_attr *attr, int attr_mask, |
| 3037 | void *qpc) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3038 | { |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3039 | struct mlx5_ib_dev *dev = to_mdev(qp->ibqp.device); |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3040 | u8 dest_rd_atomic; |
| 3041 | u32 access_flags; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3042 | |
| 3043 | if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) |
| 3044 | dest_rd_atomic = attr->max_dest_rd_atomic; |
| 3045 | else |
| 3046 | dest_rd_atomic = qp->trans_qp.resp_depth; |
| 3047 | |
| 3048 | if (attr_mask & IB_QP_ACCESS_FLAGS) |
| 3049 | access_flags = attr->qp_access_flags; |
| 3050 | else |
| 3051 | access_flags = qp->trans_qp.atomic_rd_en; |
| 3052 | |
| 3053 | if (!dest_rd_atomic) |
| 3054 | access_flags &= IB_ACCESS_REMOTE_WRITE; |
| 3055 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3056 | MLX5_SET(qpc, qpc, rre, !!(access_flags & IB_ACCESS_REMOTE_READ)); |
| 3057 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3058 | if (access_flags & IB_ACCESS_REMOTE_ATOMIC) { |
| 3059 | int atomic_mode; |
| 3060 | |
| 3061 | atomic_mode = get_atomic_mode(dev, qp->ibqp.qp_type); |
| 3062 | if (atomic_mode < 0) |
| 3063 | return -EOPNOTSUPP; |
| 3064 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3065 | MLX5_SET(qpc, qpc, rae, 1); |
| 3066 | MLX5_SET(qpc, qpc, atomic_mode, atomic_mode); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3067 | } |
| 3068 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3069 | MLX5_SET(qpc, qpc, rwe, !!(access_flags & IB_ACCESS_REMOTE_WRITE)); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3070 | return 0; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3071 | } |
| 3072 | |
| 3073 | enum { |
| 3074 | MLX5_PATH_FLAG_FL = 1 << 0, |
| 3075 | MLX5_PATH_FLAG_FREE_AR = 1 << 1, |
| 3076 | MLX5_PATH_FLAG_COUNTER = 1 << 2, |
| 3077 | }; |
| 3078 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3079 | static int mlx5_to_ib_rate_map(u8 rate) |
| 3080 | { |
| 3081 | static const int rates[] = { IB_RATE_PORT_CURRENT, IB_RATE_56_GBPS, |
| 3082 | IB_RATE_25_GBPS, IB_RATE_100_GBPS, |
| 3083 | IB_RATE_200_GBPS, IB_RATE_50_GBPS, |
| 3084 | IB_RATE_400_GBPS }; |
| 3085 | |
| 3086 | if (rate < ARRAY_SIZE(rates)) |
| 3087 | return rates[rate]; |
| 3088 | |
| 3089 | return rate - MLX5_STAT_RATE_OFFSET; |
| 3090 | } |
| 3091 | |
| 3092 | static int ib_to_mlx5_rate_map(u8 rate) |
| 3093 | { |
| 3094 | switch (rate) { |
| 3095 | case IB_RATE_PORT_CURRENT: |
| 3096 | return 0; |
| 3097 | case IB_RATE_56_GBPS: |
| 3098 | return 1; |
| 3099 | case IB_RATE_25_GBPS: |
| 3100 | return 2; |
| 3101 | case IB_RATE_100_GBPS: |
| 3102 | return 3; |
| 3103 | case IB_RATE_200_GBPS: |
| 3104 | return 4; |
| 3105 | case IB_RATE_50_GBPS: |
| 3106 | return 5; |
| 3107 | default: |
| 3108 | return rate + MLX5_STAT_RATE_OFFSET; |
| 3109 | }; |
| 3110 | |
| 3111 | return 0; |
| 3112 | } |
| 3113 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3114 | static int ib_rate_to_mlx5(struct mlx5_ib_dev *dev, u8 rate) |
| 3115 | { |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3116 | u32 stat_rate_support; |
| 3117 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3118 | if (rate == IB_RATE_PORT_CURRENT) |
| 3119 | return 0; |
| 3120 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3121 | if (rate < IB_RATE_2_5_GBPS || rate > IB_RATE_600_GBPS) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3122 | return -EINVAL; |
| 3123 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3124 | stat_rate_support = MLX5_CAP_GEN(dev->mdev, stat_rate_support); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3125 | while (rate != IB_RATE_PORT_CURRENT && |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3126 | !(1 << ib_to_mlx5_rate_map(rate) & stat_rate_support)) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3127 | --rate; |
| 3128 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3129 | return ib_to_mlx5_rate_map(rate); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3130 | } |
| 3131 | |
| 3132 | static int modify_raw_packet_eth_prio(struct mlx5_core_dev *dev, |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3133 | struct mlx5_ib_sq *sq, u8 sl, |
| 3134 | struct ib_pd *pd) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3135 | { |
| 3136 | void *in; |
| 3137 | void *tisc; |
| 3138 | int inlen; |
| 3139 | int err; |
| 3140 | |
| 3141 | inlen = MLX5_ST_SZ_BYTES(modify_tis_in); |
| 3142 | in = kvzalloc(inlen, GFP_KERNEL); |
| 3143 | if (!in) |
| 3144 | return -ENOMEM; |
| 3145 | |
| 3146 | MLX5_SET(modify_tis_in, in, bitmask.prio, 1); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3147 | MLX5_SET(modify_tis_in, in, uid, to_mpd(pd)->uid); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3148 | |
| 3149 | tisc = MLX5_ADDR_OF(modify_tis_in, in, ctx); |
| 3150 | MLX5_SET(tisc, tisc, prio, ((sl & 0x7) << 1)); |
| 3151 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3152 | err = mlx5_core_modify_tis(dev, sq->tisn, in); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3153 | |
| 3154 | kvfree(in); |
| 3155 | |
| 3156 | return err; |
| 3157 | } |
| 3158 | |
| 3159 | static int modify_raw_packet_tx_affinity(struct mlx5_core_dev *dev, |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3160 | struct mlx5_ib_sq *sq, u8 tx_affinity, |
| 3161 | struct ib_pd *pd) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3162 | { |
| 3163 | void *in; |
| 3164 | void *tisc; |
| 3165 | int inlen; |
| 3166 | int err; |
| 3167 | |
| 3168 | inlen = MLX5_ST_SZ_BYTES(modify_tis_in); |
| 3169 | in = kvzalloc(inlen, GFP_KERNEL); |
| 3170 | if (!in) |
| 3171 | return -ENOMEM; |
| 3172 | |
| 3173 | MLX5_SET(modify_tis_in, in, bitmask.lag_tx_port_affinity, 1); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3174 | MLX5_SET(modify_tis_in, in, uid, to_mpd(pd)->uid); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3175 | |
| 3176 | tisc = MLX5_ADDR_OF(modify_tis_in, in, ctx); |
| 3177 | MLX5_SET(tisc, tisc, lag_tx_port_affinity, tx_affinity); |
| 3178 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3179 | err = mlx5_core_modify_tis(dev, sq->tisn, in); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3180 | |
| 3181 | kvfree(in); |
| 3182 | |
| 3183 | return err; |
| 3184 | } |
| 3185 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3186 | static void mlx5_set_path_udp_sport(void *path, const struct rdma_ah_attr *ah, |
| 3187 | u32 lqpn, u32 rqpn) |
| 3188 | |
| 3189 | { |
| 3190 | u32 fl = ah->grh.flow_label; |
| 3191 | |
| 3192 | if (!fl) |
| 3193 | fl = rdma_calc_flow_label(lqpn, rqpn); |
| 3194 | |
| 3195 | MLX5_SET(ads, path, udp_sport, rdma_flow_label_to_udp_sport(fl)); |
| 3196 | } |
| 3197 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3198 | static int mlx5_set_path(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp, |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3199 | const struct rdma_ah_attr *ah, void *path, u8 port, |
| 3200 | int attr_mask, u32 path_flags, |
| 3201 | const struct ib_qp_attr *attr, bool alt) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3202 | { |
| 3203 | const struct ib_global_route *grh = rdma_ah_read_grh(ah); |
| 3204 | int err; |
| 3205 | enum ib_gid_type gid_type; |
| 3206 | u8 ah_flags = rdma_ah_get_ah_flags(ah); |
| 3207 | u8 sl = rdma_ah_get_sl(ah); |
| 3208 | |
| 3209 | if (attr_mask & IB_QP_PKEY_INDEX) |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3210 | MLX5_SET(ads, path, pkey_index, |
| 3211 | alt ? attr->alt_pkey_index : attr->pkey_index); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3212 | |
| 3213 | if (ah_flags & IB_AH_GRH) { |
| 3214 | if (grh->sgid_index >= |
| 3215 | dev->mdev->port_caps[port - 1].gid_table_len) { |
| 3216 | pr_err("sgid_index (%u) too large. max is %d\n", |
| 3217 | grh->sgid_index, |
| 3218 | dev->mdev->port_caps[port - 1].gid_table_len); |
| 3219 | return -EINVAL; |
| 3220 | } |
| 3221 | } |
| 3222 | |
| 3223 | if (ah->type == RDMA_AH_ATTR_TYPE_ROCE) { |
| 3224 | if (!(ah_flags & IB_AH_GRH)) |
| 3225 | return -EINVAL; |
| 3226 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3227 | ether_addr_copy(MLX5_ADDR_OF(ads, path, rmac_47_32), |
| 3228 | ah->roce.dmac); |
| 3229 | if ((qp->ibqp.qp_type == IB_QPT_RC || |
| 3230 | qp->ibqp.qp_type == IB_QPT_UC || |
| 3231 | qp->ibqp.qp_type == IB_QPT_XRC_INI || |
| 3232 | qp->ibqp.qp_type == IB_QPT_XRC_TGT) && |
| 3233 | (grh->sgid_attr->gid_type == IB_GID_TYPE_ROCE_UDP_ENCAP) && |
| 3234 | (attr_mask & IB_QP_DEST_QPN)) |
| 3235 | mlx5_set_path_udp_sport(path, ah, |
| 3236 | qp->ibqp.qp_num, |
| 3237 | attr->dest_qp_num); |
| 3238 | MLX5_SET(ads, path, eth_prio, sl & 0x7); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3239 | gid_type = ah->grh.sgid_attr->gid_type; |
| 3240 | if (gid_type == IB_GID_TYPE_ROCE_UDP_ENCAP) |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3241 | MLX5_SET(ads, path, dscp, grh->traffic_class >> 2); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3242 | } else { |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3243 | MLX5_SET(ads, path, fl, !!(path_flags & MLX5_PATH_FLAG_FL)); |
| 3244 | MLX5_SET(ads, path, free_ar, |
| 3245 | !!(path_flags & MLX5_PATH_FLAG_FREE_AR)); |
| 3246 | MLX5_SET(ads, path, rlid, rdma_ah_get_dlid(ah)); |
| 3247 | MLX5_SET(ads, path, mlid, rdma_ah_get_path_bits(ah)); |
| 3248 | MLX5_SET(ads, path, grh, !!(ah_flags & IB_AH_GRH)); |
| 3249 | MLX5_SET(ads, path, sl, sl); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3250 | } |
| 3251 | |
| 3252 | if (ah_flags & IB_AH_GRH) { |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3253 | MLX5_SET(ads, path, src_addr_index, grh->sgid_index); |
| 3254 | MLX5_SET(ads, path, hop_limit, grh->hop_limit); |
| 3255 | MLX5_SET(ads, path, tclass, grh->traffic_class); |
| 3256 | MLX5_SET(ads, path, flow_label, grh->flow_label); |
| 3257 | memcpy(MLX5_ADDR_OF(ads, path, rgid_rip), grh->dgid.raw, |
| 3258 | sizeof(grh->dgid.raw)); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3259 | } |
| 3260 | |
| 3261 | err = ib_rate_to_mlx5(dev, rdma_ah_get_static_rate(ah)); |
| 3262 | if (err < 0) |
| 3263 | return err; |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3264 | MLX5_SET(ads, path, stat_rate, err); |
| 3265 | MLX5_SET(ads, path, vhca_port_num, port); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3266 | |
| 3267 | if (attr_mask & IB_QP_TIMEOUT) |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3268 | MLX5_SET(ads, path, ack_timeout, |
| 3269 | alt ? attr->alt_timeout : attr->timeout); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3270 | |
| 3271 | if ((qp->ibqp.qp_type == IB_QPT_RAW_PACKET) && qp->sq.wqe_cnt) |
| 3272 | return modify_raw_packet_eth_prio(dev->mdev, |
| 3273 | &qp->raw_packet_qp.sq, |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3274 | sl & 0xf, qp->ibqp.pd); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3275 | |
| 3276 | return 0; |
| 3277 | } |
| 3278 | |
| 3279 | static enum mlx5_qp_optpar opt_mask[MLX5_QP_NUM_STATE][MLX5_QP_NUM_STATE][MLX5_QP_ST_MAX] = { |
| 3280 | [MLX5_QP_STATE_INIT] = { |
| 3281 | [MLX5_QP_STATE_INIT] = { |
| 3282 | [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE | |
| 3283 | MLX5_QP_OPTPAR_RAE | |
| 3284 | MLX5_QP_OPTPAR_RWE | |
| 3285 | MLX5_QP_OPTPAR_PKEY_INDEX | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3286 | MLX5_QP_OPTPAR_PRI_PORT | |
| 3287 | MLX5_QP_OPTPAR_LAG_TX_AFF, |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3288 | [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE | |
| 3289 | MLX5_QP_OPTPAR_PKEY_INDEX | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3290 | MLX5_QP_OPTPAR_PRI_PORT | |
| 3291 | MLX5_QP_OPTPAR_LAG_TX_AFF, |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3292 | [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX | |
| 3293 | MLX5_QP_OPTPAR_Q_KEY | |
| 3294 | MLX5_QP_OPTPAR_PRI_PORT, |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3295 | [MLX5_QP_ST_XRC] = MLX5_QP_OPTPAR_RRE | |
| 3296 | MLX5_QP_OPTPAR_RAE | |
| 3297 | MLX5_QP_OPTPAR_RWE | |
| 3298 | MLX5_QP_OPTPAR_PKEY_INDEX | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3299 | MLX5_QP_OPTPAR_PRI_PORT | |
| 3300 | MLX5_QP_OPTPAR_LAG_TX_AFF, |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3301 | }, |
| 3302 | [MLX5_QP_STATE_RTR] = { |
| 3303 | [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH | |
| 3304 | MLX5_QP_OPTPAR_RRE | |
| 3305 | MLX5_QP_OPTPAR_RAE | |
| 3306 | MLX5_QP_OPTPAR_RWE | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3307 | MLX5_QP_OPTPAR_PKEY_INDEX | |
| 3308 | MLX5_QP_OPTPAR_LAG_TX_AFF, |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3309 | [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH | |
| 3310 | MLX5_QP_OPTPAR_RWE | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3311 | MLX5_QP_OPTPAR_PKEY_INDEX | |
| 3312 | MLX5_QP_OPTPAR_LAG_TX_AFF, |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3313 | [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX | |
| 3314 | MLX5_QP_OPTPAR_Q_KEY, |
| 3315 | [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_PKEY_INDEX | |
| 3316 | MLX5_QP_OPTPAR_Q_KEY, |
| 3317 | [MLX5_QP_ST_XRC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH | |
| 3318 | MLX5_QP_OPTPAR_RRE | |
| 3319 | MLX5_QP_OPTPAR_RAE | |
| 3320 | MLX5_QP_OPTPAR_RWE | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3321 | MLX5_QP_OPTPAR_PKEY_INDEX | |
| 3322 | MLX5_QP_OPTPAR_LAG_TX_AFF, |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3323 | }, |
| 3324 | }, |
| 3325 | [MLX5_QP_STATE_RTR] = { |
| 3326 | [MLX5_QP_STATE_RTS] = { |
| 3327 | [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH | |
| 3328 | MLX5_QP_OPTPAR_RRE | |
| 3329 | MLX5_QP_OPTPAR_RAE | |
| 3330 | MLX5_QP_OPTPAR_RWE | |
| 3331 | MLX5_QP_OPTPAR_PM_STATE | |
| 3332 | MLX5_QP_OPTPAR_RNR_TIMEOUT, |
| 3333 | [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH | |
| 3334 | MLX5_QP_OPTPAR_RWE | |
| 3335 | MLX5_QP_OPTPAR_PM_STATE, |
| 3336 | [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY, |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3337 | [MLX5_QP_ST_XRC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH | |
| 3338 | MLX5_QP_OPTPAR_RRE | |
| 3339 | MLX5_QP_OPTPAR_RAE | |
| 3340 | MLX5_QP_OPTPAR_RWE | |
| 3341 | MLX5_QP_OPTPAR_PM_STATE | |
| 3342 | MLX5_QP_OPTPAR_RNR_TIMEOUT, |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3343 | }, |
| 3344 | }, |
| 3345 | [MLX5_QP_STATE_RTS] = { |
| 3346 | [MLX5_QP_STATE_RTS] = { |
| 3347 | [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE | |
| 3348 | MLX5_QP_OPTPAR_RAE | |
| 3349 | MLX5_QP_OPTPAR_RWE | |
| 3350 | MLX5_QP_OPTPAR_RNR_TIMEOUT | |
| 3351 | MLX5_QP_OPTPAR_PM_STATE | |
| 3352 | MLX5_QP_OPTPAR_ALT_ADDR_PATH, |
| 3353 | [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE | |
| 3354 | MLX5_QP_OPTPAR_PM_STATE | |
| 3355 | MLX5_QP_OPTPAR_ALT_ADDR_PATH, |
| 3356 | [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY | |
| 3357 | MLX5_QP_OPTPAR_SRQN | |
| 3358 | MLX5_QP_OPTPAR_CQN_RCV, |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3359 | [MLX5_QP_ST_XRC] = MLX5_QP_OPTPAR_RRE | |
| 3360 | MLX5_QP_OPTPAR_RAE | |
| 3361 | MLX5_QP_OPTPAR_RWE | |
| 3362 | MLX5_QP_OPTPAR_RNR_TIMEOUT | |
| 3363 | MLX5_QP_OPTPAR_PM_STATE | |
| 3364 | MLX5_QP_OPTPAR_ALT_ADDR_PATH, |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3365 | }, |
| 3366 | }, |
| 3367 | [MLX5_QP_STATE_SQER] = { |
| 3368 | [MLX5_QP_STATE_RTS] = { |
| 3369 | [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY, |
| 3370 | [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_Q_KEY, |
| 3371 | [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE, |
| 3372 | [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RNR_TIMEOUT | |
| 3373 | MLX5_QP_OPTPAR_RWE | |
| 3374 | MLX5_QP_OPTPAR_RAE | |
| 3375 | MLX5_QP_OPTPAR_RRE, |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3376 | [MLX5_QP_ST_XRC] = MLX5_QP_OPTPAR_RNR_TIMEOUT | |
| 3377 | MLX5_QP_OPTPAR_RWE | |
| 3378 | MLX5_QP_OPTPAR_RAE | |
| 3379 | MLX5_QP_OPTPAR_RRE, |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3380 | }, |
| 3381 | }, |
| 3382 | }; |
| 3383 | |
| 3384 | static int ib_nr_to_mlx5_nr(int ib_mask) |
| 3385 | { |
| 3386 | switch (ib_mask) { |
| 3387 | case IB_QP_STATE: |
| 3388 | return 0; |
| 3389 | case IB_QP_CUR_STATE: |
| 3390 | return 0; |
| 3391 | case IB_QP_EN_SQD_ASYNC_NOTIFY: |
| 3392 | return 0; |
| 3393 | case IB_QP_ACCESS_FLAGS: |
| 3394 | return MLX5_QP_OPTPAR_RWE | MLX5_QP_OPTPAR_RRE | |
| 3395 | MLX5_QP_OPTPAR_RAE; |
| 3396 | case IB_QP_PKEY_INDEX: |
| 3397 | return MLX5_QP_OPTPAR_PKEY_INDEX; |
| 3398 | case IB_QP_PORT: |
| 3399 | return MLX5_QP_OPTPAR_PRI_PORT; |
| 3400 | case IB_QP_QKEY: |
| 3401 | return MLX5_QP_OPTPAR_Q_KEY; |
| 3402 | case IB_QP_AV: |
| 3403 | return MLX5_QP_OPTPAR_PRIMARY_ADDR_PATH | |
| 3404 | MLX5_QP_OPTPAR_PRI_PORT; |
| 3405 | case IB_QP_PATH_MTU: |
| 3406 | return 0; |
| 3407 | case IB_QP_TIMEOUT: |
| 3408 | return MLX5_QP_OPTPAR_ACK_TIMEOUT; |
| 3409 | case IB_QP_RETRY_CNT: |
| 3410 | return MLX5_QP_OPTPAR_RETRY_COUNT; |
| 3411 | case IB_QP_RNR_RETRY: |
| 3412 | return MLX5_QP_OPTPAR_RNR_RETRY; |
| 3413 | case IB_QP_RQ_PSN: |
| 3414 | return 0; |
| 3415 | case IB_QP_MAX_QP_RD_ATOMIC: |
| 3416 | return MLX5_QP_OPTPAR_SRA_MAX; |
| 3417 | case IB_QP_ALT_PATH: |
| 3418 | return MLX5_QP_OPTPAR_ALT_ADDR_PATH; |
| 3419 | case IB_QP_MIN_RNR_TIMER: |
| 3420 | return MLX5_QP_OPTPAR_RNR_TIMEOUT; |
| 3421 | case IB_QP_SQ_PSN: |
| 3422 | return 0; |
| 3423 | case IB_QP_MAX_DEST_RD_ATOMIC: |
| 3424 | return MLX5_QP_OPTPAR_RRA_MAX | MLX5_QP_OPTPAR_RWE | |
| 3425 | MLX5_QP_OPTPAR_RRE | MLX5_QP_OPTPAR_RAE; |
| 3426 | case IB_QP_PATH_MIG_STATE: |
| 3427 | return MLX5_QP_OPTPAR_PM_STATE; |
| 3428 | case IB_QP_CAP: |
| 3429 | return 0; |
| 3430 | case IB_QP_DEST_QPN: |
| 3431 | return 0; |
| 3432 | } |
| 3433 | return 0; |
| 3434 | } |
| 3435 | |
| 3436 | static int ib_mask_to_mlx5_opt(int ib_mask) |
| 3437 | { |
| 3438 | int result = 0; |
| 3439 | int i; |
| 3440 | |
| 3441 | for (i = 0; i < 8 * sizeof(int); i++) { |
| 3442 | if ((1 << i) & ib_mask) |
| 3443 | result |= ib_nr_to_mlx5_nr(1 << i); |
| 3444 | } |
| 3445 | |
| 3446 | return result; |
| 3447 | } |
| 3448 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3449 | static int modify_raw_packet_qp_rq( |
| 3450 | struct mlx5_ib_dev *dev, struct mlx5_ib_rq *rq, int new_state, |
| 3451 | const struct mlx5_modify_raw_qp_param *raw_qp_param, struct ib_pd *pd) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3452 | { |
| 3453 | void *in; |
| 3454 | void *rqc; |
| 3455 | int inlen; |
| 3456 | int err; |
| 3457 | |
| 3458 | inlen = MLX5_ST_SZ_BYTES(modify_rq_in); |
| 3459 | in = kvzalloc(inlen, GFP_KERNEL); |
| 3460 | if (!in) |
| 3461 | return -ENOMEM; |
| 3462 | |
| 3463 | MLX5_SET(modify_rq_in, in, rq_state, rq->state); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3464 | MLX5_SET(modify_rq_in, in, uid, to_mpd(pd)->uid); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3465 | |
| 3466 | rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx); |
| 3467 | MLX5_SET(rqc, rqc, state, new_state); |
| 3468 | |
| 3469 | if (raw_qp_param->set_mask & MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID) { |
| 3470 | if (MLX5_CAP_GEN(dev->mdev, modify_rq_counter_set_id)) { |
| 3471 | MLX5_SET64(modify_rq_in, in, modify_bitmask, |
| 3472 | MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID); |
| 3473 | MLX5_SET(rqc, rqc, counter_set_id, raw_qp_param->rq_q_ctr_id); |
| 3474 | } else |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3475 | dev_info_once( |
| 3476 | &dev->ib_dev.dev, |
| 3477 | "RAW PACKET QP counters are not supported on current FW\n"); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3478 | } |
| 3479 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3480 | err = mlx5_core_modify_rq(dev->mdev, rq->base.mqp.qpn, in); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3481 | if (err) |
| 3482 | goto out; |
| 3483 | |
| 3484 | rq->state = new_state; |
| 3485 | |
| 3486 | out: |
| 3487 | kvfree(in); |
| 3488 | return err; |
| 3489 | } |
| 3490 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3491 | static int modify_raw_packet_qp_sq( |
| 3492 | struct mlx5_core_dev *dev, struct mlx5_ib_sq *sq, int new_state, |
| 3493 | const struct mlx5_modify_raw_qp_param *raw_qp_param, struct ib_pd *pd) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3494 | { |
| 3495 | struct mlx5_ib_qp *ibqp = sq->base.container_mibqp; |
| 3496 | struct mlx5_rate_limit old_rl = ibqp->rl; |
| 3497 | struct mlx5_rate_limit new_rl = old_rl; |
| 3498 | bool new_rate_added = false; |
| 3499 | u16 rl_index = 0; |
| 3500 | void *in; |
| 3501 | void *sqc; |
| 3502 | int inlen; |
| 3503 | int err; |
| 3504 | |
| 3505 | inlen = MLX5_ST_SZ_BYTES(modify_sq_in); |
| 3506 | in = kvzalloc(inlen, GFP_KERNEL); |
| 3507 | if (!in) |
| 3508 | return -ENOMEM; |
| 3509 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3510 | MLX5_SET(modify_sq_in, in, uid, to_mpd(pd)->uid); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3511 | MLX5_SET(modify_sq_in, in, sq_state, sq->state); |
| 3512 | |
| 3513 | sqc = MLX5_ADDR_OF(modify_sq_in, in, ctx); |
| 3514 | MLX5_SET(sqc, sqc, state, new_state); |
| 3515 | |
| 3516 | if (raw_qp_param->set_mask & MLX5_RAW_QP_RATE_LIMIT) { |
| 3517 | if (new_state != MLX5_SQC_STATE_RDY) |
| 3518 | pr_warn("%s: Rate limit can only be changed when SQ is moving to RDY\n", |
| 3519 | __func__); |
| 3520 | else |
| 3521 | new_rl = raw_qp_param->rl; |
| 3522 | } |
| 3523 | |
| 3524 | if (!mlx5_rl_are_equal(&old_rl, &new_rl)) { |
| 3525 | if (new_rl.rate) { |
| 3526 | err = mlx5_rl_add_rate(dev, &rl_index, &new_rl); |
| 3527 | if (err) { |
| 3528 | pr_err("Failed configuring rate limit(err %d): \ |
| 3529 | rate %u, max_burst_sz %u, typical_pkt_sz %u\n", |
| 3530 | err, new_rl.rate, new_rl.max_burst_sz, |
| 3531 | new_rl.typical_pkt_sz); |
| 3532 | |
| 3533 | goto out; |
| 3534 | } |
| 3535 | new_rate_added = true; |
| 3536 | } |
| 3537 | |
| 3538 | MLX5_SET64(modify_sq_in, in, modify_bitmask, 1); |
| 3539 | /* index 0 means no limit */ |
| 3540 | MLX5_SET(sqc, sqc, packet_pacing_rate_limit_index, rl_index); |
| 3541 | } |
| 3542 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3543 | err = mlx5_core_modify_sq(dev, sq->base.mqp.qpn, in); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3544 | if (err) { |
| 3545 | /* Remove new rate from table if failed */ |
| 3546 | if (new_rate_added) |
| 3547 | mlx5_rl_remove_rate(dev, &new_rl); |
| 3548 | goto out; |
| 3549 | } |
| 3550 | |
| 3551 | /* Only remove the old rate after new rate was set */ |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3552 | if ((old_rl.rate && !mlx5_rl_are_equal(&old_rl, &new_rl)) || |
| 3553 | (new_state != MLX5_SQC_STATE_RDY)) { |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3554 | mlx5_rl_remove_rate(dev, &old_rl); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3555 | if (new_state != MLX5_SQC_STATE_RDY) |
| 3556 | memset(&new_rl, 0, sizeof(new_rl)); |
| 3557 | } |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3558 | |
| 3559 | ibqp->rl = new_rl; |
| 3560 | sq->state = new_state; |
| 3561 | |
| 3562 | out: |
| 3563 | kvfree(in); |
| 3564 | return err; |
| 3565 | } |
| 3566 | |
| 3567 | static int modify_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp, |
| 3568 | const struct mlx5_modify_raw_qp_param *raw_qp_param, |
| 3569 | u8 tx_affinity) |
| 3570 | { |
| 3571 | struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp; |
| 3572 | struct mlx5_ib_rq *rq = &raw_packet_qp->rq; |
| 3573 | struct mlx5_ib_sq *sq = &raw_packet_qp->sq; |
| 3574 | int modify_rq = !!qp->rq.wqe_cnt; |
| 3575 | int modify_sq = !!qp->sq.wqe_cnt; |
| 3576 | int rq_state; |
| 3577 | int sq_state; |
| 3578 | int err; |
| 3579 | |
| 3580 | switch (raw_qp_param->operation) { |
| 3581 | case MLX5_CMD_OP_RST2INIT_QP: |
| 3582 | rq_state = MLX5_RQC_STATE_RDY; |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3583 | sq_state = MLX5_SQC_STATE_RST; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3584 | break; |
| 3585 | case MLX5_CMD_OP_2ERR_QP: |
| 3586 | rq_state = MLX5_RQC_STATE_ERR; |
| 3587 | sq_state = MLX5_SQC_STATE_ERR; |
| 3588 | break; |
| 3589 | case MLX5_CMD_OP_2RST_QP: |
| 3590 | rq_state = MLX5_RQC_STATE_RST; |
| 3591 | sq_state = MLX5_SQC_STATE_RST; |
| 3592 | break; |
| 3593 | case MLX5_CMD_OP_RTR2RTS_QP: |
| 3594 | case MLX5_CMD_OP_RTS2RTS_QP: |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3595 | if (raw_qp_param->set_mask & ~MLX5_RAW_QP_RATE_LIMIT) |
| 3596 | return -EINVAL; |
| 3597 | |
| 3598 | modify_rq = 0; |
| 3599 | sq_state = MLX5_SQC_STATE_RDY; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3600 | break; |
| 3601 | case MLX5_CMD_OP_INIT2INIT_QP: |
| 3602 | case MLX5_CMD_OP_INIT2RTR_QP: |
| 3603 | if (raw_qp_param->set_mask) |
| 3604 | return -EINVAL; |
| 3605 | else |
| 3606 | return 0; |
| 3607 | default: |
| 3608 | WARN_ON(1); |
| 3609 | return -EINVAL; |
| 3610 | } |
| 3611 | |
| 3612 | if (modify_rq) { |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3613 | err = modify_raw_packet_qp_rq(dev, rq, rq_state, raw_qp_param, |
| 3614 | qp->ibqp.pd); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3615 | if (err) |
| 3616 | return err; |
| 3617 | } |
| 3618 | |
| 3619 | if (modify_sq) { |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3620 | struct mlx5_flow_handle *flow_rule; |
| 3621 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3622 | if (tx_affinity) { |
| 3623 | err = modify_raw_packet_tx_affinity(dev->mdev, sq, |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3624 | tx_affinity, |
| 3625 | qp->ibqp.pd); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3626 | if (err) |
| 3627 | return err; |
| 3628 | } |
| 3629 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3630 | flow_rule = create_flow_rule_vport_sq(dev, sq, |
| 3631 | raw_qp_param->port); |
| 3632 | if (IS_ERR(flow_rule)) |
| 3633 | return PTR_ERR(flow_rule); |
| 3634 | |
| 3635 | err = modify_raw_packet_qp_sq(dev->mdev, sq, sq_state, |
| 3636 | raw_qp_param, qp->ibqp.pd); |
| 3637 | if (err) { |
| 3638 | if (flow_rule) |
| 3639 | mlx5_del_flow_rules(flow_rule); |
| 3640 | return err; |
| 3641 | } |
| 3642 | |
| 3643 | if (flow_rule) { |
| 3644 | destroy_flow_rule_vport_sq(sq); |
| 3645 | sq->flow_rule = flow_rule; |
| 3646 | } |
| 3647 | |
| 3648 | return err; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3649 | } |
| 3650 | |
| 3651 | return 0; |
| 3652 | } |
| 3653 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3654 | static unsigned int get_tx_affinity_rr(struct mlx5_ib_dev *dev, |
| 3655 | struct ib_udata *udata) |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3656 | { |
| 3657 | struct mlx5_ib_ucontext *ucontext = rdma_udata_to_drv_context( |
| 3658 | udata, struct mlx5_ib_ucontext, ibucontext); |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3659 | u8 port_num = mlx5_core_native_port_num(dev->mdev) - 1; |
| 3660 | atomic_t *tx_port_affinity; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3661 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3662 | if (ucontext) |
| 3663 | tx_port_affinity = &ucontext->tx_port_affinity; |
| 3664 | else |
| 3665 | tx_port_affinity = &dev->port[port_num].roce.tx_port_affinity; |
| 3666 | |
| 3667 | return (unsigned int)atomic_add_return(1, tx_port_affinity) % |
| 3668 | MLX5_MAX_PORTS + 1; |
| 3669 | } |
| 3670 | |
| 3671 | static bool qp_supports_affinity(struct mlx5_ib_qp *qp) |
| 3672 | { |
| 3673 | if ((qp->type == IB_QPT_RC) || (qp->type == IB_QPT_UD) || |
| 3674 | (qp->type == IB_QPT_UC) || (qp->type == IB_QPT_RAW_PACKET) || |
| 3675 | (qp->type == IB_QPT_XRC_INI) || (qp->type == IB_QPT_XRC_TGT) || |
| 3676 | (qp->type == MLX5_IB_QPT_DCI)) |
| 3677 | return true; |
| 3678 | return false; |
| 3679 | } |
| 3680 | |
| 3681 | static unsigned int get_tx_affinity(struct ib_qp *qp, |
| 3682 | const struct ib_qp_attr *attr, |
| 3683 | int attr_mask, u8 init, |
| 3684 | struct ib_udata *udata) |
| 3685 | { |
| 3686 | struct mlx5_ib_ucontext *ucontext = rdma_udata_to_drv_context( |
| 3687 | udata, struct mlx5_ib_ucontext, ibucontext); |
| 3688 | struct mlx5_ib_dev *dev = to_mdev(qp->device); |
| 3689 | struct mlx5_ib_qp *mqp = to_mqp(qp); |
| 3690 | struct mlx5_ib_qp_base *qp_base; |
| 3691 | unsigned int tx_affinity; |
| 3692 | |
| 3693 | if (!(mlx5_ib_lag_should_assign_affinity(dev) && |
| 3694 | qp_supports_affinity(mqp))) |
| 3695 | return 0; |
| 3696 | |
| 3697 | if (mqp->flags & MLX5_IB_QP_CREATE_SQPN_QP1) |
| 3698 | tx_affinity = mqp->gsi_lag_port; |
| 3699 | else if (init) |
| 3700 | tx_affinity = get_tx_affinity_rr(dev, udata); |
| 3701 | else if ((attr_mask & IB_QP_AV) && attr->xmit_slave) |
| 3702 | tx_affinity = |
| 3703 | mlx5_lag_get_slave_port(dev->mdev, attr->xmit_slave); |
| 3704 | else |
| 3705 | return 0; |
| 3706 | |
| 3707 | qp_base = &mqp->trans_qp.base; |
| 3708 | if (ucontext) |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3709 | mlx5_ib_dbg(dev, "Set tx affinity 0x%x to qpn 0x%x ucontext %p\n", |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3710 | tx_affinity, qp_base->mqp.qpn, ucontext); |
| 3711 | else |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3712 | mlx5_ib_dbg(dev, "Set tx affinity 0x%x to qpn 0x%x\n", |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3713 | tx_affinity, qp_base->mqp.qpn); |
| 3714 | return tx_affinity; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3715 | } |
| 3716 | |
| 3717 | static int __mlx5_ib_qp_set_counter(struct ib_qp *qp, |
| 3718 | struct rdma_counter *counter) |
| 3719 | { |
| 3720 | struct mlx5_ib_dev *dev = to_mdev(qp->device); |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3721 | u32 in[MLX5_ST_SZ_DW(rts2rts_qp_in)] = {}; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3722 | struct mlx5_ib_qp *mqp = to_mqp(qp); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3723 | struct mlx5_ib_qp_base *base; |
| 3724 | u32 set_id; |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3725 | u32 *qpc; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3726 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3727 | if (counter) |
| 3728 | set_id = counter->id; |
| 3729 | else |
| 3730 | set_id = mlx5_ib_get_counters_id(dev, mqp->port - 1); |
| 3731 | |
| 3732 | base = &mqp->trans_qp.base; |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3733 | MLX5_SET(rts2rts_qp_in, in, opcode, MLX5_CMD_OP_RTS2RTS_QP); |
| 3734 | MLX5_SET(rts2rts_qp_in, in, qpn, base->mqp.qpn); |
| 3735 | MLX5_SET(rts2rts_qp_in, in, uid, base->mqp.uid); |
| 3736 | MLX5_SET(rts2rts_qp_in, in, opt_param_mask, |
| 3737 | MLX5_QP_OPTPAR_COUNTER_SET_ID); |
| 3738 | |
| 3739 | qpc = MLX5_ADDR_OF(rts2rts_qp_in, in, qpc); |
| 3740 | MLX5_SET(qpc, qpc, counter_set_id, set_id); |
| 3741 | return mlx5_cmd_exec_in(dev->mdev, rts2rts_qp, in); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3742 | } |
| 3743 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3744 | static int __mlx5_ib_modify_qp(struct ib_qp *ibqp, |
| 3745 | const struct ib_qp_attr *attr, int attr_mask, |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3746 | enum ib_qp_state cur_state, |
| 3747 | enum ib_qp_state new_state, |
| 3748 | const struct mlx5_ib_modify_qp *ucmd, |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3749 | struct mlx5_ib_modify_qp_resp *resp, |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3750 | struct ib_udata *udata) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3751 | { |
| 3752 | static const u16 optab[MLX5_QP_NUM_STATE][MLX5_QP_NUM_STATE] = { |
| 3753 | [MLX5_QP_STATE_RST] = { |
| 3754 | [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP, |
| 3755 | [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP, |
| 3756 | [MLX5_QP_STATE_INIT] = MLX5_CMD_OP_RST2INIT_QP, |
| 3757 | }, |
| 3758 | [MLX5_QP_STATE_INIT] = { |
| 3759 | [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP, |
| 3760 | [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP, |
| 3761 | [MLX5_QP_STATE_INIT] = MLX5_CMD_OP_INIT2INIT_QP, |
| 3762 | [MLX5_QP_STATE_RTR] = MLX5_CMD_OP_INIT2RTR_QP, |
| 3763 | }, |
| 3764 | [MLX5_QP_STATE_RTR] = { |
| 3765 | [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP, |
| 3766 | [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP, |
| 3767 | [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_RTR2RTS_QP, |
| 3768 | }, |
| 3769 | [MLX5_QP_STATE_RTS] = { |
| 3770 | [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP, |
| 3771 | [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP, |
| 3772 | [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_RTS2RTS_QP, |
| 3773 | }, |
| 3774 | [MLX5_QP_STATE_SQD] = { |
| 3775 | [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP, |
| 3776 | [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP, |
| 3777 | }, |
| 3778 | [MLX5_QP_STATE_SQER] = { |
| 3779 | [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP, |
| 3780 | [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP, |
| 3781 | [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_SQERR2RTS_QP, |
| 3782 | }, |
| 3783 | [MLX5_QP_STATE_ERR] = { |
| 3784 | [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP, |
| 3785 | [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP, |
| 3786 | } |
| 3787 | }; |
| 3788 | |
| 3789 | struct mlx5_ib_dev *dev = to_mdev(ibqp->device); |
| 3790 | struct mlx5_ib_qp *qp = to_mqp(ibqp); |
| 3791 | struct mlx5_ib_qp_base *base = &qp->trans_qp.base; |
| 3792 | struct mlx5_ib_cq *send_cq, *recv_cq; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3793 | struct mlx5_ib_pd *pd; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3794 | enum mlx5_qp_state mlx5_cur, mlx5_new; |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3795 | void *qpc, *pri_path, *alt_path; |
| 3796 | enum mlx5_qp_optpar optpar = 0; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3797 | u32 set_id = 0; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3798 | int mlx5_st; |
| 3799 | int err; |
| 3800 | u16 op; |
| 3801 | u8 tx_affinity = 0; |
| 3802 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3803 | mlx5_st = to_mlx5_st(qp->type); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3804 | if (mlx5_st < 0) |
| 3805 | return -EINVAL; |
| 3806 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3807 | qpc = kzalloc(MLX5_ST_SZ_BYTES(qpc), GFP_KERNEL); |
| 3808 | if (!qpc) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3809 | return -ENOMEM; |
| 3810 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3811 | pd = to_mpd(qp->ibqp.pd); |
| 3812 | MLX5_SET(qpc, qpc, st, mlx5_st); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3813 | |
| 3814 | if (!(attr_mask & IB_QP_PATH_MIG_STATE)) { |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3815 | MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3816 | } else { |
| 3817 | switch (attr->path_mig_state) { |
| 3818 | case IB_MIG_MIGRATED: |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3819 | MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3820 | break; |
| 3821 | case IB_MIG_REARM: |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3822 | MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_REARM); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3823 | break; |
| 3824 | case IB_MIG_ARMED: |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3825 | MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_ARMED); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3826 | break; |
| 3827 | } |
| 3828 | } |
| 3829 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3830 | tx_affinity = get_tx_affinity(ibqp, attr, attr_mask, |
| 3831 | cur_state == IB_QPS_RESET && |
| 3832 | new_state == IB_QPS_INIT, udata); |
| 3833 | |
| 3834 | MLX5_SET(qpc, qpc, lag_tx_port_affinity, tx_affinity); |
| 3835 | if (tx_affinity && new_state == IB_QPS_RTR && |
| 3836 | MLX5_CAP_GEN(dev->mdev, init2_lag_tx_port_affinity)) |
| 3837 | optpar |= MLX5_QP_OPTPAR_LAG_TX_AFF; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3838 | |
| 3839 | if (is_sqp(ibqp->qp_type)) { |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3840 | MLX5_SET(qpc, qpc, mtu, IB_MTU_256); |
| 3841 | MLX5_SET(qpc, qpc, log_msg_max, 8); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3842 | } else if ((ibqp->qp_type == IB_QPT_UD && |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3843 | !(qp->flags & IB_QP_CREATE_SOURCE_QPN)) || |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3844 | ibqp->qp_type == MLX5_IB_QPT_REG_UMR) { |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3845 | MLX5_SET(qpc, qpc, mtu, IB_MTU_4096); |
| 3846 | MLX5_SET(qpc, qpc, log_msg_max, 12); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3847 | } else if (attr_mask & IB_QP_PATH_MTU) { |
| 3848 | if (attr->path_mtu < IB_MTU_256 || |
| 3849 | attr->path_mtu > IB_MTU_4096) { |
| 3850 | mlx5_ib_warn(dev, "invalid mtu %d\n", attr->path_mtu); |
| 3851 | err = -EINVAL; |
| 3852 | goto out; |
| 3853 | } |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3854 | MLX5_SET(qpc, qpc, mtu, attr->path_mtu); |
| 3855 | MLX5_SET(qpc, qpc, log_msg_max, |
| 3856 | MLX5_CAP_GEN(dev->mdev, log_max_msg)); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3857 | } |
| 3858 | |
| 3859 | if (attr_mask & IB_QP_DEST_QPN) |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3860 | MLX5_SET(qpc, qpc, remote_qpn, attr->dest_qp_num); |
| 3861 | |
| 3862 | pri_path = MLX5_ADDR_OF(qpc, qpc, primary_address_path); |
| 3863 | alt_path = MLX5_ADDR_OF(qpc, qpc, secondary_address_path); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3864 | |
| 3865 | if (attr_mask & IB_QP_PKEY_INDEX) |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3866 | MLX5_SET(ads, pri_path, pkey_index, attr->pkey_index); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3867 | |
| 3868 | /* todo implement counter_index functionality */ |
| 3869 | |
| 3870 | if (is_sqp(ibqp->qp_type)) |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3871 | MLX5_SET(ads, pri_path, vhca_port_num, qp->port); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3872 | |
| 3873 | if (attr_mask & IB_QP_PORT) |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3874 | MLX5_SET(ads, pri_path, vhca_port_num, attr->port_num); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3875 | |
| 3876 | if (attr_mask & IB_QP_AV) { |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3877 | err = mlx5_set_path(dev, qp, &attr->ah_attr, pri_path, |
| 3878 | attr_mask & IB_QP_PORT ? attr->port_num : |
| 3879 | qp->port, |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3880 | attr_mask, 0, attr, false); |
| 3881 | if (err) |
| 3882 | goto out; |
| 3883 | } |
| 3884 | |
| 3885 | if (attr_mask & IB_QP_TIMEOUT) |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3886 | MLX5_SET(ads, pri_path, ack_timeout, attr->timeout); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3887 | |
| 3888 | if (attr_mask & IB_QP_ALT_PATH) { |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3889 | err = mlx5_set_path(dev, qp, &attr->alt_ah_attr, alt_path, |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3890 | attr->alt_port_num, |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3891 | attr_mask | IB_QP_PKEY_INDEX | |
| 3892 | IB_QP_TIMEOUT, |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3893 | 0, attr, true); |
| 3894 | if (err) |
| 3895 | goto out; |
| 3896 | } |
| 3897 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3898 | get_cqs(qp->ibqp.qp_type, qp->ibqp.send_cq, qp->ibqp.recv_cq, |
| 3899 | &send_cq, &recv_cq); |
| 3900 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3901 | MLX5_SET(qpc, qpc, pd, pd ? pd->pdn : to_mpd(dev->devr.p0)->pdn); |
| 3902 | if (send_cq) |
| 3903 | MLX5_SET(qpc, qpc, cqn_snd, send_cq->mcq.cqn); |
| 3904 | if (recv_cq) |
| 3905 | MLX5_SET(qpc, qpc, cqn_rcv, recv_cq->mcq.cqn); |
| 3906 | |
| 3907 | MLX5_SET(qpc, qpc, log_ack_req_freq, MLX5_IB_ACK_REQ_FREQ); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3908 | |
| 3909 | if (attr_mask & IB_QP_RNR_RETRY) |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3910 | MLX5_SET(qpc, qpc, rnr_retry, attr->rnr_retry); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3911 | |
| 3912 | if (attr_mask & IB_QP_RETRY_CNT) |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3913 | MLX5_SET(qpc, qpc, retry_count, attr->retry_cnt); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3914 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3915 | if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC && attr->max_rd_atomic) |
| 3916 | MLX5_SET(qpc, qpc, log_sra_max, ilog2(attr->max_rd_atomic)); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3917 | |
| 3918 | if (attr_mask & IB_QP_SQ_PSN) |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3919 | MLX5_SET(qpc, qpc, next_send_psn, attr->sq_psn); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3920 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3921 | if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC && attr->max_dest_rd_atomic) |
| 3922 | MLX5_SET(qpc, qpc, log_rra_max, |
| 3923 | ilog2(attr->max_dest_rd_atomic)); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3924 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3925 | if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC)) { |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3926 | err = set_qpc_atomic_flags(qp, attr, attr_mask, qpc); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3927 | if (err) |
| 3928 | goto out; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3929 | } |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3930 | |
| 3931 | if (attr_mask & IB_QP_MIN_RNR_TIMER) |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3932 | MLX5_SET(qpc, qpc, min_rnr_nak, attr->min_rnr_timer); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3933 | |
| 3934 | if (attr_mask & IB_QP_RQ_PSN) |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3935 | MLX5_SET(qpc, qpc, next_rcv_psn, attr->rq_psn); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3936 | |
| 3937 | if (attr_mask & IB_QP_QKEY) |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3938 | MLX5_SET(qpc, qpc, q_key, attr->qkey); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3939 | |
| 3940 | if (qp->rq.wqe_cnt && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3941 | MLX5_SET64(qpc, qpc, dbr_addr, qp->db.dma); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3942 | |
| 3943 | if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) { |
| 3944 | u8 port_num = (attr_mask & IB_QP_PORT ? attr->port_num : |
| 3945 | qp->port) - 1; |
| 3946 | |
| 3947 | /* Underlay port should be used - index 0 function per port */ |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3948 | if (qp->flags & IB_QP_CREATE_SOURCE_QPN) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3949 | port_num = 0; |
| 3950 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3951 | if (ibqp->counter) |
| 3952 | set_id = ibqp->counter->id; |
| 3953 | else |
| 3954 | set_id = mlx5_ib_get_counters_id(dev, port_num); |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3955 | MLX5_SET(qpc, qpc, counter_set_id, set_id); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3956 | } |
| 3957 | |
| 3958 | if (!ibqp->uobject && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3959 | MLX5_SET(qpc, qpc, rlky, 1); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3960 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3961 | if (qp->flags & MLX5_IB_QP_CREATE_SQPN_QP1) |
| 3962 | MLX5_SET(qpc, qpc, deth_sqpn, 1); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3963 | |
| 3964 | mlx5_cur = to_mlx5_state(cur_state); |
| 3965 | mlx5_new = to_mlx5_state(new_state); |
| 3966 | |
| 3967 | if (mlx5_cur >= MLX5_QP_NUM_STATE || mlx5_new >= MLX5_QP_NUM_STATE || |
| 3968 | !optab[mlx5_cur][mlx5_new]) { |
| 3969 | err = -EINVAL; |
| 3970 | goto out; |
| 3971 | } |
| 3972 | |
| 3973 | op = optab[mlx5_cur][mlx5_new]; |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3974 | optpar |= ib_mask_to_mlx5_opt(attr_mask); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3975 | optpar &= opt_mask[mlx5_cur][mlx5_new][mlx5_st]; |
| 3976 | |
| 3977 | if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET || |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 3978 | qp->flags & IB_QP_CREATE_SOURCE_QPN) { |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3979 | struct mlx5_modify_raw_qp_param raw_qp_param = {}; |
| 3980 | |
| 3981 | raw_qp_param.operation = op; |
| 3982 | if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) { |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3983 | raw_qp_param.rq_q_ctr_id = set_id; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3984 | raw_qp_param.set_mask |= MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID; |
| 3985 | } |
| 3986 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 3987 | if (attr_mask & IB_QP_PORT) |
| 3988 | raw_qp_param.port = attr->port_num; |
| 3989 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 3990 | if (attr_mask & IB_QP_RATE_LIMIT) { |
| 3991 | raw_qp_param.rl.rate = attr->rate_limit; |
| 3992 | |
| 3993 | if (ucmd->burst_info.max_burst_sz) { |
| 3994 | if (attr->rate_limit && |
| 3995 | MLX5_CAP_QOS(dev->mdev, packet_pacing_burst_bound)) { |
| 3996 | raw_qp_param.rl.max_burst_sz = |
| 3997 | ucmd->burst_info.max_burst_sz; |
| 3998 | } else { |
| 3999 | err = -EINVAL; |
| 4000 | goto out; |
| 4001 | } |
| 4002 | } |
| 4003 | |
| 4004 | if (ucmd->burst_info.typical_pkt_sz) { |
| 4005 | if (attr->rate_limit && |
| 4006 | MLX5_CAP_QOS(dev->mdev, packet_pacing_typical_size)) { |
| 4007 | raw_qp_param.rl.typical_pkt_sz = |
| 4008 | ucmd->burst_info.typical_pkt_sz; |
| 4009 | } else { |
| 4010 | err = -EINVAL; |
| 4011 | goto out; |
| 4012 | } |
| 4013 | } |
| 4014 | |
| 4015 | raw_qp_param.set_mask |= MLX5_RAW_QP_RATE_LIMIT; |
| 4016 | } |
| 4017 | |
| 4018 | err = modify_raw_packet_qp(dev, qp, &raw_qp_param, tx_affinity); |
| 4019 | } else { |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 4020 | if (udata) { |
| 4021 | /* For the kernel flows, the resp will stay zero */ |
| 4022 | resp->ece_options = |
| 4023 | MLX5_CAP_GEN(dev->mdev, ece_support) ? |
| 4024 | ucmd->ece_options : 0; |
| 4025 | resp->response_length = sizeof(*resp); |
| 4026 | } |
| 4027 | err = mlx5_core_qp_modify(dev, op, optpar, qpc, &base->mqp, |
| 4028 | &resp->ece_options); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4029 | } |
| 4030 | |
| 4031 | if (err) |
| 4032 | goto out; |
| 4033 | |
| 4034 | qp->state = new_state; |
| 4035 | |
| 4036 | if (attr_mask & IB_QP_ACCESS_FLAGS) |
| 4037 | qp->trans_qp.atomic_rd_en = attr->qp_access_flags; |
| 4038 | if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) |
| 4039 | qp->trans_qp.resp_depth = attr->max_dest_rd_atomic; |
| 4040 | if (attr_mask & IB_QP_PORT) |
| 4041 | qp->port = attr->port_num; |
| 4042 | if (attr_mask & IB_QP_ALT_PATH) |
| 4043 | qp->trans_qp.alt_port = attr->alt_port_num; |
| 4044 | |
| 4045 | /* |
| 4046 | * If we moved a kernel QP to RESET, clean up all old CQ |
| 4047 | * entries and reinitialize the QP. |
| 4048 | */ |
| 4049 | if (new_state == IB_QPS_RESET && |
| 4050 | !ibqp->uobject && ibqp->qp_type != IB_QPT_XRC_TGT) { |
| 4051 | mlx5_ib_cq_clean(recv_cq, base->mqp.qpn, |
| 4052 | ibqp->srq ? to_msrq(ibqp->srq) : NULL); |
| 4053 | if (send_cq != recv_cq) |
| 4054 | mlx5_ib_cq_clean(send_cq, base->mqp.qpn, NULL); |
| 4055 | |
| 4056 | qp->rq.head = 0; |
| 4057 | qp->rq.tail = 0; |
| 4058 | qp->sq.head = 0; |
| 4059 | qp->sq.tail = 0; |
| 4060 | qp->sq.cur_post = 0; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4061 | if (qp->sq.wqe_cnt) |
| 4062 | qp->sq.cur_edge = get_sq_edge(&qp->sq, 0); |
Olivier Deprez | 0e64123 | 2021-09-23 10:07:05 +0200 | [diff] [blame] | 4063 | qp->sq.last_poll = 0; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4064 | qp->db.db[MLX5_RCV_DBR] = 0; |
| 4065 | qp->db.db[MLX5_SND_DBR] = 0; |
| 4066 | } |
| 4067 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4068 | if ((new_state == IB_QPS_RTS) && qp->counter_pending) { |
| 4069 | err = __mlx5_ib_qp_set_counter(ibqp, ibqp->counter); |
| 4070 | if (!err) |
| 4071 | qp->counter_pending = 0; |
| 4072 | } |
| 4073 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4074 | out: |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 4075 | kfree(qpc); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4076 | return err; |
| 4077 | } |
| 4078 | |
| 4079 | static inline bool is_valid_mask(int mask, int req, int opt) |
| 4080 | { |
| 4081 | if ((mask & req) != req) |
| 4082 | return false; |
| 4083 | |
| 4084 | if (mask & ~(req | opt)) |
| 4085 | return false; |
| 4086 | |
| 4087 | return true; |
| 4088 | } |
| 4089 | |
| 4090 | /* check valid transition for driver QP types |
| 4091 | * for now the only QP type that this function supports is DCI |
| 4092 | */ |
| 4093 | static bool modify_dci_qp_is_ok(enum ib_qp_state cur_state, enum ib_qp_state new_state, |
| 4094 | enum ib_qp_attr_mask attr_mask) |
| 4095 | { |
| 4096 | int req = IB_QP_STATE; |
| 4097 | int opt = 0; |
| 4098 | |
| 4099 | if (new_state == IB_QPS_RESET) { |
| 4100 | return is_valid_mask(attr_mask, req, opt); |
| 4101 | } else if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) { |
| 4102 | req |= IB_QP_PKEY_INDEX | IB_QP_PORT; |
| 4103 | return is_valid_mask(attr_mask, req, opt); |
| 4104 | } else if (cur_state == IB_QPS_INIT && new_state == IB_QPS_INIT) { |
| 4105 | opt = IB_QP_PKEY_INDEX | IB_QP_PORT; |
| 4106 | return is_valid_mask(attr_mask, req, opt); |
| 4107 | } else if (cur_state == IB_QPS_INIT && new_state == IB_QPS_RTR) { |
| 4108 | req |= IB_QP_PATH_MTU; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4109 | opt = IB_QP_PKEY_INDEX | IB_QP_AV; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4110 | return is_valid_mask(attr_mask, req, opt); |
| 4111 | } else if (cur_state == IB_QPS_RTR && new_state == IB_QPS_RTS) { |
| 4112 | req |= IB_QP_TIMEOUT | IB_QP_RETRY_CNT | IB_QP_RNR_RETRY | |
| 4113 | IB_QP_MAX_QP_RD_ATOMIC | IB_QP_SQ_PSN; |
| 4114 | opt = IB_QP_MIN_RNR_TIMER; |
| 4115 | return is_valid_mask(attr_mask, req, opt); |
| 4116 | } else if (cur_state == IB_QPS_RTS && new_state == IB_QPS_RTS) { |
| 4117 | opt = IB_QP_MIN_RNR_TIMER; |
| 4118 | return is_valid_mask(attr_mask, req, opt); |
| 4119 | } else if (cur_state != IB_QPS_RESET && new_state == IB_QPS_ERR) { |
| 4120 | return is_valid_mask(attr_mask, req, opt); |
| 4121 | } |
| 4122 | return false; |
| 4123 | } |
| 4124 | |
| 4125 | /* mlx5_ib_modify_dct: modify a DCT QP |
| 4126 | * valid transitions are: |
| 4127 | * RESET to INIT: must set access_flags, pkey_index and port |
| 4128 | * INIT to RTR : must set min_rnr_timer, tclass, flow_label, |
| 4129 | * mtu, gid_index and hop_limit |
| 4130 | * Other transitions and attributes are illegal |
| 4131 | */ |
| 4132 | static int mlx5_ib_modify_dct(struct ib_qp *ibqp, struct ib_qp_attr *attr, |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 4133 | int attr_mask, struct mlx5_ib_modify_qp *ucmd, |
| 4134 | struct ib_udata *udata) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4135 | { |
| 4136 | struct mlx5_ib_qp *qp = to_mqp(ibqp); |
| 4137 | struct mlx5_ib_dev *dev = to_mdev(ibqp->device); |
| 4138 | enum ib_qp_state cur_state, new_state; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4139 | int required = IB_QP_STATE; |
| 4140 | void *dctc; |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 4141 | int err; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4142 | |
| 4143 | if (!(attr_mask & IB_QP_STATE)) |
| 4144 | return -EINVAL; |
| 4145 | |
| 4146 | cur_state = qp->state; |
| 4147 | new_state = attr->qp_state; |
| 4148 | |
| 4149 | dctc = MLX5_ADDR_OF(create_dct_in, qp->dct.in, dct_context_entry); |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 4150 | if (MLX5_CAP_GEN(dev->mdev, ece_support) && ucmd->ece_options) |
| 4151 | /* |
| 4152 | * DCT doesn't initialize QP till modify command is executed, |
| 4153 | * so we need to overwrite previously set ECE field if user |
| 4154 | * provided any value except zero, which means not set/not |
| 4155 | * valid. |
| 4156 | */ |
| 4157 | MLX5_SET(dctc, dctc, ece, ucmd->ece_options); |
| 4158 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4159 | if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) { |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4160 | u16 set_id; |
| 4161 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4162 | required |= IB_QP_ACCESS_FLAGS | IB_QP_PKEY_INDEX | IB_QP_PORT; |
| 4163 | if (!is_valid_mask(attr_mask, required, 0)) |
| 4164 | return -EINVAL; |
| 4165 | |
| 4166 | if (attr->port_num == 0 || |
| 4167 | attr->port_num > MLX5_CAP_GEN(dev->mdev, num_ports)) { |
| 4168 | mlx5_ib_dbg(dev, "invalid port number %d. number of ports is %d\n", |
| 4169 | attr->port_num, dev->num_ports); |
| 4170 | return -EINVAL; |
| 4171 | } |
| 4172 | if (attr->qp_access_flags & IB_ACCESS_REMOTE_READ) |
| 4173 | MLX5_SET(dctc, dctc, rre, 1); |
| 4174 | if (attr->qp_access_flags & IB_ACCESS_REMOTE_WRITE) |
| 4175 | MLX5_SET(dctc, dctc, rwe, 1); |
| 4176 | if (attr->qp_access_flags & IB_ACCESS_REMOTE_ATOMIC) { |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4177 | int atomic_mode; |
| 4178 | |
| 4179 | atomic_mode = get_atomic_mode(dev, MLX5_IB_QPT_DCT); |
| 4180 | if (atomic_mode < 0) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4181 | return -EOPNOTSUPP; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4182 | |
| 4183 | MLX5_SET(dctc, dctc, atomic_mode, atomic_mode); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4184 | MLX5_SET(dctc, dctc, rae, 1); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4185 | } |
| 4186 | MLX5_SET(dctc, dctc, pkey_index, attr->pkey_index); |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 4187 | if (mlx5_lag_is_active(dev->mdev)) |
| 4188 | MLX5_SET(dctc, dctc, port, |
| 4189 | get_tx_affinity_rr(dev, udata)); |
| 4190 | else |
| 4191 | MLX5_SET(dctc, dctc, port, attr->port_num); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4192 | |
| 4193 | set_id = mlx5_ib_get_counters_id(dev, attr->port_num - 1); |
| 4194 | MLX5_SET(dctc, dctc, counter_set_id, set_id); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4195 | } else if (cur_state == IB_QPS_INIT && new_state == IB_QPS_RTR) { |
| 4196 | struct mlx5_ib_modify_qp_resp resp = {}; |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 4197 | u32 out[MLX5_ST_SZ_DW(create_dct_out)] = {}; |
| 4198 | u32 min_resp_len = offsetofend(typeof(resp), dctn); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4199 | |
| 4200 | if (udata->outlen < min_resp_len) |
| 4201 | return -EINVAL; |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 4202 | /* |
| 4203 | * If we don't have enough space for the ECE options, |
| 4204 | * simply indicate it with resp.response_length. |
| 4205 | */ |
| 4206 | resp.response_length = (udata->outlen < sizeof(resp)) ? |
| 4207 | min_resp_len : |
| 4208 | sizeof(resp); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4209 | |
| 4210 | required |= IB_QP_MIN_RNR_TIMER | IB_QP_AV | IB_QP_PATH_MTU; |
| 4211 | if (!is_valid_mask(attr_mask, required, 0)) |
| 4212 | return -EINVAL; |
| 4213 | MLX5_SET(dctc, dctc, min_rnr_nak, attr->min_rnr_timer); |
| 4214 | MLX5_SET(dctc, dctc, tclass, attr->ah_attr.grh.traffic_class); |
| 4215 | MLX5_SET(dctc, dctc, flow_label, attr->ah_attr.grh.flow_label); |
| 4216 | MLX5_SET(dctc, dctc, mtu, attr->path_mtu); |
| 4217 | MLX5_SET(dctc, dctc, my_addr_index, attr->ah_attr.grh.sgid_index); |
| 4218 | MLX5_SET(dctc, dctc, hop_limit, attr->ah_attr.grh.hop_limit); |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 4219 | if (attr->ah_attr.type == RDMA_AH_ATTR_TYPE_ROCE) |
| 4220 | MLX5_SET(dctc, dctc, eth_prio, attr->ah_attr.sl & 0x7); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4221 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 4222 | err = mlx5_core_create_dct(dev, &qp->dct.mdct, qp->dct.in, |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4223 | MLX5_ST_SZ_BYTES(create_dct_in), out, |
| 4224 | sizeof(out)); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4225 | if (err) |
| 4226 | return err; |
| 4227 | resp.dctn = qp->dct.mdct.mqp.qpn; |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 4228 | if (MLX5_CAP_GEN(dev->mdev, ece_support)) |
| 4229 | resp.ece_options = MLX5_GET(create_dct_out, out, ece); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4230 | err = ib_copy_to_udata(udata, &resp, resp.response_length); |
| 4231 | if (err) { |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 4232 | mlx5_core_destroy_dct(dev, &qp->dct.mdct); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4233 | return err; |
| 4234 | } |
| 4235 | } else { |
| 4236 | mlx5_ib_warn(dev, "Modify DCT: Invalid transition from %d to %d\n", cur_state, new_state); |
| 4237 | return -EINVAL; |
| 4238 | } |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 4239 | |
| 4240 | qp->state = new_state; |
| 4241 | return 0; |
| 4242 | } |
| 4243 | |
| 4244 | static bool mlx5_ib_modify_qp_allowed(struct mlx5_ib_dev *dev, |
| 4245 | struct mlx5_ib_qp *qp, |
| 4246 | enum ib_qp_type qp_type) |
| 4247 | { |
| 4248 | if (dev->profile != &raw_eth_profile) |
| 4249 | return true; |
| 4250 | |
| 4251 | if (qp_type == IB_QPT_RAW_PACKET || qp_type == MLX5_IB_QPT_REG_UMR) |
| 4252 | return true; |
| 4253 | |
| 4254 | /* Internal QP used for wc testing, with NOPs in wq */ |
| 4255 | if (qp->flags & MLX5_IB_QP_CREATE_WC_TEST) |
| 4256 | return true; |
| 4257 | |
| 4258 | return false; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4259 | } |
| 4260 | |
| 4261 | int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr, |
| 4262 | int attr_mask, struct ib_udata *udata) |
| 4263 | { |
| 4264 | struct mlx5_ib_dev *dev = to_mdev(ibqp->device); |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 4265 | struct mlx5_ib_modify_qp_resp resp = {}; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4266 | struct mlx5_ib_qp *qp = to_mqp(ibqp); |
| 4267 | struct mlx5_ib_modify_qp ucmd = {}; |
| 4268 | enum ib_qp_type qp_type; |
| 4269 | enum ib_qp_state cur_state, new_state; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4270 | int err = -EINVAL; |
| 4271 | int port; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4272 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 4273 | if (!mlx5_ib_modify_qp_allowed(dev, qp, ibqp->qp_type)) |
| 4274 | return -EOPNOTSUPP; |
| 4275 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4276 | if (ibqp->rwq_ind_tbl) |
| 4277 | return -ENOSYS; |
| 4278 | |
| 4279 | if (udata && udata->inlen) { |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 4280 | if (udata->inlen < offsetofend(typeof(ucmd), ece_options)) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4281 | return -EINVAL; |
| 4282 | |
| 4283 | if (udata->inlen > sizeof(ucmd) && |
| 4284 | !ib_is_udata_cleared(udata, sizeof(ucmd), |
| 4285 | udata->inlen - sizeof(ucmd))) |
| 4286 | return -EOPNOTSUPP; |
| 4287 | |
| 4288 | if (ib_copy_from_udata(&ucmd, udata, |
| 4289 | min(udata->inlen, sizeof(ucmd)))) |
| 4290 | return -EFAULT; |
| 4291 | |
| 4292 | if (ucmd.comp_mask || |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4293 | memchr_inv(&ucmd.burst_info.reserved, 0, |
| 4294 | sizeof(ucmd.burst_info.reserved))) |
| 4295 | return -EOPNOTSUPP; |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 4296 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4297 | } |
| 4298 | |
| 4299 | if (unlikely(ibqp->qp_type == IB_QPT_GSI)) |
| 4300 | return mlx5_ib_gsi_modify_qp(ibqp, attr, attr_mask); |
| 4301 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 4302 | qp_type = (unlikely(ibqp->qp_type == MLX5_IB_QPT_HW_GSI)) ? IB_QPT_GSI : |
| 4303 | qp->type; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4304 | |
| 4305 | if (qp_type == MLX5_IB_QPT_DCT) |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 4306 | return mlx5_ib_modify_dct(ibqp, attr, attr_mask, &ucmd, udata); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4307 | |
| 4308 | mutex_lock(&qp->mutex); |
| 4309 | |
| 4310 | cur_state = attr_mask & IB_QP_CUR_STATE ? attr->cur_qp_state : qp->state; |
| 4311 | new_state = attr_mask & IB_QP_STATE ? attr->qp_state : cur_state; |
| 4312 | |
| 4313 | if (!(cur_state == new_state && cur_state == IB_QPS_RESET)) { |
| 4314 | port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4315 | } |
| 4316 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 4317 | if (qp->flags & IB_QP_CREATE_SOURCE_QPN) { |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4318 | if (attr_mask & ~(IB_QP_STATE | IB_QP_CUR_STATE)) { |
| 4319 | mlx5_ib_dbg(dev, "invalid attr_mask 0x%x when underlay QP is used\n", |
| 4320 | attr_mask); |
| 4321 | goto out; |
| 4322 | } |
| 4323 | } else if (qp_type != MLX5_IB_QPT_REG_UMR && |
| 4324 | qp_type != MLX5_IB_QPT_DCI && |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4325 | !ib_modify_qp_is_ok(cur_state, new_state, qp_type, |
| 4326 | attr_mask)) { |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4327 | mlx5_ib_dbg(dev, "invalid QP state transition from %d to %d, qp_type %d, attr_mask 0x%x\n", |
| 4328 | cur_state, new_state, ibqp->qp_type, attr_mask); |
| 4329 | goto out; |
| 4330 | } else if (qp_type == MLX5_IB_QPT_DCI && |
| 4331 | !modify_dci_qp_is_ok(cur_state, new_state, attr_mask)) { |
| 4332 | mlx5_ib_dbg(dev, "invalid QP state transition from %d to %d, qp_type %d, attr_mask 0x%x\n", |
| 4333 | cur_state, new_state, qp_type, attr_mask); |
| 4334 | goto out; |
| 4335 | } |
| 4336 | |
| 4337 | if ((attr_mask & IB_QP_PORT) && |
| 4338 | (attr->port_num == 0 || |
| 4339 | attr->port_num > dev->num_ports)) { |
| 4340 | mlx5_ib_dbg(dev, "invalid port number %d. number of ports is %d\n", |
| 4341 | attr->port_num, dev->num_ports); |
| 4342 | goto out; |
| 4343 | } |
| 4344 | |
| 4345 | if (attr_mask & IB_QP_PKEY_INDEX) { |
| 4346 | port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port; |
| 4347 | if (attr->pkey_index >= |
| 4348 | dev->mdev->port_caps[port - 1].pkey_table_len) { |
| 4349 | mlx5_ib_dbg(dev, "invalid pkey index %d\n", |
| 4350 | attr->pkey_index); |
| 4351 | goto out; |
| 4352 | } |
| 4353 | } |
| 4354 | |
| 4355 | if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC && |
| 4356 | attr->max_rd_atomic > |
| 4357 | (1 << MLX5_CAP_GEN(dev->mdev, log_max_ra_res_qp))) { |
| 4358 | mlx5_ib_dbg(dev, "invalid max_rd_atomic value %d\n", |
| 4359 | attr->max_rd_atomic); |
| 4360 | goto out; |
| 4361 | } |
| 4362 | |
| 4363 | if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC && |
| 4364 | attr->max_dest_rd_atomic > |
| 4365 | (1 << MLX5_CAP_GEN(dev->mdev, log_max_ra_req_qp))) { |
| 4366 | mlx5_ib_dbg(dev, "invalid max_dest_rd_atomic value %d\n", |
| 4367 | attr->max_dest_rd_atomic); |
| 4368 | goto out; |
| 4369 | } |
| 4370 | |
| 4371 | if (cur_state == new_state && cur_state == IB_QPS_RESET) { |
| 4372 | err = 0; |
| 4373 | goto out; |
| 4374 | } |
| 4375 | |
| 4376 | err = __mlx5_ib_modify_qp(ibqp, attr, attr_mask, cur_state, |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 4377 | new_state, &ucmd, &resp, udata); |
| 4378 | |
| 4379 | /* resp.response_length is set in ECE supported flows only */ |
| 4380 | if (!err && resp.response_length && |
| 4381 | udata->outlen >= resp.response_length) |
| 4382 | /* Return -EFAULT to the user and expect him to destroy QP. */ |
| 4383 | err = ib_copy_to_udata(udata, &resp, resp.response_length); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4384 | |
| 4385 | out: |
| 4386 | mutex_unlock(&qp->mutex); |
| 4387 | return err; |
| 4388 | } |
| 4389 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4390 | static inline enum ib_qp_state to_ib_qp_state(enum mlx5_qp_state mlx5_state) |
| 4391 | { |
| 4392 | switch (mlx5_state) { |
| 4393 | case MLX5_QP_STATE_RST: return IB_QPS_RESET; |
| 4394 | case MLX5_QP_STATE_INIT: return IB_QPS_INIT; |
| 4395 | case MLX5_QP_STATE_RTR: return IB_QPS_RTR; |
| 4396 | case MLX5_QP_STATE_RTS: return IB_QPS_RTS; |
| 4397 | case MLX5_QP_STATE_SQ_DRAINING: |
| 4398 | case MLX5_QP_STATE_SQD: return IB_QPS_SQD; |
| 4399 | case MLX5_QP_STATE_SQER: return IB_QPS_SQE; |
| 4400 | case MLX5_QP_STATE_ERR: return IB_QPS_ERR; |
| 4401 | default: return -1; |
| 4402 | } |
| 4403 | } |
| 4404 | |
| 4405 | static inline enum ib_mig_state to_ib_mig_state(int mlx5_mig_state) |
| 4406 | { |
| 4407 | switch (mlx5_mig_state) { |
| 4408 | case MLX5_QP_PM_ARMED: return IB_MIG_ARMED; |
| 4409 | case MLX5_QP_PM_REARM: return IB_MIG_REARM; |
| 4410 | case MLX5_QP_PM_MIGRATED: return IB_MIG_MIGRATED; |
| 4411 | default: return -1; |
| 4412 | } |
| 4413 | } |
| 4414 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4415 | static void to_rdma_ah_attr(struct mlx5_ib_dev *ibdev, |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 4416 | struct rdma_ah_attr *ah_attr, void *path) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4417 | { |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 4418 | int port = MLX5_GET(ads, path, vhca_port_num); |
| 4419 | int static_rate; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4420 | |
| 4421 | memset(ah_attr, 0, sizeof(*ah_attr)); |
| 4422 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 4423 | if (!port || port > ibdev->num_ports) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4424 | return; |
| 4425 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 4426 | ah_attr->type = rdma_ah_find_type(&ibdev->ib_dev, port); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4427 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 4428 | rdma_ah_set_port_num(ah_attr, port); |
| 4429 | rdma_ah_set_sl(ah_attr, MLX5_GET(ads, path, sl)); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4430 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 4431 | rdma_ah_set_dlid(ah_attr, MLX5_GET(ads, path, rlid)); |
| 4432 | rdma_ah_set_path_bits(ah_attr, MLX5_GET(ads, path, mlid)); |
Olivier Deprez | 0e64123 | 2021-09-23 10:07:05 +0200 | [diff] [blame] | 4433 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 4434 | static_rate = MLX5_GET(ads, path, stat_rate); |
| 4435 | rdma_ah_set_static_rate(ah_attr, mlx5_to_ib_rate_map(static_rate)); |
| 4436 | if (MLX5_GET(ads, path, grh) || |
Olivier Deprez | 0e64123 | 2021-09-23 10:07:05 +0200 | [diff] [blame] | 4437 | ah_attr->type == RDMA_AH_ATTR_TYPE_ROCE) { |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 4438 | rdma_ah_set_grh(ah_attr, NULL, MLX5_GET(ads, path, flow_label), |
| 4439 | MLX5_GET(ads, path, src_addr_index), |
| 4440 | MLX5_GET(ads, path, hop_limit), |
| 4441 | MLX5_GET(ads, path, tclass)); |
| 4442 | rdma_ah_set_dgid_raw(ah_attr, MLX5_ADDR_OF(ads, path, rgid_rip)); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4443 | } |
| 4444 | } |
| 4445 | |
| 4446 | static int query_raw_packet_qp_sq_state(struct mlx5_ib_dev *dev, |
| 4447 | struct mlx5_ib_sq *sq, |
| 4448 | u8 *sq_state) |
| 4449 | { |
| 4450 | int err; |
| 4451 | |
| 4452 | err = mlx5_core_query_sq_state(dev->mdev, sq->base.mqp.qpn, sq_state); |
| 4453 | if (err) |
| 4454 | goto out; |
| 4455 | sq->state = *sq_state; |
| 4456 | |
| 4457 | out: |
| 4458 | return err; |
| 4459 | } |
| 4460 | |
| 4461 | static int query_raw_packet_qp_rq_state(struct mlx5_ib_dev *dev, |
| 4462 | struct mlx5_ib_rq *rq, |
| 4463 | u8 *rq_state) |
| 4464 | { |
| 4465 | void *out; |
| 4466 | void *rqc; |
| 4467 | int inlen; |
| 4468 | int err; |
| 4469 | |
| 4470 | inlen = MLX5_ST_SZ_BYTES(query_rq_out); |
| 4471 | out = kvzalloc(inlen, GFP_KERNEL); |
| 4472 | if (!out) |
| 4473 | return -ENOMEM; |
| 4474 | |
| 4475 | err = mlx5_core_query_rq(dev->mdev, rq->base.mqp.qpn, out); |
| 4476 | if (err) |
| 4477 | goto out; |
| 4478 | |
| 4479 | rqc = MLX5_ADDR_OF(query_rq_out, out, rq_context); |
| 4480 | *rq_state = MLX5_GET(rqc, rqc, state); |
| 4481 | rq->state = *rq_state; |
| 4482 | |
| 4483 | out: |
| 4484 | kvfree(out); |
| 4485 | return err; |
| 4486 | } |
| 4487 | |
| 4488 | static int sqrq_state_to_qp_state(u8 sq_state, u8 rq_state, |
| 4489 | struct mlx5_ib_qp *qp, u8 *qp_state) |
| 4490 | { |
| 4491 | static const u8 sqrq_trans[MLX5_RQ_NUM_STATE][MLX5_SQ_NUM_STATE] = { |
| 4492 | [MLX5_RQC_STATE_RST] = { |
| 4493 | [MLX5_SQC_STATE_RST] = IB_QPS_RESET, |
| 4494 | [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE_BAD, |
| 4495 | [MLX5_SQC_STATE_ERR] = MLX5_QP_STATE_BAD, |
| 4496 | [MLX5_SQ_STATE_NA] = IB_QPS_RESET, |
| 4497 | }, |
| 4498 | [MLX5_RQC_STATE_RDY] = { |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 4499 | [MLX5_SQC_STATE_RST] = MLX5_QP_STATE, |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4500 | [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE, |
| 4501 | [MLX5_SQC_STATE_ERR] = IB_QPS_SQE, |
| 4502 | [MLX5_SQ_STATE_NA] = MLX5_QP_STATE, |
| 4503 | }, |
| 4504 | [MLX5_RQC_STATE_ERR] = { |
| 4505 | [MLX5_SQC_STATE_RST] = MLX5_QP_STATE_BAD, |
| 4506 | [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE_BAD, |
| 4507 | [MLX5_SQC_STATE_ERR] = IB_QPS_ERR, |
| 4508 | [MLX5_SQ_STATE_NA] = IB_QPS_ERR, |
| 4509 | }, |
| 4510 | [MLX5_RQ_STATE_NA] = { |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 4511 | [MLX5_SQC_STATE_RST] = MLX5_QP_STATE, |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4512 | [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE, |
| 4513 | [MLX5_SQC_STATE_ERR] = MLX5_QP_STATE, |
| 4514 | [MLX5_SQ_STATE_NA] = MLX5_QP_STATE_BAD, |
| 4515 | }, |
| 4516 | }; |
| 4517 | |
| 4518 | *qp_state = sqrq_trans[rq_state][sq_state]; |
| 4519 | |
| 4520 | if (*qp_state == MLX5_QP_STATE_BAD) { |
| 4521 | WARN(1, "Buggy Raw Packet QP state, SQ 0x%x state: 0x%x, RQ 0x%x state: 0x%x", |
| 4522 | qp->raw_packet_qp.sq.base.mqp.qpn, sq_state, |
| 4523 | qp->raw_packet_qp.rq.base.mqp.qpn, rq_state); |
| 4524 | return -EINVAL; |
| 4525 | } |
| 4526 | |
| 4527 | if (*qp_state == MLX5_QP_STATE) |
| 4528 | *qp_state = qp->state; |
| 4529 | |
| 4530 | return 0; |
| 4531 | } |
| 4532 | |
| 4533 | static int query_raw_packet_qp_state(struct mlx5_ib_dev *dev, |
| 4534 | struct mlx5_ib_qp *qp, |
| 4535 | u8 *raw_packet_qp_state) |
| 4536 | { |
| 4537 | struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp; |
| 4538 | struct mlx5_ib_sq *sq = &raw_packet_qp->sq; |
| 4539 | struct mlx5_ib_rq *rq = &raw_packet_qp->rq; |
| 4540 | int err; |
| 4541 | u8 sq_state = MLX5_SQ_STATE_NA; |
| 4542 | u8 rq_state = MLX5_RQ_STATE_NA; |
| 4543 | |
| 4544 | if (qp->sq.wqe_cnt) { |
| 4545 | err = query_raw_packet_qp_sq_state(dev, sq, &sq_state); |
| 4546 | if (err) |
| 4547 | return err; |
| 4548 | } |
| 4549 | |
| 4550 | if (qp->rq.wqe_cnt) { |
| 4551 | err = query_raw_packet_qp_rq_state(dev, rq, &rq_state); |
| 4552 | if (err) |
| 4553 | return err; |
| 4554 | } |
| 4555 | |
| 4556 | return sqrq_state_to_qp_state(sq_state, rq_state, qp, |
| 4557 | raw_packet_qp_state); |
| 4558 | } |
| 4559 | |
| 4560 | static int query_qp_attr(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp, |
| 4561 | struct ib_qp_attr *qp_attr) |
| 4562 | { |
| 4563 | int outlen = MLX5_ST_SZ_BYTES(query_qp_out); |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 4564 | void *qpc, *pri_path, *alt_path; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4565 | u32 *outb; |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 4566 | int err; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4567 | |
| 4568 | outb = kzalloc(outlen, GFP_KERNEL); |
| 4569 | if (!outb) |
| 4570 | return -ENOMEM; |
| 4571 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 4572 | err = mlx5_core_qp_query(dev, &qp->trans_qp.base.mqp, outb, outlen); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4573 | if (err) |
| 4574 | goto out; |
| 4575 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 4576 | qpc = MLX5_ADDR_OF(query_qp_out, outb, qpc); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4577 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 4578 | qp->state = to_ib_qp_state(MLX5_GET(qpc, qpc, state)); |
| 4579 | if (MLX5_GET(qpc, qpc, state) == MLX5_QP_STATE_SQ_DRAINING) |
| 4580 | qp_attr->sq_draining = 1; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4581 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 4582 | qp_attr->path_mtu = MLX5_GET(qpc, qpc, mtu); |
| 4583 | qp_attr->path_mig_state = to_ib_mig_state(MLX5_GET(qpc, qpc, pm_state)); |
| 4584 | qp_attr->qkey = MLX5_GET(qpc, qpc, q_key); |
| 4585 | qp_attr->rq_psn = MLX5_GET(qpc, qpc, next_rcv_psn); |
| 4586 | qp_attr->sq_psn = MLX5_GET(qpc, qpc, next_send_psn); |
| 4587 | qp_attr->dest_qp_num = MLX5_GET(qpc, qpc, remote_qpn); |
| 4588 | |
| 4589 | if (MLX5_GET(qpc, qpc, rre)) |
| 4590 | qp_attr->qp_access_flags |= IB_ACCESS_REMOTE_READ; |
| 4591 | if (MLX5_GET(qpc, qpc, rwe)) |
| 4592 | qp_attr->qp_access_flags |= IB_ACCESS_REMOTE_WRITE; |
| 4593 | if (MLX5_GET(qpc, qpc, rae)) |
| 4594 | qp_attr->qp_access_flags |= IB_ACCESS_REMOTE_ATOMIC; |
| 4595 | |
| 4596 | qp_attr->max_rd_atomic = 1 << MLX5_GET(qpc, qpc, log_sra_max); |
| 4597 | qp_attr->max_dest_rd_atomic = 1 << MLX5_GET(qpc, qpc, log_rra_max); |
| 4598 | qp_attr->min_rnr_timer = MLX5_GET(qpc, qpc, min_rnr_nak); |
| 4599 | qp_attr->retry_cnt = MLX5_GET(qpc, qpc, retry_count); |
| 4600 | qp_attr->rnr_retry = MLX5_GET(qpc, qpc, rnr_retry); |
| 4601 | |
| 4602 | pri_path = MLX5_ADDR_OF(qpc, qpc, primary_address_path); |
| 4603 | alt_path = MLX5_ADDR_OF(qpc, qpc, secondary_address_path); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4604 | |
| 4605 | if (qp->ibqp.qp_type == IB_QPT_RC || qp->ibqp.qp_type == IB_QPT_UC) { |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 4606 | to_rdma_ah_attr(dev, &qp_attr->ah_attr, pri_path); |
| 4607 | to_rdma_ah_attr(dev, &qp_attr->alt_ah_attr, alt_path); |
| 4608 | qp_attr->alt_pkey_index = MLX5_GET(ads, alt_path, pkey_index); |
| 4609 | qp_attr->alt_port_num = MLX5_GET(ads, alt_path, vhca_port_num); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4610 | } |
| 4611 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 4612 | qp_attr->pkey_index = MLX5_GET(ads, pri_path, pkey_index); |
| 4613 | qp_attr->port_num = MLX5_GET(ads, pri_path, vhca_port_num); |
| 4614 | qp_attr->timeout = MLX5_GET(ads, pri_path, ack_timeout); |
| 4615 | qp_attr->alt_timeout = MLX5_GET(ads, alt_path, ack_timeout); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4616 | |
| 4617 | out: |
| 4618 | kfree(outb); |
| 4619 | return err; |
| 4620 | } |
| 4621 | |
| 4622 | static int mlx5_ib_dct_query_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *mqp, |
| 4623 | struct ib_qp_attr *qp_attr, int qp_attr_mask, |
| 4624 | struct ib_qp_init_attr *qp_init_attr) |
| 4625 | { |
| 4626 | struct mlx5_core_dct *dct = &mqp->dct.mdct; |
| 4627 | u32 *out; |
| 4628 | u32 access_flags = 0; |
| 4629 | int outlen = MLX5_ST_SZ_BYTES(query_dct_out); |
| 4630 | void *dctc; |
| 4631 | int err; |
| 4632 | int supported_mask = IB_QP_STATE | |
| 4633 | IB_QP_ACCESS_FLAGS | |
| 4634 | IB_QP_PORT | |
| 4635 | IB_QP_MIN_RNR_TIMER | |
| 4636 | IB_QP_AV | |
| 4637 | IB_QP_PATH_MTU | |
| 4638 | IB_QP_PKEY_INDEX; |
| 4639 | |
| 4640 | if (qp_attr_mask & ~supported_mask) |
| 4641 | return -EINVAL; |
| 4642 | if (mqp->state != IB_QPS_RTR) |
| 4643 | return -EINVAL; |
| 4644 | |
| 4645 | out = kzalloc(outlen, GFP_KERNEL); |
| 4646 | if (!out) |
| 4647 | return -ENOMEM; |
| 4648 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 4649 | err = mlx5_core_dct_query(dev, dct, out, outlen); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4650 | if (err) |
| 4651 | goto out; |
| 4652 | |
| 4653 | dctc = MLX5_ADDR_OF(query_dct_out, out, dct_context_entry); |
| 4654 | |
| 4655 | if (qp_attr_mask & IB_QP_STATE) |
| 4656 | qp_attr->qp_state = IB_QPS_RTR; |
| 4657 | |
| 4658 | if (qp_attr_mask & IB_QP_ACCESS_FLAGS) { |
| 4659 | if (MLX5_GET(dctc, dctc, rre)) |
| 4660 | access_flags |= IB_ACCESS_REMOTE_READ; |
| 4661 | if (MLX5_GET(dctc, dctc, rwe)) |
| 4662 | access_flags |= IB_ACCESS_REMOTE_WRITE; |
| 4663 | if (MLX5_GET(dctc, dctc, rae)) |
| 4664 | access_flags |= IB_ACCESS_REMOTE_ATOMIC; |
| 4665 | qp_attr->qp_access_flags = access_flags; |
| 4666 | } |
| 4667 | |
| 4668 | if (qp_attr_mask & IB_QP_PORT) |
| 4669 | qp_attr->port_num = MLX5_GET(dctc, dctc, port); |
| 4670 | if (qp_attr_mask & IB_QP_MIN_RNR_TIMER) |
| 4671 | qp_attr->min_rnr_timer = MLX5_GET(dctc, dctc, min_rnr_nak); |
| 4672 | if (qp_attr_mask & IB_QP_AV) { |
| 4673 | qp_attr->ah_attr.grh.traffic_class = MLX5_GET(dctc, dctc, tclass); |
| 4674 | qp_attr->ah_attr.grh.flow_label = MLX5_GET(dctc, dctc, flow_label); |
| 4675 | qp_attr->ah_attr.grh.sgid_index = MLX5_GET(dctc, dctc, my_addr_index); |
| 4676 | qp_attr->ah_attr.grh.hop_limit = MLX5_GET(dctc, dctc, hop_limit); |
| 4677 | } |
| 4678 | if (qp_attr_mask & IB_QP_PATH_MTU) |
| 4679 | qp_attr->path_mtu = MLX5_GET(dctc, dctc, mtu); |
| 4680 | if (qp_attr_mask & IB_QP_PKEY_INDEX) |
| 4681 | qp_attr->pkey_index = MLX5_GET(dctc, dctc, pkey_index); |
| 4682 | out: |
| 4683 | kfree(out); |
| 4684 | return err; |
| 4685 | } |
| 4686 | |
| 4687 | int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, |
| 4688 | int qp_attr_mask, struct ib_qp_init_attr *qp_init_attr) |
| 4689 | { |
| 4690 | struct mlx5_ib_dev *dev = to_mdev(ibqp->device); |
| 4691 | struct mlx5_ib_qp *qp = to_mqp(ibqp); |
| 4692 | int err = 0; |
| 4693 | u8 raw_packet_qp_state; |
| 4694 | |
| 4695 | if (ibqp->rwq_ind_tbl) |
| 4696 | return -ENOSYS; |
| 4697 | |
| 4698 | if (unlikely(ibqp->qp_type == IB_QPT_GSI)) |
| 4699 | return mlx5_ib_gsi_query_qp(ibqp, qp_attr, qp_attr_mask, |
| 4700 | qp_init_attr); |
| 4701 | |
| 4702 | /* Not all of output fields are applicable, make sure to zero them */ |
| 4703 | memset(qp_init_attr, 0, sizeof(*qp_init_attr)); |
| 4704 | memset(qp_attr, 0, sizeof(*qp_attr)); |
| 4705 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 4706 | if (unlikely(qp->type == MLX5_IB_QPT_DCT)) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4707 | return mlx5_ib_dct_query_qp(dev, qp, qp_attr, |
| 4708 | qp_attr_mask, qp_init_attr); |
| 4709 | |
| 4710 | mutex_lock(&qp->mutex); |
| 4711 | |
| 4712 | if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET || |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 4713 | qp->flags & IB_QP_CREATE_SOURCE_QPN) { |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4714 | err = query_raw_packet_qp_state(dev, qp, &raw_packet_qp_state); |
| 4715 | if (err) |
| 4716 | goto out; |
| 4717 | qp->state = raw_packet_qp_state; |
| 4718 | qp_attr->port_num = 1; |
| 4719 | } else { |
| 4720 | err = query_qp_attr(dev, qp, qp_attr); |
| 4721 | if (err) |
| 4722 | goto out; |
| 4723 | } |
| 4724 | |
| 4725 | qp_attr->qp_state = qp->state; |
| 4726 | qp_attr->cur_qp_state = qp_attr->qp_state; |
| 4727 | qp_attr->cap.max_recv_wr = qp->rq.wqe_cnt; |
| 4728 | qp_attr->cap.max_recv_sge = qp->rq.max_gs; |
| 4729 | |
| 4730 | if (!ibqp->uobject) { |
| 4731 | qp_attr->cap.max_send_wr = qp->sq.max_post; |
| 4732 | qp_attr->cap.max_send_sge = qp->sq.max_gs; |
| 4733 | qp_init_attr->qp_context = ibqp->qp_context; |
| 4734 | } else { |
| 4735 | qp_attr->cap.max_send_wr = 0; |
| 4736 | qp_attr->cap.max_send_sge = 0; |
| 4737 | } |
| 4738 | |
| 4739 | qp_init_attr->qp_type = ibqp->qp_type; |
| 4740 | qp_init_attr->recv_cq = ibqp->recv_cq; |
| 4741 | qp_init_attr->send_cq = ibqp->send_cq; |
| 4742 | qp_init_attr->srq = ibqp->srq; |
| 4743 | qp_attr->cap.max_inline_data = qp->max_inline_data; |
| 4744 | |
| 4745 | qp_init_attr->cap = qp_attr->cap; |
| 4746 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 4747 | qp_init_attr->create_flags = qp->flags; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4748 | |
| 4749 | qp_init_attr->sq_sig_type = qp->sq_signal_bits & MLX5_WQE_CTRL_CQ_UPDATE ? |
| 4750 | IB_SIGNAL_ALL_WR : IB_SIGNAL_REQ_WR; |
| 4751 | |
| 4752 | out: |
| 4753 | mutex_unlock(&qp->mutex); |
| 4754 | return err; |
| 4755 | } |
| 4756 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 4757 | int mlx5_ib_alloc_xrcd(struct ib_xrcd *ibxrcd, struct ib_udata *udata) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4758 | { |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 4759 | struct mlx5_ib_dev *dev = to_mdev(ibxrcd->device); |
| 4760 | struct mlx5_ib_xrcd *xrcd = to_mxrcd(ibxrcd); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4761 | |
| 4762 | if (!MLX5_CAP_GEN(dev->mdev, xrc)) |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 4763 | return -EOPNOTSUPP; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4764 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 4765 | return mlx5_cmd_xrcd_alloc(dev->mdev, &xrcd->xrcdn, 0); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4766 | } |
| 4767 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4768 | int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd, struct ib_udata *udata) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4769 | { |
| 4770 | struct mlx5_ib_dev *dev = to_mdev(xrcd->device); |
| 4771 | u32 xrcdn = to_mxrcd(xrcd)->xrcdn; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4772 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 4773 | return mlx5_cmd_xrcd_dealloc(dev->mdev, xrcdn, 0); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4774 | } |
| 4775 | |
| 4776 | static void mlx5_ib_wq_event(struct mlx5_core_qp *core_qp, int type) |
| 4777 | { |
| 4778 | struct mlx5_ib_rwq *rwq = to_mibrwq(core_qp); |
| 4779 | struct mlx5_ib_dev *dev = to_mdev(rwq->ibwq.device); |
| 4780 | struct ib_event event; |
| 4781 | |
| 4782 | if (rwq->ibwq.event_handler) { |
| 4783 | event.device = rwq->ibwq.device; |
| 4784 | event.element.wq = &rwq->ibwq; |
| 4785 | switch (type) { |
| 4786 | case MLX5_EVENT_TYPE_WQ_CATAS_ERROR: |
| 4787 | event.event = IB_EVENT_WQ_FATAL; |
| 4788 | break; |
| 4789 | default: |
| 4790 | mlx5_ib_warn(dev, "Unexpected event type %d on WQ %06x\n", type, core_qp->qpn); |
| 4791 | return; |
| 4792 | } |
| 4793 | |
| 4794 | rwq->ibwq.event_handler(&event, rwq->ibwq.wq_context); |
| 4795 | } |
| 4796 | } |
| 4797 | |
| 4798 | static int set_delay_drop(struct mlx5_ib_dev *dev) |
| 4799 | { |
| 4800 | int err = 0; |
| 4801 | |
| 4802 | mutex_lock(&dev->delay_drop.lock); |
| 4803 | if (dev->delay_drop.activate) |
| 4804 | goto out; |
| 4805 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 4806 | err = mlx5_core_set_delay_drop(dev, dev->delay_drop.timeout); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4807 | if (err) |
| 4808 | goto out; |
| 4809 | |
| 4810 | dev->delay_drop.activate = true; |
| 4811 | out: |
| 4812 | mutex_unlock(&dev->delay_drop.lock); |
| 4813 | |
| 4814 | if (!err) |
| 4815 | atomic_inc(&dev->delay_drop.rqs_cnt); |
| 4816 | return err; |
| 4817 | } |
| 4818 | |
| 4819 | static int create_rq(struct mlx5_ib_rwq *rwq, struct ib_pd *pd, |
| 4820 | struct ib_wq_init_attr *init_attr) |
| 4821 | { |
| 4822 | struct mlx5_ib_dev *dev; |
| 4823 | int has_net_offloads; |
| 4824 | __be64 *rq_pas0; |
| 4825 | void *in; |
| 4826 | void *rqc; |
| 4827 | void *wq; |
| 4828 | int inlen; |
| 4829 | int err; |
| 4830 | |
| 4831 | dev = to_mdev(pd->device); |
| 4832 | |
| 4833 | inlen = MLX5_ST_SZ_BYTES(create_rq_in) + sizeof(u64) * rwq->rq_num_pas; |
| 4834 | in = kvzalloc(inlen, GFP_KERNEL); |
| 4835 | if (!in) |
| 4836 | return -ENOMEM; |
| 4837 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 4838 | MLX5_SET(create_rq_in, in, uid, to_mpd(pd)->uid); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4839 | rqc = MLX5_ADDR_OF(create_rq_in, in, ctx); |
| 4840 | MLX5_SET(rqc, rqc, mem_rq_type, |
| 4841 | MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE); |
| 4842 | MLX5_SET(rqc, rqc, user_index, rwq->user_index); |
| 4843 | MLX5_SET(rqc, rqc, cqn, to_mcq(init_attr->cq)->mcq.cqn); |
| 4844 | MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RST); |
| 4845 | MLX5_SET(rqc, rqc, flush_in_error_en, 1); |
| 4846 | wq = MLX5_ADDR_OF(rqc, rqc, wq); |
| 4847 | MLX5_SET(wq, wq, wq_type, |
| 4848 | rwq->create_flags & MLX5_IB_WQ_FLAGS_STRIDING_RQ ? |
| 4849 | MLX5_WQ_TYPE_CYCLIC_STRIDING_RQ : MLX5_WQ_TYPE_CYCLIC); |
| 4850 | if (init_attr->create_flags & IB_WQ_FLAGS_PCI_WRITE_END_PADDING) { |
| 4851 | if (!MLX5_CAP_GEN(dev->mdev, end_pad)) { |
| 4852 | mlx5_ib_dbg(dev, "Scatter end padding is not supported\n"); |
| 4853 | err = -EOPNOTSUPP; |
| 4854 | goto out; |
| 4855 | } else { |
| 4856 | MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN); |
| 4857 | } |
| 4858 | } |
| 4859 | MLX5_SET(wq, wq, log_wq_stride, rwq->log_rq_stride); |
| 4860 | if (rwq->create_flags & MLX5_IB_WQ_FLAGS_STRIDING_RQ) { |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 4861 | /* |
| 4862 | * In Firmware number of strides in each WQE is: |
| 4863 | * "512 * 2^single_wqe_log_num_of_strides" |
| 4864 | * Values 3 to 8 are accepted as 10 to 15, 9 to 18 are |
| 4865 | * accepted as 0 to 9 |
| 4866 | */ |
| 4867 | static const u8 fw_map[] = { 10, 11, 12, 13, 14, 15, 0, 1, |
| 4868 | 2, 3, 4, 5, 6, 7, 8, 9 }; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4869 | MLX5_SET(wq, wq, two_byte_shift_en, rwq->two_byte_shift_en); |
| 4870 | MLX5_SET(wq, wq, log_wqe_stride_size, |
| 4871 | rwq->single_stride_log_num_of_bytes - |
| 4872 | MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES); |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 4873 | MLX5_SET(wq, wq, log_wqe_num_of_strides, |
| 4874 | fw_map[rwq->log_num_strides - |
| 4875 | MLX5_EXT_MIN_SINGLE_WQE_LOG_NUM_STRIDES]); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4876 | } |
| 4877 | MLX5_SET(wq, wq, log_wq_sz, rwq->log_rq_size); |
| 4878 | MLX5_SET(wq, wq, pd, to_mpd(pd)->pdn); |
| 4879 | MLX5_SET(wq, wq, page_offset, rwq->rq_page_offset); |
| 4880 | MLX5_SET(wq, wq, log_wq_pg_sz, rwq->log_page_size); |
| 4881 | MLX5_SET(wq, wq, wq_signature, rwq->wq_sig); |
| 4882 | MLX5_SET64(wq, wq, dbr_addr, rwq->db.dma); |
| 4883 | has_net_offloads = MLX5_CAP_GEN(dev->mdev, eth_net_offloads); |
| 4884 | if (init_attr->create_flags & IB_WQ_FLAGS_CVLAN_STRIPPING) { |
| 4885 | if (!(has_net_offloads && MLX5_CAP_ETH(dev->mdev, vlan_cap))) { |
| 4886 | mlx5_ib_dbg(dev, "VLAN offloads are not supported\n"); |
| 4887 | err = -EOPNOTSUPP; |
| 4888 | goto out; |
| 4889 | } |
| 4890 | } else { |
| 4891 | MLX5_SET(rqc, rqc, vsd, 1); |
| 4892 | } |
| 4893 | if (init_attr->create_flags & IB_WQ_FLAGS_SCATTER_FCS) { |
| 4894 | if (!(has_net_offloads && MLX5_CAP_ETH(dev->mdev, scatter_fcs))) { |
| 4895 | mlx5_ib_dbg(dev, "Scatter FCS is not supported\n"); |
| 4896 | err = -EOPNOTSUPP; |
| 4897 | goto out; |
| 4898 | } |
| 4899 | MLX5_SET(rqc, rqc, scatter_fcs, 1); |
| 4900 | } |
| 4901 | if (init_attr->create_flags & IB_WQ_FLAGS_DELAY_DROP) { |
| 4902 | if (!(dev->ib_dev.attrs.raw_packet_caps & |
| 4903 | IB_RAW_PACKET_CAP_DELAY_DROP)) { |
| 4904 | mlx5_ib_dbg(dev, "Delay drop is not supported\n"); |
| 4905 | err = -EOPNOTSUPP; |
| 4906 | goto out; |
| 4907 | } |
| 4908 | MLX5_SET(rqc, rqc, delay_drop_en, 1); |
| 4909 | } |
| 4910 | rq_pas0 = (__be64 *)MLX5_ADDR_OF(wq, wq, pas); |
| 4911 | mlx5_ib_populate_pas(dev, rwq->umem, rwq->page_shift, rq_pas0, 0); |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 4912 | err = mlx5_core_create_rq_tracked(dev, in, inlen, &rwq->core_qp); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4913 | if (!err && init_attr->create_flags & IB_WQ_FLAGS_DELAY_DROP) { |
| 4914 | err = set_delay_drop(dev); |
| 4915 | if (err) { |
| 4916 | mlx5_ib_warn(dev, "Failed to enable delay drop err=%d\n", |
| 4917 | err); |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 4918 | mlx5_core_destroy_rq_tracked(dev, &rwq->core_qp); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4919 | } else { |
| 4920 | rwq->create_flags |= MLX5_IB_WQ_FLAGS_DELAY_DROP; |
| 4921 | } |
| 4922 | } |
| 4923 | out: |
| 4924 | kvfree(in); |
| 4925 | return err; |
| 4926 | } |
| 4927 | |
| 4928 | static int set_user_rq_size(struct mlx5_ib_dev *dev, |
| 4929 | struct ib_wq_init_attr *wq_init_attr, |
| 4930 | struct mlx5_ib_create_wq *ucmd, |
| 4931 | struct mlx5_ib_rwq *rwq) |
| 4932 | { |
| 4933 | /* Sanity check RQ size before proceeding */ |
| 4934 | if (wq_init_attr->max_wr > (1 << MLX5_CAP_GEN(dev->mdev, log_max_wq_sz))) |
| 4935 | return -EINVAL; |
| 4936 | |
| 4937 | if (!ucmd->rq_wqe_count) |
| 4938 | return -EINVAL; |
| 4939 | |
| 4940 | rwq->wqe_count = ucmd->rq_wqe_count; |
| 4941 | rwq->wqe_shift = ucmd->rq_wqe_shift; |
| 4942 | if (check_shl_overflow(rwq->wqe_count, rwq->wqe_shift, &rwq->buf_size)) |
| 4943 | return -EINVAL; |
| 4944 | |
| 4945 | rwq->log_rq_stride = rwq->wqe_shift; |
| 4946 | rwq->log_rq_size = ilog2(rwq->wqe_count); |
| 4947 | return 0; |
| 4948 | } |
| 4949 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 4950 | static bool log_of_strides_valid(struct mlx5_ib_dev *dev, u32 log_num_strides) |
| 4951 | { |
| 4952 | if ((log_num_strides > MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES) || |
| 4953 | (log_num_strides < MLX5_EXT_MIN_SINGLE_WQE_LOG_NUM_STRIDES)) |
| 4954 | return false; |
| 4955 | |
| 4956 | if (!MLX5_CAP_GEN(dev->mdev, ext_stride_num_range) && |
| 4957 | (log_num_strides < MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES)) |
| 4958 | return false; |
| 4959 | |
| 4960 | return true; |
| 4961 | } |
| 4962 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4963 | static int prepare_user_rq(struct ib_pd *pd, |
| 4964 | struct ib_wq_init_attr *init_attr, |
| 4965 | struct ib_udata *udata, |
| 4966 | struct mlx5_ib_rwq *rwq) |
| 4967 | { |
| 4968 | struct mlx5_ib_dev *dev = to_mdev(pd->device); |
| 4969 | struct mlx5_ib_create_wq ucmd = {}; |
| 4970 | int err; |
| 4971 | size_t required_cmd_sz; |
| 4972 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 4973 | required_cmd_sz = offsetofend(struct mlx5_ib_create_wq, |
| 4974 | single_stride_log_num_of_bytes); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 4975 | if (udata->inlen < required_cmd_sz) { |
| 4976 | mlx5_ib_dbg(dev, "invalid inlen\n"); |
| 4977 | return -EINVAL; |
| 4978 | } |
| 4979 | |
| 4980 | if (udata->inlen > sizeof(ucmd) && |
| 4981 | !ib_is_udata_cleared(udata, sizeof(ucmd), |
| 4982 | udata->inlen - sizeof(ucmd))) { |
| 4983 | mlx5_ib_dbg(dev, "inlen is not supported\n"); |
| 4984 | return -EOPNOTSUPP; |
| 4985 | } |
| 4986 | |
| 4987 | if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen))) { |
| 4988 | mlx5_ib_dbg(dev, "copy failed\n"); |
| 4989 | return -EFAULT; |
| 4990 | } |
| 4991 | |
| 4992 | if (ucmd.comp_mask & (~MLX5_IB_CREATE_WQ_STRIDING_RQ)) { |
| 4993 | mlx5_ib_dbg(dev, "invalid comp mask\n"); |
| 4994 | return -EOPNOTSUPP; |
| 4995 | } else if (ucmd.comp_mask & MLX5_IB_CREATE_WQ_STRIDING_RQ) { |
| 4996 | if (!MLX5_CAP_GEN(dev->mdev, striding_rq)) { |
| 4997 | mlx5_ib_dbg(dev, "Striding RQ is not supported\n"); |
| 4998 | return -EOPNOTSUPP; |
| 4999 | } |
| 5000 | if ((ucmd.single_stride_log_num_of_bytes < |
| 5001 | MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES) || |
| 5002 | (ucmd.single_stride_log_num_of_bytes > |
| 5003 | MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES)) { |
| 5004 | mlx5_ib_dbg(dev, "Invalid log stride size (%u. Range is %u - %u)\n", |
| 5005 | ucmd.single_stride_log_num_of_bytes, |
| 5006 | MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES, |
| 5007 | MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES); |
| 5008 | return -EINVAL; |
| 5009 | } |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 5010 | if (!log_of_strides_valid(dev, |
| 5011 | ucmd.single_wqe_log_num_of_strides)) { |
| 5012 | mlx5_ib_dbg( |
| 5013 | dev, |
| 5014 | "Invalid log num strides (%u. Range is %u - %u)\n", |
| 5015 | ucmd.single_wqe_log_num_of_strides, |
| 5016 | MLX5_CAP_GEN(dev->mdev, ext_stride_num_range) ? |
| 5017 | MLX5_EXT_MIN_SINGLE_WQE_LOG_NUM_STRIDES : |
| 5018 | MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES, |
| 5019 | MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5020 | return -EINVAL; |
| 5021 | } |
| 5022 | rwq->single_stride_log_num_of_bytes = |
| 5023 | ucmd.single_stride_log_num_of_bytes; |
| 5024 | rwq->log_num_strides = ucmd.single_wqe_log_num_of_strides; |
| 5025 | rwq->two_byte_shift_en = !!ucmd.two_byte_shift_en; |
| 5026 | rwq->create_flags |= MLX5_IB_WQ_FLAGS_STRIDING_RQ; |
| 5027 | } |
| 5028 | |
| 5029 | err = set_user_rq_size(dev, init_attr, &ucmd, rwq); |
| 5030 | if (err) { |
| 5031 | mlx5_ib_dbg(dev, "err %d\n", err); |
| 5032 | return err; |
| 5033 | } |
| 5034 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5035 | err = create_user_rq(dev, pd, udata, rwq, &ucmd); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5036 | if (err) { |
| 5037 | mlx5_ib_dbg(dev, "err %d\n", err); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5038 | return err; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5039 | } |
| 5040 | |
| 5041 | rwq->user_index = ucmd.user_index; |
| 5042 | return 0; |
| 5043 | } |
| 5044 | |
| 5045 | struct ib_wq *mlx5_ib_create_wq(struct ib_pd *pd, |
| 5046 | struct ib_wq_init_attr *init_attr, |
| 5047 | struct ib_udata *udata) |
| 5048 | { |
| 5049 | struct mlx5_ib_dev *dev; |
| 5050 | struct mlx5_ib_rwq *rwq; |
| 5051 | struct mlx5_ib_create_wq_resp resp = {}; |
| 5052 | size_t min_resp_len; |
| 5053 | int err; |
| 5054 | |
| 5055 | if (!udata) |
| 5056 | return ERR_PTR(-ENOSYS); |
| 5057 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 5058 | min_resp_len = offsetofend(struct mlx5_ib_create_wq_resp, reserved); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5059 | if (udata->outlen && udata->outlen < min_resp_len) |
| 5060 | return ERR_PTR(-EINVAL); |
| 5061 | |
Olivier Deprez | 0e64123 | 2021-09-23 10:07:05 +0200 | [diff] [blame] | 5062 | if (!capable(CAP_SYS_RAWIO) && |
| 5063 | init_attr->create_flags & IB_WQ_FLAGS_DELAY_DROP) |
| 5064 | return ERR_PTR(-EPERM); |
| 5065 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5066 | dev = to_mdev(pd->device); |
| 5067 | switch (init_attr->wq_type) { |
| 5068 | case IB_WQT_RQ: |
| 5069 | rwq = kzalloc(sizeof(*rwq), GFP_KERNEL); |
| 5070 | if (!rwq) |
| 5071 | return ERR_PTR(-ENOMEM); |
| 5072 | err = prepare_user_rq(pd, init_attr, udata, rwq); |
| 5073 | if (err) |
| 5074 | goto err; |
| 5075 | err = create_rq(rwq, pd, init_attr); |
| 5076 | if (err) |
| 5077 | goto err_user_rq; |
| 5078 | break; |
| 5079 | default: |
| 5080 | mlx5_ib_dbg(dev, "unsupported wq type %d\n", |
| 5081 | init_attr->wq_type); |
| 5082 | return ERR_PTR(-EINVAL); |
| 5083 | } |
| 5084 | |
| 5085 | rwq->ibwq.wq_num = rwq->core_qp.qpn; |
| 5086 | rwq->ibwq.state = IB_WQS_RESET; |
| 5087 | if (udata->outlen) { |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 5088 | resp.response_length = offsetofend( |
| 5089 | struct mlx5_ib_create_wq_resp, response_length); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5090 | err = ib_copy_to_udata(udata, &resp, resp.response_length); |
| 5091 | if (err) |
| 5092 | goto err_copy; |
| 5093 | } |
| 5094 | |
| 5095 | rwq->core_qp.event = mlx5_ib_wq_event; |
| 5096 | rwq->ibwq.event_handler = init_attr->event_handler; |
| 5097 | return &rwq->ibwq; |
| 5098 | |
| 5099 | err_copy: |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 5100 | mlx5_core_destroy_rq_tracked(dev, &rwq->core_qp); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5101 | err_user_rq: |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5102 | destroy_user_rq(dev, pd, rwq, udata); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5103 | err: |
| 5104 | kfree(rwq); |
| 5105 | return ERR_PTR(err); |
| 5106 | } |
| 5107 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 5108 | int mlx5_ib_destroy_wq(struct ib_wq *wq, struct ib_udata *udata) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5109 | { |
| 5110 | struct mlx5_ib_dev *dev = to_mdev(wq->device); |
| 5111 | struct mlx5_ib_rwq *rwq = to_mrwq(wq); |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 5112 | int ret; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5113 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 5114 | ret = mlx5_core_destroy_rq_tracked(dev, &rwq->core_qp); |
| 5115 | if (ret) |
| 5116 | return ret; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5117 | destroy_user_rq(dev, wq->pd, rwq, udata); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5118 | kfree(rwq); |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 5119 | return 0; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5120 | } |
| 5121 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 5122 | int mlx5_ib_create_rwq_ind_table(struct ib_rwq_ind_table *ib_rwq_ind_table, |
| 5123 | struct ib_rwq_ind_table_init_attr *init_attr, |
| 5124 | struct ib_udata *udata) |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5125 | { |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 5126 | struct mlx5_ib_rwq_ind_table *rwq_ind_tbl = |
| 5127 | to_mrwq_ind_table(ib_rwq_ind_table); |
| 5128 | struct mlx5_ib_dev *dev = to_mdev(ib_rwq_ind_table->device); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5129 | int sz = 1 << init_attr->log_ind_tbl_size; |
| 5130 | struct mlx5_ib_create_rwq_ind_tbl_resp resp = {}; |
| 5131 | size_t min_resp_len; |
| 5132 | int inlen; |
| 5133 | int err; |
| 5134 | int i; |
| 5135 | u32 *in; |
| 5136 | void *rqtc; |
| 5137 | |
| 5138 | if (udata->inlen > 0 && |
| 5139 | !ib_is_udata_cleared(udata, 0, |
| 5140 | udata->inlen)) |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 5141 | return -EOPNOTSUPP; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5142 | |
| 5143 | if (init_attr->log_ind_tbl_size > |
| 5144 | MLX5_CAP_GEN(dev->mdev, log_max_rqt_size)) { |
| 5145 | mlx5_ib_dbg(dev, "log_ind_tbl_size = %d is bigger than supported = %d\n", |
| 5146 | init_attr->log_ind_tbl_size, |
| 5147 | MLX5_CAP_GEN(dev->mdev, log_max_rqt_size)); |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 5148 | return -EINVAL; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5149 | } |
| 5150 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 5151 | min_resp_len = |
| 5152 | offsetofend(struct mlx5_ib_create_rwq_ind_tbl_resp, reserved); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5153 | if (udata->outlen && udata->outlen < min_resp_len) |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 5154 | return -EINVAL; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5155 | |
| 5156 | inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + sizeof(u32) * sz; |
| 5157 | in = kvzalloc(inlen, GFP_KERNEL); |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 5158 | if (!in) |
| 5159 | return -ENOMEM; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5160 | |
| 5161 | rqtc = MLX5_ADDR_OF(create_rqt_in, in, rqt_context); |
| 5162 | |
| 5163 | MLX5_SET(rqtc, rqtc, rqt_actual_size, sz); |
| 5164 | MLX5_SET(rqtc, rqtc, rqt_max_size, sz); |
| 5165 | |
| 5166 | for (i = 0; i < sz; i++) |
| 5167 | MLX5_SET(rqtc, rqtc, rq_num[i], init_attr->ind_tbl[i]->wq_num); |
| 5168 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5169 | rwq_ind_tbl->uid = to_mpd(init_attr->ind_tbl[0]->pd)->uid; |
| 5170 | MLX5_SET(create_rqt_in, in, uid, rwq_ind_tbl->uid); |
| 5171 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5172 | err = mlx5_core_create_rqt(dev->mdev, in, inlen, &rwq_ind_tbl->rqtn); |
| 5173 | kvfree(in); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5174 | if (err) |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 5175 | return err; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5176 | |
| 5177 | rwq_ind_tbl->ib_rwq_ind_tbl.ind_tbl_num = rwq_ind_tbl->rqtn; |
| 5178 | if (udata->outlen) { |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 5179 | resp.response_length = |
| 5180 | offsetofend(struct mlx5_ib_create_rwq_ind_tbl_resp, |
| 5181 | response_length); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5182 | err = ib_copy_to_udata(udata, &resp, resp.response_length); |
| 5183 | if (err) |
| 5184 | goto err_copy; |
| 5185 | } |
| 5186 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 5187 | return 0; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5188 | |
| 5189 | err_copy: |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5190 | mlx5_cmd_destroy_rqt(dev->mdev, rwq_ind_tbl->rqtn, rwq_ind_tbl->uid); |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 5191 | return err; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5192 | } |
| 5193 | |
| 5194 | int mlx5_ib_destroy_rwq_ind_table(struct ib_rwq_ind_table *ib_rwq_ind_tbl) |
| 5195 | { |
| 5196 | struct mlx5_ib_rwq_ind_table *rwq_ind_tbl = to_mrwq_ind_table(ib_rwq_ind_tbl); |
| 5197 | struct mlx5_ib_dev *dev = to_mdev(ib_rwq_ind_tbl->device); |
| 5198 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 5199 | return mlx5_cmd_destroy_rqt(dev->mdev, rwq_ind_tbl->rqtn, rwq_ind_tbl->uid); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5200 | } |
| 5201 | |
| 5202 | int mlx5_ib_modify_wq(struct ib_wq *wq, struct ib_wq_attr *wq_attr, |
| 5203 | u32 wq_attr_mask, struct ib_udata *udata) |
| 5204 | { |
| 5205 | struct mlx5_ib_dev *dev = to_mdev(wq->device); |
| 5206 | struct mlx5_ib_rwq *rwq = to_mrwq(wq); |
| 5207 | struct mlx5_ib_modify_wq ucmd = {}; |
| 5208 | size_t required_cmd_sz; |
| 5209 | int curr_wq_state; |
| 5210 | int wq_state; |
| 5211 | int inlen; |
| 5212 | int err; |
| 5213 | void *rqc; |
| 5214 | void *in; |
| 5215 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 5216 | required_cmd_sz = offsetofend(struct mlx5_ib_modify_wq, reserved); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5217 | if (udata->inlen < required_cmd_sz) |
| 5218 | return -EINVAL; |
| 5219 | |
| 5220 | if (udata->inlen > sizeof(ucmd) && |
| 5221 | !ib_is_udata_cleared(udata, sizeof(ucmd), |
| 5222 | udata->inlen - sizeof(ucmd))) |
| 5223 | return -EOPNOTSUPP; |
| 5224 | |
| 5225 | if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen))) |
| 5226 | return -EFAULT; |
| 5227 | |
| 5228 | if (ucmd.comp_mask || ucmd.reserved) |
| 5229 | return -EOPNOTSUPP; |
| 5230 | |
| 5231 | inlen = MLX5_ST_SZ_BYTES(modify_rq_in); |
| 5232 | in = kvzalloc(inlen, GFP_KERNEL); |
| 5233 | if (!in) |
| 5234 | return -ENOMEM; |
| 5235 | |
| 5236 | rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx); |
| 5237 | |
Olivier Deprez | 0e64123 | 2021-09-23 10:07:05 +0200 | [diff] [blame] | 5238 | curr_wq_state = wq_attr->curr_wq_state; |
| 5239 | wq_state = wq_attr->wq_state; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5240 | if (curr_wq_state == IB_WQS_ERR) |
| 5241 | curr_wq_state = MLX5_RQC_STATE_ERR; |
| 5242 | if (wq_state == IB_WQS_ERR) |
| 5243 | wq_state = MLX5_RQC_STATE_ERR; |
| 5244 | MLX5_SET(modify_rq_in, in, rq_state, curr_wq_state); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5245 | MLX5_SET(modify_rq_in, in, uid, to_mpd(wq->pd)->uid); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5246 | MLX5_SET(rqc, rqc, state, wq_state); |
| 5247 | |
| 5248 | if (wq_attr_mask & IB_WQ_FLAGS) { |
| 5249 | if (wq_attr->flags_mask & IB_WQ_FLAGS_CVLAN_STRIPPING) { |
| 5250 | if (!(MLX5_CAP_GEN(dev->mdev, eth_net_offloads) && |
| 5251 | MLX5_CAP_ETH(dev->mdev, vlan_cap))) { |
| 5252 | mlx5_ib_dbg(dev, "VLAN offloads are not " |
| 5253 | "supported\n"); |
| 5254 | err = -EOPNOTSUPP; |
| 5255 | goto out; |
| 5256 | } |
| 5257 | MLX5_SET64(modify_rq_in, in, modify_bitmask, |
| 5258 | MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD); |
| 5259 | MLX5_SET(rqc, rqc, vsd, |
| 5260 | (wq_attr->flags & IB_WQ_FLAGS_CVLAN_STRIPPING) ? 0 : 1); |
| 5261 | } |
| 5262 | |
| 5263 | if (wq_attr->flags_mask & IB_WQ_FLAGS_PCI_WRITE_END_PADDING) { |
| 5264 | mlx5_ib_dbg(dev, "Modifying scatter end padding is not supported\n"); |
| 5265 | err = -EOPNOTSUPP; |
| 5266 | goto out; |
| 5267 | } |
| 5268 | } |
| 5269 | |
| 5270 | if (curr_wq_state == IB_WQS_RESET && wq_state == IB_WQS_RDY) { |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5271 | u16 set_id; |
| 5272 | |
| 5273 | set_id = mlx5_ib_get_counters_id(dev, 0); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5274 | if (MLX5_CAP_GEN(dev->mdev, modify_rq_counter_set_id)) { |
| 5275 | MLX5_SET64(modify_rq_in, in, modify_bitmask, |
| 5276 | MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5277 | MLX5_SET(rqc, rqc, counter_set_id, set_id); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5278 | } else |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5279 | dev_info_once( |
| 5280 | &dev->ib_dev.dev, |
| 5281 | "Receive WQ counters are not supported on current FW\n"); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5282 | } |
| 5283 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 5284 | err = mlx5_core_modify_rq(dev->mdev, rwq->core_qp.qpn, in); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5285 | if (!err) |
| 5286 | rwq->ibwq.state = (wq_state == MLX5_RQC_STATE_ERR) ? IB_WQS_ERR : wq_state; |
| 5287 | |
| 5288 | out: |
| 5289 | kvfree(in); |
| 5290 | return err; |
| 5291 | } |
| 5292 | |
| 5293 | struct mlx5_ib_drain_cqe { |
| 5294 | struct ib_cqe cqe; |
| 5295 | struct completion done; |
| 5296 | }; |
| 5297 | |
| 5298 | static void mlx5_ib_drain_qp_done(struct ib_cq *cq, struct ib_wc *wc) |
| 5299 | { |
| 5300 | struct mlx5_ib_drain_cqe *cqe = container_of(wc->wr_cqe, |
| 5301 | struct mlx5_ib_drain_cqe, |
| 5302 | cqe); |
| 5303 | |
| 5304 | complete(&cqe->done); |
| 5305 | } |
| 5306 | |
| 5307 | /* This function returns only once the drained WR was completed */ |
| 5308 | static void handle_drain_completion(struct ib_cq *cq, |
| 5309 | struct mlx5_ib_drain_cqe *sdrain, |
| 5310 | struct mlx5_ib_dev *dev) |
| 5311 | { |
| 5312 | struct mlx5_core_dev *mdev = dev->mdev; |
| 5313 | |
| 5314 | if (cq->poll_ctx == IB_POLL_DIRECT) { |
| 5315 | while (wait_for_completion_timeout(&sdrain->done, HZ / 10) <= 0) |
| 5316 | ib_process_cq_direct(cq, -1); |
| 5317 | return; |
| 5318 | } |
| 5319 | |
| 5320 | if (mdev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR) { |
| 5321 | struct mlx5_ib_cq *mcq = to_mcq(cq); |
| 5322 | bool triggered = false; |
| 5323 | unsigned long flags; |
| 5324 | |
| 5325 | spin_lock_irqsave(&dev->reset_flow_resource_lock, flags); |
| 5326 | /* Make sure that the CQ handler won't run if wasn't run yet */ |
| 5327 | if (!mcq->mcq.reset_notify_added) |
| 5328 | mcq->mcq.reset_notify_added = 1; |
| 5329 | else |
| 5330 | triggered = true; |
| 5331 | spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags); |
| 5332 | |
| 5333 | if (triggered) { |
| 5334 | /* Wait for any scheduled/running task to be ended */ |
| 5335 | switch (cq->poll_ctx) { |
| 5336 | case IB_POLL_SOFTIRQ: |
| 5337 | irq_poll_disable(&cq->iop); |
| 5338 | irq_poll_enable(&cq->iop); |
| 5339 | break; |
| 5340 | case IB_POLL_WORKQUEUE: |
| 5341 | cancel_work_sync(&cq->work); |
| 5342 | break; |
| 5343 | default: |
| 5344 | WARN_ON_ONCE(1); |
| 5345 | } |
| 5346 | } |
| 5347 | |
| 5348 | /* Run the CQ handler - this makes sure that the drain WR will |
| 5349 | * be processed if wasn't processed yet. |
| 5350 | */ |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5351 | mcq->mcq.comp(&mcq->mcq, NULL); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5352 | } |
| 5353 | |
| 5354 | wait_for_completion(&sdrain->done); |
| 5355 | } |
| 5356 | |
| 5357 | void mlx5_ib_drain_sq(struct ib_qp *qp) |
| 5358 | { |
| 5359 | struct ib_cq *cq = qp->send_cq; |
| 5360 | struct ib_qp_attr attr = { .qp_state = IB_QPS_ERR }; |
| 5361 | struct mlx5_ib_drain_cqe sdrain; |
| 5362 | const struct ib_send_wr *bad_swr; |
| 5363 | struct ib_rdma_wr swr = { |
| 5364 | .wr = { |
| 5365 | .next = NULL, |
| 5366 | { .wr_cqe = &sdrain.cqe, }, |
| 5367 | .opcode = IB_WR_RDMA_WRITE, |
| 5368 | }, |
| 5369 | }; |
| 5370 | int ret; |
| 5371 | struct mlx5_ib_dev *dev = to_mdev(qp->device); |
| 5372 | struct mlx5_core_dev *mdev = dev->mdev; |
| 5373 | |
| 5374 | ret = ib_modify_qp(qp, &attr, IB_QP_STATE); |
| 5375 | if (ret && mdev->state != MLX5_DEVICE_STATE_INTERNAL_ERROR) { |
| 5376 | WARN_ONCE(ret, "failed to drain send queue: %d\n", ret); |
| 5377 | return; |
| 5378 | } |
| 5379 | |
| 5380 | sdrain.cqe.done = mlx5_ib_drain_qp_done; |
| 5381 | init_completion(&sdrain.done); |
| 5382 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 5383 | ret = mlx5_ib_post_send_drain(qp, &swr.wr, &bad_swr); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5384 | if (ret) { |
| 5385 | WARN_ONCE(ret, "failed to drain send queue: %d\n", ret); |
| 5386 | return; |
| 5387 | } |
| 5388 | |
| 5389 | handle_drain_completion(cq, &sdrain, dev); |
| 5390 | } |
| 5391 | |
| 5392 | void mlx5_ib_drain_rq(struct ib_qp *qp) |
| 5393 | { |
| 5394 | struct ib_cq *cq = qp->recv_cq; |
| 5395 | struct ib_qp_attr attr = { .qp_state = IB_QPS_ERR }; |
| 5396 | struct mlx5_ib_drain_cqe rdrain; |
| 5397 | struct ib_recv_wr rwr = {}; |
| 5398 | const struct ib_recv_wr *bad_rwr; |
| 5399 | int ret; |
| 5400 | struct mlx5_ib_dev *dev = to_mdev(qp->device); |
| 5401 | struct mlx5_core_dev *mdev = dev->mdev; |
| 5402 | |
| 5403 | ret = ib_modify_qp(qp, &attr, IB_QP_STATE); |
| 5404 | if (ret && mdev->state != MLX5_DEVICE_STATE_INTERNAL_ERROR) { |
| 5405 | WARN_ONCE(ret, "failed to drain recv queue: %d\n", ret); |
| 5406 | return; |
| 5407 | } |
| 5408 | |
| 5409 | rwr.wr_cqe = &rdrain.cqe; |
| 5410 | rdrain.cqe.done = mlx5_ib_drain_qp_done; |
| 5411 | init_completion(&rdrain.done); |
| 5412 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 5413 | ret = mlx5_ib_post_recv_drain(qp, &rwr, &bad_rwr); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 5414 | if (ret) { |
| 5415 | WARN_ONCE(ret, "failed to drain recv queue: %d\n", ret); |
| 5416 | return; |
| 5417 | } |
| 5418 | |
| 5419 | handle_drain_completion(cq, &rdrain, dev); |
| 5420 | } |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5421 | |
| 5422 | /** |
| 5423 | * Bind a qp to a counter. If @counter is NULL then bind the qp to |
| 5424 | * the default counter |
| 5425 | */ |
| 5426 | int mlx5_ib_qp_set_counter(struct ib_qp *qp, struct rdma_counter *counter) |
| 5427 | { |
Olivier Deprez | 0e64123 | 2021-09-23 10:07:05 +0200 | [diff] [blame] | 5428 | struct mlx5_ib_dev *dev = to_mdev(qp->device); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5429 | struct mlx5_ib_qp *mqp = to_mqp(qp); |
| 5430 | int err = 0; |
| 5431 | |
| 5432 | mutex_lock(&mqp->mutex); |
| 5433 | if (mqp->state == IB_QPS_RESET) { |
| 5434 | qp->counter = counter; |
| 5435 | goto out; |
| 5436 | } |
| 5437 | |
Olivier Deprez | 0e64123 | 2021-09-23 10:07:05 +0200 | [diff] [blame] | 5438 | if (!MLX5_CAP_GEN(dev->mdev, rts2rts_qp_counters_set_id)) { |
| 5439 | err = -EOPNOTSUPP; |
| 5440 | goto out; |
| 5441 | } |
| 5442 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 5443 | if (mqp->state == IB_QPS_RTS) { |
| 5444 | err = __mlx5_ib_qp_set_counter(qp, counter); |
| 5445 | if (!err) |
| 5446 | qp->counter = counter; |
| 5447 | |
| 5448 | goto out; |
| 5449 | } |
| 5450 | |
| 5451 | mqp->counter_pending = 1; |
| 5452 | qp->counter = counter; |
| 5453 | |
| 5454 | out: |
| 5455 | mutex_unlock(&mqp->mutex); |
| 5456 | return err; |
| 5457 | } |