blob: a552df298a974c6dbbc84cab2890ed4b6f8967f3 [file] [log] [blame]
David Brazdil0f672f62019-12-10 10:32:29 +00001// SPDX-License-Identifier: GPL-2.0
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002/*
3 * Copyright (C) 2011 LAPIS Semiconductor Co., Ltd.
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00004 */
Olivier Deprez157378f2022-04-04 15:47:50 +02005#include <linux/bits.h>
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006#include <linux/gpio/driver.h>
7#include <linux/interrupt.h>
8#include <linux/irq.h>
David Brazdil0f672f62019-12-10 10:32:29 +00009#include <linux/kernel.h>
10#include <linux/module.h>
11#include <linux/pci.h>
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000012#include <linux/slab.h>
13
14#define PCH_EDGE_FALLING 0
Olivier Deprez157378f2022-04-04 15:47:50 +020015#define PCH_EDGE_RISING 1
16#define PCH_LEVEL_L 2
17#define PCH_LEVEL_H 3
18#define PCH_EDGE_BOTH 4
19#define PCH_IM_MASK GENMASK(2, 0)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000020
21#define PCH_IRQ_BASE 24
22
23struct pch_regs {
24 u32 ien;
25 u32 istatus;
26 u32 idisp;
27 u32 iclr;
28 u32 imask;
29 u32 imaskclr;
30 u32 po;
31 u32 pi;
32 u32 pm;
33 u32 im0;
34 u32 im1;
35 u32 reserved[3];
36 u32 gpio_use_sel;
37 u32 reset;
38};
39
40enum pch_type_t {
41 INTEL_EG20T_PCH,
42 OKISEMI_ML7223m_IOH, /* LAPIS Semiconductor ML7223 IOH PCIe Bus-m */
43 OKISEMI_ML7223n_IOH /* LAPIS Semiconductor ML7223 IOH PCIe Bus-n */
44};
45
46/* Specifies number of GPIO PINS */
47static int gpio_pins[] = {
48 [INTEL_EG20T_PCH] = 12,
49 [OKISEMI_ML7223m_IOH] = 8,
50 [OKISEMI_ML7223n_IOH] = 8,
51};
52
53/**
54 * struct pch_gpio_reg_data - The register store data.
55 * @ien_reg: To store contents of IEN register.
56 * @imask_reg: To store contents of IMASK register.
57 * @po_reg: To store contents of PO register.
58 * @pm_reg: To store contents of PM register.
59 * @im0_reg: To store contents of IM0 register.
60 * @im1_reg: To store contents of IM1 register.
61 * @gpio_use_sel_reg : To store contents of GPIO_USE_SEL register.
62 * (Only ML7223 Bus-n)
63 */
64struct pch_gpio_reg_data {
65 u32 ien_reg;
66 u32 imask_reg;
67 u32 po_reg;
68 u32 pm_reg;
69 u32 im0_reg;
70 u32 im1_reg;
71 u32 gpio_use_sel_reg;
72};
73
74/**
75 * struct pch_gpio - GPIO private data structure.
76 * @base: PCI base address of Memory mapped I/O register.
77 * @reg: Memory mapped PCH GPIO register list.
78 * @dev: Pointer to device structure.
79 * @gpio: Data for GPIO infrastructure.
80 * @pch_gpio_reg: Memory mapped Register data is saved here
81 * when suspend.
82 * @lock: Used for register access protection
83 * @irq_base: Save base of IRQ number for interrupt
84 * @ioh: IOH ID
85 * @spinlock: Used for register access protection
86 */
87struct pch_gpio {
88 void __iomem *base;
89 struct pch_regs __iomem *reg;
90 struct device *dev;
91 struct gpio_chip gpio;
92 struct pch_gpio_reg_data pch_gpio_reg;
93 int irq_base;
94 enum pch_type_t ioh;
95 spinlock_t spinlock;
96};
97
Olivier Deprez157378f2022-04-04 15:47:50 +020098static void pch_gpio_set(struct gpio_chip *gpio, unsigned int nr, int val)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000099{
100 u32 reg_val;
101 struct pch_gpio *chip = gpiochip_get_data(gpio);
102 unsigned long flags;
103
104 spin_lock_irqsave(&chip->spinlock, flags);
105 reg_val = ioread32(&chip->reg->po);
106 if (val)
Olivier Deprez157378f2022-04-04 15:47:50 +0200107 reg_val |= BIT(nr);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000108 else
Olivier Deprez157378f2022-04-04 15:47:50 +0200109 reg_val &= ~BIT(nr);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000110
111 iowrite32(reg_val, &chip->reg->po);
112 spin_unlock_irqrestore(&chip->spinlock, flags);
113}
114
Olivier Deprez157378f2022-04-04 15:47:50 +0200115static int pch_gpio_get(struct gpio_chip *gpio, unsigned int nr)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000116{
117 struct pch_gpio *chip = gpiochip_get_data(gpio);
118
Olivier Deprez157378f2022-04-04 15:47:50 +0200119 return !!(ioread32(&chip->reg->pi) & BIT(nr));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000120}
121
Olivier Deprez157378f2022-04-04 15:47:50 +0200122static int pch_gpio_direction_output(struct gpio_chip *gpio, unsigned int nr,
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000123 int val)
124{
125 struct pch_gpio *chip = gpiochip_get_data(gpio);
126 u32 pm;
127 u32 reg_val;
128 unsigned long flags;
129
130 spin_lock_irqsave(&chip->spinlock, flags);
131
132 reg_val = ioread32(&chip->reg->po);
133 if (val)
Olivier Deprez157378f2022-04-04 15:47:50 +0200134 reg_val |= BIT(nr);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000135 else
Olivier Deprez157378f2022-04-04 15:47:50 +0200136 reg_val &= ~BIT(nr);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000137 iowrite32(reg_val, &chip->reg->po);
138
Olivier Deprez157378f2022-04-04 15:47:50 +0200139 pm = ioread32(&chip->reg->pm);
140 pm &= BIT(gpio_pins[chip->ioh]) - 1;
141 pm |= BIT(nr);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000142 iowrite32(pm, &chip->reg->pm);
143
144 spin_unlock_irqrestore(&chip->spinlock, flags);
145
146 return 0;
147}
148
Olivier Deprez157378f2022-04-04 15:47:50 +0200149static int pch_gpio_direction_input(struct gpio_chip *gpio, unsigned int nr)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000150{
151 struct pch_gpio *chip = gpiochip_get_data(gpio);
152 u32 pm;
153 unsigned long flags;
154
155 spin_lock_irqsave(&chip->spinlock, flags);
Olivier Deprez157378f2022-04-04 15:47:50 +0200156 pm = ioread32(&chip->reg->pm);
157 pm &= BIT(gpio_pins[chip->ioh]) - 1;
158 pm &= ~BIT(nr);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000159 iowrite32(pm, &chip->reg->pm);
160 spin_unlock_irqrestore(&chip->spinlock, flags);
161
162 return 0;
163}
164
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000165/*
166 * Save register configuration and disable interrupts.
167 */
David Brazdil0f672f62019-12-10 10:32:29 +0000168static void __maybe_unused pch_gpio_save_reg_conf(struct pch_gpio *chip)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000169{
170 chip->pch_gpio_reg.ien_reg = ioread32(&chip->reg->ien);
171 chip->pch_gpio_reg.imask_reg = ioread32(&chip->reg->imask);
172 chip->pch_gpio_reg.po_reg = ioread32(&chip->reg->po);
173 chip->pch_gpio_reg.pm_reg = ioread32(&chip->reg->pm);
174 chip->pch_gpio_reg.im0_reg = ioread32(&chip->reg->im0);
175 if (chip->ioh == INTEL_EG20T_PCH)
176 chip->pch_gpio_reg.im1_reg = ioread32(&chip->reg->im1);
177 if (chip->ioh == OKISEMI_ML7223n_IOH)
David Brazdil0f672f62019-12-10 10:32:29 +0000178 chip->pch_gpio_reg.gpio_use_sel_reg = ioread32(&chip->reg->gpio_use_sel);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000179}
180
181/*
182 * This function restores the register configuration of the GPIO device.
183 */
David Brazdil0f672f62019-12-10 10:32:29 +0000184static void __maybe_unused pch_gpio_restore_reg_conf(struct pch_gpio *chip)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000185{
186 iowrite32(chip->pch_gpio_reg.ien_reg, &chip->reg->ien);
187 iowrite32(chip->pch_gpio_reg.imask_reg, &chip->reg->imask);
188 /* to store contents of PO register */
189 iowrite32(chip->pch_gpio_reg.po_reg, &chip->reg->po);
190 /* to store contents of PM register */
191 iowrite32(chip->pch_gpio_reg.pm_reg, &chip->reg->pm);
192 iowrite32(chip->pch_gpio_reg.im0_reg, &chip->reg->im0);
193 if (chip->ioh == INTEL_EG20T_PCH)
194 iowrite32(chip->pch_gpio_reg.im1_reg, &chip->reg->im1);
195 if (chip->ioh == OKISEMI_ML7223n_IOH)
David Brazdil0f672f62019-12-10 10:32:29 +0000196 iowrite32(chip->pch_gpio_reg.gpio_use_sel_reg, &chip->reg->gpio_use_sel);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000197}
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000198
Olivier Deprez157378f2022-04-04 15:47:50 +0200199static int pch_gpio_to_irq(struct gpio_chip *gpio, unsigned int offset)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000200{
201 struct pch_gpio *chip = gpiochip_get_data(gpio);
Olivier Deprez157378f2022-04-04 15:47:50 +0200202
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000203 return chip->irq_base + offset;
204}
205
206static void pch_gpio_setup(struct pch_gpio *chip)
207{
208 struct gpio_chip *gpio = &chip->gpio;
209
210 gpio->label = dev_name(chip->dev);
211 gpio->parent = chip->dev;
212 gpio->owner = THIS_MODULE;
213 gpio->direction_input = pch_gpio_direction_input;
214 gpio->get = pch_gpio_get;
215 gpio->direction_output = pch_gpio_direction_output;
216 gpio->set = pch_gpio_set;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000217 gpio->base = -1;
218 gpio->ngpio = gpio_pins[chip->ioh];
219 gpio->can_sleep = false;
220 gpio->to_irq = pch_gpio_to_irq;
221}
222
223static int pch_irq_type(struct irq_data *d, unsigned int type)
224{
225 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
226 struct pch_gpio *chip = gc->private;
227 u32 im, im_pos, val;
228 u32 __iomem *im_reg;
229 unsigned long flags;
230 int ch, irq = d->irq;
231
232 ch = irq - chip->irq_base;
Olivier Deprez157378f2022-04-04 15:47:50 +0200233 if (irq < chip->irq_base + 8) {
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000234 im_reg = &chip->reg->im0;
Olivier Deprez157378f2022-04-04 15:47:50 +0200235 im_pos = ch - 0;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000236 } else {
237 im_reg = &chip->reg->im1;
238 im_pos = ch - 8;
239 }
David Brazdil0f672f62019-12-10 10:32:29 +0000240 dev_dbg(chip->dev, "irq=%d type=%d ch=%d pos=%d\n", irq, type, ch, im_pos);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000241
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000242 switch (type) {
243 case IRQ_TYPE_EDGE_RISING:
244 val = PCH_EDGE_RISING;
245 break;
246 case IRQ_TYPE_EDGE_FALLING:
247 val = PCH_EDGE_FALLING;
248 break;
249 case IRQ_TYPE_EDGE_BOTH:
250 val = PCH_EDGE_BOTH;
251 break;
252 case IRQ_TYPE_LEVEL_HIGH:
253 val = PCH_LEVEL_H;
254 break;
255 case IRQ_TYPE_LEVEL_LOW:
256 val = PCH_LEVEL_L;
257 break;
258 default:
Olivier Deprez157378f2022-04-04 15:47:50 +0200259 return 0;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000260 }
261
Olivier Deprez157378f2022-04-04 15:47:50 +0200262 spin_lock_irqsave(&chip->spinlock, flags);
263
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000264 /* Set interrupt mode */
265 im = ioread32(im_reg) & ~(PCH_IM_MASK << (im_pos * 4));
266 iowrite32(im | (val << (im_pos * 4)), im_reg);
267
268 /* And the handler */
Olivier Deprez157378f2022-04-04 15:47:50 +0200269 if (type & IRQ_TYPE_LEVEL_MASK)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000270 irq_set_handler_locked(d, handle_level_irq);
Olivier Deprez157378f2022-04-04 15:47:50 +0200271 else if (type & IRQ_TYPE_EDGE_BOTH)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000272 irq_set_handler_locked(d, handle_edge_irq);
273
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000274 spin_unlock_irqrestore(&chip->spinlock, flags);
275 return 0;
276}
277
278static void pch_irq_unmask(struct irq_data *d)
279{
280 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
281 struct pch_gpio *chip = gc->private;
282
Olivier Deprez157378f2022-04-04 15:47:50 +0200283 iowrite32(BIT(d->irq - chip->irq_base), &chip->reg->imaskclr);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000284}
285
286static void pch_irq_mask(struct irq_data *d)
287{
288 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
289 struct pch_gpio *chip = gc->private;
290
Olivier Deprez157378f2022-04-04 15:47:50 +0200291 iowrite32(BIT(d->irq - chip->irq_base), &chip->reg->imask);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000292}
293
294static void pch_irq_ack(struct irq_data *d)
295{
296 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
297 struct pch_gpio *chip = gc->private;
298
Olivier Deprez157378f2022-04-04 15:47:50 +0200299 iowrite32(BIT(d->irq - chip->irq_base), &chip->reg->iclr);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000300}
301
302static irqreturn_t pch_gpio_handler(int irq, void *dev_id)
303{
304 struct pch_gpio *chip = dev_id;
David Brazdil0f672f62019-12-10 10:32:29 +0000305 unsigned long reg_val = ioread32(&chip->reg->istatus);
Olivier Deprez157378f2022-04-04 15:47:50 +0200306 int i;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000307
Olivier Deprez157378f2022-04-04 15:47:50 +0200308 dev_vdbg(chip->dev, "irq=%d status=0x%lx\n", irq, reg_val);
309
310 reg_val &= BIT(gpio_pins[chip->ioh]) - 1;
311
312 for_each_set_bit(i, &reg_val, gpio_pins[chip->ioh])
David Brazdil0f672f62019-12-10 10:32:29 +0000313 generic_handle_irq(chip->irq_base + i);
Olivier Deprez157378f2022-04-04 15:47:50 +0200314
315 return IRQ_RETVAL(reg_val);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000316}
317
318static int pch_gpio_alloc_generic_chip(struct pch_gpio *chip,
319 unsigned int irq_start,
320 unsigned int num)
321{
322 struct irq_chip_generic *gc;
323 struct irq_chip_type *ct;
324 int rv;
325
326 gc = devm_irq_alloc_generic_chip(chip->dev, "pch_gpio", 1, irq_start,
327 chip->base, handle_simple_irq);
328 if (!gc)
329 return -ENOMEM;
330
331 gc->private = chip;
332 ct = gc->chip_types;
333
334 ct->chip.irq_ack = pch_irq_ack;
335 ct->chip.irq_mask = pch_irq_mask;
336 ct->chip.irq_unmask = pch_irq_unmask;
337 ct->chip.irq_set_type = pch_irq_type;
338
339 rv = devm_irq_setup_generic_chip(chip->dev, gc, IRQ_MSK(num),
340 IRQ_GC_INIT_MASK_CACHE,
341 IRQ_NOREQUEST | IRQ_NOPROBE, 0);
342
343 return rv;
344}
345
346static int pch_gpio_probe(struct pci_dev *pdev,
347 const struct pci_device_id *id)
348{
349 s32 ret;
350 struct pch_gpio *chip;
351 int irq_base;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000352
David Brazdil0f672f62019-12-10 10:32:29 +0000353 chip = devm_kzalloc(&pdev->dev, sizeof(*chip), GFP_KERNEL);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000354 if (chip == NULL)
355 return -ENOMEM;
356
357 chip->dev = &pdev->dev;
David Brazdil0f672f62019-12-10 10:32:29 +0000358 ret = pcim_enable_device(pdev);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000359 if (ret) {
David Brazdil0f672f62019-12-10 10:32:29 +0000360 dev_err(&pdev->dev, "pci_enable_device FAILED");
361 return ret;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000362 }
363
Olivier Deprez157378f2022-04-04 15:47:50 +0200364 ret = pcim_iomap_regions(pdev, BIT(1), KBUILD_MODNAME);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000365 if (ret) {
366 dev_err(&pdev->dev, "pci_request_regions FAILED-%d", ret);
David Brazdil0f672f62019-12-10 10:32:29 +0000367 return ret;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000368 }
369
David Brazdil0f672f62019-12-10 10:32:29 +0000370 chip->base = pcim_iomap_table(pdev)[1];
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000371
372 if (pdev->device == 0x8803)
373 chip->ioh = INTEL_EG20T_PCH;
374 else if (pdev->device == 0x8014)
375 chip->ioh = OKISEMI_ML7223m_IOH;
376 else if (pdev->device == 0x8043)
377 chip->ioh = OKISEMI_ML7223n_IOH;
378
379 chip->reg = chip->base;
380 pci_set_drvdata(pdev, chip);
381 spin_lock_init(&chip->spinlock);
382 pch_gpio_setup(chip);
David Brazdil0f672f62019-12-10 10:32:29 +0000383
384 ret = devm_gpiochip_add_data(&pdev->dev, &chip->gpio, chip);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000385 if (ret) {
386 dev_err(&pdev->dev, "PCH gpio: Failed to register GPIO\n");
David Brazdil0f672f62019-12-10 10:32:29 +0000387 return ret;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000388 }
389
390 irq_base = devm_irq_alloc_descs(&pdev->dev, -1, 0,
391 gpio_pins[chip->ioh], NUMA_NO_NODE);
392 if (irq_base < 0) {
393 dev_warn(&pdev->dev, "PCH gpio: Failed to get IRQ base num\n");
394 chip->irq_base = -1;
David Brazdil0f672f62019-12-10 10:32:29 +0000395 return 0;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000396 }
397 chip->irq_base = irq_base;
398
399 /* Mask all interrupts, but enable them */
Olivier Deprez157378f2022-04-04 15:47:50 +0200400 iowrite32(BIT(gpio_pins[chip->ioh]) - 1, &chip->reg->imask);
401 iowrite32(BIT(gpio_pins[chip->ioh]) - 1, &chip->reg->ien);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000402
403 ret = devm_request_irq(&pdev->dev, pdev->irq, pch_gpio_handler,
404 IRQF_SHARED, KBUILD_MODNAME, chip);
David Brazdil0f672f62019-12-10 10:32:29 +0000405 if (ret) {
406 dev_err(&pdev->dev, "request_irq failed\n");
407 return ret;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000408 }
409
David Brazdil0f672f62019-12-10 10:32:29 +0000410 return pch_gpio_alloc_generic_chip(chip, irq_base, gpio_pins[chip->ioh]);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000411}
412
David Brazdil0f672f62019-12-10 10:32:29 +0000413static int __maybe_unused pch_gpio_suspend(struct device *dev)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000414{
David Brazdil0f672f62019-12-10 10:32:29 +0000415 struct pch_gpio *chip = dev_get_drvdata(dev);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000416 unsigned long flags;
417
418 spin_lock_irqsave(&chip->spinlock, flags);
419 pch_gpio_save_reg_conf(chip);
420 spin_unlock_irqrestore(&chip->spinlock, flags);
421
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000422 return 0;
423}
424
David Brazdil0f672f62019-12-10 10:32:29 +0000425static int __maybe_unused pch_gpio_resume(struct device *dev)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000426{
David Brazdil0f672f62019-12-10 10:32:29 +0000427 struct pch_gpio *chip = dev_get_drvdata(dev);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000428 unsigned long flags;
429
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000430 spin_lock_irqsave(&chip->spinlock, flags);
431 iowrite32(0x01, &chip->reg->reset);
432 iowrite32(0x00, &chip->reg->reset);
433 pch_gpio_restore_reg_conf(chip);
434 spin_unlock_irqrestore(&chip->spinlock, flags);
435
436 return 0;
437}
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000438
David Brazdil0f672f62019-12-10 10:32:29 +0000439static SIMPLE_DEV_PM_OPS(pch_gpio_pm_ops, pch_gpio_suspend, pch_gpio_resume);
440
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000441static const struct pci_device_id pch_gpio_pcidev_id[] = {
442 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x8803) },
443 { PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8014) },
444 { PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8043) },
445 { PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8803) },
446 { 0, }
447};
448MODULE_DEVICE_TABLE(pci, pch_gpio_pcidev_id);
449
450static struct pci_driver pch_gpio_driver = {
451 .name = "pch_gpio",
452 .id_table = pch_gpio_pcidev_id,
453 .probe = pch_gpio_probe,
David Brazdil0f672f62019-12-10 10:32:29 +0000454 .driver = {
455 .pm = &pch_gpio_pm_ops,
456 },
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000457};
458
459module_pci_driver(pch_gpio_driver);
460
461MODULE_DESCRIPTION("PCH GPIO PCI Driver");
David Brazdil0f672f62019-12-10 10:32:29 +0000462MODULE_LICENSE("GPL v2");