David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0 |
| 2 | /* |
| 3 | * Copyright (c) 2018, The Linux Foundation. All rights reserved. |
| 4 | */ |
| 5 | |
| 6 | #include <linux/bitfield.h> |
| 7 | #include <linux/cpufreq.h> |
| 8 | #include <linux/init.h> |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 9 | #include <linux/interconnect.h> |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 10 | #include <linux/kernel.h> |
| 11 | #include <linux/module.h> |
| 12 | #include <linux/of_address.h> |
| 13 | #include <linux/of_platform.h> |
| 14 | #include <linux/pm_opp.h> |
| 15 | #include <linux/slab.h> |
| 16 | |
| 17 | #define LUT_MAX_ENTRIES 40U |
| 18 | #define LUT_SRC GENMASK(31, 30) |
| 19 | #define LUT_L_VAL GENMASK(7, 0) |
| 20 | #define LUT_CORE_COUNT GENMASK(18, 16) |
| 21 | #define LUT_VOLT GENMASK(11, 0) |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 22 | #define CLK_HW_DIV 2 |
| 23 | #define LUT_TURBO_IND 1 |
| 24 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 25 | struct qcom_cpufreq_soc_data { |
| 26 | u32 reg_enable; |
| 27 | u32 reg_freq_lut; |
| 28 | u32 reg_volt_lut; |
| 29 | u32 reg_perf_state; |
| 30 | u8 lut_row_size; |
| 31 | }; |
| 32 | |
| 33 | struct qcom_cpufreq_data { |
| 34 | void __iomem *base; |
| 35 | struct resource *res; |
| 36 | const struct qcom_cpufreq_soc_data *soc_data; |
| 37 | }; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 38 | |
| 39 | static unsigned long cpu_hw_rate, xo_rate; |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 40 | static bool icc_scaling_enabled; |
| 41 | |
| 42 | static int qcom_cpufreq_set_bw(struct cpufreq_policy *policy, |
| 43 | unsigned long freq_khz) |
| 44 | { |
| 45 | unsigned long freq_hz = freq_khz * 1000; |
| 46 | struct dev_pm_opp *opp; |
| 47 | struct device *dev; |
| 48 | int ret; |
| 49 | |
| 50 | dev = get_cpu_device(policy->cpu); |
| 51 | if (!dev) |
| 52 | return -ENODEV; |
| 53 | |
| 54 | opp = dev_pm_opp_find_freq_exact(dev, freq_hz, true); |
| 55 | if (IS_ERR(opp)) |
| 56 | return PTR_ERR(opp); |
| 57 | |
| 58 | ret = dev_pm_opp_set_bw(dev, opp); |
| 59 | dev_pm_opp_put(opp); |
| 60 | return ret; |
| 61 | } |
| 62 | |
| 63 | static int qcom_cpufreq_update_opp(struct device *cpu_dev, |
| 64 | unsigned long freq_khz, |
| 65 | unsigned long volt) |
| 66 | { |
| 67 | unsigned long freq_hz = freq_khz * 1000; |
| 68 | int ret; |
| 69 | |
| 70 | /* Skip voltage update if the opp table is not available */ |
| 71 | if (!icc_scaling_enabled) |
| 72 | return dev_pm_opp_add(cpu_dev, freq_hz, volt); |
| 73 | |
| 74 | ret = dev_pm_opp_adjust_voltage(cpu_dev, freq_hz, volt, volt, volt); |
| 75 | if (ret) { |
| 76 | dev_err(cpu_dev, "Voltage update failed freq=%ld\n", freq_khz); |
| 77 | return ret; |
| 78 | } |
| 79 | |
| 80 | return dev_pm_opp_enable(cpu_dev, freq_hz); |
| 81 | } |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 82 | |
| 83 | static int qcom_cpufreq_hw_target_index(struct cpufreq_policy *policy, |
| 84 | unsigned int index) |
| 85 | { |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 86 | struct qcom_cpufreq_data *data = policy->driver_data; |
| 87 | const struct qcom_cpufreq_soc_data *soc_data = data->soc_data; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 88 | unsigned long freq = policy->freq_table[index].frequency; |
| 89 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 90 | writel_relaxed(index, data->base + soc_data->reg_perf_state); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 91 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 92 | if (icc_scaling_enabled) |
| 93 | qcom_cpufreq_set_bw(policy, freq); |
| 94 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 95 | return 0; |
| 96 | } |
| 97 | |
| 98 | static unsigned int qcom_cpufreq_hw_get(unsigned int cpu) |
| 99 | { |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 100 | struct qcom_cpufreq_data *data; |
| 101 | const struct qcom_cpufreq_soc_data *soc_data; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 102 | struct cpufreq_policy *policy; |
| 103 | unsigned int index; |
| 104 | |
| 105 | policy = cpufreq_cpu_get_raw(cpu); |
| 106 | if (!policy) |
| 107 | return 0; |
| 108 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 109 | data = policy->driver_data; |
| 110 | soc_data = data->soc_data; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 111 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 112 | index = readl_relaxed(data->base + soc_data->reg_perf_state); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 113 | index = min(index, LUT_MAX_ENTRIES - 1); |
| 114 | |
| 115 | return policy->freq_table[index].frequency; |
| 116 | } |
| 117 | |
| 118 | static unsigned int qcom_cpufreq_hw_fast_switch(struct cpufreq_policy *policy, |
| 119 | unsigned int target_freq) |
| 120 | { |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 121 | struct qcom_cpufreq_data *data = policy->driver_data; |
| 122 | const struct qcom_cpufreq_soc_data *soc_data = data->soc_data; |
| 123 | unsigned int index; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 124 | |
| 125 | index = policy->cached_resolved_idx; |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 126 | writel_relaxed(index, data->base + soc_data->reg_perf_state); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 127 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 128 | return policy->freq_table[index].frequency; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 129 | } |
| 130 | |
| 131 | static int qcom_cpufreq_hw_read_lut(struct device *cpu_dev, |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 132 | struct cpufreq_policy *policy) |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 133 | { |
| 134 | u32 data, src, lval, i, core_count, prev_freq = 0, freq; |
| 135 | u32 volt; |
| 136 | struct cpufreq_frequency_table *table; |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 137 | struct dev_pm_opp *opp; |
| 138 | unsigned long rate; |
| 139 | int ret; |
| 140 | struct qcom_cpufreq_data *drv_data = policy->driver_data; |
| 141 | const struct qcom_cpufreq_soc_data *soc_data = drv_data->soc_data; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 142 | |
| 143 | table = kcalloc(LUT_MAX_ENTRIES + 1, sizeof(*table), GFP_KERNEL); |
| 144 | if (!table) |
| 145 | return -ENOMEM; |
| 146 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 147 | ret = dev_pm_opp_of_add_table(cpu_dev); |
| 148 | if (!ret) { |
| 149 | /* Disable all opps and cross-validate against LUT later */ |
| 150 | icc_scaling_enabled = true; |
| 151 | for (rate = 0; ; rate++) { |
| 152 | opp = dev_pm_opp_find_freq_ceil(cpu_dev, &rate); |
| 153 | if (IS_ERR(opp)) |
| 154 | break; |
| 155 | |
| 156 | dev_pm_opp_put(opp); |
| 157 | dev_pm_opp_disable(cpu_dev, rate); |
| 158 | } |
| 159 | } else if (ret != -ENODEV) { |
| 160 | dev_err(cpu_dev, "Invalid opp table in device tree\n"); |
| 161 | return ret; |
| 162 | } else { |
| 163 | policy->fast_switch_possible = true; |
| 164 | icc_scaling_enabled = false; |
| 165 | } |
| 166 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 167 | for (i = 0; i < LUT_MAX_ENTRIES; i++) { |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 168 | data = readl_relaxed(drv_data->base + soc_data->reg_freq_lut + |
| 169 | i * soc_data->lut_row_size); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 170 | src = FIELD_GET(LUT_SRC, data); |
| 171 | lval = FIELD_GET(LUT_L_VAL, data); |
| 172 | core_count = FIELD_GET(LUT_CORE_COUNT, data); |
| 173 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 174 | data = readl_relaxed(drv_data->base + soc_data->reg_volt_lut + |
| 175 | i * soc_data->lut_row_size); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 176 | volt = FIELD_GET(LUT_VOLT, data) * 1000; |
| 177 | |
| 178 | if (src) |
| 179 | freq = xo_rate * lval / 1000; |
| 180 | else |
| 181 | freq = cpu_hw_rate / 1000; |
| 182 | |
| 183 | if (freq != prev_freq && core_count != LUT_TURBO_IND) { |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 184 | if (!qcom_cpufreq_update_opp(cpu_dev, freq, volt)) { |
| 185 | table[i].frequency = freq; |
| 186 | dev_dbg(cpu_dev, "index=%d freq=%d, core_count %d\n", i, |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 187 | freq, core_count); |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 188 | } else { |
| 189 | dev_warn(cpu_dev, "failed to update OPP for freq=%d\n", freq); |
| 190 | table[i].frequency = CPUFREQ_ENTRY_INVALID; |
| 191 | } |
| 192 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 193 | } else if (core_count == LUT_TURBO_IND) { |
| 194 | table[i].frequency = CPUFREQ_ENTRY_INVALID; |
| 195 | } |
| 196 | |
| 197 | /* |
| 198 | * Two of the same frequencies with the same core counts means |
| 199 | * end of table |
| 200 | */ |
| 201 | if (i > 0 && prev_freq == freq) { |
| 202 | struct cpufreq_frequency_table *prev = &table[i - 1]; |
| 203 | |
| 204 | /* |
| 205 | * Only treat the last frequency that might be a boost |
| 206 | * as the boost frequency |
| 207 | */ |
| 208 | if (prev->frequency == CPUFREQ_ENTRY_INVALID) { |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 209 | if (!qcom_cpufreq_update_opp(cpu_dev, prev_freq, volt)) { |
| 210 | prev->frequency = prev_freq; |
| 211 | prev->flags = CPUFREQ_BOOST_FREQ; |
| 212 | } else { |
| 213 | dev_warn(cpu_dev, "failed to update OPP for freq=%d\n", |
| 214 | freq); |
| 215 | } |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 216 | } |
| 217 | |
| 218 | break; |
| 219 | } |
| 220 | |
| 221 | prev_freq = freq; |
| 222 | } |
| 223 | |
| 224 | table[i].frequency = CPUFREQ_TABLE_END; |
| 225 | policy->freq_table = table; |
| 226 | dev_pm_opp_set_sharing_cpus(cpu_dev, policy->cpus); |
| 227 | |
| 228 | return 0; |
| 229 | } |
| 230 | |
| 231 | static void qcom_get_related_cpus(int index, struct cpumask *m) |
| 232 | { |
| 233 | struct device_node *cpu_np; |
| 234 | struct of_phandle_args args; |
| 235 | int cpu, ret; |
| 236 | |
| 237 | for_each_possible_cpu(cpu) { |
| 238 | cpu_np = of_cpu_device_node_get(cpu); |
| 239 | if (!cpu_np) |
| 240 | continue; |
| 241 | |
| 242 | ret = of_parse_phandle_with_args(cpu_np, "qcom,freq-domain", |
| 243 | "#freq-domain-cells", 0, |
| 244 | &args); |
| 245 | of_node_put(cpu_np); |
| 246 | if (ret < 0) |
| 247 | continue; |
| 248 | |
| 249 | if (index == args.args[0]) |
| 250 | cpumask_set_cpu(cpu, m); |
| 251 | } |
| 252 | } |
| 253 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 254 | static const struct qcom_cpufreq_soc_data qcom_soc_data = { |
| 255 | .reg_enable = 0x0, |
| 256 | .reg_freq_lut = 0x110, |
| 257 | .reg_volt_lut = 0x114, |
| 258 | .reg_perf_state = 0x920, |
| 259 | .lut_row_size = 32, |
| 260 | }; |
| 261 | |
| 262 | static const struct qcom_cpufreq_soc_data epss_soc_data = { |
| 263 | .reg_enable = 0x0, |
| 264 | .reg_freq_lut = 0x100, |
| 265 | .reg_volt_lut = 0x200, |
| 266 | .reg_perf_state = 0x320, |
| 267 | .lut_row_size = 4, |
| 268 | }; |
| 269 | |
| 270 | static const struct of_device_id qcom_cpufreq_hw_match[] = { |
| 271 | { .compatible = "qcom,cpufreq-hw", .data = &qcom_soc_data }, |
| 272 | { .compatible = "qcom,cpufreq-epss", .data = &epss_soc_data }, |
| 273 | {} |
| 274 | }; |
| 275 | MODULE_DEVICE_TABLE(of, qcom_cpufreq_hw_match); |
| 276 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 277 | static int qcom_cpufreq_hw_cpu_init(struct cpufreq_policy *policy) |
| 278 | { |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 279 | struct platform_device *pdev = cpufreq_get_driver_data(); |
| 280 | struct device *dev = &pdev->dev; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 281 | struct of_phandle_args args; |
| 282 | struct device_node *cpu_np; |
| 283 | struct device *cpu_dev; |
| 284 | struct resource *res; |
| 285 | void __iomem *base; |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 286 | struct qcom_cpufreq_data *data; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 287 | int ret, index; |
| 288 | |
| 289 | cpu_dev = get_cpu_device(policy->cpu); |
| 290 | if (!cpu_dev) { |
| 291 | pr_err("%s: failed to get cpu%d device\n", __func__, |
| 292 | policy->cpu); |
| 293 | return -ENODEV; |
| 294 | } |
| 295 | |
| 296 | cpu_np = of_cpu_device_node_get(policy->cpu); |
| 297 | if (!cpu_np) |
| 298 | return -EINVAL; |
| 299 | |
| 300 | ret = of_parse_phandle_with_args(cpu_np, "qcom,freq-domain", |
| 301 | "#freq-domain-cells", 0, &args); |
| 302 | of_node_put(cpu_np); |
| 303 | if (ret) |
| 304 | return ret; |
| 305 | |
| 306 | index = args.args[0]; |
| 307 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 308 | res = platform_get_resource(pdev, IORESOURCE_MEM, index); |
| 309 | if (!res) { |
| 310 | dev_err(dev, "failed to get mem resource %d\n", index); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 311 | return -ENODEV; |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 312 | } |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 313 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 314 | if (!request_mem_region(res->start, resource_size(res), res->name)) { |
| 315 | dev_err(dev, "failed to request resource %pR\n", res); |
| 316 | return -EBUSY; |
| 317 | } |
| 318 | |
| 319 | base = ioremap(res->start, resource_size(res)); |
| 320 | if (!base) { |
| 321 | dev_err(dev, "failed to map resource %pR\n", res); |
| 322 | ret = -ENOMEM; |
| 323 | goto release_region; |
| 324 | } |
| 325 | |
| 326 | data = kzalloc(sizeof(*data), GFP_KERNEL); |
| 327 | if (!data) { |
| 328 | ret = -ENOMEM; |
| 329 | goto unmap_base; |
| 330 | } |
| 331 | |
| 332 | data->soc_data = of_device_get_match_data(&pdev->dev); |
| 333 | data->base = base; |
| 334 | data->res = res; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 335 | |
| 336 | /* HW should be in enabled state to proceed */ |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 337 | if (!(readl_relaxed(base + data->soc_data->reg_enable) & 0x1)) { |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 338 | dev_err(dev, "Domain-%d cpufreq hardware not enabled\n", index); |
| 339 | ret = -ENODEV; |
| 340 | goto error; |
| 341 | } |
| 342 | |
| 343 | qcom_get_related_cpus(index, policy->cpus); |
| 344 | if (!cpumask_weight(policy->cpus)) { |
| 345 | dev_err(dev, "Domain-%d failed to get related CPUs\n", index); |
| 346 | ret = -ENOENT; |
| 347 | goto error; |
| 348 | } |
| 349 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 350 | policy->driver_data = data; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 351 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 352 | ret = qcom_cpufreq_hw_read_lut(cpu_dev, policy); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 353 | if (ret) { |
| 354 | dev_err(dev, "Domain-%d failed to read LUT\n", index); |
| 355 | goto error; |
| 356 | } |
| 357 | |
| 358 | ret = dev_pm_opp_get_opp_count(cpu_dev); |
| 359 | if (ret <= 0) { |
| 360 | dev_err(cpu_dev, "Failed to add OPPs\n"); |
| 361 | ret = -ENODEV; |
| 362 | goto error; |
| 363 | } |
| 364 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 365 | dev_pm_opp_of_register_em(cpu_dev, policy->cpus); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 366 | |
| 367 | return 0; |
| 368 | error: |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 369 | kfree(data); |
| 370 | unmap_base: |
| 371 | iounmap(base); |
| 372 | release_region: |
| 373 | release_mem_region(res->start, resource_size(res)); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 374 | return ret; |
| 375 | } |
| 376 | |
| 377 | static int qcom_cpufreq_hw_cpu_exit(struct cpufreq_policy *policy) |
| 378 | { |
| 379 | struct device *cpu_dev = get_cpu_device(policy->cpu); |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 380 | struct qcom_cpufreq_data *data = policy->driver_data; |
| 381 | struct resource *res = data->res; |
| 382 | void __iomem *base = data->base; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 383 | |
| 384 | dev_pm_opp_remove_all_dynamic(cpu_dev); |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 385 | dev_pm_opp_of_cpumask_remove_table(policy->related_cpus); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 386 | kfree(policy->freq_table); |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 387 | kfree(data); |
| 388 | iounmap(base); |
| 389 | release_mem_region(res->start, resource_size(res)); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 390 | |
| 391 | return 0; |
| 392 | } |
| 393 | |
| 394 | static struct freq_attr *qcom_cpufreq_hw_attr[] = { |
| 395 | &cpufreq_freq_attr_scaling_available_freqs, |
| 396 | &cpufreq_freq_attr_scaling_boost_freqs, |
| 397 | NULL |
| 398 | }; |
| 399 | |
| 400 | static struct cpufreq_driver cpufreq_qcom_hw_driver = { |
| 401 | .flags = CPUFREQ_STICKY | CPUFREQ_NEED_INITIAL_FREQ_CHECK | |
| 402 | CPUFREQ_HAVE_GOVERNOR_PER_POLICY | |
| 403 | CPUFREQ_IS_COOLING_DEV, |
| 404 | .verify = cpufreq_generic_frequency_table_verify, |
| 405 | .target_index = qcom_cpufreq_hw_target_index, |
| 406 | .get = qcom_cpufreq_hw_get, |
| 407 | .init = qcom_cpufreq_hw_cpu_init, |
| 408 | .exit = qcom_cpufreq_hw_cpu_exit, |
| 409 | .fast_switch = qcom_cpufreq_hw_fast_switch, |
| 410 | .name = "qcom-cpufreq-hw", |
| 411 | .attr = qcom_cpufreq_hw_attr, |
| 412 | }; |
| 413 | |
| 414 | static int qcom_cpufreq_hw_driver_probe(struct platform_device *pdev) |
| 415 | { |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 416 | struct device *cpu_dev; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 417 | struct clk *clk; |
| 418 | int ret; |
| 419 | |
| 420 | clk = clk_get(&pdev->dev, "xo"); |
| 421 | if (IS_ERR(clk)) |
| 422 | return PTR_ERR(clk); |
| 423 | |
| 424 | xo_rate = clk_get_rate(clk); |
| 425 | clk_put(clk); |
| 426 | |
| 427 | clk = clk_get(&pdev->dev, "alternate"); |
| 428 | if (IS_ERR(clk)) |
| 429 | return PTR_ERR(clk); |
| 430 | |
| 431 | cpu_hw_rate = clk_get_rate(clk) / CLK_HW_DIV; |
| 432 | clk_put(clk); |
| 433 | |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 434 | cpufreq_qcom_hw_driver.driver_data = pdev; |
| 435 | |
| 436 | /* Check for optional interconnect paths on CPU0 */ |
| 437 | cpu_dev = get_cpu_device(0); |
| 438 | if (!cpu_dev) |
| 439 | return -EPROBE_DEFER; |
| 440 | |
| 441 | ret = dev_pm_opp_of_find_icc_paths(cpu_dev, NULL); |
| 442 | if (ret) |
| 443 | return ret; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 444 | |
| 445 | ret = cpufreq_register_driver(&cpufreq_qcom_hw_driver); |
| 446 | if (ret) |
| 447 | dev_err(&pdev->dev, "CPUFreq HW driver failed to register\n"); |
| 448 | else |
| 449 | dev_dbg(&pdev->dev, "QCOM CPUFreq HW driver initialized\n"); |
| 450 | |
| 451 | return ret; |
| 452 | } |
| 453 | |
| 454 | static int qcom_cpufreq_hw_driver_remove(struct platform_device *pdev) |
| 455 | { |
| 456 | return cpufreq_unregister_driver(&cpufreq_qcom_hw_driver); |
| 457 | } |
| 458 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 459 | static struct platform_driver qcom_cpufreq_hw_driver = { |
| 460 | .probe = qcom_cpufreq_hw_driver_probe, |
| 461 | .remove = qcom_cpufreq_hw_driver_remove, |
| 462 | .driver = { |
| 463 | .name = "qcom-cpufreq-hw", |
| 464 | .of_match_table = qcom_cpufreq_hw_match, |
| 465 | }, |
| 466 | }; |
| 467 | |
| 468 | static int __init qcom_cpufreq_hw_init(void) |
| 469 | { |
| 470 | return platform_driver_register(&qcom_cpufreq_hw_driver); |
| 471 | } |
Olivier Deprez | 157378f | 2022-04-04 15:47:50 +0200 | [diff] [blame^] | 472 | postcore_initcall(qcom_cpufreq_hw_init); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame] | 473 | |
| 474 | static void __exit qcom_cpufreq_hw_exit(void) |
| 475 | { |
| 476 | platform_driver_unregister(&qcom_cpufreq_hw_driver); |
| 477 | } |
| 478 | module_exit(qcom_cpufreq_hw_exit); |
| 479 | |
| 480 | MODULE_DESCRIPTION("QCOM CPUFREQ HW Driver"); |
| 481 | MODULE_LICENSE("GPL v2"); |