blob: 9c8fc6f513ed3f9b9142a1c253c65f3760345814 [file] [log] [blame]
David Brazdil0f672f62019-12-10 10:32:29 +00001// SPDX-License-Identifier: GPL-2.0-only
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002/* cpu_feature_enabled() cannot be used this early */
3#define USE_EARLY_PGTABLE_L5
4
David Brazdil0f672f62019-12-10 10:32:29 +00005#include <linux/memblock.h>
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00006#include <linux/linkage.h>
7#include <linux/bitops.h>
8#include <linux/kernel.h>
9#include <linux/export.h>
10#include <linux/percpu.h>
11#include <linux/string.h>
12#include <linux/ctype.h>
13#include <linux/delay.h>
14#include <linux/sched/mm.h>
15#include <linux/sched/clock.h>
16#include <linux/sched/task.h>
Olivier Deprez157378f2022-04-04 15:47:50 +020017#include <linux/sched/smt.h>
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000018#include <linux/init.h>
19#include <linux/kprobes.h>
20#include <linux/kgdb.h>
21#include <linux/smp.h>
22#include <linux/io.h>
23#include <linux/syscore_ops.h>
Olivier Deprez157378f2022-04-04 15:47:50 +020024#include <linux/pgtable.h>
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000025
Olivier Deprez157378f2022-04-04 15:47:50 +020026#include <asm/cmdline.h>
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000027#include <asm/stackprotector.h>
28#include <asm/perf_event.h>
29#include <asm/mmu_context.h>
Olivier Deprez157378f2022-04-04 15:47:50 +020030#include <asm/doublefault.h>
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000031#include <asm/archrandom.h>
32#include <asm/hypervisor.h>
33#include <asm/processor.h>
34#include <asm/tlbflush.h>
35#include <asm/debugreg.h>
36#include <asm/sections.h>
37#include <asm/vsyscall.h>
38#include <linux/topology.h>
39#include <linux/cpumask.h>
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000040#include <linux/atomic.h>
41#include <asm/proto.h>
42#include <asm/setup.h>
43#include <asm/apic.h>
44#include <asm/desc.h>
45#include <asm/fpu/internal.h>
46#include <asm/mtrr.h>
47#include <asm/hwcap2.h>
48#include <linux/numa.h>
Olivier Deprez157378f2022-04-04 15:47:50 +020049#include <asm/numa.h>
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000050#include <asm/asm.h>
51#include <asm/bugs.h>
52#include <asm/cpu.h>
53#include <asm/mce.h>
54#include <asm/msr.h>
Olivier Deprez157378f2022-04-04 15:47:50 +020055#include <asm/memtype.h>
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000056#include <asm/microcode.h>
57#include <asm/microcode_intel.h>
58#include <asm/intel-family.h>
59#include <asm/cpu_device_id.h>
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000060#include <asm/uv/uv.h>
Andrew Scullb4b6d4a2019-01-02 15:54:55 +000061
62#include "cpu.h"
63
64u32 elf_hwcap2 __read_mostly;
65
66/* all of these masks are initialized in setup_cpu_local_masks() */
67cpumask_var_t cpu_initialized_mask;
68cpumask_var_t cpu_callout_mask;
69cpumask_var_t cpu_callin_mask;
70
71/* representing cpus for which sibling maps can be computed */
72cpumask_var_t cpu_sibling_setup_mask;
73
74/* Number of siblings per CPU package */
75int smp_num_siblings = 1;
76EXPORT_SYMBOL(smp_num_siblings);
77
78/* Last level cache ID of each logical CPU */
79DEFINE_PER_CPU_READ_MOSTLY(u16, cpu_llc_id) = BAD_APICID;
80
81/* correctly size the local cpu masks */
82void __init setup_cpu_local_masks(void)
83{
84 alloc_bootmem_cpumask_var(&cpu_initialized_mask);
85 alloc_bootmem_cpumask_var(&cpu_callin_mask);
86 alloc_bootmem_cpumask_var(&cpu_callout_mask);
87 alloc_bootmem_cpumask_var(&cpu_sibling_setup_mask);
88}
89
90static void default_init(struct cpuinfo_x86 *c)
91{
92#ifdef CONFIG_X86_64
93 cpu_detect_cache_sizes(c);
94#else
95 /* Not much we can do here... */
96 /* Check if at least it has cpuid */
97 if (c->cpuid_level == -1) {
98 /* No cpuid. It must be an ancient CPU */
99 if (c->x86 == 4)
100 strcpy(c->x86_model_id, "486");
101 else if (c->x86 == 3)
102 strcpy(c->x86_model_id, "386");
103 }
104#endif
105}
106
107static const struct cpu_dev default_cpu = {
108 .c_init = default_init,
109 .c_vendor = "Unknown",
110 .c_x86_vendor = X86_VENDOR_UNKNOWN,
111};
112
113static const struct cpu_dev *this_cpu = &default_cpu;
114
115DEFINE_PER_CPU_PAGE_ALIGNED(struct gdt_page, gdt_page) = { .gdt = {
116#ifdef CONFIG_X86_64
117 /*
118 * We need valid kernel segments for data and code in long mode too
119 * IRET will check the segment types kkeil 2000/10/28
120 * Also sysret mandates a special GDT layout
121 *
122 * TLS descriptors are currently at a different place compared to i386.
123 * Hopefully nobody expects them at a fixed place (Wine?)
124 */
125 [GDT_ENTRY_KERNEL32_CS] = GDT_ENTRY_INIT(0xc09b, 0, 0xfffff),
126 [GDT_ENTRY_KERNEL_CS] = GDT_ENTRY_INIT(0xa09b, 0, 0xfffff),
127 [GDT_ENTRY_KERNEL_DS] = GDT_ENTRY_INIT(0xc093, 0, 0xfffff),
128 [GDT_ENTRY_DEFAULT_USER32_CS] = GDT_ENTRY_INIT(0xc0fb, 0, 0xfffff),
129 [GDT_ENTRY_DEFAULT_USER_DS] = GDT_ENTRY_INIT(0xc0f3, 0, 0xfffff),
130 [GDT_ENTRY_DEFAULT_USER_CS] = GDT_ENTRY_INIT(0xa0fb, 0, 0xfffff),
131#else
132 [GDT_ENTRY_KERNEL_CS] = GDT_ENTRY_INIT(0xc09a, 0, 0xfffff),
133 [GDT_ENTRY_KERNEL_DS] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
134 [GDT_ENTRY_DEFAULT_USER_CS] = GDT_ENTRY_INIT(0xc0fa, 0, 0xfffff),
135 [GDT_ENTRY_DEFAULT_USER_DS] = GDT_ENTRY_INIT(0xc0f2, 0, 0xfffff),
136 /*
137 * Segments used for calling PnP BIOS have byte granularity.
138 * They code segments and data segments have fixed 64k limits,
139 * the transfer segment sizes are set at run time.
140 */
141 /* 32-bit code */
142 [GDT_ENTRY_PNPBIOS_CS32] = GDT_ENTRY_INIT(0x409a, 0, 0xffff),
143 /* 16-bit code */
144 [GDT_ENTRY_PNPBIOS_CS16] = GDT_ENTRY_INIT(0x009a, 0, 0xffff),
145 /* 16-bit data */
146 [GDT_ENTRY_PNPBIOS_DS] = GDT_ENTRY_INIT(0x0092, 0, 0xffff),
147 /* 16-bit data */
148 [GDT_ENTRY_PNPBIOS_TS1] = GDT_ENTRY_INIT(0x0092, 0, 0),
149 /* 16-bit data */
150 [GDT_ENTRY_PNPBIOS_TS2] = GDT_ENTRY_INIT(0x0092, 0, 0),
151 /*
152 * The APM segments have byte granularity and their bases
153 * are set at run time. All have 64k limits.
154 */
155 /* 32-bit code */
156 [GDT_ENTRY_APMBIOS_BASE] = GDT_ENTRY_INIT(0x409a, 0, 0xffff),
157 /* 16-bit code */
158 [GDT_ENTRY_APMBIOS_BASE+1] = GDT_ENTRY_INIT(0x009a, 0, 0xffff),
159 /* data */
160 [GDT_ENTRY_APMBIOS_BASE+2] = GDT_ENTRY_INIT(0x4092, 0, 0xffff),
161
162 [GDT_ENTRY_ESPFIX_SS] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
163 [GDT_ENTRY_PERCPU] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
164 GDT_STACK_CANARY_INIT
165#endif
166} };
167EXPORT_PER_CPU_SYMBOL_GPL(gdt_page);
168
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000169#ifdef CONFIG_X86_64
170static int __init x86_nopcid_setup(char *s)
171{
172 /* nopcid doesn't accept parameters */
173 if (s)
174 return -EINVAL;
175
176 /* do not emit a message if the feature is not present */
177 if (!boot_cpu_has(X86_FEATURE_PCID))
178 return 0;
179
180 setup_clear_cpu_cap(X86_FEATURE_PCID);
181 pr_info("nopcid: PCID feature disabled\n");
182 return 0;
183}
184early_param("nopcid", x86_nopcid_setup);
185#endif
186
187static int __init x86_noinvpcid_setup(char *s)
188{
189 /* noinvpcid doesn't accept parameters */
190 if (s)
191 return -EINVAL;
192
193 /* do not emit a message if the feature is not present */
194 if (!boot_cpu_has(X86_FEATURE_INVPCID))
195 return 0;
196
197 setup_clear_cpu_cap(X86_FEATURE_INVPCID);
198 pr_info("noinvpcid: INVPCID feature disabled\n");
199 return 0;
200}
201early_param("noinvpcid", x86_noinvpcid_setup);
202
203#ifdef CONFIG_X86_32
204static int cachesize_override = -1;
205static int disable_x86_serial_nr = 1;
206
207static int __init cachesize_setup(char *str)
208{
209 get_option(&str, &cachesize_override);
210 return 1;
211}
212__setup("cachesize=", cachesize_setup);
213
214static int __init x86_sep_setup(char *s)
215{
216 setup_clear_cpu_cap(X86_FEATURE_SEP);
217 return 1;
218}
219__setup("nosep", x86_sep_setup);
220
221/* Standard macro to see if a specific flag is changeable */
222static inline int flag_is_changeable_p(u32 flag)
223{
224 u32 f1, f2;
225
226 /*
227 * Cyrix and IDT cpus allow disabling of CPUID
228 * so the code below may return different results
229 * when it is executed before and after enabling
230 * the CPUID. Add "volatile" to not allow gcc to
231 * optimize the subsequent calls to this function.
232 */
233 asm volatile ("pushfl \n\t"
234 "pushfl \n\t"
235 "popl %0 \n\t"
236 "movl %0, %1 \n\t"
237 "xorl %2, %0 \n\t"
238 "pushl %0 \n\t"
239 "popfl \n\t"
240 "pushfl \n\t"
241 "popl %0 \n\t"
242 "popfl \n\t"
243
244 : "=&r" (f1), "=&r" (f2)
245 : "ir" (flag));
246
247 return ((f1^f2) & flag) != 0;
248}
249
250/* Probe for the CPUID instruction */
251int have_cpuid_p(void)
252{
253 return flag_is_changeable_p(X86_EFLAGS_ID);
254}
255
256static void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
257{
258 unsigned long lo, hi;
259
260 if (!cpu_has(c, X86_FEATURE_PN) || !disable_x86_serial_nr)
261 return;
262
263 /* Disable processor serial number: */
264
265 rdmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
266 lo |= 0x200000;
267 wrmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
268
269 pr_notice("CPU serial number disabled.\n");
270 clear_cpu_cap(c, X86_FEATURE_PN);
271
272 /* Disabling the serial number may affect the cpuid level */
273 c->cpuid_level = cpuid_eax(0);
274}
275
276static int __init x86_serial_nr_setup(char *s)
277{
278 disable_x86_serial_nr = 0;
279 return 1;
280}
281__setup("serialnumber", x86_serial_nr_setup);
282#else
283static inline int flag_is_changeable_p(u32 flag)
284{
285 return 1;
286}
287static inline void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
288{
289}
290#endif
291
292static __init int setup_disable_smep(char *arg)
293{
294 setup_clear_cpu_cap(X86_FEATURE_SMEP);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000295 return 1;
296}
297__setup("nosmep", setup_disable_smep);
298
299static __always_inline void setup_smep(struct cpuinfo_x86 *c)
300{
301 if (cpu_has(c, X86_FEATURE_SMEP))
302 cr4_set_bits(X86_CR4_SMEP);
303}
304
305static __init int setup_disable_smap(char *arg)
306{
307 setup_clear_cpu_cap(X86_FEATURE_SMAP);
308 return 1;
309}
310__setup("nosmap", setup_disable_smap);
311
312static __always_inline void setup_smap(struct cpuinfo_x86 *c)
313{
314 unsigned long eflags = native_save_fl();
315
316 /* This should have been cleared long ago */
317 BUG_ON(eflags & X86_EFLAGS_AC);
318
319 if (cpu_has(c, X86_FEATURE_SMAP)) {
320#ifdef CONFIG_X86_SMAP
321 cr4_set_bits(X86_CR4_SMAP);
322#else
Olivier Deprez157378f2022-04-04 15:47:50 +0200323 clear_cpu_cap(c, X86_FEATURE_SMAP);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000324 cr4_clear_bits(X86_CR4_SMAP);
325#endif
326 }
327}
328
329static __always_inline void setup_umip(struct cpuinfo_x86 *c)
330{
331 /* Check the boot processor, plus build option for UMIP. */
332 if (!cpu_feature_enabled(X86_FEATURE_UMIP))
333 goto out;
334
335 /* Check the current processor's cpuid bits. */
336 if (!cpu_has(c, X86_FEATURE_UMIP))
337 goto out;
338
339 cr4_set_bits(X86_CR4_UMIP);
340
David Brazdil0f672f62019-12-10 10:32:29 +0000341 pr_info_once("x86/cpu: User Mode Instruction Prevention (UMIP) activated\n");
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000342
343 return;
344
345out:
346 /*
347 * Make sure UMIP is disabled in case it was enabled in a
348 * previous boot (e.g., via kexec).
349 */
350 cr4_clear_bits(X86_CR4_UMIP);
351}
352
Olivier Deprez0e641232021-09-23 10:07:05 +0200353/* These bits should not change their value after CPU init is finished. */
354static const unsigned long cr4_pinned_mask =
355 X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_UMIP | X86_CR4_FSGSBASE;
David Brazdil0f672f62019-12-10 10:32:29 +0000356static DEFINE_STATIC_KEY_FALSE_RO(cr_pinning);
357static unsigned long cr4_pinned_bits __ro_after_init;
358
359void native_write_cr0(unsigned long val)
360{
361 unsigned long bits_missing = 0;
362
363set_register:
Olivier Deprez0e641232021-09-23 10:07:05 +0200364 asm volatile("mov %0,%%cr0": "+r" (val) : : "memory");
David Brazdil0f672f62019-12-10 10:32:29 +0000365
366 if (static_branch_likely(&cr_pinning)) {
367 if (unlikely((val & X86_CR0_WP) != X86_CR0_WP)) {
368 bits_missing = X86_CR0_WP;
369 val |= bits_missing;
370 goto set_register;
371 }
372 /* Warn after we've set the missing bits. */
373 WARN_ONCE(bits_missing, "CR0 WP bit went missing!?\n");
374 }
375}
376EXPORT_SYMBOL(native_write_cr0);
377
378void native_write_cr4(unsigned long val)
379{
Olivier Deprez0e641232021-09-23 10:07:05 +0200380 unsigned long bits_changed = 0;
David Brazdil0f672f62019-12-10 10:32:29 +0000381
382set_register:
Olivier Deprez0e641232021-09-23 10:07:05 +0200383 asm volatile("mov %0,%%cr4": "+r" (val) : : "memory");
David Brazdil0f672f62019-12-10 10:32:29 +0000384
385 if (static_branch_likely(&cr_pinning)) {
Olivier Deprez0e641232021-09-23 10:07:05 +0200386 if (unlikely((val & cr4_pinned_mask) != cr4_pinned_bits)) {
387 bits_changed = (val & cr4_pinned_mask) ^ cr4_pinned_bits;
388 val = (val & ~cr4_pinned_mask) | cr4_pinned_bits;
David Brazdil0f672f62019-12-10 10:32:29 +0000389 goto set_register;
390 }
Olivier Deprez0e641232021-09-23 10:07:05 +0200391 /* Warn after we've corrected the changed bits. */
392 WARN_ONCE(bits_changed, "pinned CR4 bits changed: 0x%lx!?\n",
393 bits_changed);
David Brazdil0f672f62019-12-10 10:32:29 +0000394 }
395}
Olivier Deprez157378f2022-04-04 15:47:50 +0200396#if IS_MODULE(CONFIG_LKDTM)
397EXPORT_SYMBOL_GPL(native_write_cr4);
398#endif
399
400void cr4_update_irqsoff(unsigned long set, unsigned long clear)
401{
402 unsigned long newval, cr4 = this_cpu_read(cpu_tlbstate.cr4);
403
404 lockdep_assert_irqs_disabled();
405
406 newval = (cr4 & ~clear) | set;
407 if (newval != cr4) {
408 this_cpu_write(cpu_tlbstate.cr4, newval);
409 __write_cr4(newval);
410 }
411}
412EXPORT_SYMBOL(cr4_update_irqsoff);
413
414/* Read the CR4 shadow. */
415unsigned long cr4_read_shadow(void)
416{
417 return this_cpu_read(cpu_tlbstate.cr4);
418}
419EXPORT_SYMBOL_GPL(cr4_read_shadow);
David Brazdil0f672f62019-12-10 10:32:29 +0000420
421void cr4_init(void)
422{
423 unsigned long cr4 = __read_cr4();
424
425 if (boot_cpu_has(X86_FEATURE_PCID))
426 cr4 |= X86_CR4_PCIDE;
427 if (static_branch_likely(&cr_pinning))
Olivier Deprez0e641232021-09-23 10:07:05 +0200428 cr4 = (cr4 & ~cr4_pinned_mask) | cr4_pinned_bits;
David Brazdil0f672f62019-12-10 10:32:29 +0000429
430 __write_cr4(cr4);
431
432 /* Initialize cr4 shadow for this CPU. */
433 this_cpu_write(cpu_tlbstate.cr4, cr4);
434}
435
436/*
437 * Once CPU feature detection is finished (and boot params have been
438 * parsed), record any of the sensitive CR bits that are set, and
439 * enable CR pinning.
440 */
441static void __init setup_cr_pinning(void)
442{
Olivier Deprez0e641232021-09-23 10:07:05 +0200443 cr4_pinned_bits = this_cpu_read(cpu_tlbstate.cr4) & cr4_pinned_mask;
David Brazdil0f672f62019-12-10 10:32:29 +0000444 static_key_enable(&cr_pinning.key);
445}
446
Olivier Deprez157378f2022-04-04 15:47:50 +0200447static __init int x86_nofsgsbase_setup(char *arg)
448{
449 /* Require an exact match without trailing characters. */
450 if (strlen(arg))
451 return 0;
452
453 /* Do not emit a message if the feature is not present. */
454 if (!boot_cpu_has(X86_FEATURE_FSGSBASE))
455 return 1;
456
457 setup_clear_cpu_cap(X86_FEATURE_FSGSBASE);
458 pr_info("FSGSBASE disabled via kernel command line\n");
459 return 1;
460}
461__setup("nofsgsbase", x86_nofsgsbase_setup);
462
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000463/*
464 * Protection Keys are not available in 32-bit mode.
465 */
466static bool pku_disabled;
467
468static __always_inline void setup_pku(struct cpuinfo_x86 *c)
469{
David Brazdil0f672f62019-12-10 10:32:29 +0000470 struct pkru_state *pk;
471
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000472 /* check the boot processor, plus compile options for PKU: */
473 if (!cpu_feature_enabled(X86_FEATURE_PKU))
474 return;
475 /* checks the actual processor's cpuid bits: */
476 if (!cpu_has(c, X86_FEATURE_PKU))
477 return;
478 if (pku_disabled)
479 return;
480
481 cr4_set_bits(X86_CR4_PKE);
David Brazdil0f672f62019-12-10 10:32:29 +0000482 pk = get_xsave_addr(&init_fpstate.xsave, XFEATURE_PKRU);
483 if (pk)
484 pk->pkru = init_pkru_value;
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000485 /*
486 * Seting X86_CR4_PKE will cause the X86_FEATURE_OSPKE
487 * cpuid bit to be set. We need to ensure that we
488 * update that bit in this CPU's "cpu_info".
489 */
Olivier Deprez0e641232021-09-23 10:07:05 +0200490 set_cpu_cap(c, X86_FEATURE_OSPKE);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000491}
492
493#ifdef CONFIG_X86_INTEL_MEMORY_PROTECTION_KEYS
494static __init int setup_disable_pku(char *arg)
495{
496 /*
497 * Do not clear the X86_FEATURE_PKU bit. All of the
498 * runtime checks are against OSPKE so clearing the
499 * bit does nothing.
500 *
501 * This way, we will see "pku" in cpuinfo, but not
502 * "ospke", which is exactly what we want. It shows
503 * that the CPU has PKU, but the OS has not enabled it.
504 * This happens to be exactly how a system would look
505 * if we disabled the config option.
506 */
507 pr_info("x86: 'nopku' specified, disabling Memory Protection Keys\n");
508 pku_disabled = true;
509 return 1;
510}
511__setup("nopku", setup_disable_pku);
512#endif /* CONFIG_X86_64 */
513
514/*
515 * Some CPU features depend on higher CPUID levels, which may not always
516 * be available due to CPUID level capping or broken virtualization
517 * software. Add those features to this table to auto-disable them.
518 */
519struct cpuid_dependent_feature {
520 u32 feature;
521 u32 level;
522};
523
524static const struct cpuid_dependent_feature
525cpuid_dependent_features[] = {
526 { X86_FEATURE_MWAIT, 0x00000005 },
527 { X86_FEATURE_DCA, 0x00000009 },
528 { X86_FEATURE_XSAVE, 0x0000000d },
529 { 0, 0 }
530};
531
532static void filter_cpuid_features(struct cpuinfo_x86 *c, bool warn)
533{
534 const struct cpuid_dependent_feature *df;
535
536 for (df = cpuid_dependent_features; df->feature; df++) {
537
538 if (!cpu_has(c, df->feature))
539 continue;
540 /*
541 * Note: cpuid_level is set to -1 if unavailable, but
542 * extended_extended_level is set to 0 if unavailable
543 * and the legitimate extended levels are all negative
544 * when signed; hence the weird messing around with
545 * signs here...
546 */
547 if (!((s32)df->level < 0 ?
548 (u32)df->level > (u32)c->extended_cpuid_level :
549 (s32)df->level > (s32)c->cpuid_level))
550 continue;
551
552 clear_cpu_cap(c, df->feature);
553 if (!warn)
554 continue;
555
556 pr_warn("CPU: CPU feature " X86_CAP_FMT " disabled, no CPUID level 0x%x\n",
557 x86_cap_flag(df->feature), df->level);
558 }
559}
560
561/*
562 * Naming convention should be: <Name> [(<Codename>)]
563 * This table only is used unless init_<vendor>() below doesn't set it;
564 * in particular, if CPUID levels 0x80000002..4 are supported, this
565 * isn't used
566 */
567
568/* Look up CPU names by table lookup. */
569static const char *table_lookup_model(struct cpuinfo_x86 *c)
570{
571#ifdef CONFIG_X86_32
572 const struct legacy_cpu_model_info *info;
573
574 if (c->x86_model >= 16)
575 return NULL; /* Range check */
576
577 if (!this_cpu)
578 return NULL;
579
580 info = this_cpu->legacy_models;
581
582 while (info->family) {
583 if (info->family == c->x86)
584 return info->model_names[c->x86_model];
585 info++;
586 }
587#endif
588 return NULL; /* Not found */
589}
590
Olivier Deprez157378f2022-04-04 15:47:50 +0200591/* Aligned to unsigned long to avoid split lock in atomic bitmap ops */
592__u32 cpu_caps_cleared[NCAPINTS + NBUGINTS] __aligned(sizeof(unsigned long));
593__u32 cpu_caps_set[NCAPINTS + NBUGINTS] __aligned(sizeof(unsigned long));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000594
595void load_percpu_segment(int cpu)
596{
597#ifdef CONFIG_X86_32
598 loadsegment(fs, __KERNEL_PERCPU);
599#else
600 __loadsegment_simple(gs, 0);
601 wrmsrl(MSR_GS_BASE, cpu_kernelmode_gs_base(cpu));
602#endif
603 load_stack_canary_segment();
604}
605
606#ifdef CONFIG_X86_32
607/* The 32-bit entry code needs to find cpu_entry_area. */
608DEFINE_PER_CPU(struct cpu_entry_area *, cpu_entry_area);
609#endif
610
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000611/* Load the original GDT from the per-cpu structure */
612void load_direct_gdt(int cpu)
613{
614 struct desc_ptr gdt_descr;
615
616 gdt_descr.address = (long)get_cpu_gdt_rw(cpu);
617 gdt_descr.size = GDT_SIZE - 1;
618 load_gdt(&gdt_descr);
619}
620EXPORT_SYMBOL_GPL(load_direct_gdt);
621
622/* Load a fixmap remapping of the per-cpu GDT */
623void load_fixmap_gdt(int cpu)
624{
625 struct desc_ptr gdt_descr;
626
627 gdt_descr.address = (long)get_cpu_gdt_ro(cpu);
628 gdt_descr.size = GDT_SIZE - 1;
629 load_gdt(&gdt_descr);
630}
631EXPORT_SYMBOL_GPL(load_fixmap_gdt);
632
633/*
634 * Current gdt points %fs at the "master" per-cpu area: after this,
635 * it's on the real one.
636 */
637void switch_to_new_gdt(int cpu)
638{
639 /* Load the original GDT */
640 load_direct_gdt(cpu);
641 /* Reload the per-cpu base */
642 load_percpu_segment(cpu);
643}
644
645static const struct cpu_dev *cpu_devs[X86_VENDOR_NUM] = {};
646
647static void get_model_name(struct cpuinfo_x86 *c)
648{
649 unsigned int *v;
650 char *p, *q, *s;
651
652 if (c->extended_cpuid_level < 0x80000004)
653 return;
654
655 v = (unsigned int *)c->x86_model_id;
656 cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
657 cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
658 cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
659 c->x86_model_id[48] = 0;
660
661 /* Trim whitespace */
662 p = q = s = &c->x86_model_id[0];
663
664 while (*p == ' ')
665 p++;
666
667 while (*p) {
668 /* Note the last non-whitespace index */
669 if (!isspace(*p))
670 s = q;
671
672 *q++ = *p++;
673 }
674
675 *(s + 1) = '\0';
676}
677
678void detect_num_cpu_cores(struct cpuinfo_x86 *c)
679{
680 unsigned int eax, ebx, ecx, edx;
681
682 c->x86_max_cores = 1;
683 if (!IS_ENABLED(CONFIG_SMP) || c->cpuid_level < 4)
684 return;
685
686 cpuid_count(4, 0, &eax, &ebx, &ecx, &edx);
687 if (eax & 0x1f)
688 c->x86_max_cores = (eax >> 26) + 1;
689}
690
691void cpu_detect_cache_sizes(struct cpuinfo_x86 *c)
692{
693 unsigned int n, dummy, ebx, ecx, edx, l2size;
694
695 n = c->extended_cpuid_level;
696
697 if (n >= 0x80000005) {
698 cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
699 c->x86_cache_size = (ecx>>24) + (edx>>24);
700#ifdef CONFIG_X86_64
701 /* On K8 L1 TLB is inclusive, so don't count it */
702 c->x86_tlbsize = 0;
703#endif
704 }
705
706 if (n < 0x80000006) /* Some chips just has a large L1. */
707 return;
708
709 cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
710 l2size = ecx >> 16;
711
712#ifdef CONFIG_X86_64
713 c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
714#else
715 /* do processor-specific cache resizing */
716 if (this_cpu->legacy_cache_size)
717 l2size = this_cpu->legacy_cache_size(c, l2size);
718
719 /* Allow user to override all this if necessary. */
720 if (cachesize_override != -1)
721 l2size = cachesize_override;
722
723 if (l2size == 0)
724 return; /* Again, no L2 cache is possible */
725#endif
726
727 c->x86_cache_size = l2size;
728}
729
730u16 __read_mostly tlb_lli_4k[NR_INFO];
731u16 __read_mostly tlb_lli_2m[NR_INFO];
732u16 __read_mostly tlb_lli_4m[NR_INFO];
733u16 __read_mostly tlb_lld_4k[NR_INFO];
734u16 __read_mostly tlb_lld_2m[NR_INFO];
735u16 __read_mostly tlb_lld_4m[NR_INFO];
736u16 __read_mostly tlb_lld_1g[NR_INFO];
737
738static void cpu_detect_tlb(struct cpuinfo_x86 *c)
739{
740 if (this_cpu->c_detect_tlb)
741 this_cpu->c_detect_tlb(c);
742
743 pr_info("Last level iTLB entries: 4KB %d, 2MB %d, 4MB %d\n",
744 tlb_lli_4k[ENTRIES], tlb_lli_2m[ENTRIES],
745 tlb_lli_4m[ENTRIES]);
746
747 pr_info("Last level dTLB entries: 4KB %d, 2MB %d, 4MB %d, 1GB %d\n",
748 tlb_lld_4k[ENTRIES], tlb_lld_2m[ENTRIES],
749 tlb_lld_4m[ENTRIES], tlb_lld_1g[ENTRIES]);
750}
751
752int detect_ht_early(struct cpuinfo_x86 *c)
753{
754#ifdef CONFIG_SMP
755 u32 eax, ebx, ecx, edx;
756
757 if (!cpu_has(c, X86_FEATURE_HT))
758 return -1;
759
760 if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
761 return -1;
762
763 if (cpu_has(c, X86_FEATURE_XTOPOLOGY))
764 return -1;
765
766 cpuid(1, &eax, &ebx, &ecx, &edx);
767
768 smp_num_siblings = (ebx & 0xff0000) >> 16;
769 if (smp_num_siblings == 1)
770 pr_info_once("CPU0: Hyper-Threading is disabled\n");
771#endif
772 return 0;
773}
774
775void detect_ht(struct cpuinfo_x86 *c)
776{
777#ifdef CONFIG_SMP
778 int index_msb, core_bits;
779
780 if (detect_ht_early(c) < 0)
781 return;
782
783 index_msb = get_count_order(smp_num_siblings);
784 c->phys_proc_id = apic->phys_pkg_id(c->initial_apicid, index_msb);
785
786 smp_num_siblings = smp_num_siblings / c->x86_max_cores;
787
788 index_msb = get_count_order(smp_num_siblings);
789
790 core_bits = get_count_order(c->x86_max_cores);
791
792 c->cpu_core_id = apic->phys_pkg_id(c->initial_apicid, index_msb) &
793 ((1 << core_bits) - 1);
794#endif
795}
796
797static void get_cpu_vendor(struct cpuinfo_x86 *c)
798{
799 char *v = c->x86_vendor_id;
800 int i;
801
802 for (i = 0; i < X86_VENDOR_NUM; i++) {
803 if (!cpu_devs[i])
804 break;
805
806 if (!strcmp(v, cpu_devs[i]->c_ident[0]) ||
807 (cpu_devs[i]->c_ident[1] &&
808 !strcmp(v, cpu_devs[i]->c_ident[1]))) {
809
810 this_cpu = cpu_devs[i];
811 c->x86_vendor = this_cpu->c_x86_vendor;
812 return;
813 }
814 }
815
816 pr_err_once("CPU: vendor_id '%s' unknown, using generic init.\n" \
817 "CPU: Your system may be unstable.\n", v);
818
819 c->x86_vendor = X86_VENDOR_UNKNOWN;
820 this_cpu = &default_cpu;
821}
822
823void cpu_detect(struct cpuinfo_x86 *c)
824{
825 /* Get vendor name */
826 cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
827 (unsigned int *)&c->x86_vendor_id[0],
828 (unsigned int *)&c->x86_vendor_id[8],
829 (unsigned int *)&c->x86_vendor_id[4]);
830
831 c->x86 = 4;
832 /* Intel-defined flags: level 0x00000001 */
833 if (c->cpuid_level >= 0x00000001) {
834 u32 junk, tfms, cap0, misc;
835
836 cpuid(0x00000001, &tfms, &misc, &junk, &cap0);
837 c->x86 = x86_family(tfms);
838 c->x86_model = x86_model(tfms);
839 c->x86_stepping = x86_stepping(tfms);
840
841 if (cap0 & (1<<19)) {
842 c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
843 c->x86_cache_alignment = c->x86_clflush_size;
844 }
845 }
846}
847
848static void apply_forced_caps(struct cpuinfo_x86 *c)
849{
850 int i;
851
852 for (i = 0; i < NCAPINTS + NBUGINTS; i++) {
853 c->x86_capability[i] &= ~cpu_caps_cleared[i];
854 c->x86_capability[i] |= cpu_caps_set[i];
855 }
856}
857
858static void init_speculation_control(struct cpuinfo_x86 *c)
859{
860 /*
861 * The Intel SPEC_CTRL CPUID bit implies IBRS and IBPB support,
862 * and they also have a different bit for STIBP support. Also,
863 * a hypervisor might have set the individual AMD bits even on
864 * Intel CPUs, for finer-grained selection of what's available.
865 */
866 if (cpu_has(c, X86_FEATURE_SPEC_CTRL)) {
867 set_cpu_cap(c, X86_FEATURE_IBRS);
868 set_cpu_cap(c, X86_FEATURE_IBPB);
869 set_cpu_cap(c, X86_FEATURE_MSR_SPEC_CTRL);
870 }
871
872 if (cpu_has(c, X86_FEATURE_INTEL_STIBP))
873 set_cpu_cap(c, X86_FEATURE_STIBP);
874
875 if (cpu_has(c, X86_FEATURE_SPEC_CTRL_SSBD) ||
876 cpu_has(c, X86_FEATURE_VIRT_SSBD))
877 set_cpu_cap(c, X86_FEATURE_SSBD);
878
879 if (cpu_has(c, X86_FEATURE_AMD_IBRS)) {
880 set_cpu_cap(c, X86_FEATURE_IBRS);
881 set_cpu_cap(c, X86_FEATURE_MSR_SPEC_CTRL);
882 }
883
884 if (cpu_has(c, X86_FEATURE_AMD_IBPB))
885 set_cpu_cap(c, X86_FEATURE_IBPB);
886
887 if (cpu_has(c, X86_FEATURE_AMD_STIBP)) {
888 set_cpu_cap(c, X86_FEATURE_STIBP);
889 set_cpu_cap(c, X86_FEATURE_MSR_SPEC_CTRL);
890 }
891
892 if (cpu_has(c, X86_FEATURE_AMD_SSBD)) {
893 set_cpu_cap(c, X86_FEATURE_SSBD);
894 set_cpu_cap(c, X86_FEATURE_MSR_SPEC_CTRL);
895 clear_cpu_cap(c, X86_FEATURE_VIRT_SSBD);
896 }
897}
898
899void get_cpu_cap(struct cpuinfo_x86 *c)
900{
901 u32 eax, ebx, ecx, edx;
902
903 /* Intel-defined flags: level 0x00000001 */
904 if (c->cpuid_level >= 0x00000001) {
905 cpuid(0x00000001, &eax, &ebx, &ecx, &edx);
906
907 c->x86_capability[CPUID_1_ECX] = ecx;
908 c->x86_capability[CPUID_1_EDX] = edx;
909 }
910
911 /* Thermal and Power Management Leaf: level 0x00000006 (eax) */
912 if (c->cpuid_level >= 0x00000006)
913 c->x86_capability[CPUID_6_EAX] = cpuid_eax(0x00000006);
914
915 /* Additional Intel-defined flags: level 0x00000007 */
916 if (c->cpuid_level >= 0x00000007) {
917 cpuid_count(0x00000007, 0, &eax, &ebx, &ecx, &edx);
918 c->x86_capability[CPUID_7_0_EBX] = ebx;
919 c->x86_capability[CPUID_7_ECX] = ecx;
920 c->x86_capability[CPUID_7_EDX] = edx;
David Brazdil0f672f62019-12-10 10:32:29 +0000921
922 /* Check valid sub-leaf index before accessing it */
923 if (eax >= 1) {
924 cpuid_count(0x00000007, 1, &eax, &ebx, &ecx, &edx);
925 c->x86_capability[CPUID_7_1_EAX] = eax;
926 }
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000927 }
928
929 /* Extended state features: level 0x0000000d */
930 if (c->cpuid_level >= 0x0000000d) {
931 cpuid_count(0x0000000d, 1, &eax, &ebx, &ecx, &edx);
932
933 c->x86_capability[CPUID_D_1_EAX] = eax;
934 }
935
Andrew Scullb4b6d4a2019-01-02 15:54:55 +0000936 /* AMD-defined flags: level 0x80000001 */
937 eax = cpuid_eax(0x80000000);
938 c->extended_cpuid_level = eax;
939
940 if ((eax & 0xffff0000) == 0x80000000) {
941 if (eax >= 0x80000001) {
942 cpuid(0x80000001, &eax, &ebx, &ecx, &edx);
943
944 c->x86_capability[CPUID_8000_0001_ECX] = ecx;
945 c->x86_capability[CPUID_8000_0001_EDX] = edx;
946 }
947 }
948
949 if (c->extended_cpuid_level >= 0x80000007) {
950 cpuid(0x80000007, &eax, &ebx, &ecx, &edx);
951
952 c->x86_capability[CPUID_8000_0007_EBX] = ebx;
953 c->x86_power = edx;
954 }
955
956 if (c->extended_cpuid_level >= 0x80000008) {
957 cpuid(0x80000008, &eax, &ebx, &ecx, &edx);
958 c->x86_capability[CPUID_8000_0008_EBX] = ebx;
959 }
960
961 if (c->extended_cpuid_level >= 0x8000000a)
962 c->x86_capability[CPUID_8000_000A_EDX] = cpuid_edx(0x8000000a);
963
964 init_scattered_cpuid_features(c);
965 init_speculation_control(c);
966
967 /*
968 * Clear/Set all flags overridden by options, after probe.
969 * This needs to happen each time we re-probe, which may happen
970 * several times during CPU initialization.
971 */
972 apply_forced_caps(c);
973}
974
975void get_cpu_address_sizes(struct cpuinfo_x86 *c)
976{
977 u32 eax, ebx, ecx, edx;
978
979 if (c->extended_cpuid_level >= 0x80000008) {
980 cpuid(0x80000008, &eax, &ebx, &ecx, &edx);
981
982 c->x86_virt_bits = (eax >> 8) & 0xff;
983 c->x86_phys_bits = eax & 0xff;
984 }
985#ifdef CONFIG_X86_32
986 else if (cpu_has(c, X86_FEATURE_PAE) || cpu_has(c, X86_FEATURE_PSE36))
987 c->x86_phys_bits = 36;
988#endif
989 c->x86_cache_bits = c->x86_phys_bits;
990}
991
992static void identify_cpu_without_cpuid(struct cpuinfo_x86 *c)
993{
994#ifdef CONFIG_X86_32
995 int i;
996
997 /*
998 * First of all, decide if this is a 486 or higher
999 * It's a 486 if we can modify the AC flag
1000 */
1001 if (flag_is_changeable_p(X86_EFLAGS_AC))
1002 c->x86 = 4;
1003 else
1004 c->x86 = 3;
1005
1006 for (i = 0; i < X86_VENDOR_NUM; i++)
1007 if (cpu_devs[i] && cpu_devs[i]->c_identify) {
1008 c->x86_vendor_id[0] = 0;
1009 cpu_devs[i]->c_identify(c);
1010 if (c->x86_vendor_id[0]) {
1011 get_cpu_vendor(c);
1012 break;
1013 }
1014 }
1015#endif
1016}
1017
David Brazdil0f672f62019-12-10 10:32:29 +00001018#define NO_SPECULATION BIT(0)
1019#define NO_MELTDOWN BIT(1)
1020#define NO_SSB BIT(2)
1021#define NO_L1TF BIT(3)
1022#define NO_MDS BIT(4)
1023#define MSBDS_ONLY BIT(5)
1024#define NO_SWAPGS BIT(6)
1025#define NO_ITLB_MULTIHIT BIT(7)
Olivier Deprez0e641232021-09-23 10:07:05 +02001026#define NO_SPECTRE_V2 BIT(8)
David Brazdil0f672f62019-12-10 10:32:29 +00001027
Olivier Deprez157378f2022-04-04 15:47:50 +02001028#define VULNWL(vendor, family, model, whitelist) \
1029 X86_MATCH_VENDOR_FAM_MODEL(vendor, family, model, whitelist)
David Brazdil0f672f62019-12-10 10:32:29 +00001030
1031#define VULNWL_INTEL(model, whitelist) \
1032 VULNWL(INTEL, 6, INTEL_FAM6_##model, whitelist)
1033
1034#define VULNWL_AMD(family, whitelist) \
1035 VULNWL(AMD, family, X86_MODEL_ANY, whitelist)
1036
1037#define VULNWL_HYGON(family, whitelist) \
1038 VULNWL(HYGON, family, X86_MODEL_ANY, whitelist)
1039
1040static const __initconst struct x86_cpu_id cpu_vuln_whitelist[] = {
1041 VULNWL(ANY, 4, X86_MODEL_ANY, NO_SPECULATION),
1042 VULNWL(CENTAUR, 5, X86_MODEL_ANY, NO_SPECULATION),
1043 VULNWL(INTEL, 5, X86_MODEL_ANY, NO_SPECULATION),
1044 VULNWL(NSC, 5, X86_MODEL_ANY, NO_SPECULATION),
1045
1046 /* Intel Family 6 */
1047 VULNWL_INTEL(ATOM_SALTWELL, NO_SPECULATION | NO_ITLB_MULTIHIT),
1048 VULNWL_INTEL(ATOM_SALTWELL_TABLET, NO_SPECULATION | NO_ITLB_MULTIHIT),
1049 VULNWL_INTEL(ATOM_SALTWELL_MID, NO_SPECULATION | NO_ITLB_MULTIHIT),
1050 VULNWL_INTEL(ATOM_BONNELL, NO_SPECULATION | NO_ITLB_MULTIHIT),
1051 VULNWL_INTEL(ATOM_BONNELL_MID, NO_SPECULATION | NO_ITLB_MULTIHIT),
1052
1053 VULNWL_INTEL(ATOM_SILVERMONT, NO_SSB | NO_L1TF | MSBDS_ONLY | NO_SWAPGS | NO_ITLB_MULTIHIT),
1054 VULNWL_INTEL(ATOM_SILVERMONT_D, NO_SSB | NO_L1TF | MSBDS_ONLY | NO_SWAPGS | NO_ITLB_MULTIHIT),
1055 VULNWL_INTEL(ATOM_SILVERMONT_MID, NO_SSB | NO_L1TF | MSBDS_ONLY | NO_SWAPGS | NO_ITLB_MULTIHIT),
1056 VULNWL_INTEL(ATOM_AIRMONT, NO_SSB | NO_L1TF | MSBDS_ONLY | NO_SWAPGS | NO_ITLB_MULTIHIT),
1057 VULNWL_INTEL(XEON_PHI_KNL, NO_SSB | NO_L1TF | MSBDS_ONLY | NO_SWAPGS | NO_ITLB_MULTIHIT),
1058 VULNWL_INTEL(XEON_PHI_KNM, NO_SSB | NO_L1TF | MSBDS_ONLY | NO_SWAPGS | NO_ITLB_MULTIHIT),
1059
1060 VULNWL_INTEL(CORE_YONAH, NO_SSB),
1061
1062 VULNWL_INTEL(ATOM_AIRMONT_MID, NO_L1TF | MSBDS_ONLY | NO_SWAPGS | NO_ITLB_MULTIHIT),
1063 VULNWL_INTEL(ATOM_AIRMONT_NP, NO_L1TF | NO_SWAPGS | NO_ITLB_MULTIHIT),
1064
1065 VULNWL_INTEL(ATOM_GOLDMONT, NO_MDS | NO_L1TF | NO_SWAPGS | NO_ITLB_MULTIHIT),
1066 VULNWL_INTEL(ATOM_GOLDMONT_D, NO_MDS | NO_L1TF | NO_SWAPGS | NO_ITLB_MULTIHIT),
1067 VULNWL_INTEL(ATOM_GOLDMONT_PLUS, NO_MDS | NO_L1TF | NO_SWAPGS | NO_ITLB_MULTIHIT),
1068
1069 /*
1070 * Technically, swapgs isn't serializing on AMD (despite it previously
1071 * being documented as such in the APM). But according to AMD, %gs is
1072 * updated non-speculatively, and the issuing of %gs-relative memory
1073 * operands will be blocked until the %gs update completes, which is
1074 * good enough for our purposes.
1075 */
1076
1077 VULNWL_INTEL(ATOM_TREMONT_D, NO_ITLB_MULTIHIT),
1078
1079 /* AMD Family 0xf - 0x12 */
1080 VULNWL_AMD(0x0f, NO_MELTDOWN | NO_SSB | NO_L1TF | NO_MDS | NO_SWAPGS | NO_ITLB_MULTIHIT),
1081 VULNWL_AMD(0x10, NO_MELTDOWN | NO_SSB | NO_L1TF | NO_MDS | NO_SWAPGS | NO_ITLB_MULTIHIT),
1082 VULNWL_AMD(0x11, NO_MELTDOWN | NO_SSB | NO_L1TF | NO_MDS | NO_SWAPGS | NO_ITLB_MULTIHIT),
1083 VULNWL_AMD(0x12, NO_MELTDOWN | NO_SSB | NO_L1TF | NO_MDS | NO_SWAPGS | NO_ITLB_MULTIHIT),
1084
1085 /* FAMILY_ANY must be last, otherwise 0x0f - 0x12 matches won't work */
1086 VULNWL_AMD(X86_FAMILY_ANY, NO_MELTDOWN | NO_L1TF | NO_MDS | NO_SWAPGS | NO_ITLB_MULTIHIT),
1087 VULNWL_HYGON(X86_FAMILY_ANY, NO_MELTDOWN | NO_L1TF | NO_MDS | NO_SWAPGS | NO_ITLB_MULTIHIT),
Olivier Deprez0e641232021-09-23 10:07:05 +02001088
1089 /* Zhaoxin Family 7 */
Olivier Deprez157378f2022-04-04 15:47:50 +02001090 VULNWL(CENTAUR, 7, X86_MODEL_ANY, NO_SPECTRE_V2 | NO_SWAPGS),
1091 VULNWL(ZHAOXIN, 7, X86_MODEL_ANY, NO_SPECTRE_V2 | NO_SWAPGS),
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001092 {}
1093};
1094
Olivier Deprez0e641232021-09-23 10:07:05 +02001095#define VULNBL_INTEL_STEPPINGS(model, steppings, issues) \
1096 X86_MATCH_VENDOR_FAM_MODEL_STEPPINGS_FEATURE(INTEL, 6, \
1097 INTEL_FAM6_##model, steppings, \
1098 X86_FEATURE_ANY, issues)
1099
1100#define SRBDS BIT(0)
1101
1102static const struct x86_cpu_id cpu_vuln_blacklist[] __initconst = {
1103 VULNBL_INTEL_STEPPINGS(IVYBRIDGE, X86_STEPPING_ANY, SRBDS),
1104 VULNBL_INTEL_STEPPINGS(HASWELL, X86_STEPPING_ANY, SRBDS),
1105 VULNBL_INTEL_STEPPINGS(HASWELL_L, X86_STEPPING_ANY, SRBDS),
1106 VULNBL_INTEL_STEPPINGS(HASWELL_G, X86_STEPPING_ANY, SRBDS),
1107 VULNBL_INTEL_STEPPINGS(BROADWELL_G, X86_STEPPING_ANY, SRBDS),
1108 VULNBL_INTEL_STEPPINGS(BROADWELL, X86_STEPPING_ANY, SRBDS),
1109 VULNBL_INTEL_STEPPINGS(SKYLAKE_L, X86_STEPPING_ANY, SRBDS),
1110 VULNBL_INTEL_STEPPINGS(SKYLAKE, X86_STEPPING_ANY, SRBDS),
1111 VULNBL_INTEL_STEPPINGS(KABYLAKE_L, X86_STEPPINGS(0x0, 0xC), SRBDS),
1112 VULNBL_INTEL_STEPPINGS(KABYLAKE, X86_STEPPINGS(0x0, 0xD), SRBDS),
1113 {}
1114};
1115
1116static bool __init cpu_matches(const struct x86_cpu_id *table, unsigned long which)
David Brazdil0f672f62019-12-10 10:32:29 +00001117{
Olivier Deprez0e641232021-09-23 10:07:05 +02001118 const struct x86_cpu_id *m = x86_match_cpu(table);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001119
David Brazdil0f672f62019-12-10 10:32:29 +00001120 return m && !!(m->driver_data & which);
1121}
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001122
David Brazdil0f672f62019-12-10 10:32:29 +00001123u64 x86_read_arch_cap_msr(void)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001124{
1125 u64 ia32_cap = 0;
1126
David Brazdil0f672f62019-12-10 10:32:29 +00001127 if (boot_cpu_has(X86_FEATURE_ARCH_CAPABILITIES))
1128 rdmsrl(MSR_IA32_ARCH_CAPABILITIES, ia32_cap);
1129
1130 return ia32_cap;
1131}
1132
1133static void __init cpu_set_bug_bits(struct cpuinfo_x86 *c)
1134{
1135 u64 ia32_cap = x86_read_arch_cap_msr();
1136
1137 /* Set ITLB_MULTIHIT bug if cpu is not in the whitelist and not mitigated */
Olivier Deprez0e641232021-09-23 10:07:05 +02001138 if (!cpu_matches(cpu_vuln_whitelist, NO_ITLB_MULTIHIT) &&
1139 !(ia32_cap & ARCH_CAP_PSCHANGE_MC_NO))
David Brazdil0f672f62019-12-10 10:32:29 +00001140 setup_force_cpu_bug(X86_BUG_ITLB_MULTIHIT);
1141
Olivier Deprez0e641232021-09-23 10:07:05 +02001142 if (cpu_matches(cpu_vuln_whitelist, NO_SPECULATION))
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001143 return;
1144
1145 setup_force_cpu_bug(X86_BUG_SPECTRE_V1);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001146
Olivier Deprez0e641232021-09-23 10:07:05 +02001147 if (!cpu_matches(cpu_vuln_whitelist, NO_SPECTRE_V2))
1148 setup_force_cpu_bug(X86_BUG_SPECTRE_V2);
1149
1150 if (!cpu_matches(cpu_vuln_whitelist, NO_SSB) &&
1151 !(ia32_cap & ARCH_CAP_SSB_NO) &&
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001152 !cpu_has(c, X86_FEATURE_AMD_SSB_NO))
1153 setup_force_cpu_bug(X86_BUG_SPEC_STORE_BYPASS);
1154
1155 if (ia32_cap & ARCH_CAP_IBRS_ALL)
1156 setup_force_cpu_cap(X86_FEATURE_IBRS_ENHANCED);
1157
Olivier Deprez0e641232021-09-23 10:07:05 +02001158 if (!cpu_matches(cpu_vuln_whitelist, NO_MDS) &&
1159 !(ia32_cap & ARCH_CAP_MDS_NO)) {
David Brazdil0f672f62019-12-10 10:32:29 +00001160 setup_force_cpu_bug(X86_BUG_MDS);
Olivier Deprez0e641232021-09-23 10:07:05 +02001161 if (cpu_matches(cpu_vuln_whitelist, MSBDS_ONLY))
David Brazdil0f672f62019-12-10 10:32:29 +00001162 setup_force_cpu_bug(X86_BUG_MSBDS_ONLY);
1163 }
1164
Olivier Deprez0e641232021-09-23 10:07:05 +02001165 if (!cpu_matches(cpu_vuln_whitelist, NO_SWAPGS))
David Brazdil0f672f62019-12-10 10:32:29 +00001166 setup_force_cpu_bug(X86_BUG_SWAPGS);
1167
1168 /*
1169 * When the CPU is not mitigated for TAA (TAA_NO=0) set TAA bug when:
1170 * - TSX is supported or
1171 * - TSX_CTRL is present
1172 *
1173 * TSX_CTRL check is needed for cases when TSX could be disabled before
1174 * the kernel boot e.g. kexec.
1175 * TSX_CTRL check alone is not sufficient for cases when the microcode
1176 * update is not present or running as guest that don't get TSX_CTRL.
1177 */
1178 if (!(ia32_cap & ARCH_CAP_TAA_NO) &&
1179 (cpu_has(c, X86_FEATURE_RTM) ||
1180 (ia32_cap & ARCH_CAP_TSX_CTRL_MSR)))
1181 setup_force_cpu_bug(X86_BUG_TAA);
1182
Olivier Deprez0e641232021-09-23 10:07:05 +02001183 /*
1184 * SRBDS affects CPUs which support RDRAND or RDSEED and are listed
1185 * in the vulnerability blacklist.
1186 */
1187 if ((cpu_has(c, X86_FEATURE_RDRAND) ||
1188 cpu_has(c, X86_FEATURE_RDSEED)) &&
1189 cpu_matches(cpu_vuln_blacklist, SRBDS))
1190 setup_force_cpu_bug(X86_BUG_SRBDS);
1191
1192 if (cpu_matches(cpu_vuln_whitelist, NO_MELTDOWN))
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001193 return;
1194
1195 /* Rogue Data Cache Load? No! */
1196 if (ia32_cap & ARCH_CAP_RDCL_NO)
1197 return;
1198
1199 setup_force_cpu_bug(X86_BUG_CPU_MELTDOWN);
1200
Olivier Deprez0e641232021-09-23 10:07:05 +02001201 if (cpu_matches(cpu_vuln_whitelist, NO_L1TF))
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001202 return;
1203
1204 setup_force_cpu_bug(X86_BUG_L1TF);
1205}
1206
1207/*
1208 * The NOPL instruction is supposed to exist on all CPUs of family >= 6;
1209 * unfortunately, that's not true in practice because of early VIA
1210 * chips and (more importantly) broken virtualizers that are not easy
1211 * to detect. In the latter case it doesn't even *fail* reliably, so
1212 * probing for it doesn't even work. Disable it completely on 32-bit
1213 * unless we can find a reliable way to detect all the broken cases.
1214 * Enable it explicitly on 64-bit for non-constant inputs of cpu_has().
1215 */
1216static void detect_nopl(void)
1217{
1218#ifdef CONFIG_X86_32
1219 setup_clear_cpu_cap(X86_FEATURE_NOPL);
1220#else
1221 setup_force_cpu_cap(X86_FEATURE_NOPL);
1222#endif
1223}
1224
1225/*
Olivier Deprez157378f2022-04-04 15:47:50 +02001226 * We parse cpu parameters early because fpu__init_system() is executed
1227 * before parse_early_param().
1228 */
1229static void __init cpu_parse_early_param(void)
1230{
1231 char arg[128];
1232 char *argptr = arg;
1233 int arglen, res, bit;
1234
1235#ifdef CONFIG_X86_32
1236 if (cmdline_find_option_bool(boot_command_line, "no387"))
1237#ifdef CONFIG_MATH_EMULATION
1238 setup_clear_cpu_cap(X86_FEATURE_FPU);
1239#else
1240 pr_err("Option 'no387' required CONFIG_MATH_EMULATION enabled.\n");
1241#endif
1242
1243 if (cmdline_find_option_bool(boot_command_line, "nofxsr"))
1244 setup_clear_cpu_cap(X86_FEATURE_FXSR);
1245#endif
1246
1247 if (cmdline_find_option_bool(boot_command_line, "noxsave"))
1248 setup_clear_cpu_cap(X86_FEATURE_XSAVE);
1249
1250 if (cmdline_find_option_bool(boot_command_line, "noxsaveopt"))
1251 setup_clear_cpu_cap(X86_FEATURE_XSAVEOPT);
1252
1253 if (cmdline_find_option_bool(boot_command_line, "noxsaves"))
1254 setup_clear_cpu_cap(X86_FEATURE_XSAVES);
1255
1256 arglen = cmdline_find_option(boot_command_line, "clearcpuid", arg, sizeof(arg));
1257 if (arglen <= 0)
1258 return;
1259
1260 pr_info("Clearing CPUID bits:");
1261 do {
1262 res = get_option(&argptr, &bit);
1263 if (res == 0 || res == 3)
1264 break;
1265
1266 /* If the argument was too long, the last bit may be cut off */
1267 if (res == 1 && arglen >= sizeof(arg))
1268 break;
1269
1270 if (bit >= 0 && bit < NCAPINTS * 32) {
1271 pr_cont(" " X86_CAP_FMT, x86_cap_flag(bit));
1272 setup_clear_cpu_cap(bit);
1273 }
1274 } while (res == 2);
1275 pr_cont("\n");
1276}
1277
1278/*
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001279 * Do minimum CPU detection early.
1280 * Fields really needed: vendor, cpuid_level, family, model, mask,
1281 * cache alignment.
1282 * The others are not touched to avoid unwanted side effects.
1283 *
1284 * WARNING: this function is only called on the boot CPU. Don't add code
1285 * here that is supposed to run on all CPUs.
1286 */
1287static void __init early_identify_cpu(struct cpuinfo_x86 *c)
1288{
1289#ifdef CONFIG_X86_64
1290 c->x86_clflush_size = 64;
1291 c->x86_phys_bits = 36;
1292 c->x86_virt_bits = 48;
1293#else
1294 c->x86_clflush_size = 32;
1295 c->x86_phys_bits = 32;
1296 c->x86_virt_bits = 32;
1297#endif
1298 c->x86_cache_alignment = c->x86_clflush_size;
1299
David Brazdil0f672f62019-12-10 10:32:29 +00001300 memset(&c->x86_capability, 0, sizeof(c->x86_capability));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001301 c->extended_cpuid_level = 0;
1302
David Brazdil0f672f62019-12-10 10:32:29 +00001303 if (!have_cpuid_p())
1304 identify_cpu_without_cpuid(c);
1305
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001306 /* cyrix could have cpuid enabled via c_identify()*/
1307 if (have_cpuid_p()) {
1308 cpu_detect(c);
1309 get_cpu_vendor(c);
1310 get_cpu_cap(c);
1311 get_cpu_address_sizes(c);
1312 setup_force_cpu_cap(X86_FEATURE_CPUID);
Olivier Deprez157378f2022-04-04 15:47:50 +02001313 cpu_parse_early_param();
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001314
1315 if (this_cpu->c_early_init)
1316 this_cpu->c_early_init(c);
1317
1318 c->cpu_index = 0;
1319 filter_cpuid_features(c, false);
1320
1321 if (this_cpu->c_bsp_init)
1322 this_cpu->c_bsp_init(c);
1323 } else {
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001324 setup_clear_cpu_cap(X86_FEATURE_CPUID);
1325 }
1326
1327 setup_force_cpu_cap(X86_FEATURE_ALWAYS);
1328
1329 cpu_set_bug_bits(c);
1330
Olivier Deprez157378f2022-04-04 15:47:50 +02001331 cpu_set_core_cap_bits(c);
1332
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001333 fpu__init_system(c);
1334
1335#ifdef CONFIG_X86_32
1336 /*
1337 * Regardless of whether PCID is enumerated, the SDM says
1338 * that it can't be enabled in 32-bit mode.
1339 */
1340 setup_clear_cpu_cap(X86_FEATURE_PCID);
1341#endif
1342
1343 /*
1344 * Later in the boot process pgtable_l5_enabled() relies on
1345 * cpu_feature_enabled(X86_FEATURE_LA57). If 5-level paging is not
1346 * enabled by this point we need to clear the feature bit to avoid
1347 * false-positives at the later stage.
1348 *
1349 * pgtable_l5_enabled() can be false here for several reasons:
1350 * - 5-level paging is disabled compile-time;
1351 * - it's 32-bit kernel;
1352 * - machine doesn't support 5-level paging;
1353 * - user specified 'no5lvl' in kernel command line.
1354 */
1355 if (!pgtable_l5_enabled())
1356 setup_clear_cpu_cap(X86_FEATURE_LA57);
1357
1358 detect_nopl();
1359}
1360
1361void __init early_cpu_init(void)
1362{
1363 const struct cpu_dev *const *cdev;
1364 int count = 0;
1365
1366#ifdef CONFIG_PROCESSOR_SELECT
1367 pr_info("KERNEL supported cpus:\n");
1368#endif
1369
1370 for (cdev = __x86_cpu_dev_start; cdev < __x86_cpu_dev_end; cdev++) {
1371 const struct cpu_dev *cpudev = *cdev;
1372
1373 if (count >= X86_VENDOR_NUM)
1374 break;
1375 cpu_devs[count] = cpudev;
1376 count++;
1377
1378#ifdef CONFIG_PROCESSOR_SELECT
1379 {
1380 unsigned int j;
1381
1382 for (j = 0; j < 2; j++) {
1383 if (!cpudev->c_ident[j])
1384 continue;
1385 pr_info(" %s %s\n", cpudev->c_vendor,
1386 cpudev->c_ident[j]);
1387 }
1388 }
1389#endif
1390 }
1391 early_identify_cpu(&boot_cpu_data);
1392}
1393
Olivier Deprez157378f2022-04-04 15:47:50 +02001394static bool detect_null_seg_behavior(void)
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001395{
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001396 /*
1397 * Empirically, writing zero to a segment selector on AMD does
1398 * not clear the base, whereas writing zero to a segment
1399 * selector on Intel does clear the base. Intel's behavior
1400 * allows slightly faster context switches in the common case
1401 * where GS is unused by the prev and next threads.
1402 *
1403 * Since neither vendor documents this anywhere that I can see,
1404 * detect it directly instead of hardcoding the choice by
1405 * vendor.
1406 *
1407 * I've designated AMD's behavior as the "bug" because it's
1408 * counterintuitive and less friendly.
1409 */
1410
1411 unsigned long old_base, tmp;
1412 rdmsrl(MSR_FS_BASE, old_base);
1413 wrmsrl(MSR_FS_BASE, 1);
1414 loadsegment(fs, 0);
1415 rdmsrl(MSR_FS_BASE, tmp);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001416 wrmsrl(MSR_FS_BASE, old_base);
Olivier Deprez157378f2022-04-04 15:47:50 +02001417 return tmp == 0;
1418}
1419
1420void check_null_seg_clears_base(struct cpuinfo_x86 *c)
1421{
1422 /* BUG_NULL_SEG is only relevant with 64bit userspace */
1423 if (!IS_ENABLED(CONFIG_X86_64))
1424 return;
1425
1426 /* Zen3 CPUs advertise Null Selector Clears Base in CPUID. */
1427 if (c->extended_cpuid_level >= 0x80000021 &&
1428 cpuid_eax(0x80000021) & BIT(6))
1429 return;
1430
1431 /*
1432 * CPUID bit above wasn't set. If this kernel is still running
1433 * as a HV guest, then the HV has decided not to advertize
1434 * that CPUID bit for whatever reason. For example, one
1435 * member of the migration pool might be vulnerable. Which
1436 * means, the bug is present: set the BUG flag and return.
1437 */
1438 if (cpu_has(c, X86_FEATURE_HYPERVISOR)) {
1439 set_cpu_bug(c, X86_BUG_NULL_SEG);
1440 return;
1441 }
1442
1443 /*
1444 * Zen2 CPUs also have this behaviour, but no CPUID bit.
1445 * 0x18 is the respective family for Hygon.
1446 */
1447 if ((c->x86 == 0x17 || c->x86 == 0x18) &&
1448 detect_null_seg_behavior())
1449 return;
1450
1451 /* All the remaining ones are affected */
1452 set_cpu_bug(c, X86_BUG_NULL_SEG);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001453}
1454
1455static void generic_identify(struct cpuinfo_x86 *c)
1456{
1457 c->extended_cpuid_level = 0;
1458
1459 if (!have_cpuid_p())
1460 identify_cpu_without_cpuid(c);
1461
1462 /* cyrix could have cpuid enabled via c_identify()*/
1463 if (!have_cpuid_p())
1464 return;
1465
1466 cpu_detect(c);
1467
1468 get_cpu_vendor(c);
1469
1470 get_cpu_cap(c);
1471
1472 get_cpu_address_sizes(c);
1473
1474 if (c->cpuid_level >= 0x00000001) {
1475 c->initial_apicid = (cpuid_ebx(1) >> 24) & 0xFF;
1476#ifdef CONFIG_X86_32
1477# ifdef CONFIG_SMP
1478 c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
1479# else
1480 c->apicid = c->initial_apicid;
1481# endif
1482#endif
1483 c->phys_proc_id = c->initial_apicid;
1484 }
1485
1486 get_model_name(c); /* Default name */
1487
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001488 /*
1489 * ESPFIX is a strange bug. All real CPUs have it. Paravirt
1490 * systems that run Linux at CPL > 0 may or may not have the
1491 * issue, but, even if they have the issue, there's absolutely
1492 * nothing we can do about it because we can't use the real IRET
1493 * instruction.
1494 *
1495 * NB: For the time being, only 32-bit kernels support
1496 * X86_BUG_ESPFIX as such. 64-bit kernels directly choose
1497 * whether to apply espfix using paravirt hooks. If any
1498 * non-paravirt system ever shows up that does *not* have the
1499 * ESPFIX issue, we can change this.
1500 */
1501#ifdef CONFIG_X86_32
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001502 set_cpu_bug(c, X86_BUG_ESPFIX);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001503#endif
1504}
1505
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001506/*
1507 * Validate that ACPI/mptables have the same information about the
1508 * effective APIC id and update the package map.
1509 */
1510static void validate_apic_and_package_id(struct cpuinfo_x86 *c)
1511{
1512#ifdef CONFIG_SMP
1513 unsigned int apicid, cpu = smp_processor_id();
1514
1515 apicid = apic->cpu_present_to_apicid(cpu);
1516
1517 if (apicid != c->apicid) {
1518 pr_err(FW_BUG "CPU%u: APIC id mismatch. Firmware: %x APIC: %x\n",
1519 cpu, apicid, c->initial_apicid);
1520 }
1521 BUG_ON(topology_update_package_map(c->phys_proc_id, cpu));
David Brazdil0f672f62019-12-10 10:32:29 +00001522 BUG_ON(topology_update_die_map(c->cpu_die_id, cpu));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001523#else
1524 c->logical_proc_id = 0;
1525#endif
1526}
1527
1528/*
1529 * This does the hard work of actually picking apart the CPU stuff...
1530 */
1531static void identify_cpu(struct cpuinfo_x86 *c)
1532{
1533 int i;
1534
1535 c->loops_per_jiffy = loops_per_jiffy;
1536 c->x86_cache_size = 0;
1537 c->x86_vendor = X86_VENDOR_UNKNOWN;
1538 c->x86_model = c->x86_stepping = 0; /* So far unknown... */
1539 c->x86_vendor_id[0] = '\0'; /* Unset */
1540 c->x86_model_id[0] = '\0'; /* Unset */
1541 c->x86_max_cores = 1;
1542 c->x86_coreid_bits = 0;
1543 c->cu_id = 0xff;
1544#ifdef CONFIG_X86_64
1545 c->x86_clflush_size = 64;
1546 c->x86_phys_bits = 36;
1547 c->x86_virt_bits = 48;
1548#else
1549 c->cpuid_level = -1; /* CPUID not detected */
1550 c->x86_clflush_size = 32;
1551 c->x86_phys_bits = 32;
1552 c->x86_virt_bits = 32;
1553#endif
1554 c->x86_cache_alignment = c->x86_clflush_size;
David Brazdil0f672f62019-12-10 10:32:29 +00001555 memset(&c->x86_capability, 0, sizeof(c->x86_capability));
Olivier Deprez157378f2022-04-04 15:47:50 +02001556#ifdef CONFIG_X86_VMX_FEATURE_NAMES
1557 memset(&c->vmx_capability, 0, sizeof(c->vmx_capability));
1558#endif
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001559
1560 generic_identify(c);
1561
1562 if (this_cpu->c_identify)
1563 this_cpu->c_identify(c);
1564
1565 /* Clear/Set all flags overridden by options, after probe */
1566 apply_forced_caps(c);
1567
1568#ifdef CONFIG_X86_64
1569 c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
1570#endif
1571
1572 /*
1573 * Vendor-specific initialization. In this section we
1574 * canonicalize the feature flags, meaning if there are
1575 * features a certain CPU supports which CPUID doesn't
1576 * tell us, CPUID claiming incorrect flags, or other bugs,
1577 * we handle them here.
1578 *
1579 * At the end of this section, c->x86_capability better
1580 * indicate the features this CPU genuinely supports!
1581 */
1582 if (this_cpu->c_init)
1583 this_cpu->c_init(c);
1584
1585 /* Disable the PN if appropriate */
1586 squash_the_stupid_serial_number(c);
1587
1588 /* Set up SMEP/SMAP/UMIP */
1589 setup_smep(c);
1590 setup_smap(c);
1591 setup_umip(c);
1592
Olivier Deprez157378f2022-04-04 15:47:50 +02001593 /* Enable FSGSBASE instructions if available. */
1594 if (cpu_has(c, X86_FEATURE_FSGSBASE)) {
1595 cr4_set_bits(X86_CR4_FSGSBASE);
1596 elf_hwcap2 |= HWCAP2_FSGSBASE;
1597 }
1598
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001599 /*
1600 * The vendor-specific functions might have changed features.
1601 * Now we do "generic changes."
1602 */
1603
1604 /* Filter out anything that depends on CPUID levels we don't have */
1605 filter_cpuid_features(c, true);
1606
1607 /* If the model name is still unset, do table lookup. */
1608 if (!c->x86_model_id[0]) {
1609 const char *p;
1610 p = table_lookup_model(c);
1611 if (p)
1612 strcpy(c->x86_model_id, p);
1613 else
1614 /* Last resort... */
1615 sprintf(c->x86_model_id, "%02x/%02x",
1616 c->x86, c->x86_model);
1617 }
1618
1619#ifdef CONFIG_X86_64
1620 detect_ht(c);
1621#endif
1622
1623 x86_init_rdrand(c);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001624 setup_pku(c);
1625
1626 /*
1627 * Clear/Set all flags overridden by options, need do it
1628 * before following smp all cpus cap AND.
1629 */
1630 apply_forced_caps(c);
1631
1632 /*
1633 * On SMP, boot_cpu_data holds the common feature set between
1634 * all CPUs; so make sure that we indicate which features are
1635 * common between the CPUs. The first time this routine gets
1636 * executed, c == &boot_cpu_data.
1637 */
1638 if (c != &boot_cpu_data) {
1639 /* AND the already accumulated flags with these */
1640 for (i = 0; i < NCAPINTS; i++)
1641 boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
1642
1643 /* OR, i.e. replicate the bug flags */
1644 for (i = NCAPINTS; i < NCAPINTS + NBUGINTS; i++)
1645 c->x86_capability[i] |= boot_cpu_data.x86_capability[i];
1646 }
1647
1648 /* Init Machine Check Exception if available. */
1649 mcheck_cpu_init(c);
1650
1651 select_idle_routine(c);
1652
1653#ifdef CONFIG_NUMA
1654 numa_add_cpu(smp_processor_id());
1655#endif
1656}
1657
1658/*
1659 * Set up the CPU state needed to execute SYSENTER/SYSEXIT instructions
1660 * on 32-bit kernels:
1661 */
1662#ifdef CONFIG_X86_32
1663void enable_sep_cpu(void)
1664{
1665 struct tss_struct *tss;
1666 int cpu;
1667
1668 if (!boot_cpu_has(X86_FEATURE_SEP))
1669 return;
1670
1671 cpu = get_cpu();
1672 tss = &per_cpu(cpu_tss_rw, cpu);
1673
1674 /*
1675 * We cache MSR_IA32_SYSENTER_CS's value in the TSS's ss1 field --
1676 * see the big comment in struct x86_hw_tss's definition.
1677 */
1678
1679 tss->x86_tss.ss1 = __KERNEL_CS;
1680 wrmsr(MSR_IA32_SYSENTER_CS, tss->x86_tss.ss1, 0);
1681 wrmsr(MSR_IA32_SYSENTER_ESP, (unsigned long)(cpu_entry_stack(cpu) + 1), 0);
1682 wrmsr(MSR_IA32_SYSENTER_EIP, (unsigned long)entry_SYSENTER_32, 0);
1683
1684 put_cpu();
1685}
1686#endif
1687
1688void __init identify_boot_cpu(void)
1689{
1690 identify_cpu(&boot_cpu_data);
1691#ifdef CONFIG_X86_32
1692 sysenter_setup();
1693 enable_sep_cpu();
1694#endif
1695 cpu_detect_tlb(&boot_cpu_data);
David Brazdil0f672f62019-12-10 10:32:29 +00001696 setup_cr_pinning();
1697
1698 tsx_init();
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001699}
1700
1701void identify_secondary_cpu(struct cpuinfo_x86 *c)
1702{
1703 BUG_ON(c == &boot_cpu_data);
1704 identify_cpu(c);
1705#ifdef CONFIG_X86_32
1706 enable_sep_cpu();
1707#endif
1708 mtrr_ap_init();
1709 validate_apic_and_package_id(c);
1710 x86_spec_ctrl_setup_ap();
Olivier Deprez0e641232021-09-23 10:07:05 +02001711 update_srbds_msr();
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001712}
1713
1714static __init int setup_noclflush(char *arg)
1715{
1716 setup_clear_cpu_cap(X86_FEATURE_CLFLUSH);
1717 setup_clear_cpu_cap(X86_FEATURE_CLFLUSHOPT);
1718 return 1;
1719}
1720__setup("noclflush", setup_noclflush);
1721
1722void print_cpu_info(struct cpuinfo_x86 *c)
1723{
1724 const char *vendor = NULL;
1725
1726 if (c->x86_vendor < X86_VENDOR_NUM) {
1727 vendor = this_cpu->c_vendor;
1728 } else {
1729 if (c->cpuid_level >= 0)
1730 vendor = c->x86_vendor_id;
1731 }
1732
1733 if (vendor && !strstr(c->x86_model_id, vendor))
1734 pr_cont("%s ", vendor);
1735
1736 if (c->x86_model_id[0])
1737 pr_cont("%s", c->x86_model_id);
1738 else
1739 pr_cont("%d86", c->x86);
1740
1741 pr_cont(" (family: 0x%x, model: 0x%x", c->x86, c->x86_model);
1742
1743 if (c->x86_stepping || c->cpuid_level >= 0)
1744 pr_cont(", stepping: 0x%x)\n", c->x86_stepping);
1745 else
1746 pr_cont(")\n");
1747}
1748
1749/*
1750 * clearcpuid= was already parsed in fpu__init_parse_early_param.
1751 * But we need to keep a dummy __setup around otherwise it would
1752 * show up as an environment variable for init.
1753 */
1754static __init int setup_clearcpuid(char *arg)
1755{
1756 return 1;
1757}
1758__setup("clearcpuid=", setup_clearcpuid);
1759
1760#ifdef CONFIG_X86_64
David Brazdil0f672f62019-12-10 10:32:29 +00001761DEFINE_PER_CPU_FIRST(struct fixed_percpu_data,
1762 fixed_percpu_data) __aligned(PAGE_SIZE) __visible;
1763EXPORT_PER_CPU_SYMBOL_GPL(fixed_percpu_data);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001764
1765/*
1766 * The following percpu variables are hot. Align current_task to
1767 * cacheline size such that they fall in the same cacheline.
1768 */
1769DEFINE_PER_CPU(struct task_struct *, current_task) ____cacheline_aligned =
1770 &init_task;
1771EXPORT_PER_CPU_SYMBOL(current_task);
1772
David Brazdil0f672f62019-12-10 10:32:29 +00001773DEFINE_PER_CPU(struct irq_stack *, hardirq_stack_ptr);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001774DEFINE_PER_CPU(unsigned int, irq_count) __visible = -1;
1775
1776DEFINE_PER_CPU(int, __preempt_count) = INIT_PREEMPT_COUNT;
1777EXPORT_PER_CPU_SYMBOL(__preempt_count);
1778
1779/* May not be marked __init: used by software suspend */
1780void syscall_init(void)
1781{
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001782 wrmsr(MSR_STAR, 0, (__USER32_CS << 16) | __KERNEL_CS);
David Brazdil0f672f62019-12-10 10:32:29 +00001783 wrmsrl(MSR_LSTAR, (unsigned long)entry_SYSCALL_64);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001784
1785#ifdef CONFIG_IA32_EMULATION
1786 wrmsrl(MSR_CSTAR, (unsigned long)entry_SYSCALL_compat);
1787 /*
1788 * This only works on Intel CPUs.
1789 * On AMD CPUs these MSRs are 32-bit, CPU truncates MSR_IA32_SYSENTER_EIP.
1790 * This does not cause SYSENTER to jump to the wrong location, because
1791 * AMD doesn't allow SYSENTER in long mode (either 32- or 64-bit).
1792 */
1793 wrmsrl_safe(MSR_IA32_SYSENTER_CS, (u64)__KERNEL_CS);
David Brazdil0f672f62019-12-10 10:32:29 +00001794 wrmsrl_safe(MSR_IA32_SYSENTER_ESP,
1795 (unsigned long)(cpu_entry_stack(smp_processor_id()) + 1));
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001796 wrmsrl_safe(MSR_IA32_SYSENTER_EIP, (u64)entry_SYSENTER_compat);
1797#else
1798 wrmsrl(MSR_CSTAR, (unsigned long)ignore_sysret);
1799 wrmsrl_safe(MSR_IA32_SYSENTER_CS, (u64)GDT_ENTRY_INVALID_SEG);
1800 wrmsrl_safe(MSR_IA32_SYSENTER_ESP, 0ULL);
1801 wrmsrl_safe(MSR_IA32_SYSENTER_EIP, 0ULL);
1802#endif
1803
1804 /* Flags to clear on syscall */
1805 wrmsrl(MSR_SYSCALL_MASK,
1806 X86_EFLAGS_TF|X86_EFLAGS_DF|X86_EFLAGS_IF|
1807 X86_EFLAGS_IOPL|X86_EFLAGS_AC|X86_EFLAGS_NT);
1808}
1809
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001810#else /* CONFIG_X86_64 */
1811
1812DEFINE_PER_CPU(struct task_struct *, current_task) = &init_task;
1813EXPORT_PER_CPU_SYMBOL(current_task);
1814DEFINE_PER_CPU(int, __preempt_count) = INIT_PREEMPT_COUNT;
1815EXPORT_PER_CPU_SYMBOL(__preempt_count);
1816
1817/*
1818 * On x86_32, vm86 modifies tss.sp0, so sp0 isn't a reliable way to find
1819 * the top of the kernel stack. Use an extra percpu variable to track the
1820 * top of the kernel stack directly.
1821 */
1822DEFINE_PER_CPU(unsigned long, cpu_current_top_of_stack) =
1823 (unsigned long)&init_thread_union + THREAD_SIZE;
1824EXPORT_PER_CPU_SYMBOL(cpu_current_top_of_stack);
1825
1826#ifdef CONFIG_STACKPROTECTOR
1827DEFINE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
1828#endif
1829
1830#endif /* CONFIG_X86_64 */
1831
1832/*
1833 * Clear all 6 debug registers:
1834 */
1835static void clear_all_debug_regs(void)
1836{
1837 int i;
1838
1839 for (i = 0; i < 8; i++) {
1840 /* Ignore db4, db5 */
1841 if ((i == 4) || (i == 5))
1842 continue;
1843
1844 set_debugreg(0, i);
1845 }
1846}
1847
1848#ifdef CONFIG_KGDB
1849/*
1850 * Restore debug regs if using kgdbwait and you have a kernel debugger
1851 * connection established.
1852 */
1853static void dbg_restore_debug_regs(void)
1854{
1855 if (unlikely(kgdb_connected && arch_kgdb_ops.correct_hw_break))
1856 arch_kgdb_ops.correct_hw_break();
1857}
1858#else /* ! CONFIG_KGDB */
1859#define dbg_restore_debug_regs()
1860#endif /* ! CONFIG_KGDB */
1861
1862static void wait_for_master_cpu(int cpu)
1863{
1864#ifdef CONFIG_SMP
1865 /*
1866 * wait for ACK from master CPU before continuing
1867 * with AP initialization
1868 */
1869 WARN_ON(cpumask_test_and_set_cpu(cpu, cpu_initialized_mask));
1870 while (!cpumask_test_cpu(cpu, cpu_callout_mask))
1871 cpu_relax();
1872#endif
1873}
1874
David Brazdil0f672f62019-12-10 10:32:29 +00001875#ifdef CONFIG_X86_64
Olivier Deprez157378f2022-04-04 15:47:50 +02001876static inline void setup_getcpu(int cpu)
David Brazdil0f672f62019-12-10 10:32:29 +00001877{
1878 unsigned long cpudata = vdso_encode_cpunode(cpu, early_cpu_to_node(cpu));
1879 struct desc_struct d = { };
1880
Olivier Deprez0e641232021-09-23 10:07:05 +02001881 if (boot_cpu_has(X86_FEATURE_RDTSCP) || boot_cpu_has(X86_FEATURE_RDPID))
David Brazdil0f672f62019-12-10 10:32:29 +00001882 write_rdtscp_aux(cpudata);
1883
1884 /* Store CPU and node number in limit. */
1885 d.limit0 = cpudata;
1886 d.limit1 = cpudata >> 16;
1887
1888 d.type = 5; /* RO data, expand down, accessed */
1889 d.dpl = 3; /* Visible to user code */
1890 d.s = 1; /* Not a system segment */
1891 d.p = 1; /* Present */
1892 d.d = 1; /* 32-bit */
1893
1894 write_gdt_entry(get_cpu_gdt_rw(cpu), GDT_ENTRY_CPUNODE, &d, DESCTYPE_S);
1895}
Olivier Deprez157378f2022-04-04 15:47:50 +02001896
1897static inline void ucode_cpu_init(int cpu)
1898{
1899 if (cpu)
1900 load_ucode_ap();
1901}
1902
1903static inline void tss_setup_ist(struct tss_struct *tss)
1904{
1905 /* Set up the per-CPU TSS IST stacks */
1906 tss->x86_tss.ist[IST_INDEX_DF] = __this_cpu_ist_top_va(DF);
1907 tss->x86_tss.ist[IST_INDEX_NMI] = __this_cpu_ist_top_va(NMI);
1908 tss->x86_tss.ist[IST_INDEX_DB] = __this_cpu_ist_top_va(DB);
1909 tss->x86_tss.ist[IST_INDEX_MCE] = __this_cpu_ist_top_va(MCE);
1910 /* Only mapped when SEV-ES is active */
1911 tss->x86_tss.ist[IST_INDEX_VC] = __this_cpu_ist_top_va(VC);
1912}
1913
1914#else /* CONFIG_X86_64 */
1915
1916static inline void setup_getcpu(int cpu) { }
1917
1918static inline void ucode_cpu_init(int cpu)
1919{
1920 show_ucode_info_early();
1921}
1922
1923static inline void tss_setup_ist(struct tss_struct *tss) { }
1924
1925#endif /* !CONFIG_X86_64 */
1926
1927static inline void tss_setup_io_bitmap(struct tss_struct *tss)
1928{
1929 tss->x86_tss.io_bitmap_base = IO_BITMAP_OFFSET_INVALID;
1930
1931#ifdef CONFIG_X86_IOPL_IOPERM
1932 tss->io_bitmap.prev_max = 0;
1933 tss->io_bitmap.prev_sequence = 0;
1934 memset(tss->io_bitmap.bitmap, 0xff, sizeof(tss->io_bitmap.bitmap));
1935 /*
1936 * Invalidate the extra array entry past the end of the all
1937 * permission bitmap as required by the hardware.
1938 */
1939 tss->io_bitmap.mapall[IO_BITMAP_LONGS] = ~0UL;
David Brazdil0f672f62019-12-10 10:32:29 +00001940#endif
Olivier Deprez157378f2022-04-04 15:47:50 +02001941}
1942
1943/*
1944 * Setup everything needed to handle exceptions from the IDT, including the IST
1945 * exceptions which use paranoid_entry().
1946 */
1947void cpu_init_exception_handling(void)
1948{
1949 struct tss_struct *tss = this_cpu_ptr(&cpu_tss_rw);
1950 int cpu = raw_smp_processor_id();
1951
1952 /* paranoid_entry() gets the CPU number from the GDT */
1953 setup_getcpu(cpu);
1954
1955 /* IST vectors need TSS to be set up. */
1956 tss_setup_ist(tss);
1957 tss_setup_io_bitmap(tss);
1958 set_tss_desc(cpu, &get_cpu_entry_area(cpu)->tss.x86_tss);
1959
1960 load_TR_desc();
1961
1962 /* Finally load the IDT */
1963 load_current_idt();
1964}
David Brazdil0f672f62019-12-10 10:32:29 +00001965
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001966/*
1967 * cpu_init() initializes state that is per-CPU. Some data is already
1968 * initialized (naturally) in the bootstrap process, such as the GDT
1969 * and IDT. We reload them nevertheless, this function acts as a
1970 * 'CPU state barrier', nothing should get across.
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001971 */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001972void cpu_init(void)
1973{
Olivier Deprez157378f2022-04-04 15:47:50 +02001974 struct tss_struct *tss = this_cpu_ptr(&cpu_tss_rw);
1975 struct task_struct *cur = current;
David Brazdil0f672f62019-12-10 10:32:29 +00001976 int cpu = raw_smp_processor_id();
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001977
1978 wait_for_master_cpu(cpu);
1979
Olivier Deprez157378f2022-04-04 15:47:50 +02001980 ucode_cpu_init(cpu);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001981
1982#ifdef CONFIG_NUMA
1983 if (this_cpu_read(numa_node) == 0 &&
1984 early_cpu_to_node(cpu) != NUMA_NO_NODE)
1985 set_numa_node(early_cpu_to_node(cpu));
1986#endif
David Brazdil0f672f62019-12-10 10:32:29 +00001987 setup_getcpu(cpu);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001988
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001989 pr_debug("Initializing CPU#%d\n", cpu);
1990
Olivier Deprez157378f2022-04-04 15:47:50 +02001991 if (IS_ENABLED(CONFIG_X86_64) || cpu_feature_enabled(X86_FEATURE_VME) ||
1992 boot_cpu_has(X86_FEATURE_TSC) || boot_cpu_has(X86_FEATURE_DE))
1993 cr4_clear_bits(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001994
1995 /*
1996 * Initialize the per-CPU GDT with the boot GDT,
1997 * and set up the GDT descriptor:
1998 */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00001999 switch_to_new_gdt(cpu);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002000 load_current_idt();
2001
Olivier Deprez157378f2022-04-04 15:47:50 +02002002 if (IS_ENABLED(CONFIG_X86_64)) {
2003 loadsegment(fs, 0);
2004 memset(cur->thread.tls_array, 0, GDT_ENTRY_TLS_ENTRIES * 8);
2005 syscall_init();
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002006
Olivier Deprez157378f2022-04-04 15:47:50 +02002007 wrmsrl(MSR_FS_BASE, 0);
2008 wrmsrl(MSR_KERNEL_GS_BASE, 0);
2009 barrier();
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002010
Olivier Deprez157378f2022-04-04 15:47:50 +02002011 x2apic_setup();
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002012 }
2013
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002014 mmgrab(&init_mm);
Olivier Deprez157378f2022-04-04 15:47:50 +02002015 cur->active_mm = &init_mm;
2016 BUG_ON(cur->mm);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002017 initialize_tlbstate_and_flush();
Olivier Deprez157378f2022-04-04 15:47:50 +02002018 enter_lazy_tlb(&init_mm, cur);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002019
Olivier Deprez157378f2022-04-04 15:47:50 +02002020 /* Initialize the TSS. */
2021 tss_setup_ist(tss);
2022 tss_setup_io_bitmap(tss);
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002023 set_tss_desc(cpu, &get_cpu_entry_area(cpu)->tss.x86_tss);
Olivier Deprez157378f2022-04-04 15:47:50 +02002024
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002025 load_TR_desc();
Olivier Deprez157378f2022-04-04 15:47:50 +02002026 /*
2027 * sp0 points to the entry trampoline stack regardless of what task
2028 * is running.
2029 */
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002030 load_sp0((unsigned long)(cpu_entry_stack(cpu) + 1));
2031
2032 load_mm_ldt(&init_mm);
2033
2034 clear_all_debug_regs();
2035 dbg_restore_debug_regs();
2036
Olivier Deprez157378f2022-04-04 15:47:50 +02002037 doublefault_init_cpu_tss();
2038
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002039 fpu__init_cpu();
2040
2041 if (is_uv_system())
2042 uv_cpu_init();
2043
2044 load_fixmap_gdt(cpu);
2045}
2046
Andrew Scullb4b6d4a2019-01-02 15:54:55 +00002047/*
2048 * The microcode loader calls this upon late microcode load to recheck features,
2049 * only when microcode has been updated. Caller holds microcode_mutex and CPU
2050 * hotplug lock.
2051 */
2052void microcode_check(void)
2053{
2054 struct cpuinfo_x86 info;
2055
2056 perf_check_microcode();
2057
2058 /* Reload CPUID max function as it might've changed. */
2059 info.cpuid_level = cpuid_eax(0);
2060
2061 /*
2062 * Copy all capability leafs to pick up the synthetic ones so that
2063 * memcmp() below doesn't fail on that. The ones coming from CPUID will
2064 * get overwritten in get_cpu_cap().
2065 */
2066 memcpy(&info.x86_capability, &boot_cpu_data.x86_capability, sizeof(info.x86_capability));
2067
2068 get_cpu_cap(&info);
2069
2070 if (!memcmp(&info.x86_capability, &boot_cpu_data.x86_capability, sizeof(info.x86_capability)))
2071 return;
2072
2073 pr_warn("x86/CPU: CPU features have changed after loading microcode, but might not take effect.\n");
2074 pr_warn("x86/CPU: Please consider either early loading through initrd/built-in or a potential BIOS update.\n");
2075}
David Brazdil0f672f62019-12-10 10:32:29 +00002076
2077/*
2078 * Invoked from core CPU hotplug code after hotplug operations
2079 */
2080void arch_smt_update(void)
2081{
2082 /* Handle the speculative execution misfeatures */
2083 cpu_bugs_smt_update();
2084 /* Check whether IPI broadcasting can be enabled */
2085 apic_smt_update();
2086}