Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 1 | // SPDX-License-Identifier: MIT |
| 2 | /* |
| 3 | * clock framework for AMD Stoney based clocks |
| 4 | * |
| 5 | * Copyright 2018 Advanced Micro Devices, Inc. |
| 6 | */ |
| 7 | |
| 8 | #include <linux/clk.h> |
| 9 | #include <linux/clkdev.h> |
| 10 | #include <linux/clk-provider.h> |
| 11 | #include <linux/platform_data/clk-st.h> |
| 12 | #include <linux/platform_device.h> |
| 13 | |
| 14 | /* Clock Driving Strength 2 register */ |
| 15 | #define CLKDRVSTR2 0x28 |
| 16 | /* Clock Control 1 register */ |
| 17 | #define MISCCLKCNTL1 0x40 |
| 18 | /* Auxiliary clock1 enable bit */ |
| 19 | #define OSCCLKENB 2 |
| 20 | /* 25Mhz auxiliary output clock freq bit */ |
| 21 | #define OSCOUT1CLK25MHZ 16 |
| 22 | |
| 23 | #define ST_CLK_48M 0 |
| 24 | #define ST_CLK_25M 1 |
| 25 | #define ST_CLK_MUX 2 |
| 26 | #define ST_CLK_GATE 3 |
| 27 | #define ST_MAX_CLKS 4 |
| 28 | |
| 29 | static const char * const clk_oscout1_parents[] = { "clk48MHz", "clk25MHz" }; |
| 30 | static struct clk_hw *hws[ST_MAX_CLKS]; |
| 31 | |
| 32 | static int st_clk_probe(struct platform_device *pdev) |
| 33 | { |
| 34 | struct st_clk_data *st_data; |
| 35 | |
| 36 | st_data = dev_get_platdata(&pdev->dev); |
| 37 | if (!st_data || !st_data->base) |
| 38 | return -EINVAL; |
| 39 | |
| 40 | hws[ST_CLK_48M] = clk_hw_register_fixed_rate(NULL, "clk48MHz", NULL, 0, |
| 41 | 48000000); |
| 42 | hws[ST_CLK_25M] = clk_hw_register_fixed_rate(NULL, "clk25MHz", NULL, 0, |
| 43 | 25000000); |
| 44 | |
| 45 | hws[ST_CLK_MUX] = clk_hw_register_mux(NULL, "oscout1_mux", |
| 46 | clk_oscout1_parents, ARRAY_SIZE(clk_oscout1_parents), |
| 47 | 0, st_data->base + CLKDRVSTR2, OSCOUT1CLK25MHZ, 3, 0, NULL); |
| 48 | |
| 49 | clk_set_parent(hws[ST_CLK_MUX]->clk, hws[ST_CLK_48M]->clk); |
| 50 | |
| 51 | hws[ST_CLK_GATE] = clk_hw_register_gate(NULL, "oscout1", "oscout1_mux", |
| 52 | 0, st_data->base + MISCCLKCNTL1, OSCCLKENB, |
| 53 | CLK_GATE_SET_TO_DISABLE, NULL); |
| 54 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame^] | 55 | devm_clk_hw_register_clkdev(&pdev->dev, hws[ST_CLK_GATE], "oscout1", |
| 56 | NULL); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 57 | |
| 58 | return 0; |
| 59 | } |
| 60 | |
| 61 | static int st_clk_remove(struct platform_device *pdev) |
| 62 | { |
| 63 | int i; |
| 64 | |
| 65 | for (i = 0; i < ST_MAX_CLKS; i++) |
| 66 | clk_hw_unregister(hws[i]); |
| 67 | return 0; |
| 68 | } |
| 69 | |
| 70 | static struct platform_driver st_clk_driver = { |
| 71 | .driver = { |
| 72 | .name = "clk-st", |
| 73 | .suppress_bind_attrs = true, |
| 74 | }, |
| 75 | .probe = st_clk_probe, |
| 76 | .remove = st_clk_remove, |
| 77 | }; |
| 78 | builtin_platform_driver(st_clk_driver); |