David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame^] | 1 | // SPDX-License-Identifier: GPL-2.0-only |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 2 | /* |
| 3 | * drivers/clk/tegra/clk-emc.c |
| 4 | * |
| 5 | * Copyright (c) 2014, NVIDIA CORPORATION. All rights reserved. |
| 6 | * |
| 7 | * Author: |
| 8 | * Mikko Perttunen <mperttunen@nvidia.com> |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 9 | */ |
| 10 | |
| 11 | #include <linux/clk-provider.h> |
| 12 | #include <linux/clk.h> |
| 13 | #include <linux/clkdev.h> |
| 14 | #include <linux/delay.h> |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame^] | 15 | #include <linux/io.h> |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 16 | #include <linux/module.h> |
| 17 | #include <linux/of_address.h> |
| 18 | #include <linux/of_platform.h> |
| 19 | #include <linux/platform_device.h> |
| 20 | #include <linux/sort.h> |
| 21 | #include <linux/string.h> |
| 22 | |
| 23 | #include <soc/tegra/fuse.h> |
| 24 | #include <soc/tegra/emc.h> |
| 25 | |
| 26 | #include "clk.h" |
| 27 | |
| 28 | #define CLK_SOURCE_EMC 0x19c |
| 29 | |
| 30 | #define CLK_SOURCE_EMC_EMC_2X_CLK_DIVISOR_SHIFT 0 |
| 31 | #define CLK_SOURCE_EMC_EMC_2X_CLK_DIVISOR_MASK 0xff |
| 32 | #define CLK_SOURCE_EMC_EMC_2X_CLK_DIVISOR(x) (((x) & CLK_SOURCE_EMC_EMC_2X_CLK_DIVISOR_MASK) << \ |
| 33 | CLK_SOURCE_EMC_EMC_2X_CLK_DIVISOR_SHIFT) |
| 34 | |
| 35 | #define CLK_SOURCE_EMC_EMC_2X_CLK_SRC_SHIFT 29 |
| 36 | #define CLK_SOURCE_EMC_EMC_2X_CLK_SRC_MASK 0x7 |
| 37 | #define CLK_SOURCE_EMC_EMC_2X_CLK_SRC(x) (((x) & CLK_SOURCE_EMC_EMC_2X_CLK_SRC_MASK) << \ |
| 38 | CLK_SOURCE_EMC_EMC_2X_CLK_SRC_SHIFT) |
| 39 | |
| 40 | static const char * const emc_parent_clk_names[] = { |
| 41 | "pll_m", "pll_c", "pll_p", "clk_m", "pll_m_ud", |
| 42 | "pll_c2", "pll_c3", "pll_c_ud" |
| 43 | }; |
| 44 | |
| 45 | /* |
| 46 | * List of clock sources for various parents the EMC clock can have. |
| 47 | * When we change the timing to a timing with a parent that has the same |
| 48 | * clock source as the current parent, we must first change to a backup |
| 49 | * timing that has a different clock source. |
| 50 | */ |
| 51 | |
| 52 | #define EMC_SRC_PLL_M 0 |
| 53 | #define EMC_SRC_PLL_C 1 |
| 54 | #define EMC_SRC_PLL_P 2 |
| 55 | #define EMC_SRC_CLK_M 3 |
| 56 | #define EMC_SRC_PLL_C2 4 |
| 57 | #define EMC_SRC_PLL_C3 5 |
| 58 | |
| 59 | static const char emc_parent_clk_sources[] = { |
| 60 | EMC_SRC_PLL_M, EMC_SRC_PLL_C, EMC_SRC_PLL_P, EMC_SRC_CLK_M, |
| 61 | EMC_SRC_PLL_M, EMC_SRC_PLL_C2, EMC_SRC_PLL_C3, EMC_SRC_PLL_C |
| 62 | }; |
| 63 | |
| 64 | struct emc_timing { |
| 65 | unsigned long rate, parent_rate; |
| 66 | u8 parent_index; |
| 67 | struct clk *parent; |
| 68 | u32 ram_code; |
| 69 | }; |
| 70 | |
| 71 | struct tegra_clk_emc { |
| 72 | struct clk_hw hw; |
| 73 | void __iomem *clk_regs; |
| 74 | struct clk *prev_parent; |
| 75 | bool changing_timing; |
| 76 | |
| 77 | struct device_node *emc_node; |
| 78 | struct tegra_emc *emc; |
| 79 | |
| 80 | int num_timings; |
| 81 | struct emc_timing *timings; |
| 82 | spinlock_t *lock; |
| 83 | }; |
| 84 | |
| 85 | /* Common clock framework callback implementations */ |
| 86 | |
| 87 | static unsigned long emc_recalc_rate(struct clk_hw *hw, |
| 88 | unsigned long parent_rate) |
| 89 | { |
| 90 | struct tegra_clk_emc *tegra; |
| 91 | u32 val, div; |
| 92 | |
| 93 | tegra = container_of(hw, struct tegra_clk_emc, hw); |
| 94 | |
| 95 | /* |
| 96 | * CCF wrongly assumes that the parent won't change during set_rate, |
| 97 | * so get the parent rate explicitly. |
| 98 | */ |
| 99 | parent_rate = clk_hw_get_rate(clk_hw_get_parent(hw)); |
| 100 | |
| 101 | val = readl(tegra->clk_regs + CLK_SOURCE_EMC); |
| 102 | div = val & CLK_SOURCE_EMC_EMC_2X_CLK_DIVISOR_MASK; |
| 103 | |
| 104 | return parent_rate / (div + 2) * 2; |
| 105 | } |
| 106 | |
| 107 | /* |
| 108 | * Rounds up unless no higher rate exists, in which case down. This way is |
| 109 | * safer since things have EMC rate floors. Also don't touch parent_rate |
| 110 | * since we don't want the CCF to play with our parent clocks. |
| 111 | */ |
| 112 | static int emc_determine_rate(struct clk_hw *hw, struct clk_rate_request *req) |
| 113 | { |
| 114 | struct tegra_clk_emc *tegra; |
| 115 | u8 ram_code = tegra_read_ram_code(); |
| 116 | struct emc_timing *timing = NULL; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame^] | 117 | int i, k, t; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 118 | |
| 119 | tegra = container_of(hw, struct tegra_clk_emc, hw); |
| 120 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame^] | 121 | for (k = 0; k < tegra->num_timings; k++) { |
| 122 | if (tegra->timings[k].ram_code == ram_code) |
| 123 | break; |
| 124 | } |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 125 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame^] | 126 | for (t = k; t < tegra->num_timings; t++) { |
| 127 | if (tegra->timings[t].ram_code != ram_code) |
| 128 | break; |
| 129 | } |
| 130 | |
| 131 | for (i = k; i < t; i++) { |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 132 | timing = tegra->timings + i; |
| 133 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame^] | 134 | if (timing->rate < req->rate && i != t - 1) |
| 135 | continue; |
| 136 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 137 | if (timing->rate > req->max_rate) { |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame^] | 138 | i = max(i, k + 1); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 139 | req->rate = tegra->timings[i - 1].rate; |
| 140 | return 0; |
| 141 | } |
| 142 | |
| 143 | if (timing->rate < req->min_rate) |
| 144 | continue; |
| 145 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame^] | 146 | req->rate = timing->rate; |
| 147 | return 0; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 148 | } |
| 149 | |
| 150 | if (timing) { |
| 151 | req->rate = timing->rate; |
| 152 | return 0; |
| 153 | } |
| 154 | |
| 155 | req->rate = clk_hw_get_rate(hw); |
| 156 | return 0; |
| 157 | } |
| 158 | |
| 159 | static u8 emc_get_parent(struct clk_hw *hw) |
| 160 | { |
| 161 | struct tegra_clk_emc *tegra; |
| 162 | u32 val; |
| 163 | |
| 164 | tegra = container_of(hw, struct tegra_clk_emc, hw); |
| 165 | |
| 166 | val = readl(tegra->clk_regs + CLK_SOURCE_EMC); |
| 167 | |
| 168 | return (val >> CLK_SOURCE_EMC_EMC_2X_CLK_SRC_SHIFT) |
| 169 | & CLK_SOURCE_EMC_EMC_2X_CLK_SRC_MASK; |
| 170 | } |
| 171 | |
| 172 | static struct tegra_emc *emc_ensure_emc_driver(struct tegra_clk_emc *tegra) |
| 173 | { |
| 174 | struct platform_device *pdev; |
| 175 | |
| 176 | if (tegra->emc) |
| 177 | return tegra->emc; |
| 178 | |
| 179 | if (!tegra->emc_node) |
| 180 | return NULL; |
| 181 | |
| 182 | pdev = of_find_device_by_node(tegra->emc_node); |
| 183 | if (!pdev) { |
| 184 | pr_err("%s: could not get external memory controller\n", |
| 185 | __func__); |
| 186 | return NULL; |
| 187 | } |
| 188 | |
| 189 | of_node_put(tegra->emc_node); |
| 190 | tegra->emc_node = NULL; |
| 191 | |
| 192 | tegra->emc = platform_get_drvdata(pdev); |
| 193 | if (!tegra->emc) { |
| 194 | pr_err("%s: cannot find EMC driver\n", __func__); |
| 195 | return NULL; |
| 196 | } |
| 197 | |
| 198 | return tegra->emc; |
| 199 | } |
| 200 | |
| 201 | static int emc_set_timing(struct tegra_clk_emc *tegra, |
| 202 | struct emc_timing *timing) |
| 203 | { |
| 204 | int err; |
| 205 | u8 div; |
| 206 | u32 car_value; |
| 207 | unsigned long flags = 0; |
| 208 | struct tegra_emc *emc = emc_ensure_emc_driver(tegra); |
| 209 | |
| 210 | if (!emc) |
| 211 | return -ENOENT; |
| 212 | |
| 213 | pr_debug("going to rate %ld prate %ld p %s\n", timing->rate, |
| 214 | timing->parent_rate, __clk_get_name(timing->parent)); |
| 215 | |
| 216 | if (emc_get_parent(&tegra->hw) == timing->parent_index && |
| 217 | clk_get_rate(timing->parent) != timing->parent_rate) { |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame^] | 218 | WARN_ONCE(1, "parent %s rate mismatch %lu %lu\n", |
| 219 | __clk_get_name(timing->parent), |
| 220 | clk_get_rate(timing->parent), |
| 221 | timing->parent_rate); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 222 | return -EINVAL; |
| 223 | } |
| 224 | |
| 225 | tegra->changing_timing = true; |
| 226 | |
| 227 | err = clk_set_rate(timing->parent, timing->parent_rate); |
| 228 | if (err) { |
| 229 | pr_err("cannot change parent %s rate to %ld: %d\n", |
| 230 | __clk_get_name(timing->parent), timing->parent_rate, |
| 231 | err); |
| 232 | |
| 233 | return err; |
| 234 | } |
| 235 | |
| 236 | err = clk_prepare_enable(timing->parent); |
| 237 | if (err) { |
| 238 | pr_err("cannot enable parent clock: %d\n", err); |
| 239 | return err; |
| 240 | } |
| 241 | |
| 242 | div = timing->parent_rate / (timing->rate / 2) - 2; |
| 243 | |
| 244 | err = tegra_emc_prepare_timing_change(emc, timing->rate); |
| 245 | if (err) |
| 246 | return err; |
| 247 | |
| 248 | spin_lock_irqsave(tegra->lock, flags); |
| 249 | |
| 250 | car_value = readl(tegra->clk_regs + CLK_SOURCE_EMC); |
| 251 | |
| 252 | car_value &= ~CLK_SOURCE_EMC_EMC_2X_CLK_SRC(~0); |
| 253 | car_value |= CLK_SOURCE_EMC_EMC_2X_CLK_SRC(timing->parent_index); |
| 254 | |
| 255 | car_value &= ~CLK_SOURCE_EMC_EMC_2X_CLK_DIVISOR(~0); |
| 256 | car_value |= CLK_SOURCE_EMC_EMC_2X_CLK_DIVISOR(div); |
| 257 | |
| 258 | writel(car_value, tegra->clk_regs + CLK_SOURCE_EMC); |
| 259 | |
| 260 | spin_unlock_irqrestore(tegra->lock, flags); |
| 261 | |
| 262 | tegra_emc_complete_timing_change(emc, timing->rate); |
| 263 | |
| 264 | clk_hw_reparent(&tegra->hw, __clk_get_hw(timing->parent)); |
| 265 | clk_disable_unprepare(tegra->prev_parent); |
| 266 | |
| 267 | tegra->prev_parent = timing->parent; |
| 268 | tegra->changing_timing = false; |
| 269 | |
| 270 | return 0; |
| 271 | } |
| 272 | |
| 273 | /* |
| 274 | * Get backup timing to use as an intermediate step when a change between |
| 275 | * two timings with the same clock source has been requested. First try to |
| 276 | * find a timing with a higher clock rate to avoid a rate below any set rate |
| 277 | * floors. If that is not possible, find a lower rate. |
| 278 | */ |
| 279 | static struct emc_timing *get_backup_timing(struct tegra_clk_emc *tegra, |
| 280 | int timing_index) |
| 281 | { |
| 282 | int i; |
| 283 | u32 ram_code = tegra_read_ram_code(); |
| 284 | struct emc_timing *timing; |
| 285 | |
| 286 | for (i = timing_index+1; i < tegra->num_timings; i++) { |
| 287 | timing = tegra->timings + i; |
| 288 | if (timing->ram_code != ram_code) |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame^] | 289 | break; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 290 | |
| 291 | if (emc_parent_clk_sources[timing->parent_index] != |
| 292 | emc_parent_clk_sources[ |
| 293 | tegra->timings[timing_index].parent_index]) |
| 294 | return timing; |
| 295 | } |
| 296 | |
| 297 | for (i = timing_index-1; i >= 0; --i) { |
| 298 | timing = tegra->timings + i; |
| 299 | if (timing->ram_code != ram_code) |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame^] | 300 | break; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 301 | |
| 302 | if (emc_parent_clk_sources[timing->parent_index] != |
| 303 | emc_parent_clk_sources[ |
| 304 | tegra->timings[timing_index].parent_index]) |
| 305 | return timing; |
| 306 | } |
| 307 | |
| 308 | return NULL; |
| 309 | } |
| 310 | |
| 311 | static int emc_set_rate(struct clk_hw *hw, unsigned long rate, |
| 312 | unsigned long parent_rate) |
| 313 | { |
| 314 | struct tegra_clk_emc *tegra; |
| 315 | struct emc_timing *timing = NULL; |
| 316 | int i, err; |
| 317 | u32 ram_code = tegra_read_ram_code(); |
| 318 | |
| 319 | tegra = container_of(hw, struct tegra_clk_emc, hw); |
| 320 | |
| 321 | if (clk_hw_get_rate(hw) == rate) |
| 322 | return 0; |
| 323 | |
| 324 | /* |
| 325 | * When emc_set_timing changes the parent rate, CCF will propagate |
| 326 | * that downward to us, so ignore any set_rate calls while a rate |
| 327 | * change is already going on. |
| 328 | */ |
| 329 | if (tegra->changing_timing) |
| 330 | return 0; |
| 331 | |
| 332 | for (i = 0; i < tegra->num_timings; i++) { |
| 333 | if (tegra->timings[i].rate == rate && |
| 334 | tegra->timings[i].ram_code == ram_code) { |
| 335 | timing = tegra->timings + i; |
| 336 | break; |
| 337 | } |
| 338 | } |
| 339 | |
| 340 | if (!timing) { |
| 341 | pr_err("cannot switch to rate %ld without emc table\n", rate); |
| 342 | return -EINVAL; |
| 343 | } |
| 344 | |
| 345 | if (emc_parent_clk_sources[emc_get_parent(hw)] == |
| 346 | emc_parent_clk_sources[timing->parent_index] && |
| 347 | clk_get_rate(timing->parent) != timing->parent_rate) { |
| 348 | /* |
| 349 | * Parent clock source not changed but parent rate has changed, |
| 350 | * need to temporarily switch to another parent |
| 351 | */ |
| 352 | |
| 353 | struct emc_timing *backup_timing; |
| 354 | |
| 355 | backup_timing = get_backup_timing(tegra, i); |
| 356 | if (!backup_timing) { |
| 357 | pr_err("cannot find backup timing\n"); |
| 358 | return -EINVAL; |
| 359 | } |
| 360 | |
| 361 | pr_debug("using %ld as backup rate when going to %ld\n", |
| 362 | backup_timing->rate, rate); |
| 363 | |
| 364 | err = emc_set_timing(tegra, backup_timing); |
| 365 | if (err) { |
| 366 | pr_err("cannot set backup timing: %d\n", err); |
| 367 | return err; |
| 368 | } |
| 369 | } |
| 370 | |
| 371 | return emc_set_timing(tegra, timing); |
| 372 | } |
| 373 | |
| 374 | /* Initialization and deinitialization */ |
| 375 | |
| 376 | static int load_one_timing_from_dt(struct tegra_clk_emc *tegra, |
| 377 | struct emc_timing *timing, |
| 378 | struct device_node *node) |
| 379 | { |
| 380 | int err, i; |
| 381 | u32 tmp; |
| 382 | |
| 383 | err = of_property_read_u32(node, "clock-frequency", &tmp); |
| 384 | if (err) { |
| 385 | pr_err("timing %pOF: failed to read rate\n", node); |
| 386 | return err; |
| 387 | } |
| 388 | |
| 389 | timing->rate = tmp; |
| 390 | |
| 391 | err = of_property_read_u32(node, "nvidia,parent-clock-frequency", &tmp); |
| 392 | if (err) { |
| 393 | pr_err("timing %pOF: failed to read parent rate\n", node); |
| 394 | return err; |
| 395 | } |
| 396 | |
| 397 | timing->parent_rate = tmp; |
| 398 | |
| 399 | timing->parent = of_clk_get_by_name(node, "emc-parent"); |
| 400 | if (IS_ERR(timing->parent)) { |
| 401 | pr_err("timing %pOF: failed to get parent clock\n", node); |
| 402 | return PTR_ERR(timing->parent); |
| 403 | } |
| 404 | |
| 405 | timing->parent_index = 0xff; |
| 406 | for (i = 0; i < ARRAY_SIZE(emc_parent_clk_names); i++) { |
| 407 | if (!strcmp(emc_parent_clk_names[i], |
| 408 | __clk_get_name(timing->parent))) { |
| 409 | timing->parent_index = i; |
| 410 | break; |
| 411 | } |
| 412 | } |
| 413 | if (timing->parent_index == 0xff) { |
| 414 | pr_err("timing %pOF: %s is not a valid parent\n", |
| 415 | node, __clk_get_name(timing->parent)); |
| 416 | clk_put(timing->parent); |
| 417 | return -EINVAL; |
| 418 | } |
| 419 | |
| 420 | return 0; |
| 421 | } |
| 422 | |
| 423 | static int cmp_timings(const void *_a, const void *_b) |
| 424 | { |
| 425 | const struct emc_timing *a = _a; |
| 426 | const struct emc_timing *b = _b; |
| 427 | |
| 428 | if (a->rate < b->rate) |
| 429 | return -1; |
| 430 | else if (a->rate == b->rate) |
| 431 | return 0; |
| 432 | else |
| 433 | return 1; |
| 434 | } |
| 435 | |
| 436 | static int load_timings_from_dt(struct tegra_clk_emc *tegra, |
| 437 | struct device_node *node, |
| 438 | u32 ram_code) |
| 439 | { |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame^] | 440 | struct emc_timing *timings_ptr; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 441 | struct device_node *child; |
| 442 | int child_count = of_get_child_count(node); |
| 443 | int i = 0, err; |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame^] | 444 | size_t size; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 445 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame^] | 446 | size = (tegra->num_timings + child_count) * sizeof(struct emc_timing); |
| 447 | |
| 448 | tegra->timings = krealloc(tegra->timings, size, GFP_KERNEL); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 449 | if (!tegra->timings) |
| 450 | return -ENOMEM; |
| 451 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame^] | 452 | timings_ptr = tegra->timings + tegra->num_timings; |
| 453 | tegra->num_timings += child_count; |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 454 | |
| 455 | for_each_child_of_node(node, child) { |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame^] | 456 | struct emc_timing *timing = timings_ptr + (i++); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 457 | |
| 458 | err = load_one_timing_from_dt(tegra, timing, child); |
| 459 | if (err) { |
| 460 | of_node_put(child); |
| 461 | return err; |
| 462 | } |
| 463 | |
| 464 | timing->ram_code = ram_code; |
| 465 | } |
| 466 | |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame^] | 467 | sort(timings_ptr, child_count, sizeof(struct emc_timing), |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 468 | cmp_timings, NULL); |
| 469 | |
| 470 | return 0; |
| 471 | } |
| 472 | |
| 473 | static const struct clk_ops tegra_clk_emc_ops = { |
| 474 | .recalc_rate = emc_recalc_rate, |
| 475 | .determine_rate = emc_determine_rate, |
| 476 | .set_rate = emc_set_rate, |
| 477 | .get_parent = emc_get_parent, |
| 478 | }; |
| 479 | |
| 480 | struct clk *tegra_clk_register_emc(void __iomem *base, struct device_node *np, |
| 481 | spinlock_t *lock) |
| 482 | { |
| 483 | struct tegra_clk_emc *tegra; |
| 484 | struct clk_init_data init; |
| 485 | struct device_node *node; |
| 486 | u32 node_ram_code; |
| 487 | struct clk *clk; |
| 488 | int err; |
| 489 | |
| 490 | tegra = kcalloc(1, sizeof(*tegra), GFP_KERNEL); |
| 491 | if (!tegra) |
| 492 | return ERR_PTR(-ENOMEM); |
| 493 | |
| 494 | tegra->clk_regs = base; |
| 495 | tegra->lock = lock; |
| 496 | |
| 497 | tegra->num_timings = 0; |
| 498 | |
| 499 | for_each_child_of_node(np, node) { |
| 500 | err = of_property_read_u32(node, "nvidia,ram-code", |
| 501 | &node_ram_code); |
| 502 | if (err) |
| 503 | continue; |
| 504 | |
| 505 | /* |
| 506 | * Store timings for all ram codes as we cannot read the |
| 507 | * fuses until the apbmisc driver is loaded. |
| 508 | */ |
| 509 | err = load_timings_from_dt(tegra, node, node_ram_code); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame^] | 510 | if (err) { |
| 511 | of_node_put(node); |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 512 | return ERR_PTR(err); |
David Brazdil | 0f672f6 | 2019-12-10 10:32:29 +0000 | [diff] [blame^] | 513 | } |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 514 | } |
| 515 | |
| 516 | if (tegra->num_timings == 0) |
| 517 | pr_warn("%s: no memory timings registered\n", __func__); |
| 518 | |
| 519 | tegra->emc_node = of_parse_phandle(np, |
| 520 | "nvidia,external-memory-controller", 0); |
| 521 | if (!tegra->emc_node) |
| 522 | pr_warn("%s: couldn't find node for EMC driver\n", __func__); |
| 523 | |
| 524 | init.name = "emc"; |
| 525 | init.ops = &tegra_clk_emc_ops; |
| 526 | init.flags = CLK_IS_CRITICAL; |
| 527 | init.parent_names = emc_parent_clk_names; |
| 528 | init.num_parents = ARRAY_SIZE(emc_parent_clk_names); |
| 529 | |
| 530 | tegra->hw.init = &init; |
| 531 | |
| 532 | clk = clk_register(NULL, &tegra->hw); |
| 533 | if (IS_ERR(clk)) |
| 534 | return clk; |
| 535 | |
| 536 | tegra->prev_parent = clk_hw_get_parent_by_index( |
| 537 | &tegra->hw, emc_get_parent(&tegra->hw))->clk; |
| 538 | tegra->changing_timing = false; |
| 539 | |
| 540 | /* Allow debugging tools to see the EMC clock */ |
| 541 | clk_register_clkdev(clk, "emc", "tegra-clk-debug"); |
| 542 | |
Andrew Scull | b4b6d4a | 2019-01-02 15:54:55 +0000 | [diff] [blame] | 543 | return clk; |
| 544 | }; |